]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/VCMA9.h
configs: Re-sync almost all of cmd/Kconfig
[people/ms/u-boot.git] / include / configs / VCMA9.h
1 /*
2 * (C) Copyright 2002, 2003
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
5 * Gary Jennejohn <garyj@denx.de>
6 * David Mueller <d.mueller@elsoft.ch>
7 *
8 * Configuation settings for the MPL VCMA9 board.
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13 #ifndef __CONFIG_H
14 #define __CONFIG_H
15
16
17 #define MACH_TYPE_MPL_VCMA9 227
18
19 /*
20 * High Level Configuration Options
21 * (easy to change)
22 */
23 #define CONFIG_SYS_THUMB_BUILD
24
25 #define CONFIG_S3C24X0 /* This is a SAMSUNG S3C24x0-type SoC */
26 #define CONFIG_S3C2410 /* specifically a SAMSUNG S3C2410 SoC */
27 #define CONFIG_VCMA9 /* on a MPL VCMA9 Board */
28 #define CONFIG_MACH_TYPE MACH_TYPE_MPL_VCMA9 /* Machine type */
29
30 #define CONFIG_SYS_TEXT_BASE 0x0
31
32
33 #define CONFIG_SYS_ARM_CACHE_WRITETHROUGH
34
35 /* input clock of PLL (VCMA9 has 12MHz input clock) */
36 #define CONFIG_SYS_CLK_FREQ 12000000
37
38 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
39 #define CONFIG_SETUP_MEMORY_TAGS
40 #define CONFIG_INITRD_TAG
41
42 /*
43 * BOOTP options
44 */
45 #define CONFIG_BOOTP_BOOTFILESIZE
46 #define CONFIG_BOOTP_BOOTPATH
47 #define CONFIG_BOOTP_GATEWAY
48 #define CONFIG_BOOTP_HOSTNAME
49
50 /*
51 * Command line configuration.
52 */
53 #define CONFIG_CMD_CACHE
54 #define CONFIG_CMD_EEPROM
55 #define CONFIG_CMD_REGINFO
56 #define CONFIG_CMD_DATE
57 #define CONFIG_CMD_BSP
58 #define CONFIG_CMD_NAND
59
60 #define CONFIG_BOARD_LATE_INIT
61
62 #define CONFIG_CMDLINE_EDITING
63
64 /*
65 * I2C stuff:
66 * the MPL VCMA9 is equipped with an ATMEL 24C256 EEPROM at
67 * address 0x50 with 16bit addressing
68 */
69 #define CONFIG_SYS_I2C
70
71 /* we use the built-in I2C controller */
72 #define CONFIG_SYS_I2C_S3C24X0
73 #define CONFIG_SYS_I2C_S3C24X0_SPEED 100000 /* I2C speed */
74 #define CONFIG_SYS_I2C_S3C24X0_SLAVE 0x7F /* I2C slave addr */
75
76 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
77 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
78 /* use EEPROM for environment vars */
79 #define CONFIG_ENV_IS_IN_EEPROM 1
80 /* environment starts at offset 0 */
81 #define CONFIG_ENV_OFFSET 0x000
82 /* 2KB should be more than enough */
83 #define CONFIG_ENV_SIZE 0x800
84
85 #undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
86 /* 64 bytes page write mode on 24C256 */
87 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
88 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
89
90 /*
91 * Hardware drivers
92 */
93 #define CONFIG_CS8900 /* we have a CS8900 on-board */
94 #define CONFIG_CS8900_BASE 0x20000300
95 #define CONFIG_CS8900_BUS16
96
97 /*
98 * select serial console configuration
99 */
100 #define CONFIG_S3C24X0_SERIAL
101 #define CONFIG_SERIAL1 1 /* we use SERIAL 1 on VCMA9 */
102
103 /* USB support (currently only works with D-cache off) */
104 #define CONFIG_USB_OHCI
105 #define CONFIG_USB_OHCI_S3C24XX
106 #define CONFIG_USB_KEYBOARD
107 #define CONFIG_USB_STORAGE
108 #define CONFIG_DOS_PARTITION
109
110 /* Enable needed helper functions */
111 #define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
112
113 /* RTC */
114 #define CONFIG_RTC_S3C24X0
115
116
117 /* allow to overwrite serial and ethaddr */
118 #define CONFIG_ENV_OVERWRITE
119
120 #define CONFIG_BAUDRATE 9600
121
122 #define CONFIG_BOOTDELAY 5
123 #define CONFIG_BOOT_RETRY_TIME -1
124 #define CONFIG_RESET_TO_RETRY
125 #define CONFIG_ZERO_BOOTDELAY_CHECK
126
127 #define CONFIG_NETMASK 255.255.255.0
128 #define CONFIG_IPADDR 10.0.0.110
129 #define CONFIG_SERVERIP 10.0.0.1
130
131 #if defined(CONFIG_CMD_KGDB)
132 /* speed to run kgdb serial port */
133 #define CONFIG_KGDB_BAUDRATE 115200
134 #endif
135
136 /* Miscellaneous configurable options */
137 #define CONFIG_SYS_LONGHELP /* undef to save memory */
138 #define CONFIG_SYS_CBSIZE 256
139 /* Print Buffer Size */
140 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
141 #define CONFIG_SYS_MAXARGS 16
142 /* Boot Argument Buffer Size */
143 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
144
145 #define CONFIG_DISPLAY_CPUINFO /* Display cpu info */
146 #define CONFIG_DISPLAY_BOARDINFO /* Display board info */
147
148 #define CONFIG_SYS_MEMTEST_START 0x30000000 /* memtest works on */
149 #define CONFIG_SYS_MEMTEST_END 0x31FFFFFF /* 32 MB in DRAM */
150
151 #define CONFIG_SYS_ALT_MEMTEST
152 #define CONFIG_SYS_LOAD_ADDR 0x30800000
153
154 /* we configure PWM Timer 4 to 1ms 1000Hz */
155
156 /* support additional compression methods */
157 #define CONFIG_BZIP2
158 #define CONFIG_LZO
159 #define CONFIG_LZMA
160
161 /* Ident */
162 /*#define VERSION_TAG "released"*/
163 #define VERSION_TAG "unstable"
164 #define CONFIG_IDENT_STRING "\n(c) 2003 - 2011 by MPL AG Switzerland, " \
165 "MEV-10080-001 " VERSION_TAG
166
167 /* Physical Memory Map */
168 #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
169 #define PHYS_SDRAM_1 0x30000000 /* SDRAM Bank #1 */
170 #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
171
172 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
173
174 /* FLASH and environment organization */
175
176 #define CONFIG_SYS_FLASH_CFI
177 #define CONFIG_FLASH_CFI_DRIVER
178 #define CONFIG_FLASH_CFI_LEGACY
179 #define CONFIG_SYS_FLASH_LEGACY_512Kx16
180 #define CONFIG_FLASH_SHOW_PROGRESS 45
181 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
182 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
183 #define CONFIG_SYS_MAX_FLASH_SECT (19)
184
185 /*
186 * Size of malloc() pool
187 * BZIP2 / LZO / LZMA need a lot of RAM
188 */
189 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
190 #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
191 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
192
193 /* NAND configuration */
194 #ifdef CONFIG_CMD_NAND
195 #define CONFIG_NAND_S3C2410
196 #define CONFIG_SYS_S3C2410_NAND_HWECC
197 #define CONFIG_SYS_MAX_NAND_DEVICE 1
198 #define CONFIG_SYS_NAND_BASE 0x4E000000
199 #define CONFIG_S3C24XX_CUSTOM_NAND_TIMING
200 #define CONFIG_S3C24XX_TACLS 1
201 #define CONFIG_S3C24XX_TWRPH0 5
202 #define CONFIG_S3C24XX_TWRPH1 3
203 #endif
204
205 #define MULTI_PURPOSE_SOCKET_ADDR 0x08000000
206
207 /* File system */
208 #define CONFIG_CMD_FAT
209 #define CONFIG_CMD_UBI
210 #define CONFIG_CMD_UBIFS
211 #define CONFIG_CMD_JFFS2
212 #define CONFIG_YAFFS2
213 #define CONFIG_RBTREE
214 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
215 #define CONFIG_MTD_PARTITIONS
216 #define CONFIG_CMD_MTDPARTS
217 #define CONFIG_LZO
218
219 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
220 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
221 GENERATED_GBL_DATA_SIZE)
222
223 #define CONFIG_BOARD_EARLY_INIT_F
224
225 #endif /* __CONFIG_H */