]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/a4m072.h
common: Add DISPLAY_BOARDINFO
[people/ms/u-boot.git] / include / configs / a4m072.h
1 /*
2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2010
6 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15 * High Level Configuration Options
16 * (easy to change)
17 */
18
19 #define CONFIG_MPC5200 1 /* This is a MPC5200 CPU */
20 #define CONFIG_A4M072 1 /* ... on A4M072 board */
21 #define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
22
23 #define CONFIG_SYS_TEXT_BASE 0xFE000000
24
25 #define CONFIG_MISC_INIT_R
26
27 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
28
29 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
30
31 /*
32 * Serial console configuration
33 */
34 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
35 #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
36 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
37 /* define to enable silent console */
38 #define CONFIG_SILENT_CONSOLE
39 #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
40
41 /*
42 * PCI Mapping:
43 * 0x40000000 - 0x4fffffff - PCI Memory
44 * 0x50000000 - 0x50ffffff - PCI IO Space
45 */
46 #define CONFIG_PCI
47
48 #if defined(CONFIG_PCI)
49 #define CONFIG_PCI_PNP 1
50 #define CONFIG_PCI_SCAN_SHOW 1
51 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
52
53 #define CONFIG_PCI_MEM_BUS 0x40000000
54 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
55 #define CONFIG_PCI_MEM_SIZE 0x10000000
56
57 #define CONFIG_PCI_IO_BUS 0x50000000
58 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
59 #define CONFIG_PCI_IO_SIZE 0x01000000
60 #endif
61
62 #define CONFIG_SYS_XLB_PIPELINING 1
63
64 #undef CONFIG_EEPRO100
65
66 /* Partitions */
67 #define CONFIG_MAC_PARTITION
68 #define CONFIG_DOS_PARTITION
69
70 /* USB */
71 #define CONFIG_USB_OHCI_NEW
72 #define CONFIG_SYS_OHCI_BE_CONTROLLER
73 #undef CONFIG_SYS_USB_OHCI_BOARD_INIT
74 #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
75 #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
76 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
77 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
78
79 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
80
81 /*
82 * BOOTP options
83 */
84 #define CONFIG_BOOTP_BOOTFILESIZE
85 #define CONFIG_BOOTP_BOOTPATH
86 #define CONFIG_BOOTP_GATEWAY
87 #define CONFIG_BOOTP_HOSTNAME
88
89 /*
90 * Command line configuration.
91 */
92 #define CONFIG_CMD_EEPROM
93 #define CONFIG_CMD_IDE
94 #define CONFIG_CMD_DISPLAY
95
96 #if defined(CONFIG_PCI)
97 #define CONFIG_CMD_PCI
98 #endif
99
100 #if (CONFIG_SYS_TEXT_BASE == 0xFE000000) /* Boot low with 32 MB Flash */
101 #define CONFIG_SYS_LOWBOOT 1
102 #define CONFIG_SYS_LOWBOOT32 1
103 #endif
104
105 /*
106 * Autobooting
107 */
108
109 #define CONFIG_SYS_AUTOLOAD "n"
110
111 #undef CONFIG_BOOTARGS
112 #define CONFIG_PREBOOT "run try_update"
113
114 #define CONFIG_EXTRA_ENV_SETTINGS \
115 "bk=run add_mtd ; run add_consolespec ; bootm 200000\0" \
116 "cf1=diskboot 200000 0:1\0" \
117 "bootcmd_cf1=run bcf1\0" \
118 "bcf=setenv bootargs root=/dev/hda3\0" \
119 "bootcmd_nfs=run bnfs\0" \
120 "norargs=setenv bootargs root=/dev/mtdblock3 rootfstype=cramfs "\
121 "panic=1\0" \
122 "bootcmd_nor=cp.b ${kernel_addr} 200000 100000;" \
123 "run norargs addip; run bk\0" \
124 "bnfs=nfs 200000 ${rootpath}/boot/uImage;" \
125 "run nfsargs addip ; run bk\0" \
126 "nfsargs=setenv bootargs root=/dev/nfs rw " \
127 "nfsroot=${serverip}:${rootpath}\0" \
128 "try_update=usb start;sleep 2;usb start;sleep 1;" \
129 "fatload usb 0 2F0000 PCPUUPDT 2FF;usb stop;" \
130 "source 2F0000\0" \
131 "env_addr=FE060000\0" \
132 "kernel_addr=FE100000\0" \
133 "rootfs_addr=FE200000\0" \
134 "add_mtd=setenv bootargs ${bootargs} mtdparts=" \
135 "phys_mapped_flash:384k(u),640k(e),1m(k),30m(r)\0" \
136 "bcf1=run cf1; run bcf; run addip; run bk\0" \
137 "add_consolespec=setenv bootargs ${bootargs} " \
138 "console=/dev/null quiet\0" \
139 "addip=if test -n ${ethaddr};" \
140 "then if test -n ${ipaddr};" \
141 "then setenv bootargs ${bootargs} " \
142 "ip=${ipaddr}:${serverip}:${gatewayip}:"\
143 "${netmask}:${hostname}:${netdev}:off;" \
144 "fi;" \
145 "else;" \
146 "setenv bootargs ${bootargs} no_ethaddr;" \
147 "fi\0" \
148 "hostname=CPUP0\0" \
149 "netdev=eth0\0" \
150 "bootcmd=run bootcmd_nor\0" \
151 ""
152 /*
153 * IPB Bus clocking configuration.
154 */
155 #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
156
157 /*
158 * I2C configuration
159 */
160 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
161 #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
162
163 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
164 #define CONFIG_SYS_I2C_SLAVE 0x7F
165
166 /*
167 * EEPROM configuration
168 */
169 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* 1010010x */
170 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
171 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
172 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
173 #define CONFIG_SYS_EEPROM_WREN 1
174 #define CONFIG_SYS_EEPROM_WP GPIO_PSC2_4
175
176 /*
177 * Flash configuration
178 */
179 #define CONFIG_SYS_FLASH_BASE 0xFE000000
180 #define CONFIG_SYS_FLASH_SIZE 0x02000000
181 #if !defined(CONFIG_SYS_LOWBOOT)
182 #error "CONFIG_SYS_LOWBOOT not defined?"
183 #else /* CONFIG_SYS_LOWBOOT */
184 #if defined(CONFIG_SYS_LOWBOOT32)
185 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
186 #endif
187 #endif /* CONFIG_SYS_LOWBOOT */
188
189 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
190 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
191 #define CONFIG_FLASH_CFI_DRIVER
192 #define CONFIG_SYS_FLASH_CFI
193 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
194 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_CS0_START}
195 #define CONFIG_SYS_FLASH_BANKS_SIZES {CONFIG_SYS_CS0_SIZE}
196
197 /*
198 * Environment settings
199 */
200 #define CONFIG_ENV_IS_IN_FLASH 1
201 #define CONFIG_ENV_SIZE 0x10000
202 #define CONFIG_ENV_SECT_SIZE 0x20000
203 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
204 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
205
206 #define CONFIG_ENV_OVERWRITE 1
207
208 /*
209 * Memory map
210 */
211 #define CONFIG_SYS_MBAR 0xF0000000
212 #define CONFIG_SYS_SDRAM_BASE 0x00000000
213 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
214
215 /* Use SRAM until RAM will be available */
216 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
217 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
218
219 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
220 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
221
222 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
223 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
224 # define CONFIG_SYS_RAMBOOT 1
225 #endif
226
227 #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
228 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
229 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
230
231 /*
232 * Ethernet configuration
233 */
234 #define CONFIG_MPC5xxx_FEC 1
235 #define CONFIG_MPC5xxx_FEC_MII100
236 /*
237 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
238 */
239 /* #define CONFIG_MPC5xxx_FEC_MII10 */
240 #define CONFIG_PHY_ADDR 0x1f
241 #define CONFIG_PHY_TYPE 0x79c874 /* AMD Phy Controller */
242
243 /*
244 * GPIO configuration
245 */
246 #define CONFIG_SYS_GPS_PORT_CONFIG 0x18000004
247
248 /*
249 * Miscellaneous configurable options
250 */
251 #define CONFIG_CMDLINE_EDITING 1
252 #define CONFIG_SYS_LONGHELP /* undef to save memory */
253 #if defined(CONFIG_CMD_KGDB)
254 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
255 #else
256 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
257 #endif
258 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
259 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
260 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
261
262 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
263 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
264
265 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
266
267 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
268 #if defined(CONFIG_CMD_KGDB)
269 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
270 #endif
271
272 /*
273 * Various low-level settings
274 */
275 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
276 #define CONFIG_SYS_HID0_FINAL HID0_ICE
277 /* Flash at CSBoot, CS0 */
278 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
279 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
280 #define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
281 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
282 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
283 /* External SRAM at CS1 */
284 #define CONFIG_SYS_CS1_START 0x62000000
285 #define CONFIG_SYS_CS1_SIZE 0x00400000
286 #define CONFIG_SYS_CS1_CFG 0x00009930
287 #define CONFIG_SYS_SRAM_BASE CONFIG_SYS_CS1_START
288 #define CONFIG_SYS_SRAM_SIZE CONFIG_SYS_CS1_SIZE
289 /* LED display at CS7 */
290 #define CONFIG_SYS_CS7_START 0x6a000000
291 #define CONFIG_SYS_CS7_SIZE (64*1024)
292 #define CONFIG_SYS_CS7_CFG 0x0000bf30
293
294 #define CONFIG_SYS_CS_BURST 0x00000000
295 #define CONFIG_SYS_CS_DEADCYCLE 0x33333003
296
297 #define CONFIG_SYS_RESET_ADDRESS 0xff000000
298
299 /*-----------------------------------------------------------------------
300 * USB stuff
301 *-----------------------------------------------------------------------
302 */
303 #define CONFIG_USB_CLOCK 0x0001BBBB
304 #define CONFIG_USB_CONFIG 0x00001000 /* 0x4000 for SE mode */
305
306 /*-----------------------------------------------------------------------
307 * IDE/ATA stuff Supports IDE harddisk
308 *-----------------------------------------------------------------------
309 */
310
311 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
312
313 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
314 #undef CONFIG_IDE_LED /* LED for ide not supported */
315
316 #define CONFIG_IDE_PREINIT
317
318 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
319 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 2 drives per IDE bus */
320
321 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
322
323 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
324
325 /* Offset for data I/O */
326 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
327
328 /* Offset for normal register accesses */
329 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
330
331 /* Offset for alternate registers */
332 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
333
334 /* Interval between registers */
335 #define CONFIG_SYS_ATA_STRIDE 4
336
337 #define CONFIG_ATAPI 1
338
339 /*-----------------------------------------------------------------------
340 * Open firmware flat tree support
341 *-----------------------------------------------------------------------
342 */
343 #define OF_CPU "PowerPC,5200@0"
344 #define OF_SOC "soc5200@f0000000"
345 #define OF_TBCLK (bd->bi_busfreq / 4)
346 #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
347
348 /* Support for the 7-segment display */
349 #define CONFIG_SYS_DISP_CHR_RAM CONFIG_SYS_CS7_START
350 #define CONFIG_SHOW_ACTIVITY /* used for display realization */
351
352 #define CONFIG_SHOW_BOOT_PROGRESS
353
354 #endif /* __CONFIG_H */