]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/cm_fx6.h
arm: mx6: cm-fx6: move CMD configs to defconfig
[people/ms/u-boot.git] / include / configs / cm_fx6.h
1 /*
2 * Config file for Compulab CM-FX6 board
3 *
4 * Copyright (C) 2014, Compulab Ltd - http://compulab.co.il/
5 *
6 * Author: Nikita Kiryanov <nikita@compulab.co.il>
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11 #ifndef __CONFIG_CM_FX6_H
12 #define __CONFIG_CM_FX6_H
13
14 #include "mx6_common.h"
15
16 /* Machine config */
17 #define CONFIG_SYS_LITTLE_ENDIAN
18 #define CONFIG_MACH_TYPE 4273
19
20 /* CMD */
21 #define CONFIG_CMD_GREPENV
22
23 /* MMC */
24 #define CONFIG_SYS_FSL_USDHC_NUM 3
25 #define CONFIG_SYS_FSL_ESDHC_ADDR USDHC2_BASE_ADDR
26
27 /* RAM */
28 #define PHYS_SDRAM_1 MMDC0_ARB_BASE_ADDR
29 #define PHYS_SDRAM_2 MMDC1_ARB_BASE_ADDR
30 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
31 #define CONFIG_NR_DRAM_BANKS 2
32 #define CONFIG_SYS_MEMTEST_START 0x10000000
33 #define CONFIG_SYS_MEMTEST_END 0x10010000
34 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
35 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
36 #define CONFIG_SYS_INIT_SP_OFFSET \
37 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
38 #define CONFIG_SYS_INIT_SP_ADDR \
39 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
40
41 /* Serial console */
42 #define CONFIG_MXC_UART
43 #define CONFIG_MXC_UART_BASE UART4_BASE
44 #define CONFIG_BAUDRATE 115200
45 #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
46
47 /* Shell */
48 #define CONFIG_SYS_PROMPT "CM-FX6 # "
49 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
50 sizeof(CONFIG_SYS_PROMPT) + 16)
51
52 /* SPI flash */
53 #define CONFIG_SF_DEFAULT_BUS 0
54 #define CONFIG_SF_DEFAULT_CS 0
55 #define CONFIG_SF_DEFAULT_SPEED 25000000
56 #define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0)
57
58 /* Environment */
59 #define CONFIG_ENV_IS_IN_SPI_FLASH
60 #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
61 #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE
62 #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS
63 #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
64 #define CONFIG_ENV_SECT_SIZE (64 * 1024)
65 #define CONFIG_ENV_SIZE (8 * 1024)
66 #define CONFIG_ENV_OFFSET (768 * 1024)
67
68 #define CONFIG_EXTRA_ENV_SETTINGS \
69 "stdin=serial,usbkbd\0" \
70 "stdout=serial,vga\0" \
71 "stderr=serial,vga\0" \
72 "panel=HDMI\0" \
73 "autoload=no\0" \
74 "kernel=uImage-cm-fx6\0" \
75 "script=boot.scr\0" \
76 "dtb=cm-fx6.dtb\0" \
77 "bootm_low=18000000\0" \
78 "loadaddr=0x10800000\0" \
79 "fdtaddr=0x11000000\0" \
80 "console=ttymxc3,115200\0" \
81 "ethprime=FEC0\0" \
82 "video_hdmi=mxcfb0:dev=hdmi,1920x1080M-32@50,if=RGB32\0" \
83 "video_dvi=mxcfb0:dev=dvi,1280x800M-32@50,if=RGB32\0" \
84 "doboot=bootm ${loadaddr}\0" \
85 "doloadfdt=false\0" \
86 "setboottypez=setenv kernel zImage-cm-fx6;" \
87 "setenv doboot bootz ${loadaddr} - ${fdtaddr};" \
88 "setenv doloadfdt true;\0" \
89 "setboottypem=setenv kernel uImage-cm-fx6;" \
90 "setenv doboot bootm ${loadaddr};" \
91 "setenv doloadfdt false;\0"\
92 "mmcroot=/dev/mmcblk0p2 rw rootwait\0" \
93 "sataroot=/dev/sda2 rw rootwait\0" \
94 "nandroot=/dev/mtdblock4 rw\0" \
95 "nandrootfstype=ubifs\0" \
96 "mmcargs=setenv bootargs console=${console} root=${mmcroot} " \
97 "${video}\0" \
98 "sataargs=setenv bootargs console=${console} root=${sataroot} " \
99 "${video}\0" \
100 "nandargs=setenv bootargs console=${console} " \
101 "root=${nandroot} " \
102 "rootfstype=${nandrootfstype} " \
103 "${video}\0" \
104 "nandboot=if run nandloadkernel; then " \
105 "run nandloadfdt;" \
106 "run setboottypem;" \
107 "run storagebootcmd;" \
108 "run setboottypez;" \
109 "run storagebootcmd;" \
110 "fi;\0" \
111 "run_eboot=echo Starting EBOOT ...; "\
112 "mmc dev 2 && " \
113 "mmc rescan && mmc read 10042000 a 400 && go 10042000\0" \
114 "loadscript=load ${storagetype} ${storagedev} ${loadaddr} ${script};\0"\
115 "loadkernel=load ${storagetype} ${storagedev} ${loadaddr} ${kernel};\0"\
116 "loadfdt=load ${storagetype} ${storagedev} ${fdtaddr} ${dtb};\0" \
117 "bootscript=echo Running bootscript from ${storagetype} ...;" \
118 "source ${loadaddr};\0" \
119 "nandloadkernel=nand read ${loadaddr} 0 780000;\0" \
120 "nandloadfdt=nand read ${fdtaddr} 780000 80000;\0" \
121 "setupmmcboot=setenv storagetype mmc; setenv storagedev 2;\0" \
122 "setupsataboot=setenv storagetype sata; setenv storagedev 0;\0" \
123 "setupnandboot=setenv storagetype nand;\0" \
124 "setupusbboot=setenv storagetype usb; setenv storagedev 0;\0" \
125 "storagebootcmd=echo Booting from ${storagetype} ...;" \
126 "run ${storagetype}args; run doboot;\0" \
127 "trybootk=if run loadkernel; then " \
128 "if ${doloadfdt}; then " \
129 "run loadfdt;" \
130 "fi;" \
131 "run storagebootcmd;" \
132 "fi;\0" \
133 "trybootsmz=if run loadscript; then " \
134 "run bootscript;" \
135 "fi;" \
136 "run setboottypem;" \
137 "run trybootk;" \
138 "run setboottypez;" \
139 "run trybootk;\0"
140
141 #define CONFIG_BOOTCOMMAND \
142 "run setupmmcboot;" \
143 "mmc dev ${storagedev};" \
144 "if mmc rescan; then " \
145 "run trybootsmz;" \
146 "fi;" \
147 "run setupusbboot;" \
148 "if usb start; then "\
149 "if run loadscript; then " \
150 "run bootscript;" \
151 "fi;" \
152 "fi;" \
153 "run setupsataboot;" \
154 "if sata init; then " \
155 "run trybootsmz;" \
156 "fi;" \
157 "run setupnandboot;" \
158 "run nandboot;"
159
160 #define CONFIG_PREBOOT "usb start"
161
162 /* SPI */
163 #define CONFIG_SPI
164 #define CONFIG_MXC_SPI
165 #define CONFIG_SPI_FLASH_ATMEL
166 #define CONFIG_SPI_FLASH_EON
167 #define CONFIG_SPI_FLASH_GIGADEVICE
168 #define CONFIG_SPI_FLASH_MACRONIX
169 #define CONFIG_SPI_FLASH_SPANSION
170 #define CONFIG_SPI_FLASH_STMICRO
171 #define CONFIG_SPI_FLASH_SST
172 #define CONFIG_SPI_FLASH_WINBOND
173
174 /* NAND */
175 #ifndef CONFIG_SPL_BUILD
176 #define CONFIG_CMD_NAND
177 #define CONFIG_SYS_NAND_BASE 0x40000000
178 #define CONFIG_SYS_NAND_MAX_CHIPS 1
179 #define CONFIG_SYS_MAX_NAND_DEVICE 1
180 #define CONFIG_NAND_MXS
181 #define CONFIG_SYS_NAND_ONFI_DETECTION
182 /* APBH DMA is required for NAND support */
183 #define CONFIG_APBH_DMA
184 #define CONFIG_APBH_DMA_BURST
185 #define CONFIG_APBH_DMA_BURST8
186 #endif
187
188 /* Ethernet */
189 #define CONFIG_FEC_MXC
190 #define CONFIG_FEC_MXC_PHYADDR 0
191 #define CONFIG_FEC_XCV_TYPE RGMII
192 #define IMX_FEC_BASE ENET_BASE_ADDR
193 #define CONFIG_PHYLIB
194 #define CONFIG_PHY_ATHEROS
195 #define CONFIG_MII
196 #define CONFIG_ETHPRIME "FEC0"
197 #define CONFIG_ARP_TIMEOUT 200UL
198 #define CONFIG_NET_RETRY_COUNT 5
199
200 /* USB */
201 #define CONFIG_USB_EHCI
202 #define CONFIG_USB_EHCI_MX6
203 #define CONFIG_USB_STORAGE
204 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
205 #define CONFIG_MXC_USB_FLAGS 0
206 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
207 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */
208 #define CONFIG_USB_KEYBOARD
209 #define CONFIG_SYS_USB_EVENT_POLL_VIA_CONTROL_EP
210 #define CONFIG_SYS_STDIO_DEREGISTER
211
212 /* I2C */
213 #define CONFIG_SYS_I2C
214 #define CONFIG_SYS_I2C_MXC
215 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
216 #define CONFIG_SYS_I2C_SPEED 100000
217 #define CONFIG_SYS_MXC_I2C3_SPEED 400000
218
219 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
220 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
221 #define CONFIG_SYS_I2C_EEPROM_BUS 2
222
223 /* SATA */
224 #define CONFIG_CMD_SATA
225 #define CONFIG_SYS_SATA_MAX_DEVICE 1
226 #define CONFIG_LIBATA
227 #define CONFIG_LBA48
228 #define CONFIG_DWC_AHSATA
229 #define CONFIG_DWC_AHSATA_PORT_ID 0
230 #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR
231
232 /* Boot */
233 #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
234 #define CONFIG_SERIAL_TAG
235
236 /* misc */
237 #define CONFIG_STACKSIZE (128 * 1024)
238 #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
239 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 800 /* 400 KB */
240 #define CONFIG_OF_BOARD_SETUP
241
242 /* SPL */
243 #include "imx6_spl.h"
244 #define CONFIG_SPL_BOARD_INIT
245 #define CONFIG_SPL_MMC_SUPPORT
246 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x80 /* offset 64 kb */
247 #define CONFIG_SYS_MONITOR_LEN (CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS / 2 * 1024)
248 #define CONFIG_SPL_SPI_SUPPORT
249 #define CONFIG_SPL_SPI_FLASH_SUPPORT
250 #define CONFIG_SYS_SPI_U_BOOT_OFFS (64 * 1024)
251 #define CONFIG_SPL_SPI_LOAD
252
253 /* Display */
254 #define CONFIG_VIDEO
255 #define CONFIG_VIDEO_IPUV3
256 #define CONFIG_IPUV3_CLK 260000000
257 #define CONFIG_IMX_HDMI
258 #define CONFIG_CFB_CONSOLE
259 #define CONFIG_VGA_AS_SINGLE_DEVICE
260 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
261 #define CONFIG_CONSOLE_MUX
262 #define CONFIG_VIDEO_SW_CURSOR
263
264 #define CONFIG_SPLASH_SCREEN
265 #define CONFIG_SPLASH_SOURCE
266 #define CONFIG_CMD_BMP
267 #define CONFIG_VIDEO_BMP_RLE8
268
269 #define CONFIG_VIDEO_LOGO
270 #define CONFIG_VIDEO_BMP_LOGO
271
272 #endif /* __CONFIG_CM_FX6_H */