]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/cm_t35.h
cmd: Kconfig: Add a Kconfig options for a few CMD
[people/ms/u-boot.git] / include / configs / cm_t35.h
1 /*
2 * (C) Copyright 2011 CompuLab, Ltd.
3 * Mike Rapoport <mike@compulab.co.il>
4 * Igor Grinberg <grinberg@compulab.co.il>
5 *
6 * Based on omap3_beagle.h
7 * (C) Copyright 2006-2008
8 * Texas Instruments.
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
11 *
12 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
13 *
14 * SPDX-License-Identifier: GPL-2.0+
15 */
16
17 #ifndef __CONFIG_H
18 #define __CONFIG_H
19
20 #define CONFIG_SYS_CACHELINE_SIZE 64
21
22 /*
23 * High Level Configuration Options
24 */
25 #define CONFIG_OMAP /* in a TI OMAP core */
26 #define CONFIG_OMAP_GPIO
27 #define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
28 #define CONFIG_OMAP_COMMON
29 /* Common ARM Erratas */
30 #define CONFIG_ARM_ERRATA_454179
31 #define CONFIG_ARM_ERRATA_430973
32 #define CONFIG_ARM_ERRATA_621766
33
34 #define CONFIG_SDRC /* The chip has SDRC controller */
35
36 #include <asm/arch/cpu.h> /* get chip and board defs */
37 #include <asm/arch/omap.h>
38
39 /*
40 * Display CPU and Board information
41 */
42 #define CONFIG_DISPLAY_CPUINFO
43 #define CONFIG_DISPLAY_BOARDINFO
44
45 /* Clock Defines */
46 #define V_OSCK 26000000 /* Clock output from T2 */
47 #define V_SCLK (V_OSCK >> 1)
48
49 #define CONFIG_MISC_INIT_R
50
51 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
52 #define CONFIG_SETUP_MEMORY_TAGS
53 #define CONFIG_INITRD_TAG
54 #define CONFIG_REVISION_TAG
55 #define CONFIG_SERIAL_TAG
56
57 /*
58 * Size of malloc() pool
59 */
60 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
61 /* Sector */
62 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
63
64 /*
65 * Hardware drivers
66 */
67
68 /*
69 * NS16550 Configuration
70 */
71 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
72
73 #define CONFIG_SYS_NS16550_SERIAL
74 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
75 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
76
77 /*
78 * select serial console configuration
79 */
80 #define CONFIG_CONS_INDEX 3
81 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
82 #define CONFIG_SERIAL3 3 /* UART3 */
83
84 /* allow to overwrite serial and ethaddr */
85 #define CONFIG_ENV_OVERWRITE
86 #define CONFIG_BAUDRATE 115200
87 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
88 115200}
89
90 #define CONFIG_GENERIC_MMC
91 #define CONFIG_MMC
92 #define CONFIG_OMAP_HSMMC
93 #define CONFIG_DOS_PARTITION
94
95 /* USB */
96 #define CONFIG_USB_OMAP3
97 #define CONFIG_USB_EHCI
98 #define CONFIG_USB_EHCI_OMAP
99 #define CONFIG_USB_STORAGE
100 #define CONFIG_USB_MUSB_UDC
101 #define CONFIG_TWL4030_USB
102
103 /* USB device configuration */
104 #define CONFIG_USB_DEVICE
105 #define CONFIG_USB_TTY
106 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
107
108 /* commands to include */
109 #define CONFIG_CMD_CACHE
110 #define CONFIG_CMD_EXT2 /* EXT2 Support */
111 #define CONFIG_CMD_FAT /* FAT support */
112 #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
113 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
114 #define CONFIG_MTD_PARTITIONS
115 #define MTDIDS_DEFAULT "nand0=nand"
116 #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
117 "1920k(u-boot),256k(u-boot-env),"\
118 "4m(kernel),-(fs)"
119
120 #define CONFIG_CMD_MMC /* MMC support */
121 #define CONFIG_CMD_NAND /* NAND support */
122
123 #define CONFIG_SYS_NO_FLASH
124 #define CONFIG_SYS_I2C
125 #define CONFIG_SYS_OMAP24_I2C_SPEED 100000
126 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1
127 #define CONFIG_SYS_I2C_OMAP34XX
128 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
129 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
130 #define CONFIG_SYS_I2C_EEPROM_BUS 0
131 #define CONFIG_I2C_MULTI_BUS
132
133 /*
134 * TWL4030
135 */
136 #define CONFIG_TWL4030_POWER
137 #define CONFIG_TWL4030_LED
138
139 /*
140 * Board NAND Info.
141 */
142 #define CONFIG_NAND_OMAP_GPMC
143 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
144 /* to access nand */
145 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
146 /* to access nand at */
147 /* CS0 */
148 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
149 /* devices */
150
151 /* Environment information */
152 #define CONFIG_BOOTDELAY 3
153 #define CONFIG_ZERO_BOOTDELAY_CHECK
154
155 #define CONFIG_EXTRA_ENV_SETTINGS \
156 "loadaddr=0x82000000\0" \
157 "usbtty=cdc_acm\0" \
158 "console=ttyO2,115200n8\0" \
159 "mpurate=500\0" \
160 "vram=12M\0" \
161 "dvimode=1024x768MR-16@60\0" \
162 "defaultdisplay=dvi\0" \
163 "mmcdev=0\0" \
164 "mmcroot=/dev/mmcblk0p2 rw\0" \
165 "mmcrootfstype=ext4 rootwait\0" \
166 "nandroot=/dev/mtdblock4 rw\0" \
167 "nandrootfstype=ubifs\0" \
168 "mmcargs=setenv bootargs console=${console} " \
169 "mpurate=${mpurate} " \
170 "vram=${vram} " \
171 "omapfb.mode=dvi:${dvimode} " \
172 "omapdss.def_disp=${defaultdisplay} " \
173 "root=${mmcroot} " \
174 "rootfstype=${mmcrootfstype}\0" \
175 "nandargs=setenv bootargs console=${console} " \
176 "mpurate=${mpurate} " \
177 "vram=${vram} " \
178 "omapfb.mode=dvi:${dvimode} " \
179 "omapdss.def_disp=${defaultdisplay} " \
180 "root=${nandroot} " \
181 "rootfstype=${nandrootfstype}\0" \
182 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
183 "bootscript=echo Running bootscript from mmc ...; " \
184 "source ${loadaddr}\0" \
185 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
186 "mmcboot=echo Booting from mmc ...; " \
187 "run mmcargs; " \
188 "bootm ${loadaddr}\0" \
189 "nandboot=echo Booting from nand ...; " \
190 "run nandargs; " \
191 "nand read ${loadaddr} 2a0000 400000; " \
192 "bootm ${loadaddr}\0" \
193
194 #define CONFIG_CMD_BOOTZ
195 #define CONFIG_BOOTCOMMAND \
196 "mmc dev ${mmcdev}; if mmc rescan; then " \
197 "if run loadbootscript; then " \
198 "run bootscript; " \
199 "else " \
200 "if run loaduimage; then " \
201 "run mmcboot; " \
202 "else run nandboot; " \
203 "fi; " \
204 "fi; " \
205 "else run nandboot; fi"
206
207 /*
208 * Miscellaneous configurable options
209 */
210 #define CONFIG_AUTO_COMPLETE
211 #define CONFIG_CMDLINE_EDITING
212 #define CONFIG_TIMESTAMP
213 #define CONFIG_SYS_AUTOLOAD "no"
214 #define CONFIG_SYS_LONGHELP /* undef to save memory */
215 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
216 /* Print Buffer Size */
217 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
218 sizeof(CONFIG_SYS_PROMPT) + 16)
219 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
220 /* Boot Argument Buffer Size */
221 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
222
223 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
224 /* works on */
225 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
226 0x01F00000) /* 31MB */
227
228 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
229 /* load address */
230
231 /*
232 * OMAP3 has 12 GP timers, they can be driven by the system clock
233 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
234 * This rate is divided by a local divisor.
235 */
236 #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
237 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
238
239 /*-----------------------------------------------------------------------
240 * Physical Memory Map
241 */
242 #define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
243 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
244
245 /*-----------------------------------------------------------------------
246 * FLASH and environment organization
247 */
248
249 /* **** PISMO SUPPORT *** */
250 /* Monitor at start of flash */
251 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
252 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
253
254 #define CONFIG_ENV_IS_IN_NAND
255 #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
256 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
257 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
258
259 #if defined(CONFIG_CMD_NET)
260 #define CONFIG_SMC911X
261 #define CONFIG_SMC911X_32_BIT
262 #define CM_T3X_SMC911X_BASE 0x2C000000
263 #define SB_T35_SMC911X_BASE (CM_T3X_SMC911X_BASE + (16 << 20))
264 #define CONFIG_SMC911X_BASE CM_T3X_SMC911X_BASE
265 #endif /* (CONFIG_CMD_NET) */
266
267 /* additions for new relocation code, must be added to all boards */
268 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
269 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
270 #define CONFIG_SYS_INIT_RAM_SIZE 0x800
271 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
272 CONFIG_SYS_INIT_RAM_SIZE - \
273 GENERATED_GBL_DATA_SIZE)
274
275 /* Status LED */
276 #define CONFIG_STATUS_LED /* Status LED enabled */
277 #define CONFIG_BOARD_SPECIFIC_LED
278 #define CONFIG_GPIO_LED
279 #define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
280 #define GREEN_LED_DEV 0
281 #define STATUS_LED_BIT GREEN_LED_GPIO
282 #define STATUS_LED_STATE STATUS_LED_ON
283 #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
284 #define STATUS_LED_BOOT GREEN_LED_DEV
285
286 #define CONFIG_SPLASHIMAGE_GUARD
287
288 /* GPIO banks */
289 #ifdef CONFIG_STATUS_LED
290 #define CONFIG_OMAP3_GPIO_6 /* GPIO186 is in GPIO bank 6 */
291 #endif
292
293 /* Display Configuration */
294 #define CONFIG_OMAP3_GPIO_2
295 #define CONFIG_OMAP3_GPIO_5
296 #define CONFIG_VIDEO_OMAP3
297 #define LCD_BPP LCD_COLOR16
298
299 #define CONFIG_LCD
300 #define CONFIG_SPLASH_SCREEN
301 #define CONFIG_SPLASH_SOURCE
302 #define CONFIG_CMD_BMP
303 #define CONFIG_BMP_16BPP
304 #define CONFIG_SCF0403_LCD
305
306 #define CONFIG_OMAP3_SPI
307
308 /* Defines for SPL */
309 #define CONFIG_SPL_FRAMEWORK
310 #define CONFIG_SPL_NAND_SIMPLE
311
312 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
313 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
314 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
315 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
316
317 #define CONFIG_SPL_BOARD_INIT
318 #define CONFIG_SPL_LIBCOMMON_SUPPORT
319 #define CONFIG_SPL_LIBDISK_SUPPORT
320 #define CONFIG_SPL_I2C_SUPPORT
321 #define CONFIG_SPL_LIBGENERIC_SUPPORT
322 #define CONFIG_SPL_MMC_SUPPORT
323 #define CONFIG_SPL_FAT_SUPPORT
324 #define CONFIG_SPL_SERIAL_SUPPORT
325 #define CONFIG_SPL_NAND_SUPPORT
326 #define CONFIG_SPL_NAND_BASE
327 #define CONFIG_SPL_NAND_DRIVERS
328 #define CONFIG_SPL_NAND_ECC
329 #define CONFIG_SPL_GPIO_SUPPORT
330 #define CONFIG_SPL_POWER_SUPPORT
331 #define CONFIG_SPL_OMAP3_ID_NAND
332 #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
333
334 /* NAND boot config */
335 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
336 #define CONFIG_SYS_NAND_PAGE_COUNT 64
337 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
338 #define CONFIG_SYS_NAND_OOBSIZE 64
339 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
340 #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
341 /*
342 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
343 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
344 */
345 #define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \
346 10, 11, 12 }
347 #define CONFIG_SYS_NAND_ECCSIZE 512
348 #define CONFIG_SYS_NAND_ECCBYTES 3
349 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
350
351 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
352 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
353
354 #define CONFIG_SPL_TEXT_BASE 0x40200800
355 #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
356
357 /*
358 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
359 * older x-loader implementations. And move the BSS area so that it
360 * doesn't overlap with TEXT_BASE.
361 */
362 #define CONFIG_SYS_TEXT_BASE 0x80008000
363 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
364 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
365
366 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
367 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
368
369 #endif /* __CONFIG_H */