]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/colibri_pxa270.h
configs: Re-sync HUSH options
[people/ms/u-boot.git] / include / configs / colibri_pxa270.h
1 /*
2 * Toradex Colibri PXA270 configuration file
3 *
4 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
5 * Copyright (C) 2015 Marcel Ziswiler <marcel@ziswiler.com>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 /*
14 * High Level Board Configuration Options
15 */
16 #define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
17 #define CONFIG_SYS_TEXT_BASE 0x0
18 /* Avoid overwriting factory configuration block */
19 #define CONFIG_BOARD_SIZE_LIMIT 0x40000
20
21 /* We will never enable dcache because we have to setup MMU first */
22 #define CONFIG_SYS_DCACHE_OFF
23
24 /*
25 * Environment settings
26 */
27 #define CONFIG_ENV_OVERWRITE
28 #define CONFIG_SYS_MALLOC_LEN (128 * 1024)
29 #define CONFIG_ARCH_CPU_INIT
30 #define CONFIG_BOOTCOMMAND \
31 "if fatload mmc 0 0xa0000000 uImage; then " \
32 "bootm 0xa0000000; " \
33 "fi; " \
34 "if usb reset && fatload usb 0 0xa0000000 uImage; then " \
35 "bootm 0xa0000000; " \
36 "fi; " \
37 "bootm 0xc0000;"
38 #define CONFIG_BOOTARGS "console=tty0 console=ttyS0,115200"
39 #define CONFIG_TIMESTAMP
40 #define CONFIG_BOOTDELAY 2 /* Autoboot delay */
41 #define CONFIG_CMDLINE_TAG
42 #define CONFIG_SETUP_MEMORY_TAGS
43 #define CONFIG_LZMA /* LZMA compression support */
44
45 /*
46 * Serial Console Configuration
47 */
48 #define CONFIG_PXA_SERIAL
49 #define CONFIG_FFUART 1
50 #define CONFIG_CONS_INDEX 3
51 #define CONFIG_BAUDRATE 115200
52
53 /*
54 * Bootloader Components Configuration
55 */
56 #define CONFIG_CMD_ENV
57 #define CONFIG_CMD_MMC
58 #define CONFIG_CMD_USB
59
60 /* I2C support */
61 #ifdef CONFIG_SYS_I2C
62 #define CONFIG_CMD_I2C
63 #define CONFIG_SYS_I2C_PXA
64 #define CONFIG_PXA_STD_I2C
65 #define CONFIG_PXA_PWR_I2C
66 #define CONFIG_SYS_I2C_SPEED 100000
67 #endif
68
69 /* LCD support */
70 #ifdef CONFIG_LCD
71 #define CONFIG_PXA_LCD
72 #define CONFIG_PXA_VGA
73 #define CONFIG_SYS_WHITE_ON_BLACK
74 #define CONFIG_CONSOLE_SCROLL_LINES 10
75 #define CONFIG_CMD_BMP
76 #define CONFIG_LCD_LOGO
77 #endif
78
79 /*
80 * Networking Configuration
81 */
82 #ifdef CONFIG_CMD_NET
83 #define CONFIG_CMD_PING
84 #define CONFIG_CMD_DHCP
85
86 #define CONFIG_DRIVER_DM9000 1
87 #define CONFIG_DM9000_BASE 0x08000000
88 #define DM9000_IO (CONFIG_DM9000_BASE)
89 #define DM9000_DATA (CONFIG_DM9000_BASE + 4)
90 #define CONFIG_NET_RETRY_COUNT 10
91
92 #define CONFIG_BOOTP_BOOTFILESIZE
93 #define CONFIG_BOOTP_BOOTPATH
94 #define CONFIG_BOOTP_GATEWAY
95 #define CONFIG_BOOTP_HOSTNAME
96 #endif
97
98 #undef CONFIG_SYS_LONGHELP /* Saves 10 KB */
99 #undef CONFIG_SYS_PROMPT
100 #ifdef CONFIG_HUSH_PARSER
101 #define CONFIG_SYS_PROMPT "$ "
102 #else
103 #endif
104 #define CONFIG_SYS_CBSIZE 256
105 #define CONFIG_SYS_PBSIZE \
106 (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
107 #define CONFIG_SYS_MAXARGS 16
108 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
109 #define CONFIG_SYS_DEVICE_NULLDEV 1
110 #define CONFIG_CMDLINE_EDITING 1
111 #define CONFIG_AUTO_COMPLETE 1
112
113 /*
114 * Clock Configuration
115 */
116 #define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */
117
118 /*
119 * DRAM Map
120 */
121 #define CONFIG_NR_DRAM_BANKS 1 /* We have 1 bank of DRAM */
122 #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
123 #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
124
125 #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
126 #define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */
127
128 #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
129 #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
130
131 #define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1
132 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
133 #define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
134
135 /*
136 * NOR FLASH
137 */
138 #ifdef CONFIG_CMD_FLASH
139 #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
140 #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
141 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
142
143 #define CONFIG_SYS_FLASH_CFI
144 #define CONFIG_FLASH_CFI_DRIVER 1
145 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
146
147 #define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
148 #define CONFIG_SYS_MAX_FLASH_BANKS 1
149
150 #define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ)
151 #define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ)
152 #define CONFIG_SYS_FLASH_LOCK_TOUT (25 * CONFIG_SYS_HZ)
153 #define CONFIG_SYS_FLASH_UNLOCK_TOUT (25 * CONFIG_SYS_HZ)
154
155 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
156 #define CONFIG_SYS_FLASH_PROTECTION 1
157
158 #define CONFIG_ENV_IS_IN_FLASH 1
159
160 #else /* No flash */
161 #define CONFIG_SYS_NO_FLASH
162 #define CONFIG_ENV_IS_NOWHERE
163 #endif
164
165 #define CONFIG_SYS_MONITOR_BASE 0x0
166 #define CONFIG_SYS_MONITOR_LEN 0x40000
167
168 /* Skip factory configuration block */
169 #define CONFIG_ENV_ADDR \
170 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN + 0x40000)
171 #define CONFIG_ENV_SIZE 0x40000
172 #define CONFIG_ENV_SECT_SIZE 0x40000
173
174 /*
175 * GPIO settings
176 */
177 #define CONFIG_SYS_GPSR0_VAL 0x00000000
178 #define CONFIG_SYS_GPSR1_VAL 0x00020000
179 #define CONFIG_SYS_GPSR2_VAL 0x0002c000
180 #define CONFIG_SYS_GPSR3_VAL 0x00000000
181
182 #define CONFIG_SYS_GPCR0_VAL 0x00000000
183 #define CONFIG_SYS_GPCR1_VAL 0x00000000
184 #define CONFIG_SYS_GPCR2_VAL 0x00000000
185 #define CONFIG_SYS_GPCR3_VAL 0x00000000
186
187 #define CONFIG_SYS_GPDR0_VAL 0xc8008000
188 #define CONFIG_SYS_GPDR1_VAL 0xfc02a981
189 #define CONFIG_SYS_GPDR2_VAL 0x92c3ffff
190 #define CONFIG_SYS_GPDR3_VAL 0x0061e804
191
192 #define CONFIG_SYS_GAFR0_L_VAL 0x80100000
193 #define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010
194 #define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
195 #define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008
196 #define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
197 #define CONFIG_SYS_GAFR2_U_VAL 0x4109a002
198 #define CONFIG_SYS_GAFR3_L_VAL 0x54000310
199 #define CONFIG_SYS_GAFR3_U_VAL 0x00005401
200
201 #define CONFIG_SYS_PSSR_VAL 0x30
202
203 /*
204 * Clock settings
205 */
206 #define CONFIG_SYS_CKEN 0x00500240
207 #define CONFIG_SYS_CCCR 0x02000290
208
209 /*
210 * Memory settings
211 */
212 #define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2
213 #define CONFIG_SYS_MSC1_VAL 0x9ee1f994
214 #define CONFIG_SYS_MSC2_VAL 0x9ee19ee1
215 #define CONFIG_SYS_MDCNFG_VAL 0x090009c9
216 #define CONFIG_SYS_MDREFR_VAL 0x2003a031
217 #define CONFIG_SYS_MDMRS_VAL 0x00220022
218 #define CONFIG_SYS_FLYCNFG_VAL 0x00010001
219 #define CONFIG_SYS_SXCNFG_VAL 0x40044004
220
221 /*
222 * PCMCIA and CF Interfaces
223 */
224 #define CONFIG_SYS_MECR_VAL 0x00000000
225 #define CONFIG_SYS_MCMEM0_VAL 0x00028307
226 #define CONFIG_SYS_MCMEM1_VAL 0x00014307
227 #define CONFIG_SYS_MCATT0_VAL 0x00038787
228 #define CONFIG_SYS_MCATT1_VAL 0x0001c787
229 #define CONFIG_SYS_MCIO0_VAL 0x0002830f
230 #define CONFIG_SYS_MCIO1_VAL 0x0001430f
231
232 #include "pxa-common.h"
233
234 #endif /* __CONFIG_H */