]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/cpuat91.h
Merge branch 'arm/master' into arm/next
[people/ms/u-boot.git] / include / configs / cpuat91.h
1 /*
2 * CPUAT91 by (C) Copyright 2006 Eric Benard
3 * eric@eukrea.com
4 *
5 * Configuration settings for the CPUAT91 board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26 #ifndef __CONFIG_H
27 #define __CONFIG_H
28
29 #ifdef CONFIG_CPUAT91_RAM
30 #define CONFIG_SKIP_LOWLEVEL_INIT 1
31 #define CONFIG_SKIP_RELOCATE_UBOOT 1
32 #define CONFIG_CPUAT91 1
33 #else
34 #define CONFIG_BOOTDELAY 1
35 #endif
36
37 #define AT91C_MAIN_CLOCK 179712000
38 #define AT91C_MASTER_CLOCK 59904000
39
40 #define AT91_SLOW_CLOCK 32768
41
42 #define CONFIG_ARM920T 1
43 #define CONFIG_AT91RM9200 1
44
45 #undef CONFIG_USE_IRQ
46 #define USE_920T_MMU 1
47
48 #define CONFIG_CMDLINE_TAG 1
49 #define CONFIG_SETUP_MEMORY_TAGS 1
50 #define CONFIG_INITRD_TAG 1
51
52 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
53 #define CONFIG_SYS_USE_MAIN_OSCILLATOR 1
54 /* flash */
55 #define CONFIG_SYS_MC_PUIA_VAL 0x00000000
56 #define CONFIG_SYS_MC_PUP_VAL 0x00000000
57 #define CONFIG_SYS_MC_PUER_VAL 0x00000000
58 #define CONFIG_SYS_MC_ASR_VAL 0x00000000
59 #define CONFIG_SYS_MC_AASR_VAL 0x00000000
60 #define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
61 #define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
62
63 /* clocks */
64 #define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
65 #define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz for USB */
66 #define CONFIG_SYS_MCKR_VAL 0x00000202 /* PCK/3 = MCK Master Clock */
67
68 /* sdram */
69 #define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as D16/D31 */
70 #define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
71 #define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
72 #define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=SDRAM */
73 #define CONFIG_SYS_SDRC_CR_VAL 0x2188C155 /* set up the SDRAM */
74 #define CONFIG_SYS_SDRAM 0x20000000 /* address of the SDRAM */
75 #define CONFIG_SYS_SDRAM1 0x20000080 /* address of the SDRAM */
76 #define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to SDRAM */
77 #define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
78 #define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
79 #define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
80 #define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
81 #define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
82 #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
83
84 /* define one of these to choose the DBGU, USART0 or USART1 as console */
85 #define CONFIG_AT91RM9200_USART 1
86 #define CONFIG_DBGU 1
87 #undef CONFIG_USART0
88 #undef CONFIG_USART1
89
90 #define CONFIG_HARD_I2C 1
91
92 #if defined(CONFIG_HARD_I2C)
93 #define CONFIG_SYS_I2C_SPEED 50000
94 #define CONFIG_SYS_I2C_SLAVE 0
95 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
96 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
97 #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 1
98 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
99 #endif
100
101 #define CONFIG_BOOTP_BOOTFILESIZE 1
102 #define CONFIG_BOOTP_BOOTPATH 1
103 #define CONFIG_BOOTP_GATEWAY 1
104 #define CONFIG_BOOTP_HOSTNAME 1
105
106 #include <config_cmd_default.h>
107
108 #define CONFIG_CMD_DHCP 1
109 #define CONFIG_CMD_PING 1
110 #define CONFIG_CMD_MII 1
111 #define CONFIG_CMD_CACHE 1
112 #undef CONFIG_CMD_USB
113 #undef CONFIG_CMD_FPGA
114 #undef CONFIG_CMD_IMI
115 #undef CONFIG_CMD_LOADS
116 #undef CONFIG_CMD_NFS
117
118 #if defined(CONFIG_HARD_I2C)
119 #define CONFIG_CMD_EEPROM 1
120 #define CONFIG_CMD_I2C 1
121 #endif
122
123 #define CONFIG_NR_DRAM_BANKS 1
124 #define PHYS_SDRAM 0x20000000
125 #define PHYS_SDRAM_SIZE 0x02000000
126
127 #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
128 #define CONFIG_SYS_MEMTEST_END \
129 (CONFIG_SYS_MEMTEST_START + PHYS_SDRAM_SIZE - 512 * 1024)
130
131 #define CONFIG_DRIVER_ETHER 1
132 #define CONFIG_NET_RETRY_COUNT 20
133 #define CONFIG_AT91C_USE_RMII 1
134 #define CONFIG_PHY_ADDRESS (1 << 5)
135 #define CONFIG_KS8721_PHY 1
136
137 #define CONFIG_SYS_FLASH_CFI 1
138 #define CONFIG_FLASH_CFI_DRIVER 1
139 #define CONFIG_SYS_FLASH_EMPTY_INFO 1
140 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
141 #define CONFIG_SYS_MAX_FLASH_BANKS 1
142 #define CONFIG_SYS_FLASH_PROTECTION 1
143 #define PHYS_FLASH_1 0x10000000
144 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
145 #define CONFIG_SYS_MAX_FLASH_SECT 128
146
147 #if defined(CONFIG_CMD_USB)
148 #define CONFIG_USB_OHCI_NEW 1
149 #define CONFIG_USB_STORAGE 1
150 #define CONFIG_DOS_PARTITION 1
151 #define CONFIG_AT91C_PQFP_UHPBU 1
152 #undef CONFIG_SYS_USB_OHCI_BOARD_INIT
153 #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
154 #define CONFIG_SYS_USB_OHCI_REGS_BASE AT91_USB_HOST_BASE
155 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200"
156 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
157 #endif
158
159 #define CONFIG_ENV_IS_IN_FLASH 1
160 #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x20000)
161 #define CONFIG_ENV_SIZE 0x20000
162 #define CONFIG_ENV_SECT_SIZE 0x20000
163
164 #define CONFIG_SYS_LOAD_ADDR 0x21000000
165
166 #define CONFIG_BAUDRATE 115200
167 #define CONFIG_SYS_BAUDRATE_TABLE { 115200, 57600, 38400, 19200, 9600 }
168
169 #define CONFIG_SYS_PROMPT "CPUAT91=> "
170 #define CONFIG_SYS_CBSIZE 256
171 #define CONFIG_SYS_MAXARGS 32
172 #define CONFIG_SYS_PBSIZE \
173 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
174 #define CONFIG_CMDLINE_EDITING 1
175 #define CONFIG_SYS_LONGHELP 1
176
177 #define CONFIG_SYS_HZ 1000
178 #define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2)
179
180 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
181 #define CONFIG_SYS_GBL_DATA_SIZE 128
182 #define CONFIG_STACKSIZE (32 * 1024)
183
184 #if defined(CONFIG_USE_IRQ)
185 #error CONFIG_USE_IRQ not supported
186 #endif
187
188 #define CONFIG_DEVICE_NULLDEV 1
189 #define CONFIG_SILENT_CONSOLE 1
190
191 #define CONFIG_AUTOBOOT_KEYED 1
192 #define CONFIG_AUTOBOOT_PROMPT \
193 "Press SPACE to abort autoboot in %d seconds\n"
194 #define CONFIG_AUTOBOOT_STOP_STR " "
195 #define CONFIG_AUTOBOOT_DELAY_STR "d"
196
197 #define CONFIG_VERSION_VARIABLE 1
198
199 #define MTDIDS_DEFAULT "nor0=physmap-flash.0"
200 #define MTDPARTS_DEFAULT \
201 "mtdparts=physmap-flash.0:" \
202 "128k(u-boot)ro," \
203 "128k(u-boot-env)," \
204 "1408k(kernel)," \
205 "-(rootfs)"
206
207 #define CONFIG_BOOTARGS \
208 "root=/dev/mtdblock3 rootfstype=jffs2 console=ttyS0,115200"
209
210 #define CONFIG_BOOTCOMMAND "run flashboot"
211
212 #define CONFIG_EXTRA_ENV_SETTINGS \
213 "mtdid=" MTDIDS_DEFAULT "\0" \
214 "mtdparts=" MTDPARTS_DEFAULT "\0" \
215 "flub=tftp 21000000 cpuat91/u-boot.bin; protect off 10000000 " \
216 "1001FFFF; erase 10000000 1001FFFF; cp.b 21000000 " \
217 "10000000 ${filesize}\0" \
218 "flui=tftp 21000000 cpuat91/uImage; protect off 10040000 " \
219 "1019ffff; erase 10040000 1019ffff; cp.b 21000000 " \
220 "10040000 ${filesize}\0" \
221 "flrfs=tftp 21000000 cpuat91/rootfs.jffs2; protect off " \
222 "101a0000 10ffffff; erase 101a0000 10ffffff; cp.b " \
223 "21000000 101A0000 ${filesize}\0" \
224 "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \
225 "flashboot=run ramargs;bootm 10040000\0" \
226 "netboot=run ramargs;tftpboot 21000000 cpuat91/uImage;" \
227 "bootm 21000000\0"
228 #endif /* __CONFIG_H */