]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/digsy_mtc.h
pci: Move CONFIG_PCI_PNP to Kconfig
[people/ms/u-boot.git] / include / configs / digsy_mtc.h
1 /*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2005-2007
6 * Modified for InterControl digsyMTC MPC5200 board by
7 * Frank Bodammer, GCD Hard- & Software GmbH,
8 * frank.bodammer@gcd-solutions.de
9 *
10 * (C) Copyright 2009 Semihalf
11 * Optimized for digsyMTC by: Grzegorz Bernacki <gjb@semihalf.com>
12 *
13 * SPDX-License-Identifier: GPL-2.0+
14 */
15
16 #ifndef __CONFIG_H
17 #define __CONFIG_H
18
19 /*
20 * High Level Configuration Options
21 */
22
23 #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
24 #define CONFIG_DIGSY_MTC 1 /* ... on InterControl digsyMTC board */
25
26 /*
27 * Valid values for CONFIG_SYS_TEXT_BASE are:
28 * 0xFFF00000 boot high (standard configuration)
29 * 0xFE000000 boot low
30 * 0x00100000 boot from RAM (for testing only)
31 */
32 #ifndef CONFIG_SYS_TEXT_BASE
33 #define CONFIG_SYS_TEXT_BASE 0xFFF00000 /* Standard: boot high */
34 #endif
35
36 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000
37
38 #define CONFIG_SYS_CACHELINE_SIZE 32
39
40 /*
41 * Serial console configuration
42 */
43 #define CONFIG_PSC_CONSOLE 4 /* console is on PSC4 */
44 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
45 #define CONFIG_SYS_BAUDRATE_TABLE \
46 { 9600, 19200, 38400, 57600, 115200, 230400 }
47
48 /*
49 * PCI Mapping:
50 * 0x40000000 - 0x4fffffff - PCI Memory
51 * 0x50000000 - 0x50ffffff - PCI IO Space
52 */
53 #define CONFIG_PCI_SCAN_SHOW 1
54 #define CONFIG_PCI_BOOTDELAY 250
55
56 #define CONFIG_PCI_MEM_BUS 0x40000000
57 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
58 #define CONFIG_PCI_MEM_SIZE 0x10000000
59
60 #define CONFIG_PCI_IO_BUS 0x50000000
61 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
62 #define CONFIG_PCI_IO_SIZE 0x01000000
63
64 /*
65 * Partitions
66 */
67 #define CONFIG_DOS_PARTITION
68 #define CONFIG_BZIP2
69
70 /*
71 * Video
72 */
73
74 #ifdef CONFIG_VIDEO
75 #define CONFIG_VIDEO_MB862xx
76 #define CONFIG_VIDEO_MB862xx_ACCEL
77 #define CONFIG_VIDEO_CORALP
78 #define CONFIG_VIDEO_LOGO
79 #define CONFIG_VIDEO_BMP_LOGO
80 #define CONFIG_SPLASH_SCREEN
81 #define CONFIG_VIDEO_BMP_GZIP
82 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
83
84 /* Coral-PA clock frequency, geo and other both 133MHz */
85 #define CONFIG_SYS_MB862xx_CCF 0x00050000
86 /* Video SDRAM parameters */
87 #define CONFIG_SYS_MB862xx_MMR 0x11d7fa72
88 #endif
89
90 /*
91 * Command line configuration.
92 */
93 #ifdef CONFIG_VIDEO
94 #define CONFIG_CMD_BMP
95 #endif
96 #define CONFIG_CMD_DATE
97 #define CONFIG_CMD_DIAG
98 #define CONFIG_CMD_EEPROM
99 #define CONFIG_CMD_IDE
100 #define CONFIG_CMD_IRQ
101 #define CONFIG_CMD_PCI
102 #define CONFIG_CMD_REGINFO
103 #define CONFIG_CMD_SAVES
104
105 #if (CONFIG_SYS_TEXT_BASE == 0xFF000000)
106 #define CONFIG_SYS_LOWBOOT 1
107 #endif
108
109 /*
110 * Autobooting
111 */
112
113 #undef CONFIG_BOOTARGS
114
115 #define CONFIG_EXTRA_ENV_SETTINGS \
116 "fw_image=digsyMPC.img\0" \
117 "mtcb_start=mtc led diag orange; run mtcb_1\0" \
118 "mtcb_clearled=for x in user1 user2 usbpwr usbbusy; " \
119 "do mtc led $x; done\0" \
120 "mtcb_1=if mtc key; then run mtcb_clearled mtcb_update; " \
121 "else run mtcb_fw; fi\0" \
122 "mtcb_fw=if bootm ff000000; then echo FIRMWARE OK!; " \
123 "else echo BAD FIRMWARE CRC!; mtc led diag red; fi\0" \
124 "mtcb_update=mtc led user1 orange;" \
125 "while mtc key; do ; done; run mtcb_2;\0" \
126 "mtcb_2=mtc led user1 green 2; usb reset; run mtcb_usb1;\0" \
127 "mtcb_usb1=if fatload usb 0 400000 script.img; " \
128 "then run mtcb_doscript; else run mtcb_usb2; fi\0" \
129 "mtcb_usb2=if fatload usb 0 400000 $fw_image; " \
130 "then run mtcb_dousb; else run mtcb_ide; fi\0" \
131 "mtcb_doscript=run mtcb_usbleds; mtc led user2 orange 2; " \
132 "run mtcb_wait_flickr mtcb_ds_1;\0" \
133 "mtcb_ds_1=if imi 400000; then mtc led usbbusy; " \
134 "source 400000; else run mtcb_error; fi\0" \
135 "mtcb_dousb=run mtcb_usbleds mtcb_wait_flickr mtcb_du_1;\0" \
136 "mtcb_du_1=if imi 400000; then run mtcb_du_2; " \
137 "else run mtcb_error; fi\0" \
138 "mtcb_du_2=run mtcb_clear mtcb_prog; mtc led usbbusy; " \
139 "run mtcb_checkfw\0" \
140 "mtcb_checkfw=if imi ff000000; then run mtcb_success; " \
141 "else run mtcb_error; fi\0" \
142 "mtcb_waitkey=mtc key; until test $? -eq 0; do mtc key; done\0" \
143 "mtcb_wait_flickr=run mtcb_waitkey mtcb_uledflckr\0" \
144 "mtcb_usbleds=mtc led usbpwr green; mtc led usbbusy orange 1;\0"\
145 "mtcb_uledflckr=mtc led user1 orange 11\0" \
146 "mtcb_error=mtc led user1 red\0" \
147 "mtcb_clear=erase ff000000 ff0fffff\0" \
148 "mtcb_prog=cp.b 400000 ff000000 ${filesize}\0" \
149 "mtcb_success=mtc led user1 green\0" \
150 "mtcb_ide=if fatload ide 0 400000 $fw_image;" \
151 "then run mtcb_doide; else run mtcb_error; fi\0" \
152 "mtcb_doide=mtc led user2 green 1;" \
153 "run mtcb_wait_flickr mtcb_di_1;\0" \
154 "mtcb_di_1=if imi 400000; then run mtcb_di_2;" \
155 "else run mtcb_error; fi\0" \
156 "mtcb_di_2=run mtcb_clear; run mtcb_prog mtcb_checkfw\0" \
157 "ramdisk_num_sector=16\0" \
158 "flash_base=ff000000\0" \
159 "flashdisk_size=e00000\0" \
160 "env_sector=fff60000\0" \
161 "flashdisk_start=ff100000\0" \
162 "load_cmd=tftp 400000 digsyMPC.img\0" \
163 "clear_cmd=erase ff000000 ff0fffff\0" \
164 "flash_cmd=cp.b 400000 ff000000 ${filesize}\0" \
165 "update_cmd=run load_cmd; " \
166 "iminfo 400000; " \
167 "run clear_cmd flash_cmd; " \
168 "iminfo ff000000\0" \
169 "spi_driver=yes\0" \
170 "spi_watchdog=no\0" \
171 "ftps_start=yes\0" \
172 "ftps_user1=admin\0" \
173 "ftps_pass1=admin\0" \
174 "ftps_base1=/\0" \
175 "ftps_home1=/\0" \
176 "plc_sio_srv=no\0" \
177 "plc_sio_baud=57600\0" \
178 "plc_sio_parity=no\0" \
179 "plc_sio_stop=1\0" \
180 "plc_sio_com=2\0" \
181 "plc_eth_srv=yes\0" \
182 "plc_eth_port=1200\0" \
183 "plc_root=/ide/\0" \
184 "diag_level=0\0" \
185 "webvisu=no\0" \
186 "plc_can1_routing=no\0" \
187 "plc_can1_baudrate=250\0" \
188 "plc_can2_routing=no\0" \
189 "plc_can2_baudrate=250\0" \
190 "plc_can3_routing=no\0" \
191 "plc_can3_baudrate=250\0" \
192 "plc_can4_routing=no\0" \
193 "plc_can4_baudrate=250\0" \
194 "netdev=eth0\0" \
195 "console=ttyPSC0\0" \
196 "kernel_addr_r=400000\0" \
197 "fdt_addr_r=600000\0" \
198 "nfsargs=setenv bootargs root=/dev/nfs rw " \
199 "nfsroot=${serverip}:${rootpath}\0" \
200 "addip=setenv bootargs ${bootargs} " \
201 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
202 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
203 "addcons=setenv bootargs ${bootargs} console=${console},${baudrate}\0"\
204 "rootpath=/opt/eldk/ppc_6xx\0" \
205 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
206 "tftp ${fdt_addr_r} ${fdt_file};" \
207 "run nfsargs addip addcons;" \
208 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
209 "load=tftp 200000 ${u-boot}\0" \
210 "update=protect off FFF00000 +${filesize};" \
211 "erase FFF00000 +${filesize};" \
212 "cp.b 200000 FFF00000 ${filesize};" \
213 "protect on FFF00000 +${filesize}\0" \
214 ""
215
216 #define CONFIG_BOOTCOMMAND "run mtcb_start"
217
218 /*
219 * SPI configuration
220 */
221 #define CONFIG_HARD_SPI 1
222 #define CONFIG_MPC52XX_SPI 1
223
224 /*
225 * I2C configuration
226 */
227 #define CONFIG_HARD_I2C 1
228 #define CONFIG_SYS_I2C_MODULE 1
229 #define CONFIG_SYS_I2C_SPEED 100000
230 #define CONFIG_SYS_I2C_SLAVE 0x7F
231
232 /*
233 * EEPROM configuration
234 */
235 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
236 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
237 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
238 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
239
240 /*
241 * RTC configuration
242 */
243 #if defined(CONFIG_DIGSY_REV5)
244 #define CONFIG_SYS_I2C_RTC_ADDR 0x56
245 #define CONFIG_RTC_RV3029
246 /* Enable 5k Ohm trickle charge resistor */
247 #define CONFIG_SYS_RV3029_TCR 0x20
248 #else
249 #define CONFIG_RTC_DS1337
250 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
251 #define CONFIG_SYS_DS1339_TCR_VAL 0xAB /* diode + 4k resistor */
252 #endif
253
254 /*
255 * Flash configuration
256 */
257 #define CONFIG_SYS_FLASH_CFI 1
258 #define CONFIG_FLASH_CFI_DRIVER 1
259
260 #if defined(CONFIG_DIGSY_REV5)
261 #define CONFIG_SYS_FLASH_BASE 0xFE000000
262 #define CONFIG_SYS_FLASH_BASE_CS1 0xFC000000
263 #define CONFIG_SYS_MAX_FLASH_BANKS 2
264 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
265 CONFIG_SYS_FLASH_BASE_CS1}
266 #define CONFIG_SYS_UPDATE_FLASH_SIZE
267 #define CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
268 #else
269 #define CONFIG_SYS_FLASH_BASE 0xFF000000
270 #define CONFIG_SYS_MAX_FLASH_BANKS 1
271 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
272 #endif
273
274 #define CONFIG_SYS_MAX_FLASH_SECT 256
275 #define CONFIG_FLASH_16BIT
276 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
277 #define CONFIG_SYS_FLASH_SIZE 0x01000000
278 #define CONFIG_SYS_FLASH_ERASE_TOUT 240000
279 #define CONFIG_SYS_FLASH_WRITE_TOUT 500
280
281 #define OF_CPU "PowerPC,5200@0"
282 #define OF_SOC "soc5200@f0000000"
283 #define OF_TBCLK (bd->bi_busfreq / 4)
284
285 #define CONFIG_BOARD_EARLY_INIT_R
286 #define CONFIG_MISC_INIT_R
287
288 /*
289 * Environment settings
290 */
291 #define CONFIG_ENV_IS_IN_FLASH 1
292 #if defined(CONFIG_LOWBOOT)
293 #define CONFIG_ENV_ADDR 0xFF060000
294 #else /* CONFIG_LOWBOOT */
295 #define CONFIG_ENV_ADDR 0xFFF60000
296 #endif /* CONFIG_LOWBOOT */
297 #define CONFIG_ENV_SIZE 0x10000
298 #define CONFIG_ENV_SECT_SIZE 0x20000
299 #define CONFIG_ENV_OVERWRITE 1
300
301 /*
302 * Memory map
303 */
304 #define CONFIG_SYS_MBAR 0xF0000000
305 #define CONFIG_SYS_SDRAM_BASE 0x00000000
306 #if !defined(CONFIG_SYS_LOWBOOT)
307 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
308 #else
309 #define CONFIG_SYS_DEFAULT_MBAR 0xF0000000
310 #endif
311
312 /*
313 * Use SRAM until RAM will be available
314 */
315 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
316 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
317
318 #define CONFIG_SYS_GBL_DATA_OFFSET \
319 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
320 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
321
322 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
323 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
324 #define CONFIG_SYS_RAMBOOT 1
325 #endif
326
327 #define CONFIG_SYS_MONITOR_LEN (256 << 10)
328 #define CONFIG_SYS_MALLOC_LEN (4096 << 10)
329 #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
330
331 /*
332 * Ethernet configuration
333 */
334 #define CONFIG_MPC5xxx_FEC 1
335 #define CONFIG_MPC5xxx_FEC_MII100
336 #if defined(CONFIG_DIGSY_REV5)
337 #define CONFIG_PHY_ADDR 0x01
338 #else
339 #define CONFIG_PHY_ADDR 0x00
340 #endif
341 #define CONFIG_PHY_RESET_DELAY 1000
342
343 #define CONFIG_NETCONSOLE /* include NetConsole support */
344
345 /*
346 * GPIO configuration
347 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1)
348 * Bit 0 (mask 0x80000000) : 0x1
349 * SPI on Tmr2/3/4/5 pins
350 * Bit 2:3 (mask 0x30000000) : 0x2
351 * ATA cs0/1 on csb_4/5
352 * Bit 6:7 (mask 0x03000000) : 0x2
353 * Ethernet 100Mbit with MD
354 * Bits 12:15 (mask 0x000f0000): 0x5
355 * USB - Two UARTs
356 * Bits 18:19 (mask 0x00003000) : 0x2
357 * PSC3 - USB2 on PSC3
358 * Bits 20:23 (mask 0x00000f00) : 0x1
359 * PSC2 - CAN1&2 on PSC2 pins
360 * Bits 25:27 (mask 0x00000070) : 0x1
361 * PSC1 - AC97 functionality
362 * Bits 29:31 (mask 0x00000007) : 0x2
363 */
364 #define CONFIG_SYS_GPS_PORT_CONFIG 0xA2552112
365
366 /*
367 * Miscellaneous configurable options
368 */
369 #define CONFIG_SYS_LONGHELP
370 #define CONFIG_AUTO_COMPLETE 1
371 #define CONFIG_CMDLINE_EDITING 1
372
373 #define CONFIG_MX_CYCLIC 1
374
375 #define CONFIG_SYS_CBSIZE 1024
376 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
377 #define CONFIG_SYS_MAXARGS 32
378 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
379
380 #define CONFIG_SYS_ALT_MEMTEST
381 #define CONFIG_SYS_MEMTEST_SCRATCH 0x00001000
382 #define CONFIG_SYS_MEMTEST_START 0x00010000
383 #define CONFIG_SYS_MEMTEST_END 0x019fffff
384
385 #define CONFIG_SYS_LOAD_ADDR 0x00100000
386
387 /*
388 * Various low-level settings
389 */
390 #define CONFIG_SYS_SDRAM_CS1 1
391 #define CONFIG_SYS_XLB_PIPELINING 1
392
393 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
394 #define CONFIG_SYS_HID0_FINAL HID0_ICE
395
396 #if defined(CONFIG_SYS_LOWBOOT)
397 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
398 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
399 #define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
400 #endif
401
402 #define CONFIG_SYS_CS4_START 0x60000000
403 #define CONFIG_SYS_CS4_SIZE 0x1000
404 #define CONFIG_SYS_CS4_CFG 0x0008FC00
405
406 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
407 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
408 #define CONFIG_SYS_CS0_CFG 0x0002DD00
409
410 #if defined(CONFIG_DIGSY_REV5)
411 #define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE_CS1
412 #define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
413 #define CONFIG_SYS_CS1_CFG 0x0002DD00
414 #endif
415
416 #define CONFIG_SYS_CS_BURST 0x00000000
417 #define CONFIG_SYS_CS_DEADCYCLE 0x11111111
418
419 #if !defined(CONFIG_SYS_LOWBOOT)
420 #define CONFIG_SYS_RESET_ADDRESS 0xfff00100
421 #else
422 #define CONFIG_SYS_RESET_ADDRESS 0xff000100
423 #endif
424
425 /*
426 * USB
427 */
428 #define CONFIG_USB_OHCI_NEW
429 #define CONFIG_SYS_OHCI_BE_CONTROLLER
430
431 #define CONFIG_USB_CLOCK 0x00013333
432 #define CONFIG_USB_CONFIG 0x00002000
433
434 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
435 #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
436 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
437 #define CONFIG_SYS_USB_OHCI_CPU_INIT
438
439 /*
440 * IDE/ATA
441 */
442 #define CONFIG_IDE_RESET
443 #define CONFIG_IDE_PREINIT
444
445 #define CONFIG_SYS_ATA_CS_ON_I2C2
446 #define CONFIG_SYS_IDE_MAXBUS 1
447 #define CONFIG_SYS_IDE_MAXDEVICE 1
448
449 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
450 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
451 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
452 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
453 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
454 #define CONFIG_SYS_ATA_STRIDE 4
455
456 #define CONFIG_ATAPI 1
457 #define CONFIG_LBA48 1
458
459 #endif /* __CONFIG_H */