]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/ecovec.h
Convert CONFIG_BOOTP_BOOTPATH et al to Kconfig
[people/ms/u-boot.git] / include / configs / ecovec.h
1 /*
2 * Configuation settings for the Renesas Solutions ECOVEC board
3 *
4 * Copyright (C) 2009 - 2011 Renesas Solutions Corp.
5 * Copyright (C) 2009 Kuninori Morimoto <morimoto.kuninori@renesas.com>
6 * Copyright (C) 2010, 2011 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11 #ifndef __ECOVEC_H
12 #define __ECOVEC_H
13
14 /*
15 * Address Interface BusWidth
16 *-----------------------------------------
17 * 0x0000_0000 U-Boot 16bit
18 * 0x0004_0000 Linux romImage 16bit
19 * 0x0014_0000 MTD for Linux 16bit
20 * 0x0400_0000 Internal I/O 16/32bit
21 * 0x0800_0000 DRAM 32bit
22 * 0x1800_0000 MFI 16bit
23 */
24
25 #define CONFIG_CPU_SH7724 1
26
27 #define CONFIG_ECOVEC_ROMIMAGE_ADDR 0xA0040000
28
29 #define CONFIG_DISPLAY_BOARDINFO
30 #undef CONFIG_SHOW_BOOT_PROGRESS
31
32 /* I2C */
33 #define CONFIG_SYS_I2C
34 #define CONFIG_SYS_I2C_SH
35 #define CONFIG_SYS_I2C_SLAVE 0x7F
36 #define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 2
37 #define CONFIG_SYS_I2C_SH_BASE0 0xA4470000
38 #define CONFIG_SYS_I2C_SH_SPEED0 100000
39 #define CONFIG_SYS_I2C_SH_BASE1 0xA4750000
40 #define CONFIG_SYS_I2C_SH_SPEED1 100000
41 #define CONFIG_SH_I2C_DATA_HIGH 4
42 #define CONFIG_SH_I2C_DATA_LOW 5
43 #define CONFIG_SH_I2C_CLOCK 41666666
44
45 /* Ether */
46 #define CONFIG_SH_ETHER_USE_PORT (0)
47 #define CONFIG_SH_ETHER_PHY_ADDR (0x1f)
48 #define CONFIG_PHY_SMSC 1
49 #define CONFIG_BITBANGMII
50 #define CONFIG_BITBANGMII_MULTI
51 #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
52
53 /* USB / R8A66597 */
54 #define CONFIG_USB_R8A66597_HCD
55 #define CONFIG_R8A66597_BASE_ADDR 0xA4D80000
56 #define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
57 #define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
58 #define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
59 #define CONFIG_SUPERH_ON_CHIP_R8A66597
60
61 /* undef to save memory */
62 /* Monitor Command Prompt */
63 /* Buffer size for Console output */
64 #define CONFIG_SYS_PBSIZE 256
65 /* List of legal baudrate settings for this board */
66 #define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
67
68 /* SCIF */
69 #define CONFIG_SCIF 1
70 #define CONFIG_CONS_SCIF0 1
71
72 /* Suppress display of console information at boot */
73
74 /* SDRAM */
75 #define CONFIG_SYS_SDRAM_BASE (0x88000000)
76 #define CONFIG_SYS_SDRAM_SIZE (256 * 1024 * 1024)
77 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
78
79 #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
80 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 200 * 1024 * 1024)
81 /* Enable alternate, more extensive, memory test */
82 #undef CONFIG_SYS_ALT_MEMTEST
83 /* Scratch address used by the alternate memory test */
84 #undef CONFIG_SYS_MEMTEST_SCRATCH
85
86 /* Enable temporary baudrate change while serial download */
87 #undef CONFIG_SYS_LOADS_BAUD_CHANGE
88
89 /* FLASH */
90 #define CONFIG_FLASH_CFI_DRIVER 1
91 #define CONFIG_SYS_FLASH_CFI
92 #undef CONFIG_SYS_FLASH_QUIET_TEST
93 #define CONFIG_SYS_FLASH_EMPTY_INFO
94 #define CONFIG_SYS_FLASH_BASE (0xA0000000)
95 #define CONFIG_SYS_MAX_FLASH_SECT 512
96
97 /* if you use all NOR Flash , you change dip-switch. Please see Manual. */
98 #define CONFIG_SYS_MAX_FLASH_BANKS 1
99 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
100
101 /* Timeout for Flash erase operations (in ms) */
102 #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
103 /* Timeout for Flash write operations (in ms) */
104 #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
105 /* Timeout for Flash set sector lock bit operations (in ms) */
106 #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
107 /* Timeout for Flash clear lock bit operations (in ms) */
108 #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
109
110 /*
111 * Use hardware flash sectors protection instead
112 * of U-Boot software protection
113 */
114 #undef CONFIG_SYS_FLASH_PROTECTION
115 #undef CONFIG_SYS_DIRECT_FLASH_TFTP
116
117 /* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
118 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
119 /* Monitor size */
120 #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
121 /* Size of DRAM reserved for malloc() use */
122 #define CONFIG_SYS_MALLOC_LEN (256 * 1024)
123 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
124
125 /* ENV setting */
126 #define CONFIG_ENV_OVERWRITE 1
127 #define CONFIG_ENV_SECT_SIZE (128 * 1024)
128 #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
129 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
130 /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
131 #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
132 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
133
134 /* Board Clock */
135 #define CONFIG_SYS_CLK_FREQ 41666666
136 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
137 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
138 #define CONFIG_SYS_TMU_CLK_DIV 4
139
140 #endif /* __ECOVEC_H */