]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/imx31_phycore.h
configs: Re-sync almost all of cmd/Kconfig
[people/ms/u-boot.git] / include / configs / imx31_phycore.h
1 /*
2 * (C) Copyright 2004
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Kshitij Gupta <kshitij@ti.com>
6 *
7 * Configuration settings for the phyCORE-i.MX31 board.
8 *
9 * SPDX-License-Identifier: GPL-2.0+
10 */
11
12 #ifndef __CONFIG_H
13 #define __CONFIG_H
14
15 #include <asm/arch/imx-regs.h>
16
17 /* High Level Configuration Options */
18 #define CONFIG_MX31 /* This is a mx31 */
19 #define CONFIG_MX31_CLK32 32000
20
21
22 #define CONFIG_DISPLAY_CPUINFO
23 #define CONFIG_DISPLAY_BOARDINFO
24
25 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
26 #define CONFIG_SETUP_MEMORY_TAGS
27 #define CONFIG_INITRD_TAG
28
29 /*
30 * Size of malloc() pool
31 */
32 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 512 * 1024)
33
34 /*
35 * Hardware drivers
36 */
37
38 #define CONFIG_SYS_I2C
39 #define CONFIG_SYS_I2C_MXC
40 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
41 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
42 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
43 #define CONFIG_SYS_I2C_CLK_OFFSET I2C2_CLK_OFFSET
44
45 #define CONFIG_MXC_UART
46 #define CONFIG_MXC_UART_BASE UART1_BASE
47
48 /* allow to overwrite serial and ethaddr */
49 #define CONFIG_ENV_OVERWRITE
50 #define CONFIG_CONS_INDEX 1
51 #define CONFIG_BAUDRATE 115200
52
53 /***********************************************************
54 * Command definition
55 ***********************************************************/
56 #define CONFIG_CMD_EEPROM
57
58 #define CONFIG_BOOTDELAY 3
59
60 #define MTDPARTS_DEFAULT "mtdparts=physmap-flash.0:128k(uboot)ro," \
61 "1536k(kernel),-(root)"
62
63 #define CONFIG_NETMASK 255.255.255.0
64 #define CONFIG_IPADDR 192.168.23.168
65 #define CONFIG_SERVERIP 192.168.23.2
66
67 #define CONFIG_EXTRA_ENV_SETTINGS \
68 "bootargs_base=setenv bootargs console=ttySMX0,115200\0" \
69 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
70 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
71 "bootargs_flash=setenv bootargs $(bootargs) " \
72 "root=/dev/mtdblock2 rootfstype=jffs2\0" \
73 "bootargs_mtd=setenv bootargs $(bootargs) $(mtdparts)\0" \
74 "bootcmd=run bootcmd_net\0" \
75 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs;" \
76 "tftpboot 0x80000000 $(uimage);bootm\0" \
77 "bootcmd_flash=run bootargs_base bootargs_mtd bootargs_flash;" \
78 "bootm 0x80000000\0" \
79 "unlock=yes\0" \
80 "mtdparts=" MTDPARTS_DEFAULT "\0" \
81 "prg_uboot=tftpboot 0x80000000 $(uboot);" \
82 "protect off 0xa0000000 +0x20000;" \
83 "erase 0xa0000000 +0x20000;" \
84 "cp.b 0x80000000 0xa0000000 $(filesize)\0" \
85 "prg_kernel=tftpboot 0x80000000 $(uimage);" \
86 "erase 0xa0040000 +0x180000;" \
87 "cp.b 0x80000000 0xa0040000 $(filesize)\0" \
88 "prg_jffs2=tftpboot 0x80000000 $(jffs2);" \
89 "erase 0xa01c0000 0xa1ffffff;" \
90 "cp.b 0x80000000 0xa01c0000 $(filesize)\0" \
91 "videomode=video=ctfb:x:240,y:320,depth:16,mode:0," \
92 "pclk:185925,le:9,ri:17,up:7,lo:10,hs:1,vs:1," \
93 "sync:1241513985,vmode:0\0"
94
95
96 #define CONFIG_SMC911X
97 #define CONFIG_SMC911X_BASE 0xa8000000
98 #define CONFIG_SMC911X_32_BIT
99
100 /*
101 * Miscellaneous configurable options
102 */
103 #define CONFIG_SYS_LONGHELP /* undef to save memory */
104 /* Console I/O Buffer Size */
105 #define CONFIG_SYS_CBSIZE 256
106 /* Print Buffer Size */
107 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
108 sizeof(CONFIG_SYS_PROMPT) + 16)
109 /* max number of command args */
110 #define CONFIG_SYS_MAXARGS 16
111 /* Boot Argument Buffer Size */
112 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
113
114 #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
115 #define CONFIG_SYS_MEMTEST_END 0x10000
116
117 #define CONFIG_SYS_LOAD_ADDR 0 /* default load address */
118
119 #define CONFIG_CMDLINE_EDITING
120
121 /*
122 * Physical Memory Map
123 */
124 #define CONFIG_NR_DRAM_BANKS 1
125 #define PHYS_SDRAM_1 0x80000000
126 #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
127 #define CONFIG_BOARD_EARLY_INIT_F
128 #define CONFIG_SYS_TEXT_BASE 0xA0000000
129
130 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
131 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
132 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
133 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
134 GENERATED_GBL_DATA_SIZE)
135 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
136 CONFIG_SYS_GBL_DATA_OFFSET)
137
138 /*
139 * FLASH and environment organization
140 */
141 #define CONFIG_SYS_FLASH_BASE 0xa0000000
142 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max # of memory banks */
143 #define CONFIG_SYS_MAX_FLASH_SECT 259 /* max # of sectors/chip */
144 /* Monitor at beginning of flash */
145 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
146
147 #define CONFIG_ENV_IS_IN_EEPROM
148 #define CONFIG_ENV_OFFSET 0x00 /* env. starts here */
149 #define CONFIG_ENV_SIZE 4096
150 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
151 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 5 bits = 32 octets */
152 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10 ms delay */
153 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* byte addr. lenght */
154
155 /*
156 * CFI FLASH driver setup
157 */
158 #define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
159 #define CONFIG_FLASH_CFI_DRIVER /* Use drivers/mtd/cfi_flash.c */
160 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffered writes (~10x faster) */
161 #define CONFIG_SYS_FLASH_PROTECTION /* Use hardware sector protection */
162
163 /*
164 * Timeout for Flash Erase and Flash Write
165 * timeout values are in ticks
166 */
167 #define CONFIG_SYS_FLASH_ERASE_TOUT (100*CONFIG_SYS_HZ)
168 #define CONFIG_SYS_FLASH_WRITE_TOUT (100*CONFIG_SYS_HZ)
169
170 /*
171 * JFFS2 partitions
172 */
173 #undef CONFIG_CMD_MTDPARTS
174 #define CONFIG_JFFS2_DEV "nor0"
175
176 /* EET platform additions */
177 #ifdef CONFIG_IMX31_PHYCORE_EET
178 #define CONFIG_BOARD_LATE_INIT
179
180 #define CONFIG_MXC_GPIO
181
182 #define CONFIG_HARD_SPI
183 #define CONFIG_MXC_SPI
184
185 #define CONFIG_S6E63D6
186
187 #define CONFIG_VIDEO
188 #define CONFIG_CFB_CONSOLE
189 #define CONFIG_VIDEO_MX3
190 #define CONFIG_VIDEO_LOGO
191 #define CONFIG_VIDEO_SW_CURSOR
192 #define CONFIG_VGA_AS_SINGLE_DEVICE
193 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
194 #define CONFIG_SPLASH_SCREEN
195 #define CONFIG_CMD_BMP
196 #define CONFIG_BMP_16BPP
197 #endif
198
199 #endif /* __CONFIG_H */