]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/ipek01.h
Kconfig: Migrate CONFIG_BAUDRATE
[people/ms/u-boot.git] / include / configs / ipek01.h
1 /*
2 * (C) Copyright 2006
3 * MicroSys GmbH
4 *
5 * (C) Copyright 2009
6 * Wolfgang Grandegger, DENX Software Engineering, wg@denx.de.
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15 * High Level Configuration Options
16 */
17
18 #define CONFIG_MPC5200
19 #define CONFIG_MPX5200 1 /* MPX5200 board */
20 #define CONFIG_MPC5200_DDR 1 /* use DDR RAM */
21 #define CONFIG_IPEK01 /* Motherboard is ipek01 */
22
23 #define CONFIG_SYS_TEXT_BASE 0xfc000000
24
25 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
26
27 #define CONFIG_MISC_INIT_R
28
29 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
30 #ifdef CONFIG_CMD_KGDB
31 #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
32 #endif
33
34 /*
35 * Serial console configuration
36 */
37 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
38 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
39
40 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
41
42 /*
43 * Video configuration for LIME GDC
44 */
45 #ifdef CONFIG_VIDEO
46 #define CONFIG_VIDEO_MB862xx
47 #define CONFIG_VIDEO_MB862xx_ACCEL
48 #define VIDEO_FB_16BPP_WORD_SWAP
49 #define CONFIG_VIDEO_LOGO
50 #define CONFIG_VIDEO_BMP_LOGO
51 #define CONFIG_SPLASH_SCREEN
52 #define CONFIG_VIDEO_BMP_GZIP
53 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
54 /* Lime clock frequency */
55 #define CONFIG_SYS_MB862xx_CCF 0x90000 /* geo 166MHz other 133MHz */
56 /* SDRAM parameter */
57 #define CONFIG_SYS_MB862xx_MMR 0x41c767e3
58 #endif
59
60 /*
61 * PCI Mapping:
62 * 0x40000000 - 0x4fffffff - PCI Memory
63 * 0x50000000 - 0x50ffffff - PCI IO Space
64 */
65 #define CONFIG_PCI_SCAN_SHOW 1
66
67 #define CONFIG_PCI_MEM_BUS 0x40000000
68 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
69 #define CONFIG_PCI_MEM_SIZE 0x10000000
70
71 #define CONFIG_PCI_IO_BUS 0x50000000
72 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
73 #define CONFIG_PCI_IO_SIZE 0x01000000
74
75 #define CONFIG_MII 1
76 #define CONFIG_EEPRO100 1
77 #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
78
79 /* USB */
80 #define CONFIG_USB_OHCI_NEW
81 #define CONFIG_SYS_OHCI_BE_CONTROLLER
82
83 #define CONFIG_SYS_USB_OHCI_CPU_INIT
84 #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
85 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
86 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
87
88 /*
89 * Command line configuration.
90 */
91 #ifdef CONFIG_VIDEO
92 #define CONFIG_CMD_BMP /* BMP support */
93 #endif
94 #define CONFIG_CMD_DATE /* support for RTC, date/time...*/
95 #define CONFIG_CMD_IDE /* IDE harddisk support */
96 #define CONFIG_CMD_IRQ /* irqinfo */
97 #define CONFIG_CMD_PCI /* pciinfo */
98
99 #define CONFIG_SYS_LOWBOOT 1
100
101 /*
102 * Autobooting
103 */
104
105 #define CONFIG_PREBOOT "echo;" \
106 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
107 "echo"
108
109 #undef CONFIG_BOOTARGS
110
111 #define CONFIG_EXTRA_ENV_SETTINGS \
112 "netdev=eth0\0" \
113 "consoledev=ttyPSC0\0" \
114 "hostname=ipek01\0" \
115 "nfsargs=setenv bootargs root=/dev/nfs rw " \
116 "nfsroot=${serverip}:${rootpath}\0" \
117 "ramargs=setenv bootargs root=/dev/ram rw\0" \
118 "addip=setenv bootargs ${bootargs} " \
119 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
120 ":${hostname}:${netdev}:off panic=1\0" \
121 "addtty=setenv bootargs ${bootargs} " \
122 "console=${consoledev},${baudrate}\0" \
123 "flash_nfs=run nfsargs addip addtty;" \
124 "bootm ${kernel_addr} - ${fdtaddr}\0" \
125 "flash_self=run ramargs addip addtty;" \
126 "bootm ${kernel_addr} ${ramdisk_addr} ${fdtaddr}\0" \
127 "net_nfs=tftp 200000 ${bootfile}; tftp ${fdtaddr} ${fdtfile};" \
128 "run nfsargs addip addtty;" \
129 "bootm ${loadaddr} - ${fdtaddr}\0" \
130 "rootpath=/opt/eldk/ppc_6xx\0" \
131 "bootfile=ipek01/uImage\0" \
132 "load=tftp 100000 ipek01/u-boot.bin\0" \
133 "update=protect off FC000000 +60000; era FC000000 +60000; " \
134 "cp.b 100000 FC000000 ${filesize}\0" \
135 "upd=run load;run update\0" \
136 "fdtaddr=800000\0" \
137 "loadaddr=400000\0" \
138 "fdtfile=ipek01/ipek01.dtb\0" \
139 ""
140
141 #define CONFIG_BOOTCOMMAND "run flash_self"
142
143 /*
144 * IPB Bus clocking configuration.
145 */
146 #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* for 133MHz */
147 /* PCI clock must be 33, because board will not boot */
148 #undef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* for 66MHz */
149
150 /*
151 * Open firmware flat tree support
152 */
153 #define OF_CPU "PowerPC,5200@0"
154 #define OF_SOC "soc5200@f0000000"
155 #define OF_TBCLK (bd->bi_busfreq / 4)
156
157 /*
158 * I2C configuration
159 */
160 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
161 #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
162
163 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
164 #define CONFIG_SYS_I2C_SLAVE 0x7F
165
166 /*
167 * EEPROM configuration
168 */
169 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
170 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
171 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
172 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
173
174 /*
175 * RTC configuration
176 */
177 #define CONFIG_RTC_PCF8563
178 #define CONFIG_SYS_I2C_RTC_ADDR 0x51
179
180 #define CONFIG_SYS_FLASH_BASE 0xFC000000
181 #define CONFIG_SYS_FLASH_SIZE 0x01000000
182 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + \
183 CONFIG_SYS_MONITOR_LEN)
184
185 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
186 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
187 #define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
188
189 /* use CFI flash driver */
190 #define CONFIG_FLASH_CFI_DRIVER
191 #define CONFIG_SYS_FLASH_CFI
192 #define CONFIG_SYS_FLASH_EMPTY_INFO
193 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
194
195 /*
196 * Environment settings
197 */
198 #define CONFIG_ENV_IS_IN_FLASH 1
199 #define CONFIG_ENV_SIZE 0x10000
200 #define CONFIG_ENV_SECT_SIZE 0x20000
201 #define CONFIG_ENV_OVERWRITE 1
202 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
203 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
204
205 /*
206 * Memory map
207 */
208 #define CONFIG_SYS_MBAR 0xf0000000
209 #define CONFIG_SYS_SDRAM_BASE 0x00000000
210 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
211 #define CONFIG_SYS_SRAM_BASE 0xF1000000
212 #define CONFIG_SYS_SRAM_SIZE 0x00200000
213 #define CONFIG_SYS_LIME_BASE 0xE4000000
214 #define CONFIG_SYS_LIME_SIZE 0x04000000
215 #define CONFIG_SYS_FPGA_BASE 0xC0000000
216 #define CONFIG_SYS_FPGA_SIZE 0x10000000
217 #define CONFIG_SYS_MPEG_BASE 0xe2000000
218 #define CONFIG_SYS_MPEG_SIZE 0x01000000
219 #define CONFIG_SYS_CF_BASE 0xe1000000
220 #define CONFIG_SYS_CF_SIZE 0x01000000
221
222 /* Use SRAM until RAM will be available */
223 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
224 /* End of used area in DPRAM */
225 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
226
227 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
228 GENERATED_GBL_DATA_SIZE)
229 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
230
231 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
232 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
233 # define CONFIG_SYS_RAMBOOT 1
234 #endif
235
236 #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
237 #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 128 kB for malloc() */
238 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
239
240 /*
241 * Ethernet configuration
242 */
243 #define CONFIG_MPC5xxx_FEC 1
244 #define CONFIG_MPC5xxx_FEC_MII100
245 #define CONFIG_PHY_ADDR 0x00
246
247 /*
248 * GPIO configuration
249 */
250 #define CONFIG_SYS_GPS_PORT_CONFIG 0x1d556624
251
252 /*
253 * Miscellaneous configurable options
254 */
255 #define CONFIG_SYS_LONGHELP /* undef to save memory */
256 #ifdef CONFIG_CMD_KGDB
257 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
258 #else
259 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
260 #endif
261 /* Print Buffer Size */
262 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
263 sizeof(CONFIG_SYS_PROMPT) + 16)
264 /* max number of command args */
265 #define CONFIG_SYS_MAXARGS 16
266 /* Boot Argument Buffer Size */
267 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
268
269 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
270 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1...15 MB in DRAM */
271
272 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
273
274 /*
275 * Various low-level settings
276 */
277 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
278 #define CONFIG_SYS_HID0_FINAL HID0_ICE
279
280 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
281 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
282 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
283 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
284 #define CONFIG_SYS_CS1_START CONFIG_SYS_SRAM_BASE
285 #define CONFIG_SYS_CS1_SIZE CONFIG_SYS_SRAM_SIZE
286 #define CONFIG_SYS_CS3_START CONFIG_SYS_LIME_BASE
287 #define CONFIG_SYS_CS3_SIZE CONFIG_SYS_LIME_SIZE
288 #define CONFIG_SYS_CS6_START CONFIG_SYS_FPGA_BASE
289 #define CONFIG_SYS_CS6_SIZE CONFIG_SYS_FPGA_SIZE
290 #define CONFIG_SYS_CS5_START CONFIG_SYS_CF_BASE
291 #define CONFIG_SYS_CS5_SIZE CONFIG_SYS_CF_SIZE
292 #define CONFIG_SYS_CS7_START CONFIG_SYS_MPEG_BASE
293 #define CONFIG_SYS_CS7_SIZE CONFIG_SYS_MPEG_SIZE
294
295 #ifdef CONFIG_SYS_PCISPEED_66
296 #define CONFIG_SYS_BOOTCS_CFG 0x0006F900
297 #define CONFIG_SYS_CS1_CFG 0x0004FB00
298 #define CONFIG_SYS_CS2_CFG 0x0006F900
299 #else
300 #define CONFIG_SYS_BOOTCS_CFG 0x0002F900
301 #define CONFIG_SYS_CS1_CFG 0x0001FB00
302 #define CONFIG_SYS_CS2_CFG 0x0002F90C
303 #endif
304
305 /*
306 * Ack active, Muxed mode, AS=24 bit address, DS=32 bit data, 0
307 * waitstates, writeswap and readswap enabled
308 */
309 #define CONFIG_SYS_CS3_CFG 0x00FFFB0C
310 #define CONFIG_SYS_CS6_CFG 0x00FFFB0C
311 #define CONFIG_SYS_CS7_CFG 0x4040751C
312
313 #define CONFIG_SYS_CS_BURST 0x00000000
314 #define CONFIG_SYS_CS_DEADCYCLE 0x33330000
315
316 #define CONFIG_SYS_RESET_ADDRESS 0xff000000
317
318 /*-----------------------------------------------------------------------
319 * USB stuff
320 *-----------------------------------------------------------------------
321 */
322 #define CONFIG_USB_CLOCK 0x0001BBBB
323 #define CONFIG_USB_CONFIG 0x00005000
324
325 /*-----------------------------------------------------------------------
326 * IDE/ATA stuff Supports IDE harddisk
327 *-----------------------------------------------------------------------
328 */
329 #define CONFIG_IDE_PREINIT
330
331 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
332 #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
333
334 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
335
336 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
337
338 /* Offset for data I/O */
339 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
340
341 /* Offset for normal register accesses */
342 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
343
344 /* Offset for alternate registers */
345 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
346
347 /* Interval between registers */
348 #define CONFIG_SYS_ATA_STRIDE 4
349
350 #endif /* __CONFIG_H */