]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/ipek01.h
eb4e3aea3865daa87299980898d35f45d42c995c
[people/ms/u-boot.git] / include / configs / ipek01.h
1 /*
2 * (C) Copyright 2006
3 * MicroSys GmbH
4 *
5 * (C) Copyright 2009
6 * Wolfgang Grandegger, DENX Software Engineering, wg@denx.de.
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15 * High Level Configuration Options
16 */
17
18 #define CONFIG_MPC5200
19 #define CONFIG_MPX5200 1 /* MPX5200 board */
20 #define CONFIG_MPC5200_DDR 1 /* use DDR RAM */
21 #define CONFIG_IPEK01 /* Motherboard is ipek01 */
22 #define CONFIG_DISPLAY_BOARDINFO
23
24 #define CONFIG_SYS_TEXT_BASE 0xfc000000
25
26 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
27
28 #define CONFIG_MISC_INIT_R
29
30 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
31 #ifdef CONFIG_CMD_KGDB
32 #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
33 #endif
34
35 /*
36 * Serial console configuration
37 */
38 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
39 #define CONFIG_BAUDRATE 115200 /* ... at 9600 bps */
40 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
41
42 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
43
44 /*
45 * Video configuration for LIME GDC
46 */
47 #define CONFIG_VIDEO
48 #ifdef CONFIG_VIDEO
49 #define CONFIG_VIDEO_MB862xx
50 #define CONFIG_VIDEO_MB862xx_ACCEL
51 #define VIDEO_FB_16BPP_WORD_SWAP
52 #define CONFIG_CFB_CONSOLE
53 #define CONFIG_VIDEO_LOGO
54 #define CONFIG_VIDEO_BMP_LOGO
55 #define CONFIG_CONSOLE_EXTRA_INFO
56 #define CONFIG_VGA_AS_SINGLE_DEVICE
57 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
58 #define CONFIG_VIDEO_SW_CURSOR
59 #define CONFIG_SPLASH_SCREEN
60 #define CONFIG_VIDEO_BMP_GZIP
61 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
62 /* Lime clock frequency */
63 #define CONFIG_SYS_MB862xx_CCF 0x90000 /* geo 166MHz other 133MHz */
64 /* SDRAM parameter */
65 #define CONFIG_SYS_MB862xx_MMR 0x41c767e3
66 #endif
67
68 /*
69 * PCI Mapping:
70 * 0x40000000 - 0x4fffffff - PCI Memory
71 * 0x50000000 - 0x50ffffff - PCI IO Space
72 */
73 #define CONFIG_PCI 1
74 #define CONFIG_PCI_PNP 1
75 #define CONFIG_PCI_SCAN_SHOW 1
76
77 #define CONFIG_PCI_MEM_BUS 0x40000000
78 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
79 #define CONFIG_PCI_MEM_SIZE 0x10000000
80
81 #define CONFIG_PCI_IO_BUS 0x50000000
82 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
83 #define CONFIG_PCI_IO_SIZE 0x01000000
84
85 #define CONFIG_MII 1
86 #define CONFIG_EEPRO100 1
87 #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
88
89 /* Partitions */
90 #define CONFIG_DOS_PARTITION
91
92 /* USB */
93 #define CONFIG_USB_OHCI_NEW
94 #define CONFIG_SYS_OHCI_BE_CONTROLLER
95 #define CONFIG_USB_STORAGE
96
97 #define CONFIG_SYS_USB_OHCI_CPU_INIT
98 #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
99 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
100 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
101
102 /*
103 * Command line configuration.
104 */
105 #ifdef CONFIG_VIDEO
106 #define CONFIG_CMD_BMP /* BMP support */
107 #endif
108 #define CONFIG_CMD_DATE /* support for RTC, date/time...*/
109 #define CONFIG_CMD_IDE /* IDE harddisk support */
110 #define CONFIG_CMD_IRQ /* irqinfo */
111 #define CONFIG_CMD_PCI /* pciinfo */
112
113 #define CONFIG_SYS_LOWBOOT 1
114
115 /*
116 * Autobooting
117 */
118
119 #define CONFIG_PREBOOT "echo;" \
120 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
121 "echo"
122
123 #undef CONFIG_BOOTARGS
124
125 #define CONFIG_EXTRA_ENV_SETTINGS \
126 "netdev=eth0\0" \
127 "consoledev=ttyPSC0\0" \
128 "hostname=ipek01\0" \
129 "nfsargs=setenv bootargs root=/dev/nfs rw " \
130 "nfsroot=${serverip}:${rootpath}\0" \
131 "ramargs=setenv bootargs root=/dev/ram rw\0" \
132 "addip=setenv bootargs ${bootargs} " \
133 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
134 ":${hostname}:${netdev}:off panic=1\0" \
135 "addtty=setenv bootargs ${bootargs} " \
136 "console=${consoledev},${baudrate}\0" \
137 "flash_nfs=run nfsargs addip addtty;" \
138 "bootm ${kernel_addr} - ${fdtaddr}\0" \
139 "flash_self=run ramargs addip addtty;" \
140 "bootm ${kernel_addr} ${ramdisk_addr} ${fdtaddr}\0" \
141 "net_nfs=tftp 200000 ${bootfile}; tftp ${fdtaddr} ${fdtfile};" \
142 "run nfsargs addip addtty;" \
143 "bootm ${loadaddr} - ${fdtaddr}\0" \
144 "rootpath=/opt/eldk/ppc_6xx\0" \
145 "bootfile=ipek01/uImage\0" \
146 "load=tftp 100000 ipek01/u-boot.bin\0" \
147 "update=protect off FC000000 +60000; era FC000000 +60000; " \
148 "cp.b 100000 FC000000 ${filesize}\0" \
149 "upd=run load;run update\0" \
150 "fdtaddr=800000\0" \
151 "loadaddr=400000\0" \
152 "fdtfile=ipek01/ipek01.dtb\0" \
153 ""
154
155 #define CONFIG_BOOTCOMMAND "run flash_self"
156
157 /*
158 * IPB Bus clocking configuration.
159 */
160 #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* for 133MHz */
161 /* PCI clock must be 33, because board will not boot */
162 #undef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* for 66MHz */
163
164 /*
165 * Open firmware flat tree support
166 */
167 #define OF_CPU "PowerPC,5200@0"
168 #define OF_SOC "soc5200@f0000000"
169 #define OF_TBCLK (bd->bi_busfreq / 4)
170
171 /*
172 * I2C configuration
173 */
174 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
175 #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
176
177 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
178 #define CONFIG_SYS_I2C_SLAVE 0x7F
179
180 /*
181 * EEPROM configuration
182 */
183 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
184 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
185 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
186 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
187
188 /*
189 * RTC configuration
190 */
191 #define CONFIG_RTC_PCF8563
192 #define CONFIG_SYS_I2C_RTC_ADDR 0x51
193
194 #define CONFIG_SYS_FLASH_BASE 0xFC000000
195 #define CONFIG_SYS_FLASH_SIZE 0x01000000
196 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + \
197 CONFIG_SYS_MONITOR_LEN)
198
199 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
200 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
201 #define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
202
203 /* use CFI flash driver */
204 #define CONFIG_FLASH_CFI_DRIVER
205 #define CONFIG_SYS_FLASH_CFI
206 #define CONFIG_SYS_FLASH_EMPTY_INFO
207 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
208
209 /*
210 * Environment settings
211 */
212 #define CONFIG_ENV_IS_IN_FLASH 1
213 #define CONFIG_ENV_SIZE 0x10000
214 #define CONFIG_ENV_SECT_SIZE 0x20000
215 #define CONFIG_ENV_OVERWRITE 1
216 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
217 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
218
219 /*
220 * Memory map
221 */
222 #define CONFIG_SYS_MBAR 0xf0000000
223 #define CONFIG_SYS_SDRAM_BASE 0x00000000
224 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
225 #define CONFIG_SYS_SRAM_BASE 0xF1000000
226 #define CONFIG_SYS_SRAM_SIZE 0x00200000
227 #define CONFIG_SYS_LIME_BASE 0xE4000000
228 #define CONFIG_SYS_LIME_SIZE 0x04000000
229 #define CONFIG_SYS_FPGA_BASE 0xC0000000
230 #define CONFIG_SYS_FPGA_SIZE 0x10000000
231 #define CONFIG_SYS_MPEG_BASE 0xe2000000
232 #define CONFIG_SYS_MPEG_SIZE 0x01000000
233 #define CONFIG_SYS_CF_BASE 0xe1000000
234 #define CONFIG_SYS_CF_SIZE 0x01000000
235
236 /* Use SRAM until RAM will be available */
237 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
238 /* End of used area in DPRAM */
239 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
240
241 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
242 GENERATED_GBL_DATA_SIZE)
243 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
244
245 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
246 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
247 # define CONFIG_SYS_RAMBOOT 1
248 #endif
249
250 #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
251 #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 128 kB for malloc() */
252 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
253
254 /*
255 * Ethernet configuration
256 */
257 #define CONFIG_MPC5xxx_FEC 1
258 #define CONFIG_MPC5xxx_FEC_MII100
259 #define CONFIG_PHY_ADDR 0x00
260
261 /*
262 * GPIO configuration
263 */
264 #define CONFIG_SYS_GPS_PORT_CONFIG 0x1d556624
265
266 /*
267 * Miscellaneous configurable options
268 */
269 #define CONFIG_SYS_LONGHELP /* undef to save memory */
270 #ifdef CONFIG_CMD_KGDB
271 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
272 #else
273 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
274 #endif
275 /* Print Buffer Size */
276 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
277 sizeof(CONFIG_SYS_PROMPT) + 16)
278 /* max number of command args */
279 #define CONFIG_SYS_MAXARGS 16
280 /* Boot Argument Buffer Size */
281 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
282
283 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
284 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1...15 MB in DRAM */
285
286 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
287
288 /*
289 * Various low-level settings
290 */
291 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
292 #define CONFIG_SYS_HID0_FINAL HID0_ICE
293
294 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
295 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
296 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
297 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
298 #define CONFIG_SYS_CS1_START CONFIG_SYS_SRAM_BASE
299 #define CONFIG_SYS_CS1_SIZE CONFIG_SYS_SRAM_SIZE
300 #define CONFIG_SYS_CS3_START CONFIG_SYS_LIME_BASE
301 #define CONFIG_SYS_CS3_SIZE CONFIG_SYS_LIME_SIZE
302 #define CONFIG_SYS_CS6_START CONFIG_SYS_FPGA_BASE
303 #define CONFIG_SYS_CS6_SIZE CONFIG_SYS_FPGA_SIZE
304 #define CONFIG_SYS_CS5_START CONFIG_SYS_CF_BASE
305 #define CONFIG_SYS_CS5_SIZE CONFIG_SYS_CF_SIZE
306 #define CONFIG_SYS_CS7_START CONFIG_SYS_MPEG_BASE
307 #define CONFIG_SYS_CS7_SIZE CONFIG_SYS_MPEG_SIZE
308
309 #ifdef CONFIG_SYS_PCISPEED_66
310 #define CONFIG_SYS_BOOTCS_CFG 0x0006F900
311 #define CONFIG_SYS_CS1_CFG 0x0004FB00
312 #define CONFIG_SYS_CS2_CFG 0x0006F900
313 #else
314 #define CONFIG_SYS_BOOTCS_CFG 0x0002F900
315 #define CONFIG_SYS_CS1_CFG 0x0001FB00
316 #define CONFIG_SYS_CS2_CFG 0x0002F90C
317 #endif
318
319 /*
320 * Ack active, Muxed mode, AS=24 bit address, DS=32 bit data, 0
321 * waitstates, writeswap and readswap enabled
322 */
323 #define CONFIG_SYS_CS3_CFG 0x00FFFB0C
324 #define CONFIG_SYS_CS6_CFG 0x00FFFB0C
325 #define CONFIG_SYS_CS7_CFG 0x4040751C
326
327 #define CONFIG_SYS_CS_BURST 0x00000000
328 #define CONFIG_SYS_CS_DEADCYCLE 0x33330000
329
330 #define CONFIG_SYS_RESET_ADDRESS 0xff000000
331
332 /*-----------------------------------------------------------------------
333 * USB stuff
334 *-----------------------------------------------------------------------
335 */
336 #define CONFIG_USB_CLOCK 0x0001BBBB
337 #define CONFIG_USB_CONFIG 0x00005000
338
339 /*-----------------------------------------------------------------------
340 * IDE/ATA stuff Supports IDE harddisk
341 *-----------------------------------------------------------------------
342 */
343 #define CONFIG_IDE_PREINIT
344
345 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
346 #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
347
348 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
349
350 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
351
352 /* Offset for data I/O */
353 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
354
355 /* Offset for normal register accesses */
356 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
357
358 /* Offset for alternate registers */
359 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
360
361 /* Interval between registers */
362 #define CONFIG_SYS_ATA_STRIDE 4
363
364 #endif /* __CONFIG_H */