]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/kzm9g.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / kzm9g.h
1 /*
2 * Copyright (C) 2012 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
3 * Copyright (C) 2012 Renesas Solutions Corp.
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8 #ifndef __KZM9G_H
9 #define __KZM9G_H
10
11 #undef DEBUG
12
13 #define CONFIG_SH73A0
14 #define CONFIG_KZM_A9_GT
15 #define CONFIG_ARCH_RMOBILE_BOARD_STRING "KMC KZM-A9-GT"
16 #define CONFIG_MACH_TYPE MACH_TYPE_KZM9G
17
18 #include <asm/arch/rmobile.h>
19
20 #define CONFIG_ARCH_CPU_INIT
21
22 #define CONFIG_CMDLINE_TAG
23 #define CONFIG_SETUP_MEMORY_TAGS
24 #define CONFIG_INITRD_TAG
25 #define CONFIG_DOS_PARTITION
26
27 #define CONFIG_BAUDRATE 115200
28 #define CONFIG_BOOTARGS "root=/dev/null console=ttySC4,115200"
29
30 #undef CONFIG_SHOW_BOOT_PROGRESS
31
32 /* MEMORY */
33 #define KZM_SDRAM_BASE (0x40000000)
34 #define PHYS_SDRAM KZM_SDRAM_BASE
35 #define PHYS_SDRAM_SIZE (512 * 1024 * 1024)
36 #define CONFIG_NR_DRAM_BANKS (1)
37
38 /* NOR Flash */
39 #define KZM_FLASH_BASE (0x00000000)
40 #define CONFIG_SYS_FLASH_BASE (KZM_FLASH_BASE)
41 #define CONFIG_SYS_FLASH_CFI_WIDTH (FLASH_CFI_16BIT)
42 #define CONFIG_SYS_MAX_FLASH_BANKS (1)
43 #define CONFIG_SYS_MAX_FLASH_SECT (512)
44
45 /* prompt */
46 #define CONFIG_SYS_LONGHELP
47 #define CONFIG_SYS_CBSIZE 256
48 #define CONFIG_SYS_PBSIZE 256
49 #define CONFIG_SYS_MAXARGS 16
50 #define CONFIG_SYS_BARGSIZE 512
51 #define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
52
53 /* SCIF */
54 #define CONFIG_SCIF_CONSOLE
55 #define CONFIG_CONS_SCIF4
56
57 #define CONFIG_SYS_MEMTEST_START (KZM_SDRAM_BASE)
58 #define CONFIG_SYS_MEMTEST_END \
59 (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
60 #undef CONFIG_SYS_ALT_MEMTEST
61 #undef CONFIG_SYS_MEMTEST_SCRATCH
62 #undef CONFIG_SYS_LOADS_BAUD_CHANGE
63
64 #define CONFIG_SYS_INIT_RAM_ADDR (0xE5600000) /* on MERAM */
65 #define CONFIG_SYS_INIT_RAM_SIZE (0x10000)
66 #define LOW_LEVEL_MERAM_STACK (CONFIG_SYS_INIT_RAM_ADDR - 4)
67 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
68 CONFIG_SYS_INIT_RAM_SIZE - \
69 GENERATED_GBL_DATA_SIZE)
70 #define CONFIG_SDRAM_OFFSET_FOR_RT (16 * 1024 * 1024)
71 #define CONFIG_SYS_SDRAM_BASE (KZM_SDRAM_BASE + CONFIG_SDRAM_OFFSET_FOR_RT)
72 #define CONFIG_SYS_SDRAM_SIZE (PHYS_SDRAM_SIZE - CONFIG_SDRAM_OFFSET_FOR_RT)
73 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
74
75 #define CONFIG_SYS_MONITOR_BASE (KZM_FLASH_BASE)
76 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
77 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
78
79 #define CONFIG_SYS_TEXT_BASE 0x00000000
80 #define CONFIG_STANDALONE_LOAD_ADDR 0x41000000
81
82 /* FLASH */
83 #define CONFIG_FLASH_CFI_DRIVER
84 #define CONFIG_SYS_FLASH_CFI
85 #undef CONFIG_SYS_FLASH_QUIET_TEST
86 #define CONFIG_SYS_FLASH_EMPTY_INFO
87 #define FLASH_SECTOR_SIZE (256 * 1024) /* 256 KB sectors */
88 #define CONFIG_ENV_SIZE FLASH_SECTOR_SIZE
89 #define CONFIG_ENV_OFFSET FLASH_SECTOR_SIZE
90 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
91
92 /* Timeout for Flash erase operations (in ms) */
93 #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
94 /* Timeout for Flash write operations (in ms) */
95 #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
96 /* Timeout for Flash set sector lock bit operations (in ms) */
97 #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
98 /* Timeout for Flash clear lock bit operations (in ms) */
99 #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
100
101 #undef CONFIG_SYS_FLASH_PROTECTION
102 #undef CONFIG_SYS_DIRECT_FLASH_TFTP
103 #define CONFIG_ENV_IS_IN_FLASH
104
105 /* GPIO / PFC */
106 #define CONFIG_SH_GPIO_PFC
107
108 /* Clock */
109 #define CONFIG_GLOBAL_TIMER
110 #define CONFIG_SYS_CLK_FREQ (48000000)
111 #define CONFIG_SYS_CPU_CLK (1196000000)
112 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
113 #define TMU_CLK_DIVIDER (4) /* 4 (default), 16, 64, 256 or 1024 */
114
115 /* Ether */
116 #define CONFIG_SMC911X
117 #define CONFIG_SMC911X_BASE (0x10000000)
118 #define CONFIG_SMC911X_32_BIT
119 #define CONFIG_NFS_TIMEOUT 10000UL
120
121 /* I2C */
122 #define CONFIG_SYS_I2C
123 #define CONFIG_SYS_I2C_SH
124 #define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 5
125 #define CONFIG_SYS_I2C_SH_BASE0 0xE6820000
126 #define CONFIG_SYS_I2C_SH_SPEED0 100000
127 #define CONFIG_SYS_I2C_SH_BASE1 0xE6822000
128 #define CONFIG_SYS_I2C_SH_SPEED1 100000
129 #define CONFIG_SYS_I2C_SH_BASE2 0xE6824000
130 #define CONFIG_SYS_I2C_SH_SPEED2 100000
131 #define CONFIG_SYS_I2C_SH_BASE3 0xE6826000
132 #define CONFIG_SYS_I2C_SH_SPEED3 100000
133 #define CONFIG_SYS_I2C_SH_BASE4 0xE6828000
134 #define CONFIG_SYS_I2C_SH_SPEED4 100000
135 #define CONFIG_SH_I2C_8BIT
136 #define CONFIG_SH_I2C_DATA_HIGH 4
137 #define CONFIG_SH_I2C_DATA_LOW 5
138 #define CONFIG_SH_I2C_CLOCK 104000000 /* 104 MHz */
139
140 #endif /* __KZM9G_H */