]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/ls1012ardb.h
Merge branch 'master' of git://git.denx.de/u-boot-mpc85xx
[people/ms/u-boot.git] / include / configs / ls1012ardb.h
1 /*
2 * Copyright 2016 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 #ifndef __LS1012ARDB_H__
8 #define __LS1012ARDB_H__
9
10 #include "ls1012a_common.h"
11
12
13 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
14 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
15 #define CONFIG_NR_DRAM_BANKS 2
16 #define CONFIG_SYS_SDRAM_SIZE 0x40000000
17
18 #define CONFIG_SYS_MMDC_CORE_CONTROL_1 0x05180000
19 #define CONFIG_SYS_MMDC_CORE_CONTROL_2 0x85180000
20
21 #define CONFIG_CMD_MEMINFO
22 #define CONFIG_CMD_MEMTEST
23 #define CONFIG_SYS_MEMTEST_START 0x80000000
24 #define CONFIG_SYS_MEMTEST_END 0x9fffffff
25
26 /*
27 * USB
28 */
29 #define CONFIG_HAS_FSL_XHCI_USB
30
31 #ifdef CONFIG_HAS_FSL_XHCI_USB
32 #define CONFIG_USB_XHCI
33 #define CONFIG_USB_XHCI_FSL
34 #define CONFIG_USB_XHCI_DWC3
35 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
36 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
37 #define CONFIG_USB_STORAGE
38 #endif
39
40 /*
41 * I2C IO expander
42 */
43
44 #define I2C_MUX_IO1_ADDR 0x24
45 #define __SW_BOOT_MASK 0xFC
46 #define __SW_BOOT_EMU 0x10
47 #define __SW_BOOT_BANK1 0x00
48 #define __SW_BOOT_BANK2 0x01
49 #define __SW_REV_MASK 0x07
50 #define __SW_REV_A 0xF8
51 #define __SW_REV_B 0xF0
52
53 /* MMC */
54 #define CONFIG_MMC
55 #ifdef CONFIG_MMC
56 #define CONFIG_FSL_ESDHC
57 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
58 #define CONFIG_GENERIC_MMC
59 #define CONFIG_DOS_PARTITION
60 #endif
61
62 /* SATA */
63 #define CONFIG_LIBATA
64 #define CONFIG_SCSI
65 #define CONFIG_SCSI_AHCI
66 #define CONFIG_SCSI_AHCI_PLAT
67 #define CONFIG_CMD_SCSI
68 #define CONFIG_DOS_PARTITION
69 #define CONFIG_BOARD_LATE_INIT
70
71 #define CONFIG_SYS_SATA AHCI_BASE_ADDR
72
73 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
74 #define CONFIG_SYS_SCSI_MAX_LUN 1
75 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
76 CONFIG_SYS_SCSI_MAX_LUN)
77 #define CONFIG_PCI /* Enable PCI/PCIE */
78 #define CONFIG_PCIE1 /* PCIE controller 1 */
79 #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
80 #define FSL_PCIE_COMPAT "fsl,ls1043a-pcie"
81
82 #define CONFIG_SYS_PCI_64BIT
83
84 #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
85 #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
86 #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
87 #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
88
89 #define CONFIG_SYS_PCIE_IO_BUS 0x00000000
90 #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
91 #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
92
93 #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
94 #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
95 #define CONFIG_SYS_PCIE_MEM_SIZE 0x80000000 /* 128M */
96
97 #define CONFIG_NET_MULTI
98 #define CONFIG_PCI_PNP
99 #define CONFIG_PCI_SCAN_SHOW
100 #define CONFIG_CMD_PCI
101
102 #define CONFIG_CMD_MEMINFO
103 #define CONFIG_CMD_MEMTEST
104 #define CONFIG_SYS_MEMTEST_START 0x80000000
105 #define CONFIG_SYS_MEMTEST_END 0x9fffffff
106
107 #endif /* __LS1012ARDB_H__ */