]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/ls1021aiot.h
usb: host: Move CONFIG_XHCI_FSL to Kconfig
[people/ms/u-boot.git] / include / configs / ls1021aiot.h
1 /*
2 * Copyright 2016 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
11
12 #define CONFIG_SYS_FSL_CLK
13
14 /*
15 * Size of malloc() pool
16 */
17 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
18
19 #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
20 #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
21
22 /* XHCI Support - enabled by default */
23 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
24
25 #define CONFIG_SYS_CLK_FREQ 100000000
26 #define CONFIG_DDR_CLK_FREQ 100000000
27
28 /*
29 * DDR: 800 MHz ( 1600 MT/s data rate )
30 */
31
32 #define DDR_SDRAM_CFG 0x470c0008
33 #define DDR_CS0_BNDS 0x008000bf
34 #define DDR_CS0_CONFIG 0x80014302
35 #define DDR_TIMING_CFG_0 0x50550004
36 #define DDR_TIMING_CFG_1 0xbcb38c56
37 #define DDR_TIMING_CFG_2 0x0040d120
38 #define DDR_TIMING_CFG_3 0x010e1000
39 #define DDR_TIMING_CFG_4 0x00000001
40 #define DDR_TIMING_CFG_5 0x03401400
41 #define DDR_SDRAM_CFG_2 0x00401010
42 #define DDR_SDRAM_MODE 0x00061c60
43 #define DDR_SDRAM_MODE_2 0x00180000
44 #define DDR_SDRAM_INTERVAL 0x18600618
45 #define DDR_DDR_WRLVL_CNTL 0x8655f605
46 #define DDR_DDR_WRLVL_CNTL_2 0x05060607
47 #define DDR_DDR_WRLVL_CNTL_3 0x05050505
48 #define DDR_DDR_CDR1 0x80040000
49 #define DDR_DDR_CDR2 0x00000001
50 #define DDR_SDRAM_CLK_CNTL 0x02000000
51 #define DDR_DDR_ZQ_CNTL 0x89080600
52 #define DDR_CS0_CONFIG_2 0
53 #define DDR_SDRAM_CFG_MEM_EN 0x80000000
54 #define SDRAM_CFG2_D_INIT 0x00000010
55 #define DDR_CDR2_VREF_TRAIN_EN 0x00000080
56 #define SDRAM_CFG2_FRC_SR 0x80000000
57 #define SDRAM_CFG_BI 0x00000001
58
59 #ifdef CONFIG_RAMBOOT_PBL
60 #define CONFIG_SYS_FSL_PBL_PBI \
61 board/freescale/ls1021aiot/ls102xa_pbi.cfg
62 #endif
63
64 #ifdef CONFIG_SD_BOOT
65 #define CONFIG_SYS_FSL_PBL_RCW \
66 board/freescale/ls1021aiot/ls102xa_rcw_sd.cfg
67 #define CONFIG_SPL_FRAMEWORK
68 #define CONFIG_SPL_LIBCOMMON_SUPPORT
69 #define CONFIG_SPL_LIBGENERIC_SUPPORT
70 #define CONFIG_SPL_ENV_SUPPORT
71 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
72 #define CONFIG_SPL_I2C_SUPPORT
73 #define CONFIG_SPL_WATCHDOG_SUPPORT
74 #define CONFIG_SPL_SERIAL_SUPPORT
75 #define CONFIG_SPL_MMC_SUPPORT
76 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
77
78 #define CONFIG_SPL_TEXT_BASE 0x10000000
79 #define CONFIG_SPL_MAX_SIZE 0x1a000
80 #define CONFIG_SPL_STACK 0x1001d000
81 #define CONFIG_SPL_PAD_TO 0x1c000
82 #define CONFIG_SYS_TEXT_BASE 0x82000000
83
84 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
85 CONFIG_SYS_MONITOR_LEN)
86 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
87 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
88 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
89 #define CONFIG_SYS_MONITOR_LEN 0x80000
90 #endif
91
92 #ifdef CONFIG_QSPI_BOOT
93 #define CONFIG_SYS_TEXT_BASE 0x40010000
94 #endif
95
96 #define CONFIG_NR_DRAM_BANKS 1
97
98 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
99 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
100
101 /*
102 * Serial Port
103 */
104 #define CONFIG_CONS_INDEX 1
105 #define CONFIG_SYS_NS16550_SERIAL
106 #define CONFIG_SYS_NS16550_REG_SIZE 1
107 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
108
109 /*
110 * I2C
111 */
112 #define CONFIG_CMD_I2C
113 #define CONFIG_SYS_I2C
114 #define CONFIG_SYS_I2C_MXC
115 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
116 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
117 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
118
119 /* EEPROM */
120 #define CONFIG_ID_EEPROM
121 #define CONFIG_SYS_I2C_EEPROM_NXID
122 #define CONFIG_SYS_EEPROM_BUS_NUM 0
123 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x51
124 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
125
126 /*
127 * MMC
128 */
129 #define CONFIG_CMD_MMC
130 #define CONFIG_FSL_ESDHC
131
132 /* SATA */
133 #define CONFIG_LIBATA
134 #define CONFIG_SCSI_AHCI
135 #define CONFIG_SCSI_AHCI_PLAT
136 #ifndef PCI_DEVICE_ID_FREESCALE_AHCI
137 #define PCI_DEVICE_ID_FREESCALE_AHCI 0x0440
138 #endif
139 #define CONFIG_SCSI_DEV_LIST {PCI_VENDOR_ID_FREESCALE, \
140 PCI_DEVICE_ID_FREESCALE_AHCI}
141
142 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
143 #define CONFIG_SYS_SCSI_MAX_LUN 1
144 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
145 CONFIG_SYS_SCSI_MAX_LUN)
146
147 /* SPI */
148 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
149 #define CONFIG_SPI_FLASH_SPANSION
150
151 /* QSPI */
152 #define QSPI0_AMBA_BASE 0x40000000
153 #define FSL_QSPI_FLASH_SIZE (1 << 24)
154 #define FSL_QSPI_FLASH_NUM 2
155 #define CONFIG_SPI_FLASH_BAR
156 #define CONFIG_SPI_FLASH_SPANSION
157 #endif
158
159 /* DM SPI */
160 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
161 #define CONFIG_CMD_SF
162 #define CONFIG_DM_SPI_FLASH
163 #endif
164
165 /*
166 * eTSEC
167 */
168 #define CONFIG_TSEC_ENET
169
170 #ifdef CONFIG_TSEC_ENET
171 #define CONFIG_MII
172 #define CONFIG_MII_DEFAULT_TSEC 1
173 #define CONFIG_TSEC1 1
174 #define CONFIG_TSEC1_NAME "eTSEC1"
175 #define CONFIG_TSEC2 1
176 #define CONFIG_TSEC2_NAME "eTSEC2"
177
178 #define TSEC1_PHY_ADDR 1
179 #define TSEC2_PHY_ADDR 3
180
181 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
182 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
183
184 #define TSEC1_PHYIDX 0
185 #define TSEC2_PHYIDX 0
186
187 #define CONFIG_ETHPRIME "eTSEC2"
188
189 #define CONFIG_PHY_ATHEROS
190
191 #define CONFIG_HAS_ETH0
192 #define CONFIG_HAS_ETH1
193 #define CONFIG_HAS_ETH2
194 #endif
195
196 /* PCIe */
197 #define CONFIG_PCIE1 /* PCIE controler 1 */
198 #define CONFIG_PCIE2 /* PCIE controler 2 */
199
200 #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
201
202 #ifdef CONFIG_PCI
203 #define CONFIG_PCI_SCAN_SHOW
204 #endif
205
206 #define CONFIG_CMD_PING
207 #define CONFIG_CMD_DHCP
208 #define CONFIG_CMD_MII
209
210 #define CONFIG_CMDLINE_TAG
211 #define CONFIG_CMDLINE_EDITING
212
213 #define CONFIG_PEN_ADDR_BIG_ENDIAN
214 #define CONFIG_LAYERSCAPE_NS_ACCESS
215 #define CONFIG_SMP_PEN_ADDR 0x01ee0200
216 #define COUNTER_FREQUENCY 12500000
217
218 #define CONFIG_HWCONFIG
219 #define HWCONFIG_BUFFER_SIZE 256
220
221 #define CONFIG_FSL_DEVICE_DISABLE
222
223 #define CONFIG_EXTRA_ENV_SETTINGS \
224 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
225 "initrd_high=0xffffffff\0" \
226 "fdt_high=0xffffffff\0"
227
228 /*
229 * Miscellaneous configurable options
230 */
231 #define CONFIG_SYS_LONGHELP /* undef to save memory */
232 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
233 #define CONFIG_AUTO_COMPLETE
234
235 #define CONFIG_CMD_GREPENV
236 #define CONFIG_CMD_MEMINFO
237
238 #define CONFIG_SYS_LOAD_ADDR 0x82000000
239
240 #define CONFIG_LS102XA_STREAM_ID
241
242 #define CONFIG_SYS_INIT_SP_OFFSET \
243 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
244 #define CONFIG_SYS_INIT_SP_ADDR \
245 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
246
247 #ifdef CONFIG_SPL_BUILD
248 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
249 #else
250 /* start of monitor */
251 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
252 #endif
253
254 #define CONFIG_SYS_QE_FW_ADDR 0x67f40000
255
256 /*
257 * Environment
258 */
259
260 #define CONFIG_ENV_OVERWRITE
261
262 #if defined(CONFIG_SD_BOOT)
263 #define CONFIG_ENV_OFFSET 0x100000
264 #define CONFIG_SYS_MMC_ENV_DEV 0
265 #define CONFIG_ENV_SIZE 0x2000
266 #elif defined(CONFIG_QSPI_BOOT)
267 #define CONFIG_ENV_SIZE 0x2000
268 #define CONFIG_ENV_OFFSET 0x100000
269 #define CONFIG_ENV_SECT_SIZE 0x10000
270 #endif
271
272 #define CONFIG_OF_BOARD_SETUP
273 #define CONFIG_OF_STDOUT_VIA_ALIAS
274
275 #define CONFIG_MISC_INIT_R
276
277 #include <asm/fsl_secure_boot.h>
278
279 #endif