]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/ls2080aqds.h
disk: convert CONFIG_EFI_PARTITION to Kconfig
[people/ms/u-boot.git] / include / configs / ls2080aqds.h
1 /*
2 * Copyright 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 #ifndef __LS2_QDS_H
8 #define __LS2_QDS_H
9
10 #include "ls2080a_common.h"
11
12 #ifndef __ASSEMBLY__
13 unsigned long get_board_sys_clk(void);
14 unsigned long get_board_ddr_clk(void);
15 #endif
16
17 #ifdef CONFIG_FSL_QSPI
18 #define CONFIG_SYS_NO_FLASH
19 #undef CONFIG_CMD_IMLS
20 #define CONFIG_QIXIS_I2C_ACCESS
21 #define CONFIG_SYS_I2C_EARLY_INIT
22 #define CONFIG_SYS_I2C_IFDR_DIV 0x7e
23 #endif
24
25 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
26 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
27 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
28 #define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
29
30 #define CONFIG_DDR_SPD
31 #define CONFIG_DDR_ECC
32 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
33 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
34 #define SPD_EEPROM_ADDRESS1 0x51
35 #define SPD_EEPROM_ADDRESS2 0x52
36 #define SPD_EEPROM_ADDRESS3 0x53
37 #define SPD_EEPROM_ADDRESS4 0x54
38 #define SPD_EEPROM_ADDRESS5 0x55
39 #define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
40 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
41 #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
42 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
43 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
44 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
45 #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
46 #endif
47 #define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
48
49 /* SATA */
50 #define CONFIG_LIBATA
51 #define CONFIG_SCSI_AHCI
52 #define CONFIG_SCSI_AHCI_PLAT
53 #define CONFIG_SCSI
54
55 #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
56 #define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
57
58 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
59 #define CONFIG_SYS_SCSI_MAX_LUN 1
60 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
61 CONFIG_SYS_SCSI_MAX_LUN)
62 #define CONFIG_PARTITION_UUIDS
63 #define CONFIG_CMD_GPT
64
65 /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
66
67 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
68 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
69 #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
70
71 #define CONFIG_SYS_NOR0_CSPR \
72 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
73 CSPR_PORT_SIZE_16 | \
74 CSPR_MSEL_NOR | \
75 CSPR_V)
76 #define CONFIG_SYS_NOR0_CSPR_EARLY \
77 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
78 CSPR_PORT_SIZE_16 | \
79 CSPR_MSEL_NOR | \
80 CSPR_V)
81 #define CONFIG_SYS_NOR1_CSPR \
82 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \
83 CSPR_PORT_SIZE_16 | \
84 CSPR_MSEL_NOR | \
85 CSPR_V)
86 #define CONFIG_SYS_NOR1_CSPR_EARLY \
87 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \
88 CSPR_PORT_SIZE_16 | \
89 CSPR_MSEL_NOR | \
90 CSPR_V)
91 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
92 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
93 FTIM0_NOR_TEADC(0x5) | \
94 FTIM0_NOR_TEAHC(0x5))
95 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
96 FTIM1_NOR_TRAD_NOR(0x1a) |\
97 FTIM1_NOR_TSEQRAD_NOR(0x13))
98 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
99 FTIM2_NOR_TCH(0x4) | \
100 FTIM2_NOR_TWPH(0x0E) | \
101 FTIM2_NOR_TWP(0x1c))
102 #define CONFIG_SYS_NOR_FTIM3 0x04000000
103 #define CONFIG_SYS_IFC_CCR 0x01000000
104
105 #ifndef CONFIG_SYS_NO_FLASH
106 #define CONFIG_FLASH_CFI_DRIVER
107 #define CONFIG_SYS_FLASH_CFI
108 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
109 #define CONFIG_SYS_FLASH_QUIET_TEST
110 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
111
112 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
113 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
114 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
115 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
116
117 #define CONFIG_SYS_FLASH_EMPTY_INFO
118 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
119 CONFIG_SYS_FLASH_BASE + 0x40000000}
120 #endif
121
122 #define CONFIG_NAND_FSL_IFC
123 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
124 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
125
126 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
127 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
128 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
129 | CSPR_MSEL_NAND /* MSEL = NAND */ \
130 | CSPR_V)
131 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
132
133 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
134 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
135 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
136 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
137 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
138 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
139 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
140
141 #define CONFIG_SYS_NAND_ONFI_DETECTION
142
143 /* ONFI NAND Flash mode0 Timing Params */
144 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
145 FTIM0_NAND_TWP(0x18) | \
146 FTIM0_NAND_TWCHT(0x07) | \
147 FTIM0_NAND_TWH(0x0a))
148 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
149 FTIM1_NAND_TWBE(0x39) | \
150 FTIM1_NAND_TRR(0x0e) | \
151 FTIM1_NAND_TRP(0x18))
152 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
153 FTIM2_NAND_TREH(0x0a) | \
154 FTIM2_NAND_TWHRE(0x1e))
155 #define CONFIG_SYS_NAND_FTIM3 0x0
156
157 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
158 #define CONFIG_SYS_MAX_NAND_DEVICE 1
159 #define CONFIG_MTD_NAND_VERIFY_WRITE
160 #define CONFIG_CMD_NAND
161
162 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
163
164 #define CONFIG_FSL_QIXIS /* use common QIXIS code */
165 #define QIXIS_LBMAP_SWITCH 0x06
166 #define QIXIS_LBMAP_MASK 0x0f
167 #define QIXIS_LBMAP_SHIFT 0
168 #define QIXIS_LBMAP_DFLTBANK 0x00
169 #define QIXIS_LBMAP_ALTBANK 0x04
170 #define QIXIS_LBMAP_NAND 0x09
171 #define QIXIS_LBMAP_QSPI 0x0f
172 #define QIXIS_RST_CTL_RESET 0x31
173 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
174 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
175 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
176 #define QIXIS_RCW_SRC_NAND 0x107
177 #define QIXIS_RCW_SRC_QSPI 0x62
178 #define QIXIS_RST_FORCE_MEM 0x01
179
180 #define CONFIG_SYS_CSPR3_EXT (0x0)
181 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
182 | CSPR_PORT_SIZE_8 \
183 | CSPR_MSEL_GPCM \
184 | CSPR_V)
185 #define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
186 | CSPR_PORT_SIZE_8 \
187 | CSPR_MSEL_GPCM \
188 | CSPR_V)
189
190 #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
191 #define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
192 /* QIXIS Timing parameters for IFC CS3 */
193 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
194 FTIM0_GPCM_TEADC(0x0e) | \
195 FTIM0_GPCM_TEAHC(0x0e))
196 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
197 FTIM1_GPCM_TRAD(0x3f))
198 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
199 FTIM2_GPCM_TCH(0xf) | \
200 FTIM2_GPCM_TWP(0x3E))
201 #define CONFIG_SYS_CS3_FTIM3 0x0
202
203 #if defined(CONFIG_SPL) && defined(CONFIG_NAND)
204 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
205 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR_EARLY
206 #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR0_CSPR
207 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
208 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
209 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
210 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
211 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
212 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
213 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
214 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR_EARLY
215 #define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR1_CSPR
216 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK_EARLY
217 #define CONFIG_SYS_AMASK2_FINAL CONFIG_SYS_NOR_AMASK
218 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
219 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
220 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
221 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
222 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
223 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
224 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
225 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
226 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
227 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
228 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
229 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
230 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
231
232 #define CONFIG_ENV_IS_IN_NAND
233 #define CONFIG_ENV_OFFSET (896 * 1024)
234 #define CONFIG_ENV_SECT_SIZE 0x20000
235 #define CONFIG_ENV_SIZE 0x2000
236 #define CONFIG_SPL_PAD_TO 0x20000
237 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 * 1024)
238 #define CONFIG_SYS_NAND_U_BOOT_SIZE (640 * 1024)
239 #else
240 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
241 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
242 #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
243 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
244 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
245 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
246 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
247 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
248 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
249 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
250 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY
251 #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR
252 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY
253 #define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK
254 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
255 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
256 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
257 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
258 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
259 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
260 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
261 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
262 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
263 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
264 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
265 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
266 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
267
268 #if defined(CONFIG_QSPI_BOOT)
269 #define CONFIG_SYS_TEXT_BASE 0x20010000
270 #define CONFIG_ENV_IS_IN_SPI_FLASH
271 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
272 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
273 #define CONFIG_ENV_SECT_SIZE 0x10000
274 #else
275 #define CONFIG_ENV_IS_IN_FLASH
276 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000)
277 #define CONFIG_ENV_SECT_SIZE 0x20000
278 #define CONFIG_ENV_SIZE 0x2000
279 #endif
280 #endif
281
282 /* Debug Server firmware */
283 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
284 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
285
286 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
287
288 /*
289 * I2C
290 */
291 #define I2C_MUX_PCA_ADDR 0x77
292 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
293
294 /* I2C bus multiplexer */
295 #define I2C_MUX_CH_DEFAULT 0x8
296
297 /* SPI */
298 #if defined(CONFIG_FSL_QSPI) || defined(CONFIG_FSL_DSPI)
299 #define CONFIG_SPI_FLASH
300
301 #ifdef CONFIG_FSL_DSPI
302 #define CONFIG_SPI_FLASH_STMICRO
303 #define CONFIG_SPI_FLASH_SST
304 #define CONFIG_SPI_FLASH_EON
305 #endif
306
307 #ifdef CONFIG_FSL_QSPI
308 #define CONFIG_SPI_FLASH_SPANSION
309 #define FSL_QSPI_FLASH_SIZE (1 << 26) /* 64MB */
310 #define FSL_QSPI_FLASH_NUM 4
311 #endif
312 /*
313 * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure.
314 * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0
315 * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1
316 */
317 #define FSL_QIXIS_BRDCFG9_QSPI 0x1
318
319 #endif
320
321 /*
322 * MMC
323 */
324 #ifdef CONFIG_MMC
325 #define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \
326 QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER)
327 #endif
328
329 /*
330 * RTC configuration
331 */
332 #define RTC
333 #define CONFIG_RTC_DS3231 1
334 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
335 #define CONFIG_CMD_DATE
336
337 /* EEPROM */
338 #define CONFIG_ID_EEPROM
339 #define CONFIG_CMD_EEPROM
340 #define CONFIG_SYS_I2C_EEPROM_NXID
341 #define CONFIG_SYS_EEPROM_BUS_NUM 0
342 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
343 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
344 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
345 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
346
347 #define CONFIG_FSL_MEMAC
348
349 #ifdef CONFIG_PCI
350 #define CONFIG_PCI_SCAN_SHOW
351 #define CONFIG_CMD_PCI
352 #endif
353
354 /* MMC */
355 #ifdef CONFIG_MMC
356 #define CONFIG_FSL_ESDHC
357 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
358 #define CONFIG_GENERIC_MMC
359 #endif
360
361 /* Initial environment variables */
362 #undef CONFIG_EXTRA_ENV_SETTINGS
363 #ifdef CONFIG_SECURE_BOOT
364 #define CONFIG_EXTRA_ENV_SETTINGS \
365 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
366 "loadaddr=0x80100000\0" \
367 "kernel_addr=0x100000\0" \
368 "ramdisk_addr=0x800000\0" \
369 "ramdisk_size=0x2000000\0" \
370 "fdt_high=0xa0000000\0" \
371 "initrd_high=0xffffffffffffffff\0" \
372 "kernel_start=0x581100000\0" \
373 "kernel_load=0xa0000000\0" \
374 "kernel_size=0x2800000\0" \
375 "mcinitcmd=esbc_validate 0x580c80000;" \
376 "esbc_validate 0x580cc0000;" \
377 "fsl_mc start mc 0x580300000" \
378 " 0x580800000 \0"
379 #else
380 #define CONFIG_EXTRA_ENV_SETTINGS \
381 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
382 "loadaddr=0x80100000\0" \
383 "kernel_addr=0x100000\0" \
384 "ramdisk_addr=0x800000\0" \
385 "ramdisk_size=0x2000000\0" \
386 "fdt_high=0xa0000000\0" \
387 "initrd_high=0xffffffffffffffff\0" \
388 "kernel_start=0x581100000\0" \
389 "kernel_load=0xa0000000\0" \
390 "kernel_size=0x2800000\0" \
391 "mcinitcmd=fsl_mc start mc 0x580300000" \
392 " 0x580800000 \0"
393 #endif /* CONFIG_SECURE_BOOT */
394
395
396 #ifdef CONFIG_FSL_MC_ENET
397 #define CONFIG_FSL_MEMAC
398 #define CONFIG_PHYLIB
399 #define CONFIG_PHYLIB_10G
400 #define CONFIG_PHY_VITESSE
401 #define CONFIG_PHY_REALTEK
402 #define CONFIG_PHY_TERANETICS
403 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
404 #define SGMII_CARD_PORT2_PHY_ADDR 0x1d
405 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
406 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
407
408 #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
409 #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
410 #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
411 #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
412 #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
413 #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
414 #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
415 #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
416 #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
417 #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
418 #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
419 #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
420 #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
421 #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
422 #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
423 #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
424
425 #define CONFIG_MII /* MII PHY management */
426 #define CONFIG_ETHPRIME "DPMAC1@xgmii"
427 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
428
429 #endif
430
431 /*
432 * USB
433 */
434 #define CONFIG_HAS_FSL_XHCI_USB
435 #define CONFIG_USB_XHCI_FSL
436 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
437 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
438
439 #include <asm/fsl_secure_boot.h>
440
441 #endif /* __LS2_QDS_H */