]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/ls2080ardb.h
Convert CONFIG_CMD_EEPROM et al to Kconfig
[people/ms/u-boot.git] / include / configs / ls2080ardb.h
1 /*
2 * Copyright 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 #ifndef __LS2_RDB_H
8 #define __LS2_RDB_H
9
10 #include "ls2080a_common.h"
11
12 #undef CONFIG_CONS_INDEX
13 #define CONFIG_CONS_INDEX 2
14
15 #define I2C_MUX_CH_VOL_MONITOR 0xa
16 #define I2C_VOL_MONITOR_ADDR 0x38
17 #define CONFIG_VOL_MONITOR_IR36021_READ
18 #define CONFIG_VOL_MONITOR_IR36021_SET
19
20 #define CONFIG_VID_FLS_ENV "ls2080ardb_vdd_mv"
21 #ifndef CONFIG_SPL_BUILD
22 #define CONFIG_VID
23 #endif
24 /* step the IR regulator in 5mV increments */
25 #define IR_VDD_STEP_DOWN 5
26 #define IR_VDD_STEP_UP 5
27 /* The lowest and highest voltage allowed for LS2080ARDB */
28 #define VDD_MV_MIN 819
29 #define VDD_MV_MAX 1212
30
31 #ifndef __ASSEMBLY__
32 unsigned long get_board_sys_clk(void);
33 #endif
34
35 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
36 #define CONFIG_DDR_CLK_FREQ 133333333
37 #define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
38
39 #define CONFIG_DDR_SPD
40 #define CONFIG_DDR_ECC
41 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
42 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
43 #define SPD_EEPROM_ADDRESS1 0x51
44 #define SPD_EEPROM_ADDRESS2 0x52
45 #define SPD_EEPROM_ADDRESS3 0x53
46 #define SPD_EEPROM_ADDRESS4 0x54
47 #define SPD_EEPROM_ADDRESS5 0x55
48 #define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
49 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
50 #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
51 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
52 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
53 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
54 #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
55 #endif
56 #define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
57
58 /* SATA */
59 #define CONFIG_LIBATA
60 #define CONFIG_SCSI_AHCI
61 #define CONFIG_SCSI_AHCI_PLAT
62 #define CONFIG_SCSI
63
64 #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
65 #define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
66
67 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
68 #define CONFIG_SYS_SCSI_MAX_LUN 1
69 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
70 CONFIG_SYS_SCSI_MAX_LUN)
71
72 /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
73
74 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
75 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
76 #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
77
78 #define CONFIG_SYS_NOR0_CSPR \
79 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
80 CSPR_PORT_SIZE_16 | \
81 CSPR_MSEL_NOR | \
82 CSPR_V)
83 #define CONFIG_SYS_NOR0_CSPR_EARLY \
84 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
85 CSPR_PORT_SIZE_16 | \
86 CSPR_MSEL_NOR | \
87 CSPR_V)
88 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
89 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
90 FTIM0_NOR_TEADC(0x5) | \
91 FTIM0_NOR_TEAHC(0x5))
92 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
93 FTIM1_NOR_TRAD_NOR(0x1a) |\
94 FTIM1_NOR_TSEQRAD_NOR(0x13))
95 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
96 FTIM2_NOR_TCH(0x4) | \
97 FTIM2_NOR_TWPH(0x0E) | \
98 FTIM2_NOR_TWP(0x1c))
99 #define CONFIG_SYS_NOR_FTIM3 0x04000000
100 #define CONFIG_SYS_IFC_CCR 0x01000000
101
102 #ifdef CONFIG_MTD_NOR_FLASH
103 #define CONFIG_FLASH_CFI_DRIVER
104 #define CONFIG_SYS_FLASH_CFI
105 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
106 #define CONFIG_SYS_FLASH_QUIET_TEST
107 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
108
109 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
110 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
111 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
112 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
113
114 #define CONFIG_SYS_FLASH_EMPTY_INFO
115 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
116 CONFIG_SYS_FLASH_BASE + 0x40000000}
117 #endif
118
119 #define CONFIG_NAND_FSL_IFC
120 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
121 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
122
123 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
124 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
125 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
126 | CSPR_MSEL_NAND /* MSEL = NAND */ \
127 | CSPR_V)
128 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
129
130 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
131 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
132 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
133 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
134 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
135 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
136 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
137
138 #define CONFIG_SYS_NAND_ONFI_DETECTION
139
140 /* ONFI NAND Flash mode0 Timing Params */
141 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
142 FTIM0_NAND_TWP(0x30) | \
143 FTIM0_NAND_TWCHT(0x0e) | \
144 FTIM0_NAND_TWH(0x14))
145 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
146 FTIM1_NAND_TWBE(0xab) | \
147 FTIM1_NAND_TRR(0x1c) | \
148 FTIM1_NAND_TRP(0x30))
149 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
150 FTIM2_NAND_TREH(0x14) | \
151 FTIM2_NAND_TWHRE(0x3c))
152 #define CONFIG_SYS_NAND_FTIM3 0x0
153
154 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
155 #define CONFIG_SYS_MAX_NAND_DEVICE 1
156 #define CONFIG_MTD_NAND_VERIFY_WRITE
157 #define CONFIG_CMD_NAND
158
159 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
160
161 #define CONFIG_FSL_QIXIS /* use common QIXIS code */
162 #define QIXIS_LBMAP_SWITCH 0x06
163 #define QIXIS_LBMAP_MASK 0x0f
164 #define QIXIS_LBMAP_SHIFT 0
165 #define QIXIS_LBMAP_DFLTBANK 0x00
166 #define QIXIS_LBMAP_ALTBANK 0x04
167 #define QIXIS_LBMAP_NAND 0x09
168 #define QIXIS_RST_CTL_RESET 0x31
169 #define QIXIS_RST_CTL_RESET_EN 0x30
170 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
171 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
172 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
173 #define QIXIS_RCW_SRC_NAND 0x119
174 #define QIXIS_RST_FORCE_MEM 0x01
175
176 #define CONFIG_SYS_CSPR3_EXT (0x0)
177 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
178 | CSPR_PORT_SIZE_8 \
179 | CSPR_MSEL_GPCM \
180 | CSPR_V)
181 #define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
182 | CSPR_PORT_SIZE_8 \
183 | CSPR_MSEL_GPCM \
184 | CSPR_V)
185
186 #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
187 #define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
188 /* QIXIS Timing parameters for IFC CS3 */
189 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
190 FTIM0_GPCM_TEADC(0x0e) | \
191 FTIM0_GPCM_TEAHC(0x0e))
192 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
193 FTIM1_GPCM_TRAD(0x3f))
194 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
195 FTIM2_GPCM_TCH(0xf) | \
196 FTIM2_GPCM_TWP(0x3E))
197 #define CONFIG_SYS_CS3_FTIM3 0x0
198
199 #if defined(CONFIG_SPL) && defined(CONFIG_NAND)
200 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
201 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
202 #define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
203 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
204 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
205 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
206 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
207 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
208 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
209 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
210 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
211 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
212 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
213 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
214 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
215 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
216 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
217
218 #define CONFIG_ENV_IS_IN_NAND
219 #define CONFIG_ENV_OFFSET (2048 * 1024)
220 #define CONFIG_ENV_SECT_SIZE 0x20000
221 #define CONFIG_ENV_SIZE 0x2000
222 #define CONFIG_SPL_PAD_TO 0x80000
223 #define CONFIG_SYS_NAND_U_BOOT_OFFS (1024 * 1024)
224 #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
225 #else
226 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
227 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
228 #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
229 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
230 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
231 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
232 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
233 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
234 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
235 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
236 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
237 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
238 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
239 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
240 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
241 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
242 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
243
244 #define CONFIG_ENV_IS_IN_FLASH
245 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000)
246 #define CONFIG_ENV_SECT_SIZE 0x20000
247 #define CONFIG_ENV_SIZE 0x2000
248 #endif
249
250 /* Debug Server firmware */
251 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
252 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
253
254 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
255
256 /*
257 * I2C
258 */
259 #define I2C_MUX_PCA_ADDR 0x75
260 #define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
261
262 /* I2C bus multiplexer */
263 #define I2C_MUX_CH_DEFAULT 0x8
264
265 /* SPI */
266 #ifdef CONFIG_FSL_DSPI
267 #define CONFIG_SPI_FLASH
268 #define CONFIG_SPI_FLASH_BAR
269 #define CONFIG_SPI_FLASH_STMICRO
270 #endif
271
272 /*
273 * RTC configuration
274 */
275 #define RTC
276 #define CONFIG_RTC_DS3231 1
277 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
278
279 /* EEPROM */
280 #define CONFIG_ID_EEPROM
281 #define CONFIG_SYS_I2C_EEPROM_NXID
282 #define CONFIG_SYS_EEPROM_BUS_NUM 0
283 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
284 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
285 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
286 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
287
288 #define CONFIG_FSL_MEMAC
289
290 #ifdef CONFIG_PCI
291 #define CONFIG_PCI_SCAN_SHOW
292 #define CONFIG_CMD_PCI
293 #endif
294
295 /* MMC */
296 #ifdef CONFIG_MMC
297 #define CONFIG_FSL_ESDHC
298 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
299 #endif
300
301 #define CONFIG_MISC_INIT_R
302
303 /*
304 * USB
305 */
306 #define CONFIG_HAS_FSL_XHCI_USB
307 #define CONFIG_USB_XHCI_FSL
308 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
309 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
310
311 #undef CONFIG_CMDLINE_EDITING
312 #include <config_distro_defaults.h>
313
314 #define BOOT_TARGET_DEVICES(func) \
315 func(USB, usb, 0) \
316 func(MMC, mmc, 0) \
317 func(SCSI, scsi, 0) \
318 func(DHCP, dhcp, na)
319 #include <config_distro_bootcmd.h>
320
321 /* Initial environment variables */
322 #undef CONFIG_EXTRA_ENV_SETTINGS
323 #ifdef CONFIG_SECURE_BOOT
324 #define CONFIG_EXTRA_ENV_SETTINGS \
325 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
326 "scriptaddr=0x80800000\0" \
327 "kernel_addr_r=0x81000000\0" \
328 "pxefile_addr_r=0x81000000\0" \
329 "fdt_addr_r=0x88000000\0" \
330 "ramdisk_addr_r=0x89000000\0" \
331 "loadaddr=0x80100000\0" \
332 "kernel_addr=0x100000\0" \
333 "ramdisk_addr=0x800000\0" \
334 "ramdisk_size=0x2000000\0" \
335 "fdt_high=0xa0000000\0" \
336 "initrd_high=0xffffffffffffffff\0" \
337 "kernel_start=0x581100000\0" \
338 "kernel_load=0xa0000000\0" \
339 "kernel_size=0x2800000\0" \
340 "mcmemsize=0x40000000\0" \
341 "fdtfile=fsl-ls2080a-rdb.dtb\0" \
342 "mcinitcmd=esbc_validate 0x580c80000;" \
343 "esbc_validate 0x580cc0000;" \
344 "fsl_mc start mc 0x580300000" \
345 " 0x580800000 \0" \
346 BOOTENV
347 #else
348 #define CONFIG_EXTRA_ENV_SETTINGS \
349 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
350 "scriptaddr=0x80800000\0" \
351 "kernel_addr_r=0x81000000\0" \
352 "pxefile_addr_r=0x81000000\0" \
353 "fdt_addr_r=0x88000000\0" \
354 "ramdisk_addr_r=0x89000000\0" \
355 "loadaddr=0x80100000\0" \
356 "kernel_addr=0x100000\0" \
357 "ramdisk_addr=0x800000\0" \
358 "ramdisk_size=0x2000000\0" \
359 "fdt_high=0xa0000000\0" \
360 "initrd_high=0xffffffffffffffff\0" \
361 "kernel_start=0x581100000\0" \
362 "kernel_load=0xa0000000\0" \
363 "kernel_size=0x2800000\0" \
364 "mcmemsize=0x40000000\0" \
365 "fdtfile=fsl-ls2080a-rdb.dtb\0" \
366 "mcinitcmd=fsl_mc start mc 0x580300000" \
367 " 0x580800000 \0" \
368 BOOTENV
369 #endif
370
371
372 #undef CONFIG_BOOTARGS
373 #define CONFIG_BOOTARGS "console=ttyS1,115200 root=/dev/ram0 " \
374 "earlycon=uart8250,mmio,0x21c0600 " \
375 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
376 " hugepagesz=2m hugepages=256"
377
378 #undef CONFIG_BOOTCOMMAND
379 /* Try to boot an on-NOR kernel first, then do normal distro boot */
380 #define CONFIG_BOOTCOMMAND "run mcinitcmd && fsl_mc lazyapply dpl 0x580700000" \
381 " && cp.b $kernel_start $kernel_load $kernel_size" \
382 " && bootm $kernel_load" \
383 " || run distro_bootcmd"
384
385 /* MAC/PHY configuration */
386 #ifdef CONFIG_FSL_MC_ENET
387 #define CONFIG_PHYLIB_10G
388 #define CONFIG_PHY_AQUANTIA
389 #define CONFIG_PHY_CORTINA
390 #define CONFIG_PHYLIB
391 #define CONFIG_SYS_CORTINA_FW_IN_NOR
392 #define CONFIG_CORTINA_FW_ADDR 0x581000000
393 #define CONFIG_CORTINA_FW_LENGTH 0x40000
394
395 #define CORTINA_PHY_ADDR1 0x10
396 #define CORTINA_PHY_ADDR2 0x11
397 #define CORTINA_PHY_ADDR3 0x12
398 #define CORTINA_PHY_ADDR4 0x13
399 #define AQ_PHY_ADDR1 0x00
400 #define AQ_PHY_ADDR2 0x01
401 #define AQ_PHY_ADDR3 0x02
402 #define AQ_PHY_ADDR4 0x03
403 #define AQR405_IRQ_MASK 0x36
404
405 #define CONFIG_MII
406 #define CONFIG_ETHPRIME "DPMAC1@xgmii"
407 #define CONFIG_PHY_GIGE
408 #define CONFIG_PHY_AQUANTIA
409 #endif
410
411 #include <asm/fsl_secure_boot.h>
412
413 #endif /* __LS2_RDB_H */