]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/ls2085a_common.h
ns16550: move CONFIG_SYS_NS16550 to Kconfig
[people/ms/u-boot.git] / include / configs / ls2085a_common.h
1 /*
2 * Copyright (C) 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 #ifndef __LS2_COMMON_H
8 #define __LS2_COMMON_H
9
10
11 #define CONFIG_REMAKE_ELF
12 #define CONFIG_FSL_LAYERSCAPE
13 #define CONFIG_FSL_LSCH3
14 #define CONFIG_LS2085A
15 #define CONFIG_MP
16 #define CONFIG_GICV3
17 #define CONFIG_FSL_TZPC_BP147
18
19 /* Errata fixes */
20 #define CONFIG_ARM_ERRATA_828024
21 #define CONFIG_ARM_ERRATA_826974
22
23 #include <asm/arch/ls2085a_stream_id.h>
24 #include <asm/arch/config.h>
25 #if (defined(CONFIG_SYS_FSL_SRDS_1) || defined(CONFIG_SYS_FSL_SRDS_2))
26 #define CONFIG_SYS_HAS_SERDES
27 #endif
28
29 /* Link Definitions */
30 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
31
32 /* We need architecture specific misc initializations */
33 #define CONFIG_ARCH_MISC_INIT
34
35 /* Link Definitions */
36 #ifdef CONFIG_SPL
37 #define CONFIG_SYS_TEXT_BASE 0x80400000
38 #else
39 #define CONFIG_SYS_TEXT_BASE 0x30100000
40 #endif
41
42 #ifdef CONFIG_EMU
43 #define CONFIG_SYS_NO_FLASH
44 #endif
45
46 #define CONFIG_SUPPORT_RAW_INITRD
47
48 #define CONFIG_SKIP_LOWLEVEL_INIT
49 #define CONFIG_BOARD_EARLY_INIT_F 1
50
51 /* Flat Device Tree Definitions */
52 #define CONFIG_OF_LIBFDT
53 #define CONFIG_OF_BOARD_SETUP
54 #define CONFIG_OF_STDOUT_VIA_ALIAS
55
56 /* new uImage format support */
57 #define CONFIG_FIT
58 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
59
60 #ifndef CONFIG_SPL
61 #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
62 #endif
63 #ifndef CONFIG_SYS_FSL_DDR4
64 #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
65 #define CONFIG_SYS_DDR_RAW_TIMING
66 #endif
67
68 #define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
69
70 #define CONFIG_VERY_BIG_RAM
71 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
72 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
73 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
74 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
75 #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
76
77 /*
78 * SMP Definitinos
79 */
80 #define CPU_RELEASE_ADDR secondary_boot_func
81
82 #define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
83 #define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
84 /*
85 * DDR controller use 0 as the base address for binding.
86 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
87 */
88 #define CONFIG_SYS_DP_DDR_BASE_PHY 0
89 #define CONFIG_DP_DDR_CTRL 2
90 #define CONFIG_DP_DDR_NUM_CTRLS 1
91
92 /* Generic Timer Definitions */
93 /*
94 * This is not an accurate number. It is used in start.S. The frequency
95 * will be udpated later when get_bus_freq(0) is available.
96 */
97 #define COUNTER_FREQUENCY 25000000 /* 25MHz */
98
99 /* Size of malloc() pool */
100 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
101
102 /* I2C */
103 #define CONFIG_CMD_I2C
104 #define CONFIG_SYS_I2C
105 #define CONFIG_SYS_I2C_MXC
106 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
107 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
108 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
109 #define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
110
111 /* Serial Port */
112 #define CONFIG_CONS_INDEX 1
113 #define CONFIG_SYS_NS16550_SERIAL
114 #define CONFIG_SYS_NS16550_REG_SIZE 1
115 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
116
117 #define CONFIG_BAUDRATE 115200
118 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
119
120 /* IFC */
121 #define CONFIG_FSL_IFC
122
123 /*
124 * During booting, IFC is mapped at the region of 0x30000000.
125 * But this region is limited to 256MB. To accommodate NOR, promjet
126 * and FPGA. This region is divided as below:
127 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
128 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
129 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
130 *
131 * To accommodate bigger NOR flash and other devices, we will map IFC
132 * chip selects to as below:
133 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
134 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
135 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
136 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
137 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
138 *
139 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
140 * CONFIG_SYS_FLASH_BASE has the final address (core view)
141 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
142 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
143 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
144 */
145
146 #define CONFIG_SYS_FLASH_BASE 0x580000000ULL
147 #define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
148 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
149
150 #define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
151 #define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
152
153 #ifndef CONFIG_SYS_NO_FLASH
154 #define CONFIG_FLASH_CFI_DRIVER
155 #define CONFIG_SYS_FLASH_CFI
156 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
157 #define CONFIG_SYS_FLASH_QUIET_TEST
158 #endif
159
160 #ifndef __ASSEMBLY__
161 unsigned long long get_qixis_addr(void);
162 #endif
163 #define QIXIS_BASE get_qixis_addr()
164 #define QIXIS_BASE_PHYS 0x20000000
165 #define QIXIS_BASE_PHYS_EARLY 0xC000000
166 #define QIXIS_STAT_PRES1 0xb
167 #define QIXIS_SDID_MASK 0x07
168 #define QIXIS_ESDHC_NO_ADAPTER 0x7
169
170 #define CONFIG_SYS_NAND_BASE 0x530000000ULL
171 #define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
172
173 /* Debug Server firmware */
174 #define CONFIG_FSL_DEBUG_SERVER
175 /* 2 sec timeout */
176 #define CONFIG_SYS_DEBUG_SERVER_TIMEOUT (2 * 1000 * 1000)
177
178 /* MC firmware */
179 #define CONFIG_FSL_MC_ENET
180 /* TODO Actual DPL max length needs to be confirmed with the MC FW team */
181 #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
182 #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
183 #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
184 #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
185 #define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
186 #define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
187
188 /*
189 * Carve out a DDR region which will not be used by u-boot/Linux
190 *
191 * It will be used by MC and Debug Server. The MC region must be
192 * 512MB aligned, so the min size to hide is 512MB.
193 */
194 #if defined(CONFIG_FSL_MC_ENET) || defined(CONFIG_FSL_DEBUG_SERVER)
195 #define CONFIG_SYS_DEBUG_SERVER_DRAM_BLOCK_MIN_SIZE (256UL * 1024 * 1024)
196 #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (256UL * 1024 * 1024)
197 #define CONFIG_SYS_MEM_TOP_HIDE_MIN (512UL * 1024 * 1024)
198 #define CONFIG_SYS_MEM_TOP_HIDE get_dram_size_to_hide()
199 #endif
200
201 /* PCIe */
202 #define CONFIG_PCIE1 /* PCIE controler 1 */
203 #define CONFIG_PCIE2 /* PCIE controler 2 */
204 #define CONFIG_PCIE3 /* PCIE controler 3 */
205 #define CONFIG_PCIE4 /* PCIE controler 4 */
206 #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
207 #define FSL_PCIE_COMPAT "fsl,ls2085a-pcie"
208
209 #define CONFIG_SYS_PCI_64BIT
210
211 #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
212 #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
213 #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
214 #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
215
216 #define CONFIG_SYS_PCIE_IO_BUS 0x00000000
217 #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
218 #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
219
220 #define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
221 #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
222 #define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
223
224 /* Command line configuration */
225 #define CONFIG_CMD_CACHE
226 #define CONFIG_CMD_DHCP
227 #define CONFIG_CMD_ENV
228 #define CONFIG_CMD_GREPENV
229 #define CONFIG_CMD_MII
230 #define CONFIG_CMD_PING
231
232 /* Miscellaneous configurable options */
233 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
234 #define CONFIG_ARCH_EARLY_INIT_R
235
236 /* Physical Memory Map */
237 /* fixme: these need to be checked against the board */
238 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
239
240 #define CONFIG_NR_DRAM_BANKS 3
241
242 #define CONFIG_HWCONFIG
243 #define HWCONFIG_BUFFER_SIZE 128
244
245 #define CONFIG_DISPLAY_CPUINFO
246
247 /* Initial environment variables */
248 #define CONFIG_EXTRA_ENV_SETTINGS \
249 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
250 "loadaddr=0x80100000\0" \
251 "kernel_addr=0x100000\0" \
252 "ramdisk_addr=0x800000\0" \
253 "ramdisk_size=0x2000000\0" \
254 "fdt_high=0xa0000000\0" \
255 "initrd_high=0xffffffffffffffff\0" \
256 "kernel_start=0x581200000\0" \
257 "kernel_load=0xa0000000\0" \
258 "kernel_size=0x2800000\0" \
259 "console=ttyAMA0,38400n8\0"
260
261 #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
262 "earlycon=uart8250,mmio,0x21c0500,115200 " \
263 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
264 " hugepagesz=2m hugepages=16"
265 #define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
266 "$kernel_size && bootm $kernel_load"
267 #define CONFIG_BOOTDELAY 10
268
269 /* Monitor Command Prompt */
270 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
271 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
272 sizeof(CONFIG_SYS_PROMPT) + 16)
273 #define CONFIG_SYS_HUSH_PARSER
274 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
275 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
276 #define CONFIG_SYS_LONGHELP
277 #define CONFIG_CMDLINE_EDITING 1
278 #define CONFIG_AUTO_COMPLETE
279 #define CONFIG_SYS_MAXARGS 64 /* max command args */
280
281 #ifndef __ASSEMBLY__
282 unsigned long get_dram_size_to_hide(void);
283 #endif
284
285 #define CONFIG_PANIC_HANG /* do not reset board on panic */
286
287 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
288 #define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
289 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
290 #define CONFIG_SPL_ENV_SUPPORT
291 #define CONFIG_SPL_FRAMEWORK
292 #define CONFIG_SPL_I2C_SUPPORT
293 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
294 #define CONFIG_SPL_LIBCOMMON_SUPPORT
295 #define CONFIG_SPL_LIBGENERIC_SUPPORT
296 #define CONFIG_SPL_MAX_SIZE 0x16000
297 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
298 #define CONFIG_SPL_NAND_SUPPORT
299 #define CONFIG_SPL_SERIAL_SUPPORT
300 #define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
301 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
302 #define CONFIG_SPL_TEXT_BASE 0x1800a000
303
304 #define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
305 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
306 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
307 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
308 #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
309
310 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
311
312
313 #endif /* __LS2_COMMON_H */