]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/mcx.h
Kconfig: Move CONFIG_FIT and related options to Kconfig
[people/ms/u-boot.git] / include / configs / mcx.h
1 /*
2 * Copyright (C) 2011 Ilya Yanok, Emcraft Systems
3 *
4 * Based on omap3_evm_config.h
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 /*
13 * High Level Configuration Options
14 */
15 #define CONFIG_OMAP /* in a TI OMAP core */
16 #define CONFIG_OMAP3_MCX /* working with mcx */
17 #define CONFIG_OMAP_GPIO
18 #define CONFIG_OMAP_COMMON
19 /* Common ARM Erratas */
20 #define CONFIG_ARM_ERRATA_454179
21 #define CONFIG_ARM_ERRATA_430973
22 #define CONFIG_ARM_ERRATA_621766
23
24 #define MACH_TYPE_MCX 3656
25 #define CONFIG_MACH_TYPE MACH_TYPE_MCX
26 #define CONFIG_BOARD_LATE_INIT
27
28
29 #define CONFIG_SYS_CACHELINE_SIZE 64
30
31 #define CONFIG_EMIF4 /* The chip has EMIF4 controller */
32
33 #include <asm/arch/cpu.h> /* get chip and board defs */
34 #include <asm/arch/omap.h>
35
36 /*
37 * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
38 * and older u-boot.bin with the new U-Boot SPL.
39 */
40 #define CONFIG_SYS_TEXT_BASE 0x80008000
41
42 /*
43 * Display CPU and Board information
44 */
45 #define CONFIG_DISPLAY_CPUINFO
46 #define CONFIG_DISPLAY_BOARDINFO
47
48 /* Clock Defines */
49 #define V_OSCK 26000000 /* Clock output from T2 */
50 #define V_SCLK (V_OSCK >> 1)
51
52 #define CONFIG_MISC_INIT_R
53
54 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
55 #define CONFIG_SETUP_MEMORY_TAGS
56 #define CONFIG_INITRD_TAG
57 #define CONFIG_REVISION_TAG
58
59 /*
60 * Size of malloc() pool
61 */
62 #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
63 #define CONFIG_SYS_MALLOC_LEN (1024 << 10)
64 /*
65 * DDR related
66 */
67 #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
68
69 /*
70 * Hardware drivers
71 */
72
73 /*
74 * NS16550 Configuration
75 */
76 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
77
78 #define CONFIG_SYS_NS16550_SERIAL
79 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
80 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
81
82 /*
83 * select serial console configuration
84 */
85 #define CONFIG_CONS_INDEX 3
86 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
87 #define CONFIG_SERIAL3 3 /* UART3 */
88
89 /* allow to overwrite serial and ethaddr */
90 #define CONFIG_ENV_OVERWRITE
91 #define CONFIG_BAUDRATE 115200
92 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
93 115200}
94 #define CONFIG_MMC
95 #define CONFIG_OMAP_HSMMC
96 #define CONFIG_GENERIC_MMC
97 #define CONFIG_DOS_PARTITION
98
99 /* EHCI */
100 #define CONFIG_USB_STORAGE
101 #define CONFIG_OMAP3_GPIO_2
102 #define CONFIG_OMAP3_GPIO_5
103 #define CONFIG_USB_EHCI
104 #define CONFIG_USB_EHCI_OMAP
105 #define CONFIG_USB_ULPI
106 #define CONFIG_USB_ULPI_VIEWPORT_OMAP
107 #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 57
108 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
109 #define CONFIG_USB_HOST_ETHER
110 #define CONFIG_USB_ETHER_ASIX
111 #define CONFIG_USB_ETHER_MCS7830
112
113 /* commands to include */
114 #define CONFIG_CMD_EXT2 /* EXT2 Support */
115 #define CONFIG_CMD_FAT /* FAT support */
116 #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
117
118 #define CONFIG_CMD_DATE
119 #define CONFIG_CMD_I2C /* I2C serial bus support */
120 #define CONFIG_CMD_MMC /* MMC support */
121 #define CONFIG_CMD_FAT /* FAT support */
122 #define CONFIG_CMD_USB
123 #define CONFIG_CMD_NAND /* NAND support */
124 #define CONFIG_CMD_DHCP
125 #define CONFIG_CMD_PING
126 #define CONFIG_CMD_CACHE
127 #define CONFIG_CMD_UBI
128 #define CONFIG_CMD_UBIFS
129 #define CONFIG_RBTREE
130 #define CONFIG_LZO
131 #define CONFIG_MTD_PARTITIONS
132 #define CONFIG_MTD_DEVICE
133 #define CONFIG_CMD_MTDPARTS
134
135 #define CONFIG_SYS_NO_FLASH
136 #define CONFIG_SYS_I2C
137 #define CONFIG_SYS_OMAP24_I2C_SPEED 100000
138 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1
139 #define CONFIG_SYS_I2C_OMAP34XX
140
141 /* RTC */
142 #define CONFIG_RTC_DS1337
143 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
144
145 #define CONFIG_CMD_MII
146 /*
147 * Board NAND Info.
148 */
149 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
150 /* to access nand */
151 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
152 /* to access */
153 /* nand at CS0 */
154
155 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
156 /* NAND devices */
157 #define CONFIG_JFFS2_NAND
158 /* nand device jffs2 lives on */
159 #define CONFIG_JFFS2_DEV "nand0"
160 /* start of jffs2 partition */
161 #define CONFIG_JFFS2_PART_OFFSET 0x680000
162 #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
163
164 /* Environment information */
165 #define CONFIG_BOOTDELAY 3
166
167 #define CONFIG_BOOTFILE "uImage"
168
169 /* Setup MTD for NAND on the SOM */
170 #define MTDIDS_DEFAULT "nand0=omap2-nand.0"
171 #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \
172 "1m(u-boot),256k(env1)," \
173 "256k(env2),6m(kernel),6m(k_recovery)," \
174 "8m(fs_recovery),-(common_data)"
175
176 #define CONFIG_HOSTNAME mcx
177 #define CONFIG_EXTRA_ENV_SETTINGS \
178 "adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0" \
179 "adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0" \
180 "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0" \
181 "addfb=setenv bootargs ${bootargs} vram=6M " \
182 "omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0" \
183 "addip_sta=setenv bootargs ${bootargs} " \
184 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
185 "${netmask}:${hostname}:eth0:off\0" \
186 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
187 "addip=if test -n ${ipdyn};then run addip_dyn;" \
188 "else run addip_sta;fi\0" \
189 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
190 "addtty=setenv bootargs ${bootargs} " \
191 "console=${consoledev},${baudrate}\0" \
192 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
193 "baudrate=115200\0" \
194 "consoledev=ttyO2\0" \
195 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
196 "loadaddr=0x82000000\0" \
197 "load=tftp ${loadaddr} ${u-boot}\0" \
198 "load_k=tftp ${loadaddr} ${bootfile}\0" \
199 "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
200 "loadmlo=tftp ${loadaddr} ${mlo}\0" \
201 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \
202 "mmcargs=root=/dev/mmcblk0p2 rw " \
203 "rootfstype=ext3 rootwait\0" \
204 "mmcboot=echo Booting from mmc ...; " \
205 "run mmcargs; " \
206 "run addip addtty addmtd addfb addeth addmisc;" \
207 "run loaduimage; " \
208 "bootm ${loadaddr}\0" \
209 "net_nfs=run load_k; " \
210 "run nfsargs; " \
211 "run addip addtty addmtd addfb addeth addmisc;" \
212 "bootm ${loadaddr}\0" \
213 "nfsargs=setenv bootargs root=/dev/nfs rw " \
214 "nfsroot=${serverip}:${rootpath}\0" \
215 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \
216 "uboot_addr=0x80000\0" \
217 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \
218 "nand write ${loadaddr} ${uboot_addr} 80000\0" \
219 "updatemlo=nandecc hw;nand erase 0 20000;" \
220 "nand write ${loadaddr} 0 20000\0" \
221 "upd=if run load;then echo Updating u-boot;if run update;" \
222 "then echo U-Boot updated;" \
223 "else echo Error updating u-boot !;" \
224 "echo Board without bootloader !!;" \
225 "fi;" \
226 "else echo U-Boot not downloaded..exiting;fi\0" \
227 "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
228 "bootscript=echo Running bootscript from mmc ...; " \
229 "source ${loadaddr}\0" \
230 "nandargs=setenv bootargs ubi.mtd=7 " \
231 "root=ubi0:rootfs rootfstype=ubifs\0" \
232 "nandboot=echo Booting from nand ...; " \
233 "run nandargs; " \
234 "ubi part nand0,4;" \
235 "ubi readvol ${loadaddr} kernel;" \
236 "run addtty addmtd addfb addeth addmisc;" \
237 "bootm ${loadaddr}\0" \
238 "preboot=ubi part nand0,7;" \
239 "ubi readvol ${loadaddr} splash;" \
240 "bmp display ${loadaddr};" \
241 "gpio set 55\0" \
242 "swupdate_args=setenv bootargs root=/dev/ram " \
243 "quiet loglevel=1 " \
244 "consoleblank=0 ${swupdate_misc}\0" \
245 "swupdate=echo Running Sw-Update...;" \
246 "if printenv mtdparts;then echo Starting SwUpdate...; " \
247 "else mtdparts default;fi; " \
248 "ubi part nand0,5;" \
249 "ubi readvol 0x82000000 kernel_recovery;" \
250 "ubi part nand0,6;" \
251 "ubi readvol 0x84000000 fs_recovery;" \
252 "run swupdate_args; " \
253 "setenv bootargs ${bootargs} " \
254 "${mtdparts} " \
255 "vram=6M omapfb.vram=1:2M,2:2M,3:2M " \
256 "omapdss.def_disp=lcd;" \
257 "bootm 0x82000000 0x84000000\0" \
258 "bootcmd=mmc rescan;if fatload mmc 0 82000000 loadbootscr.scr;" \
259 "then source 82000000;else run nandboot;fi\0"
260
261 #define CONFIG_AUTO_COMPLETE
262 #define CONFIG_CMDLINE_EDITING
263
264 /*
265 * Miscellaneous configurable options
266 */
267 #define CONFIG_SYS_LONGHELP /* undef to save memory */
268 #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
269 #define CONFIG_SYS_CBSIZE 1024/* Console I/O Buffer Size */
270 /* Print Buffer Size */
271 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
272 sizeof(CONFIG_SYS_PROMPT) + 16)
273 #define CONFIG_SYS_MAXARGS 16 /* max number of command */
274 /* args */
275 /* Boot Argument Buffer Size */
276 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
277 /* memtest works on */
278 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
279 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
280 0x01F00000) /* 31MB */
281
282 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
283 /* address */
284 #define CONFIG_PREBOOT
285
286 /*
287 * AM3517 has 12 GP timers, they can be driven by the system clock
288 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
289 * This rate is divided by a local divisor.
290 */
291 #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
292 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
293
294 /*
295 * Physical Memory Map
296 */
297 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
298 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
299 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
300
301 /*
302 * FLASH and environment organization
303 */
304
305 /* **** PISMO SUPPORT *** */
306 #define CONFIG_NAND
307 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
308 #define CONFIG_NAND_OMAP_GPMC
309 #define CONFIG_NAND_OMAP_GPMC_PREFETCH
310 #define CONFIG_ENV_IS_IN_NAND
311 #define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */
312
313 /* Redundant Environment */
314 #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
315 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
316 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
317 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
318 2 * CONFIG_SYS_ENV_SECT_SIZE)
319 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
320
321 /* Flash banks JFFS2 should use */
322 #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
323 CONFIG_SYS_MAX_NAND_DEVICE)
324 #define CONFIG_SYS_JFFS2_MEM_NAND
325 /* use flash_info[2] */
326 #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
327 #define CONFIG_SYS_JFFS2_NUM_BANKS 1
328
329 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
330 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
331 #define CONFIG_SYS_INIT_RAM_SIZE 0x800
332 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
333 CONFIG_SYS_INIT_RAM_SIZE - \
334 GENERATED_GBL_DATA_SIZE)
335
336 /* Defines for SPL */
337 #define CONFIG_SPL_FRAMEWORK
338 #define CONFIG_SPL_BOARD_INIT
339 #define CONFIG_SPL_NAND_SIMPLE
340
341 #define CONFIG_SPL_LIBCOMMON_SUPPORT
342 #define CONFIG_SPL_LIBDISK_SUPPORT
343 #define CONFIG_SPL_I2C_SUPPORT
344 #define CONFIG_SPL_MMC_SUPPORT
345 #define CONFIG_SPL_FAT_SUPPORT
346 #define CONFIG_SPL_LIBGENERIC_SUPPORT
347 #define CONFIG_SPL_SERIAL_SUPPORT
348 #define CONFIG_SPL_POWER_SUPPORT
349 #define CONFIG_SPL_NAND_SUPPORT
350 #define CONFIG_SPL_NAND_BASE
351 #define CONFIG_SPL_NAND_DRIVERS
352 #define CONFIG_SPL_NAND_ECC
353 #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
354
355 #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
356 #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
357 #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
358
359 /* move malloc and bss high to prevent clashing with the main image */
360 #define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
361 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
362 #define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
363 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
364
365 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
366 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
367 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
368
369 /* NAND boot config */
370 #define CONFIG_SYS_NAND_PAGE_COUNT 64
371 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
372 #define CONFIG_SYS_NAND_OOBSIZE 64
373 #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
374 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
375 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
376 #define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
377 48, 49, 50, 51, 52, 53, 54, 55,\
378 56, 57, 58, 59, 60, 61, 62, 63}
379 #define CONFIG_SYS_NAND_ECCSIZE 256
380 #define CONFIG_SYS_NAND_ECCBYTES 3
381 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW
382 #define CONFIG_SPL_NAND_SOFTECC
383
384 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
385
386 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
387
388 /*
389 * ethernet support
390 *
391 */
392 #if defined(CONFIG_CMD_NET)
393 #define CONFIG_DRIVER_TI_EMAC
394 #define CONFIG_DRIVER_TI_EMAC_USE_RMII
395 #define CONFIG_MII
396 #define CONFIG_BOOTP_DNS
397 #define CONFIG_BOOTP_DNS2
398 #define CONFIG_BOOTP_SEND_HOSTNAME
399 #define CONFIG_NET_RETRY_COUNT 10
400 #endif
401
402 #define CONFIG_VIDEO
403 #define CONFIG_CFB_CONSOLE
404 #define CONFIG_VGA_AS_SINGLE_DEVICE
405 #define CONFIG_SPLASH_SCREEN
406 #define CONFIG_VIDEO_BMP_RLE8
407 #define CONFIG_CMD_BMP
408 #define CONFIG_VIDEO_OMAP3
409 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
410
411 #endif /* __CONFIG_H */