]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/p1_twr.h
Merge git://git.denx.de/u-boot-sunxi
[people/ms/u-boot.git] / include / configs / p1_twr.h
1 /*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 /*
8 * QorIQ P1 Tower boards configuration file
9 */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #if defined(CONFIG_TWR_P1025)
14 #define CONFIG_BOARDNAME "TWR-P1025"
15 #define CONFIG_PHY_ATHEROS
16 #define CONFIG_QE
17 #define CONFIG_SYS_LBC_LBCR 0x00080000 /* Conversion of LBC addr */
18 #define CONFIG_SYS_LBC_LCRR 0x80000002 /* LB clock ratio reg */
19 #endif
20
21 #ifdef CONFIG_SDCARD
22 #define CONFIG_RAMBOOT_SDCARD
23 #define CONFIG_SYS_RAMBOOT
24 #define CONFIG_SYS_EXTRA_ENV_RELOC
25 #define CONFIG_SYS_TEXT_BASE 0x11000000
26 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
27 #endif
28
29 #ifndef CONFIG_SYS_TEXT_BASE
30 #define CONFIG_SYS_TEXT_BASE 0xeff40000
31 #endif
32
33 #ifndef CONFIG_RESET_VECTOR_ADDRESS
34 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
35 #endif
36
37 #ifndef CONFIG_SYS_MONITOR_BASE
38 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
39 #endif
40
41 #define CONFIG_MP
42
43 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
44 #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
45 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
46 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
47 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
48 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
49
50 #define CONFIG_TSEC_ENET /* tsec ethernet support */
51 #define CONFIG_ENV_OVERWRITE
52
53 #define CONFIG_SATA_SIL3114
54 #define CONFIG_SYS_SATA_MAX_DEVICE 2
55 #define CONFIG_LIBATA
56 #define CONFIG_LBA48
57
58 #ifndef __ASSEMBLY__
59 extern unsigned long get_board_sys_clk(unsigned long dummy);
60 #endif
61 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /*sysclk for TWR-P1025 */
62
63 #define CONFIG_DDR_CLK_FREQ 66666666
64
65 #define CONFIG_HWCONFIG
66 /*
67 * These can be toggled for performance analysis, otherwise use default.
68 */
69 #define CONFIG_L2_CACHE
70 #define CONFIG_BTB
71
72 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
73 #define CONFIG_SYS_MEMTEST_END 0x1fffffff
74 #define CONFIG_PANIC_HANG /* do not reset board on panic */
75
76 #define CONFIG_SYS_CCSRBAR 0xffe00000
77 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
78
79 /* DDR Setup */
80
81 #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_512M
82 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
83
84 #define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
85 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
86 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
87
88 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
89
90 /* Default settings for DDR3 */
91 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
92 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
93 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
94 #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
95 #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000
96 #define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
97
98 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
99 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
100 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
101 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
102
103 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
104 #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655a608
105 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
106 #define CONFIG_SYS_DDR_RCW_1 0x00000000
107 #define CONFIG_SYS_DDR_RCW_2 0x00000000
108 #define CONFIG_SYS_DDR_CONTROL 0xc70c0000 /* Type = DDR3 */
109 #define CONFIG_SYS_DDR_CONTROL_2 0x04401050
110 #define CONFIG_SYS_DDR_TIMING_4 0x00220001
111 #define CONFIG_SYS_DDR_TIMING_5 0x03402400
112
113 #define CONFIG_SYS_DDR_TIMING_3 0x00020000
114 #define CONFIG_SYS_DDR_TIMING_0 0x00220004
115 #define CONFIG_SYS_DDR_TIMING_1 0x5c5b6544
116 #define CONFIG_SYS_DDR_TIMING_2 0x0fa880de
117 #define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
118 #define CONFIG_SYS_DDR_MODE_1 0x80461320
119 #define CONFIG_SYS_DDR_MODE_2 0x00008000
120 #define CONFIG_SYS_DDR_INTERVAL 0x09480000
121
122 /*
123 * Memory map
124 *
125 * 0x0000_0000 0x1fff_ffff DDR Up to 512MB cacheable
126 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
127 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
128 *
129 * Localbus
130 * 0xe000_0000 0xe002_0000 SSD1289 128K non-cacheable
131 * 0xec00_0000 0xefff_ffff FLASH Up to 64M non-cacheable
132 *
133 * 0xff90_0000 0xff97_ffff L2 SRAM Up to 512K cacheable
134 * 0xffd0_0000 0xffd0_3fff init ram 16K Cacheable
135 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
136 */
137
138 /*
139 * Local Bus Definitions
140 */
141 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
142 #define CONFIG_SYS_FLASH_BASE 0xec000000
143
144 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
145
146 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS)) \
147 | BR_PS_16 | BR_V)
148
149 #define CONFIG_FLASH_OR_PRELIM 0xfc0000b1
150
151 #define CONFIG_SYS_SSD_BASE 0xe0000000
152 #define CONFIG_SYS_SSD_BASE_PHYS CONFIG_SYS_SSD_BASE
153 #define CONFIG_SSD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_SSD_BASE_PHYS) | \
154 BR_PS_16 | BR_V)
155 #define CONFIG_SSD_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
156 OR_GPCM_ACS_DIV2 | OR_GPCM_SCY | \
157 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
158
159 #define CONFIG_SYS_BR2_PRELIM CONFIG_SSD_BR_PRELIM
160 #define CONFIG_SYS_OR2_PRELIM CONFIG_SSD_OR_PRELIM
161
162 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
163 #define CONFIG_SYS_FLASH_QUIET_TEST
164 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
165
166 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
167
168 #undef CONFIG_SYS_FLASH_CHECKSUM
169 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
170 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
171
172 #define CONFIG_FLASH_CFI_DRIVER
173 #define CONFIG_SYS_FLASH_CFI
174 #define CONFIG_SYS_FLASH_EMPTY_INFO
175 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
176
177 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
178
179 #define CONFIG_SYS_INIT_RAM_LOCK
180 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000
181 /* Initial L1 address */
182 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
183 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
184 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
185 /* Size of used area in RAM */
186 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
187
188 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
189 GENERATED_GBL_DATA_SIZE)
190 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
191
192 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
193 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
194
195 #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
196 #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
197
198 /* Serial Port
199 * open - index 2
200 * shorted - index 1
201 */
202 #define CONFIG_CONS_INDEX 1
203 #undef CONFIG_SERIAL_SOFTWARE_FIFO
204 #define CONFIG_SYS_NS16550_SERIAL
205 #define CONFIG_SYS_NS16550_REG_SIZE 1
206 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
207
208 #define CONFIG_SYS_BAUDRATE_TABLE \
209 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
210
211 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
212 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
213
214 /* I2C */
215 #define CONFIG_SYS_I2C
216 #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
217 #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C spd and slave address */
218 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
219 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
220 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
221
222 /*
223 * I2C2 EEPROM
224 */
225 #define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C spd and slave address */
226 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
227 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
228
229 #define CONFIG_SYS_I2C_PCA9555_ADDR 0x23
230
231 /* enable read and write access to EEPROM */
232 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
233 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
234 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
235
236 /*
237 * eSPI - Enhanced SPI
238 */
239 #define CONFIG_HARD_SPI
240
241 #if defined(CONFIG_PCI)
242 /*
243 * General PCI
244 * Memory space is mapped 1-1, but I/O space must start from 0.
245 */
246
247 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
248 #define CONFIG_SYS_PCIE2_NAME "TWR-ELEV PCIe SLOT"
249 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
250 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
251 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
252 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
253 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
254 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
255 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
256 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
257
258 /* controller 1, tgtid 1, Base address a000 */
259 #define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT"
260 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
261 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
262 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
263 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
264 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
265 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
266 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
267 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
268
269 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
270 #endif /* CONFIG_PCI */
271
272 #if defined(CONFIG_TSEC_ENET)
273
274 #define CONFIG_MII /* MII PHY management */
275 #define CONFIG_TSEC1
276 #define CONFIG_TSEC1_NAME "eTSEC1"
277 #undef CONFIG_TSEC2
278 #undef CONFIG_TSEC2_NAME
279 #define CONFIG_TSEC3
280 #define CONFIG_TSEC3_NAME "eTSEC3"
281
282 #define TSEC1_PHY_ADDR 2
283 #define TSEC2_PHY_ADDR 0
284 #define TSEC3_PHY_ADDR 1
285
286 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
287 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
288 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
289
290 #define TSEC1_PHYIDX 0
291 #define TSEC2_PHYIDX 0
292 #define TSEC3_PHYIDX 0
293
294 #define CONFIG_ETHPRIME "eTSEC1"
295
296 #define CONFIG_HAS_ETH0
297 #define CONFIG_HAS_ETH1
298 #undef CONFIG_HAS_ETH2
299 #endif /* CONFIG_TSEC_ENET */
300
301 #ifdef CONFIG_QE
302 /* QE microcode/firmware address */
303 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
304 #define CONFIG_SYS_QE_FW_ADDR 0xefec0000
305 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
306 #endif /* CONFIG_QE */
307
308 #ifdef CONFIG_TWR_P1025
309 /*
310 * QE UEC ethernet configuration
311 */
312 #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
313
314 #undef CONFIG_UEC_ETH
315 #define CONFIG_PHY_MODE_NEED_CHANGE
316
317 #define CONFIG_UEC_ETH1 /* ETH1 */
318 #define CONFIG_HAS_ETH0
319
320 #ifdef CONFIG_UEC_ETH1
321 #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
322 #define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */
323 #define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */
324 #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
325 #define CONFIG_SYS_UEC1_PHY_ADDR 0x18 /* 0x18 for MII */
326 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
327 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
328 #endif /* CONFIG_UEC_ETH1 */
329
330 #define CONFIG_UEC_ETH5 /* ETH5 */
331 #define CONFIG_HAS_ETH1
332
333 #ifdef CONFIG_UEC_ETH5
334 #define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */
335 #define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE
336 #define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */
337 #define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH
338 #define CONFIG_SYS_UEC5_PHY_ADDR 0x19 /* 0x19 for RMII */
339 #define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
340 #define CONFIG_SYS_UEC5_INTERFACE_SPEED 100
341 #endif /* CONFIG_UEC_ETH5 */
342 #endif /* CONFIG_TWR-P1025 */
343
344 /*
345 * Dynamic MTD Partition support with mtdparts
346 */
347 #define CONFIG_MTD_DEVICE
348 #define CONFIG_MTD_PARTITIONS
349 #define CONFIG_FLASH_CFI_MTD
350 #define MTDIDS_DEFAULT "nor0=ec000000.nor"
351 #define MTDPARTS_DEFAULT "mtdparts=ec000000.nor:256k(vsc7385-firmware)," \
352 "256k(dtb),5632k(kernel),57856k(fs)," \
353 "256k(qe-ucode-firmware),1280k(u-boot)"
354
355 /*
356 * Environment
357 */
358 #ifdef CONFIG_SYS_RAMBOOT
359 #ifdef CONFIG_RAMBOOT_SDCARD
360 #define CONFIG_ENV_SIZE 0x2000
361 #define CONFIG_SYS_MMC_ENV_DEV 0
362 #else
363 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
364 #define CONFIG_ENV_SIZE 0x2000
365 #endif
366 #else
367 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
368 #define CONFIG_ENV_SIZE 0x2000
369 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
370 #endif
371
372 #define CONFIG_LOADS_ECHO /* echo on for serial download */
373 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
374
375 /*
376 * USB
377 */
378 #define CONFIG_HAS_FSL_DR_USB
379
380 #if defined(CONFIG_HAS_FSL_DR_USB)
381 #ifdef CONFIG_USB_EHCI_HCD
382 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
383 #define CONFIG_USB_EHCI_FSL
384 #endif
385 #endif
386
387 #ifdef CONFIG_MMC
388 #define CONFIG_FSL_ESDHC
389 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
390 #endif
391
392 #undef CONFIG_WATCHDOG /* watchdog disabled */
393
394 /*
395 * Miscellaneous configurable options
396 */
397 #define CONFIG_SYS_LONGHELP /* undef to save memory */
398 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
399 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
400 #if defined(CONFIG_CMD_KGDB)
401 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
402 #else
403 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
404 #endif
405 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
406 /* Print Buffer Size */
407 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
408 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
409
410 /*
411 * For booting Linux, the board info and command line data
412 * have to be in the first 64 MB of memory, since this is
413 * the maximum mapped by the Linux kernel during initialization.
414 */
415 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
416 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
417
418 /*
419 * Environment Configuration
420 */
421 #define CONFIG_HOSTNAME unknown
422 #define CONFIG_ROOTPATH "/opt/nfsroot"
423 #define CONFIG_BOOTFILE "uImage"
424 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
425
426 /* default location for tftp and bootm */
427 #define CONFIG_LOADADDR 1000000
428
429 #define CONFIG_EXTRA_ENV_SETTINGS \
430 "netdev=eth0\0" \
431 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
432 "loadaddr=1000000\0" \
433 "bootfile=uImage\0" \
434 "dtbfile=twr-p1025twr.dtb\0" \
435 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
436 "qefirmwarefile=fsl_qe_ucode_1021_10_A.bin\0" \
437 "tftpflash=tftpboot $loadaddr $uboot; " \
438 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
439 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
440 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
441 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
442 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
443 "kernelflash=tftpboot $loadaddr $bootfile; " \
444 "protect off 0xefa80000 +$filesize; " \
445 "erase 0xefa80000 +$filesize; " \
446 "cp.b $loadaddr 0xefa80000 $filesize; " \
447 "protect on 0xefa80000 +$filesize; " \
448 "cmp.b $loadaddr 0xefa80000 $filesize\0" \
449 "dtbflash=tftpboot $loadaddr $dtbfile; " \
450 "protect off 0xefe80000 +$filesize; " \
451 "erase 0xefe80000 +$filesize; " \
452 "cp.b $loadaddr 0xefe80000 $filesize; " \
453 "protect on 0xefe80000 +$filesize; " \
454 "cmp.b $loadaddr 0xefe80000 $filesize\0" \
455 "ramdiskflash=tftpboot $loadaddr $ramdiskfile; " \
456 "protect off 0xeeb80000 +$filesize; " \
457 "erase 0xeeb80000 +$filesize; " \
458 "cp.b $loadaddr 0xeeb80000 $filesize; " \
459 "protect on 0xeeb80000 +$filesize; " \
460 "cmp.b $loadaddr 0xeeb80000 $filesize\0" \
461 "qefirmwareflash=tftpboot $loadaddr $qefirmwarefile; " \
462 "protect off 0xefec0000 +$filesize; " \
463 "erase 0xefec0000 +$filesize; " \
464 "cp.b $loadaddr 0xefec0000 $filesize; " \
465 "protect on 0xefec0000 +$filesize; " \
466 "cmp.b $loadaddr 0xefec0000 $filesize\0" \
467 "consoledev=ttyS0\0" \
468 "ramdiskaddr=2000000\0" \
469 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
470 "fdtaddr=1e00000\0" \
471 "bdev=sda1\0" \
472 "norbootaddr=ef080000\0" \
473 "norfdtaddr=ef040000\0" \
474 "ramdisk_size=120000\0" \
475 "usbboot=setenv bootargs root=/dev/sda1 rw rootdelay=5 " \
476 "console=$consoledev,$baudrate $othbootargs ; bootm 0xefa80000 - 0xefe80000"
477
478 #define CONFIG_NFSBOOTCOMMAND \
479 "setenv bootargs root=/dev/nfs rw " \
480 "nfsroot=$serverip:$rootpath " \
481 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
482 "console=$consoledev,$baudrate $othbootargs;" \
483 "tftp $loadaddr $bootfile&&" \
484 "tftp $fdtaddr $fdtfile&&" \
485 "bootm $loadaddr - $fdtaddr"
486
487 #define CONFIG_HDBOOT \
488 "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
489 "console=$consoledev,$baudrate $othbootargs;" \
490 "usb start;" \
491 "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
492 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
493 "bootm $loadaddr - $fdtaddr"
494
495 #define CONFIG_USB_FAT_BOOT \
496 "setenv bootargs root=/dev/ram rw " \
497 "console=$consoledev,$baudrate $othbootargs " \
498 "ramdisk_size=$ramdisk_size;" \
499 "usb start;" \
500 "fatload usb 0:2 $loadaddr $bootfile;" \
501 "fatload usb 0:2 $fdtaddr $fdtfile;" \
502 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
503 "bootm $loadaddr $ramdiskaddr $fdtaddr"
504
505 #define CONFIG_USB_EXT2_BOOT \
506 "setenv bootargs root=/dev/ram rw " \
507 "console=$consoledev,$baudrate $othbootargs " \
508 "ramdisk_size=$ramdisk_size;" \
509 "usb start;" \
510 "ext2load usb 0:4 $loadaddr $bootfile;" \
511 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
512 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
513 "bootm $loadaddr $ramdiskaddr $fdtaddr"
514
515 #define CONFIG_NORBOOT \
516 "setenv bootargs root=/dev/mtdblock3 rw " \
517 "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
518 "bootm $norbootaddr - $norfdtaddr"
519
520 #define CONFIG_RAMBOOTCOMMAND_TFTP \
521 "setenv bootargs root=/dev/ram rw " \
522 "console=$consoledev,$baudrate $othbootargs " \
523 "ramdisk_size=$ramdisk_size;" \
524 "tftp $ramdiskaddr $ramdiskfile;" \
525 "tftp $loadaddr $bootfile;" \
526 "tftp $fdtaddr $fdtfile;" \
527 "bootm $loadaddr $ramdiskaddr $fdtaddr"
528
529 #define CONFIG_RAMBOOTCOMMAND \
530 "setenv bootargs root=/dev/ram rw " \
531 "console=$consoledev,$baudrate $othbootargs " \
532 "ramdisk_size=$ramdisk_size;" \
533 "bootm 0xefa80000 0xeeb80000 0xefe80000"
534
535 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
536
537 #endif /* __CONFIG_H */