]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/pcm030.h
configs: Re-sync almost all of cmd/Kconfig
[people/ms/u-boot.git] / include / configs / pcm030.h
1 /*
2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2006
6 * Eric Schumann, Phytec Messatechnik GmbH
7 *
8 * (C) Copyright 2009
9 * Jon Smirl <jonsmirl@gmail.com>
10 *
11 * SPDX-License-Identifier: GPL-2.0+
12 */
13
14 #ifndef __CONFIG_H
15 #define __CONFIG_H
16
17 #define CONFIG_BOARDINFO "phyCORE-MPC5200B-tiny"
18
19 /*-----------------------------------------------------------------------------
20 High Level Configuration Options
21 (easy to change)
22 -----------------------------------------------------------------------------*/
23 #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
24 #define CONFIG_MPC5200_DDR 1 /* (with DDR-SDRAM) */
25 #define CONFIG_PHYCORE_MPC5200B_TINY 1 /* phyCORE-MPC5200B -> */
26 /* FEC configuration and IDE */
27
28 /*
29 * Valid values for CONFIG_SYS_TEXT_BASE are:
30 * 0xFFF00000 boot high (standard configuration)
31 * 0xFF000000 boot low
32 * 0x00100000 boot from RAM (for testing only)
33 */
34 #ifndef CONFIG_SYS_TEXT_BASE
35 #define CONFIG_SYS_TEXT_BASE 0xFFF00000
36 #endif
37
38 #define CONFIG_SYS_MPC5XXX_CLKIN 33333333 /* ... running at 33.333333MHz */
39
40 /*-----------------------------------------------------------------------------
41 Serial console configuration
42 -----------------------------------------------------------------------------*/
43 #define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 -> */
44 /*define gps port conf. */
45 /* register later on to */
46 /*enable UART function! */
47 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
48 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
49
50 /*
51 * Command line configuration.
52 */
53 #define CONFIG_CMD_DATE
54 #define CONFIG_CMD_EEPROM
55 #define CONFIG_CMD_JFFS2
56 #define CONFIG_CMD_MII
57 #define CONFIG_CMD_PCI
58
59 #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
60
61 #if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low */
62 #define CONFIG_SYS_LOWBOOT 1
63 #endif
64 /* RAMBOOT will be defined automatically in memory section */
65
66 #define CONFIG_JFFS2_CMDLINE
67 #define MTDIDS_DEFAULT "nor0=physmap-flash.0"
68 #define MTDPARTS_DEFAULT "mtdparts=physmap-flash.0:256k(ubootl)," \
69 "1792k(kernel),13312k(jffs2),256k(uboot)ro,256k(oftree),-(space)"
70
71 /*-----------------------------------------------------------------------------
72 Autobooting
73 -----------------------------------------------------------------------------*/
74 #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
75 #define CONFIG_ZERO_BOOTDELAY_CHECK /* allow stopping of boot process */
76 /* even with bootdelay=0 */
77 #undef CONFIG_BOOTARGS
78
79
80 #define CONFIG_PREBOOT "echo;" \
81 "echo Type \"run bootcmd_net\" to load Kernel over TFTP and to "\
82 "mount root filesystem over NFS;" \
83 "echo"
84
85 #define CONFIG_EXTRA_ENV_SETTINGS \
86 "netdev=eth0\0" \
87 "uimage=uImage-pcm030\0" \
88 "oftree=oftree-pcm030.dtb\0" \
89 "jffs2=root-pcm030.jffs2\0" \
90 "uboot=u-boot-pcm030.bin\0" \
91 "bargs_base=setenv bootargs console=ttyPSC0,$(baudrate)" \
92 " $(mtdparts) rw\0" \
93 "bargs_flash=setenv bootargs $(bootargs) root=/dev/mtdblock2" \
94 " rootfstype=jffs2\0" \
95 "bargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs" \
96 " ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)::" \
97 "$(netdev):off nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
98 "bcmd_net=run bargs_base bargs_nfs; tftpboot 0x500000 $(uimage);" \
99 " tftp 0x400000 $(oftree); bootm 0x500000 - 0x400000\0" \
100 "bcmd_flash=run bargs_base bargs_flash; bootm 0xff040000 - " \
101 "0xfff40000\0" \
102 " cp.b 0x400000 0xff040000 $(filesize)\0" \
103 "prg_jffs2=tftp 0x400000 $(jffs2); erase 0xff200000 0xffefffff; " \
104 "cp.b 0x400000 0xff200000 $(filesize)\0" \
105 "prg_oftree=tftp 0x400000 $(oftree); erase 0xfff40000 0xfff5ffff;" \
106 " cp.b 0x400000 0xfff40000 $(filesize)\0" \
107 "update=tftpboot 0x400000 $(uboot);erase 0xFFF00000 0xfff3ffff;" \
108 " cp.b 0x400000 0xFFF00000 $(filesize)\0" \
109 "unlock=yes\0" \
110 ""
111
112 #define CONFIG_BOOTCOMMAND "run bcmd_flash"
113
114 /*--------------------------------------------------------------------------
115 IPB Bus clocking configuration.
116 ---------------------------------------------------------------------------*/
117 #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
118
119 /*-------------------------------------------------------------------------
120 * PCI Mapping:
121 * 0x40000000 - 0x4fffffff - PCI Memory
122 * 0x50000000 - 0x50ffffff - PCI IO Space
123 * -----------------------------------------------------------------------*/
124 #define CONFIG_PCI 1
125 #define CONFIG_PCI_PNP 1
126 #define CONFIG_PCI_SCAN_SHOW 1
127 #define CONFIG_PCI_MEM_BUS 0x40000000
128 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
129 #define CONFIG_PCI_MEM_SIZE 0x10000000
130 #define CONFIG_PCI_IO_BUS 0x50000000
131 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
132 #define CONFIG_PCI_IO_SIZE 0x01000000
133 #define CONFIG_SYS_XLB_PIPELINING 1
134
135 /*---------------------------------------------------------------------------
136 I2C configuration
137 ---------------------------------------------------------------------------*/
138 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
139 #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
140 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
141 #define CONFIG_SYS_I2C_SLAVE 0x7F
142
143 /*---------------------------------------------------------------------------
144 EEPROM CAT24WC32 configuration
145 ---------------------------------------------------------------------------*/
146 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* 1010100x */
147 #define CONFIG_SYS_I2C_FACT_ADDR 0x52 /* EEPROM CAT24WC32 */
148 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
149 #define CONFIG_SYS_EEPROM_SIZE 2048
150 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
151 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 15
152
153 /*---------------------------------------------------------------------------
154 RTC configuration
155 ---------------------------------------------------------------------------*/
156 #define RTC
157 #define CONFIG_RTC_PCF8563 1
158 #define CONFIG_SYS_I2C_RTC_ADDR 0x51
159
160 /*---------------------------------------------------------------------------
161 Flash configuration
162 ---------------------------------------------------------------------------*/
163
164 #define CONFIG_SYS_FLASH_BASE 0xff000000
165 #define CONFIG_SYS_FLASH_SIZE 0x01000000
166 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
167
168 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
169 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
170 #define CONFIG_SYS_FLASH_EMPTY_INFO
171 #define CONFIG_SYS_MAX_FLASH_SECT 260 /* max num of sects on one chip */
172 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
173 /* (= chip selects) */
174 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
175
176 /*
177 * Use also hardware protection. This seems required, as the BDI uses
178 * hardware protection. Without this, U-Boot can't work with this sectors,
179 * as its protection is software only by default
180 */
181 #define CONFIG_SYS_FLASH_PROTECTION 1
182
183 /*---------------------------------------------------------------------------
184 Environment settings
185 ---------------------------------------------------------------------------*/
186
187 /* pcm030 ships with environment is EEPROM by default */
188 #define CONFIG_ENV_IS_IN_EEPROM 1
189 #define CONFIG_ENV_OFFSET 0x00 /* environment starts at the */
190 /*beginning of the EEPROM */
191 #define CONFIG_ENV_SIZE CONFIG_SYS_EEPROM_SIZE
192
193 #define CONFIG_ENV_OVERWRITE 1
194
195 /*-----------------------------------------------------------------------------
196 Memory map
197 -----------------------------------------------------------------------------*/
198 #define CONFIG_SYS_MBAR 0xF0000000 /* MBAR has to be switched by other */
199 /* bootloader or debugger config */
200 #define CONFIG_SYS_SDRAM_BASE 0x00000000
201 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
202 /* Use SRAM until RAM will be available */
203 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
204 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used */
205 /* area in DPRAM */
206 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
207 GENERATED_GBL_DATA_SIZE)
208 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
209
210 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
211 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
212 # define CONFIG_SYS_RAMBOOT 1
213 #endif
214
215 #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
216 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
217 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
218
219 /*-----------------------------------------------------------------------------
220 Ethernet configuration
221 -----------------------------------------------------------------------------*/
222 #define CONFIG_MPC5xxx_FEC 1
223 #define CONFIG_MPC5xxx_FEC_MII100
224 #define CONFIG_PHY_ADDR 0x01
225
226 /*---------------------------------------------------------------------------
227 GPIO configuration
228 ---------------------------------------------------------------------------*/
229
230 /* GPIO port configuration
231 *
232 * Pin mapping:
233 *
234 * [29:31] = 01x
235 * PSC1_0 -> AC97 SDATA out
236 * PSC1_1 -> AC97 SDTA in
237 * PSC1_2 -> AC97 SYNC out
238 * PSC1_3 -> AC97 bitclock out
239 * PSC1_4 -> AC97 reset out
240 *
241 * [25:27] = 001
242 * PSC2_0 -> CAN 1 Tx out
243 * PSC2_1 -> CAN 1 Rx in
244 * PSC2_2 -> CAN 2 Tx out
245 * PSC2_3 -> CAN 2 Rx in
246 * PSC2_4 -> GPIO (claimed for ATA reset, active low)
247 *
248 *
249 * [20:23] = 1100
250 * PSC3_0 -> UART Tx out
251 * PSC3_1 -> UART Rx in
252 * PSC3_2 -> UART RTS (in/out FIXME)
253 * PSC3_3 -> UART CTS (in/out FIXME)
254 * PSC3_4 -> LocalPlus Bus CS6 \
255 * PSC3_5 -> LocalPlus Bus CS7 / --> see [4] and [5]
256 * PSC3_6 -> dedicated SPI MOSI out (master case)
257 * PSC3_7 -> dedicated SPI MISO in (master case)
258 * PSC3_8 -> dedicated SPI SS out (master case)
259 * PSC3_9 -> dedicated SPI CLK out (master case)
260 *
261 * [18:19] = 01
262 * USB_0 -> USB OE out
263 * USB_1 -> USB Tx- out
264 * USB_2 -> USB Tx+ out
265 * USB_3 -> USB RxD (in/out FIXME)
266 * USB_4 -> USB Rx+ in
267 * USB_5 -> USB Rx- in
268 * USB_6 -> USB PortPower out
269 * USB_7 -> USB speed out
270 * USB_8 -> USB suspend (in/out FIXME)
271 * USB_9 -> USB overcurrent in
272 *
273 * [17] = 0
274 * USB differential mode
275 *
276 * [16] = 0
277 * PCI enabled
278 *
279 * [12:15] = 0101
280 * ETH_0 -> ETH Txen
281 * ETH_1 -> ETH TxD0
282 * ETH_2 -> ETH TxD1
283 * ETH_3 -> ETH TxD2
284 * ETH_4 -> ETH TxD3
285 * ETH_5 -> ETH Txerr
286 * ETH_6 -> ETH MDC
287 * ETH_7 -> ETH MDIO
288 * ETH_8 -> ETH RxDv
289 * ETH_9 -> ETH RxCLK
290 * ETH_10 -> ETH Collision
291 * ETH_11 -> ETH TxD
292 * ETH_12 -> ETH RxD0
293 * ETH_13 -> ETH RxD1
294 * ETH_14 -> ETH RxD2
295 * ETH_15 -> ETH RxD3
296 * ETH_16 -> ETH Rxerr
297 * ETH_17 -> ETH CRS
298 *
299 * [9:11] = 101
300 * PSC6_0 -> UART RxD in
301 * PSC6_1 -> UART CTS (in/out FIXME)
302 * PSC6_2 -> UART TxD out
303 * PSC6_3 -> UART RTS (in/out FIXME)
304 *
305 * [2:3/6:7] = 00/11
306 * TMR_0 -> ATA_CS0 out
307 * TMR_1 -> ATA_CS1 out
308 * TMR_2 -> GPIO
309 * TMR_3 -> GPIO
310 * TMR_4 -> GPIO
311 * TMR_5 -> GPIO
312 * TMR_6 -> GPIO
313 * TMR_7 -> GPIO
314 * I2C_0 -> I2C 1 Clock out
315 * I2C_1 -> I2C 1 IO in/out
316 * I2C_2 -> I2C 2 Clock out
317 * I2C_3 -> I2C 2 IO in/out
318 *
319 * [4] = 1
320 * PSC3_5 is used as CS7
321 *
322 * [5] = 1
323 * PSC3_4 is used as CS6
324 *
325 * [1] = 0
326 * gpio_wkup_7 is GPIO
327 *
328 * [0] = 0
329 * gpio_wkup_6 is GPIO
330 *
331 */
332 #define CONFIG_SYS_GPS_PORT_CONFIG 0x0f551c12
333
334 /*-----------------------------------------------------------------------------
335 Miscellaneous configurable options
336 -------------------------------------------------------------------------------*/
337 #define CONFIG_SYS_LONGHELP /* undef to save memory */
338
339 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
340
341 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
342 #if defined(CONFIG_CMD_KGDB)
343 #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
344 #endif
345
346 #if defined(CONFIG_CMD_KGDB)
347 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
348 #else
349 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
350 #endif
351 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
352 /* Print Buffer Size */
353 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
354 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
355
356 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
357 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
358
359 #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
360
361 #define CONFIG_DISPLAY_BOARDINFO 1
362
363 /*-----------------------------------------------------------------------------
364 Various low-level settings
365 -----------------------------------------------------------------------------*/
366 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
367 #define CONFIG_SYS_HID0_FINAL HID0_ICE
368
369 /* no burst access on the LPB */
370 #define CONFIG_SYS_CS_BURST 0x00000000
371 /* one deadcycle for the 33MHz statemachine */
372 #define CONFIG_SYS_CS_DEADCYCLE 0x33333331
373 /* one additional waitstate for the 33MHz statemachine */
374 #define CONFIG_SYS_BOOTCS_CFG 0x0001dd00
375 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
376 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
377
378 #define CONFIG_SYS_RESET_ADDRESS 0xff000000
379
380 /*-----------------------------------------------------------------------
381 * USB stuff
382 *-----------------------------------------------------------------------
383 */
384 #define CONFIG_USB_CLOCK 0x0001BBBB
385 #define CONFIG_USB_CONFIG 0x00001000
386
387 /*---------------------------------------------------------------------------
388 IDE/ATA stuff Supports IDE harddisk
389 ----------------------------------------------------------------------------*/
390
391 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
392 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
393 #undef CONFIG_IDE_LED /* LED for ide not supported */
394 #define CONFIG_SYS_ATA_CS_ON_TIMER01
395 #define CONFIG_IDE_RESET 1 /* reset for ide supported */
396 #define CONFIG_IDE_PREINIT
397 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
398 #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
399 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
400 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
401 /* Offset for data I/O */
402 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
403 /* Offset for normal register accesses */
404 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
405 /* Offset for alternate registers */
406 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
407 /* Interval between registers */
408 #define CONFIG_SYS_ATA_STRIDE 4
409 #define CONFIG_ATAPI 1
410
411 /* we enable IDE and FAT support, so we also need partition support */
412 #define CONFIG_DOS_PARTITION 1
413
414 /* USB */
415 #define CONFIG_USB_OHCI
416 #define CONFIG_USB_STORAGE
417
418 /* pass open firmware flat tree */
419 #define OF_CPU "PowerPC,5200@0"
420 #define OF_TBCLK CONFIG_SYS_MPC5XXX_CLKIN
421 #define OF_SOC "soc5200@f0000000"
422 #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2400"
423
424 #endif /* __CONFIG_H */