]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/rsk7203.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / rsk7203.h
1 /*
2 * Configuation settings for the Renesas Technology RSK 7203
3 *
4 * Copyright (C) 2008 Nobuhiro Iwamatsu
5 * Copyright (C) 2008 Renesas Solutions Corp.
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10 #ifndef __RSK7203_H
11 #define __RSK7203_H
12
13 #define CONFIG_CPU_SH7203 1
14 #define CONFIG_RSK7203 1
15
16 #define CONFIG_CMD_SDRAM
17
18 #define CONFIG_BAUDRATE 115200
19 #define CONFIG_BOOTARGS "console=ttySC0,115200"
20 #define CONFIG_LOADADDR 0x0C100000 /* RSK7203_SDRAM_BASE + 1MB */
21
22 #define CONFIG_DISPLAY_BOARDINFO
23 #undef CONFIG_SHOW_BOOT_PROGRESS
24
25 /* MEMORY */
26 #define RSK7203_SDRAM_BASE 0x0C000000
27 #define RSK7203_FLASH_BASE_1 0x20000000 /* Non cache */
28 #define RSK7203_FLASH_BANK_SIZE (4 * 1024 * 1024)
29
30 #define CONFIG_SYS_TEXT_BASE 0x0C7C0000
31 #define CONFIG_SYS_LONGHELP /* undef to save memory */
32 #define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */
33 #define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
34 #define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */
35 /* Buffer size for Boot Arguments passed to kernel */
36 #define CONFIG_SYS_BARGSIZE 512
37 /* List of legal baudrate settings for this board */
38 #define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
39
40 /* SCIF */
41 #define CONFIG_SCIF_CONSOLE 1
42 #define CONFIG_CONS_SCIF0 1
43
44 #define CONFIG_SYS_MEMTEST_START RSK7203_SDRAM_BASE
45 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (3 * 1024 * 1024))
46
47 #define CONFIG_SYS_SDRAM_BASE RSK7203_SDRAM_BASE
48 #define CONFIG_SYS_SDRAM_SIZE (32 * 1024 * 1024)
49
50 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 1024 * 1024)
51 #define CONFIG_SYS_MONITOR_BASE RSK7203_FLASH_BASE_1
52 #define CONFIG_SYS_MONITOR_LEN (128 * 1024)
53 #define CONFIG_SYS_MALLOC_LEN (256 * 1024)
54 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
55
56 /* FLASH */
57 #define CONFIG_FLASH_CFI_DRIVER
58 #define CONFIG_SYS_FLASH_CFI
59 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
60 #undef CONFIG_SYS_FLASH_QUIET_TEST
61 #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
62 #define CONFIG_SYS_FLASH_BASE RSK7203_FLASH_BASE_1
63 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
64 #define CONFIG_SYS_MAX_FLASH_SECT 64
65 #define CONFIG_SYS_MAX_FLASH_BANKS 1
66
67 #define CONFIG_ENV_IS_IN_FLASH
68 #define CONFIG_ENV_SECT_SIZE (64 * 1024)
69 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
70 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
71 #define CONFIG_SYS_FLASH_ERASE_TOUT 12000
72 #define CONFIG_SYS_FLASH_WRITE_TOUT 500
73
74 /* Board Clock */
75 #define CONFIG_SYS_CLK_FREQ 33333333
76 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
77 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
78 #define CMT_CLK_DIVIDER 32 /* 8 (default), 32, 128 or 512 */
79 #define CONFIG_SH_CMT_CLK_FREQ (CONFIG_SYS_CLK_FREQ / CMT_CLK_DIVIDER)
80
81 /* Network interface */
82 #define CONFIG_SMC911X
83 #define CONFIG_SMC911X_16_BIT
84 #define CONFIG_SMC911X_BASE (0x24000000)
85
86 #endif /* __RSK7203_H */