]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/sh7785lcr.h
687c65f13d0233170dc40acf35dd5892362ebacc
[people/ms/u-boot.git] / include / configs / sh7785lcr.h
1 /*
2 * Configuation settings for the Renesas Technology R0P7785LC0011RL board
3 *
4 * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9 #ifndef __SH7785LCR_H
10 #define __SH7785LCR_H
11
12 #define CONFIG_CPU_SH7785 1
13 #define CONFIG_SH7785LCR 1
14
15 #define CONFIG_CMD_PCI
16 #define CONFIG_CMD_SDRAM
17 #define CONFIG_CMD_SH_ZIMAGEBOOT
18
19 #define CONFIG_DOS_PARTITION
20
21 #define CONFIG_BAUDRATE 115200
22 #define CONFIG_BOOTARGS "console=ttySC1,115200 root=/dev/nfs ip=dhcp"
23
24 #define CONFIG_EXTRA_ENV_SETTINGS \
25 "bootdevice=0:1\0" \
26 "usbload=usb reset;usbboot;usb stop;bootm\0"
27
28 #define CONFIG_DISPLAY_BOARDINFO
29 #undef CONFIG_SHOW_BOOT_PROGRESS
30
31 /* MEMORY */
32 #if defined(CONFIG_SH_32BIT)
33 #define CONFIG_SYS_TEXT_BASE 0x8FF80000
34 /* 0x40000000 - 0x47FFFFFF does not use */
35 #define CONFIG_SH_SDRAM_OFFSET (0x8000000)
36 #define SH7785LCR_SDRAM_PHYS_BASE (0x40000000 + CONFIG_SH_SDRAM_OFFSET)
37 #define SH7785LCR_SDRAM_BASE (0x80000000 + CONFIG_SH_SDRAM_OFFSET)
38 #define SH7785LCR_SDRAM_SIZE (384 * 1024 * 1024)
39 #define SH7785LCR_FLASH_BASE_1 (0xa0000000)
40 #define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
41 #define SH7785LCR_USB_BASE (0xa6000000)
42 #else
43 #define CONFIG_SYS_TEXT_BASE 0x0FF80000
44 #define SH7785LCR_SDRAM_BASE (0x08000000)
45 #define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024)
46 #define SH7785LCR_FLASH_BASE_1 (0xa0000000)
47 #define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
48 #define SH7785LCR_USB_BASE (0xb4000000)
49 #endif
50
51 #define CONFIG_SYS_LONGHELP
52 #define CONFIG_SYS_CBSIZE 256
53 #define CONFIG_SYS_PBSIZE 256
54 #define CONFIG_SYS_MAXARGS 16
55 #define CONFIG_SYS_BARGSIZE 512
56 #define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
57
58 /* SCIF */
59 #define CONFIG_SCIF_CONSOLE 1
60 #define CONFIG_CONS_SCIF1 1
61 #define CONFIG_SCIF_EXT_CLOCK 1
62
63 #define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE)
64 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
65 (SH7785LCR_SDRAM_SIZE) - \
66 4 * 1024 * 1024)
67 #undef CONFIG_SYS_ALT_MEMTEST
68 #undef CONFIG_SYS_MEMTEST_SCRATCH
69 #undef CONFIG_SYS_LOADS_BAUD_CHANGE
70
71 #define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE)
72 #define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE)
73 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
74
75 #define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1)
76 #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
77 #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
78 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
79
80 /* FLASH */
81 #define CONFIG_FLASH_CFI_DRIVER
82 #define CONFIG_SYS_FLASH_CFI
83 #undef CONFIG_SYS_FLASH_QUIET_TEST
84 #define CONFIG_SYS_FLASH_EMPTY_INFO
85 #define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1)
86 #define CONFIG_SYS_MAX_FLASH_SECT 512
87
88 #define CONFIG_SYS_MAX_FLASH_BANKS 1
89 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \
90 (0 * SH7785LCR_FLASH_BANK_SIZE) }
91
92 #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
93 #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
94 #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
95 #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
96
97 #undef CONFIG_SYS_FLASH_PROTECTION
98 #undef CONFIG_SYS_DIRECT_FLASH_TFTP
99
100 /* R8A66597 */
101 #define CONFIG_USB_R8A66597_HCD
102 #define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE
103 #define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
104 #define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
105 #define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
106
107 /* PCI Controller */
108 #define CONFIG_SH4_PCI
109 #define CONFIG_SH7780_PCI
110 #if defined(CONFIG_SH_32BIT)
111 #define CONFIG_SH7780_PCI_LSR 0x1ff00001
112 #define CONFIG_SH7780_PCI_LAR 0x5f000000
113 #define CONFIG_SH7780_PCI_BAR 0x5f000000
114 #else
115 #define CONFIG_SH7780_PCI_LSR 0x07f00001
116 #define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
117 #define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
118 #endif
119 #define CONFIG_PCI_SCAN_SHOW 1
120
121 #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
122 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
123 #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
124
125 #define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
126 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
127 #define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
128
129 #if defined(CONFIG_SH_32BIT)
130 #define CONFIG_PCI_SYS_PHYS SH7785LCR_SDRAM_PHYS_BASE
131 #else
132 #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
133 #endif
134 #define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
135 #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
136
137 /* ENV setting */
138 #define CONFIG_ENV_IS_IN_FLASH
139 #define CONFIG_ENV_OVERWRITE 1
140 #define CONFIG_ENV_SECT_SIZE (256 * 1024)
141 #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
142 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
143 #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
144 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
145
146 /* Board Clock */
147 /* The SCIF used external clock. system clock only used timer. */
148 #define CONFIG_SYS_CLK_FREQ 50000000
149 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
150 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
151 #define CONFIG_SYS_TMU_CLK_DIV 4
152
153 #endif /* __SH7785LCR_H */