]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/socrates.h
powerpc: MPC8544: Move CONFIG_MPC8544 to Kconfig option
[people/ms/u-boot.git] / include / configs / socrates.h
1 /*
2 * (C) Copyright 2008
3 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
4 *
5 * Wolfgang Denk <wd@denx.de>
6 * Copyright 2004 Freescale Semiconductor.
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13 /*
14 * Socrates
15 */
16
17 #ifndef __CONFIG_H
18 #define __CONFIG_H
19
20 /* High Level Configuration Options */
21 #define CONFIG_BOOKE 1 /* BOOKE */
22 #define CONFIG_E500 1 /* BOOKE e500 family */
23 #define CONFIG_SOCRATES 1
24
25 #define CONFIG_SYS_TEXT_BASE 0xfff80000
26
27 #define CONFIG_PCI_INDIRECT_BRIDGE
28
29 #define CONFIG_TSEC_ENET /* tsec ethernet support */
30
31 #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
32 #define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
33
34 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
35
36 /*
37 * Only possible on E500 Version 2 or newer cores.
38 */
39 #define CONFIG_ENABLE_36BIT_PHYS 1
40
41 /*
42 * sysclk for MPC85xx
43 *
44 * Two valid values are:
45 * 33000000
46 * 66000000
47 *
48 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
49 * is likely the desired value here, so that is now the default.
50 * The board, however, can run at 66MHz. In any event, this value
51 * must match the settings of some switches. Details can be found
52 * in the README.mpc85xxads.
53 */
54
55 #ifndef CONFIG_SYS_CLK_FREQ
56 #define CONFIG_SYS_CLK_FREQ 66666666
57 #endif
58
59 /*
60 * These can be toggled for performance analysis, otherwise use default.
61 */
62 #define CONFIG_L2_CACHE /* toggle L2 cache */
63 #define CONFIG_BTB /* toggle branch predition */
64
65 #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
66
67 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
68 #define CONFIG_SYS_MEMTEST_START 0x00400000
69 #define CONFIG_SYS_MEMTEST_END 0x00C00000
70
71 #define CONFIG_SYS_CCSRBAR 0xE0000000
72 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
73
74 /* DDR Setup */
75 #define CONFIG_SYS_FSL_DDR2
76 #undef CONFIG_FSL_DDR_INTERACTIVE
77 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
78 #define CONFIG_DDR_SPD
79
80 #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
81 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
82
83 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
84 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
85 #define CONFIG_VERY_BIG_RAM
86
87 #define CONFIG_NUM_DDR_CONTROLLERS 1
88 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
89 #define CONFIG_CHIP_SELECTS_PER_CTRL 2
90
91 /* I2C addresses of SPD EEPROMs */
92 #define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */
93
94 #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
95
96 /* Hardcoded values, to use instead of SPD */
97 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
98 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
99 #define CONFIG_SYS_DDR_TIMING_0 0x00260802
100 #define CONFIG_SYS_DDR_TIMING_1 0x3935D322
101 #define CONFIG_SYS_DDR_TIMING_2 0x14904CC8
102 #define CONFIG_SYS_DDR_MODE 0x00480432
103 #define CONFIG_SYS_DDR_INTERVAL 0x030C0100
104 #define CONFIG_SYS_DDR_CONFIG_2 0x04400000
105 #define CONFIG_SYS_DDR_CONFIG 0xC3008000
106 #define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000
107 #define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */
108
109 /*
110 * Flash on the LocalBus
111 */
112 #define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
113
114 #define CONFIG_SYS_FLASH0 0xFE000000
115 #define CONFIG_SYS_FLASH1 0xFC000000
116 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
117
118 #define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */
119 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */
120
121 #define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */
122 #define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */
123 #define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */
124 #define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */
125
126 #define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */
127 #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/
128
129 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
130 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
131 #undef CONFIG_SYS_FLASH_CHECKSUM
132 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
133 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
134
135 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
136
137 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
138 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
139 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
140 #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
141
142 #define CONFIG_SYS_INIT_RAM_LOCK 1
143 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
144 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/
145
146 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
147 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
148
149 #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */
150 #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */
151
152 /* FPGA and NAND */
153 #define CONFIG_SYS_FPGA_BASE 0xc0000000
154 #define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */
155 #define CONFIG_SYS_HMI_BASE 0xc0010000
156 #define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */
157 #define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */
158
159 #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70)
160 #define CONFIG_SYS_MAX_NAND_DEVICE 1
161 #define CONFIG_CMD_NAND
162
163 /* LIME GDC */
164 #define CONFIG_SYS_LIME_BASE 0xc8000000
165 #define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */
166 #define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */
167 #define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */
168
169 #define CONFIG_VIDEO_MB862xx
170 #define CONFIG_VIDEO_MB862xx_ACCEL
171 #define CONFIG_VIDEO_LOGO
172 #define CONFIG_VIDEO_BMP_LOGO
173 #define VIDEO_FB_16BPP_PIXEL_SWAP
174 #define VIDEO_FB_16BPP_WORD_SWAP
175 #define CONFIG_SPLASH_SCREEN
176 #define CONFIG_VIDEO_BMP_GZIP
177 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
178
179 /* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */
180 #define CONFIG_SYS_MB862xx_CCF 0x10000
181 /* SDRAM parameter */
182 #define CONFIG_SYS_MB862xx_MMR 0x4157BA63
183
184 /* Serial Port */
185
186 #define CONFIG_CONS_INDEX 1
187 #define CONFIG_SYS_NS16550_SERIAL
188 #define CONFIG_SYS_NS16550_REG_SIZE 1
189 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
190
191 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
192 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
193
194 #define CONFIG_BAUDRATE 115200
195
196 #define CONFIG_SYS_BAUDRATE_TABLE \
197 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
198
199 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
200 #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
201
202 /*
203 * I2C
204 */
205 #define CONFIG_SYS_I2C
206 #define CONFIG_SYS_I2C_FSL
207 #define CONFIG_SYS_FSL_I2C_SPEED 102124
208 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
209 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
210 #define CONFIG_SYS_FSL_I2C2_SPEED 102124
211 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
212 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
213
214 /* I2C RTC */
215 #define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */
216 #define CONFIG_SYS_I2C_RTC_ADDR 0x32 /* at address 0x32 */
217
218 /* I2C W83782G HW-Monitoring IC */
219 #define CONFIG_SYS_I2C_W83782G_ADDR 0x28 /* W83782G address */
220
221 /* I2C temp sensor */
222 /* Socrates uses Maxim's DS75, which is compatible with LM75 */
223 #define CONFIG_DTT_LM75 1
224 #define CONFIG_DTT_SENSORS {4} /* Sensor addresses */
225 #define CONFIG_SYS_DTT_MAX_TEMP 125
226 #define CONFIG_SYS_DTT_LOW_TEMP -55
227 #define CONFIG_SYS_DTT_HYSTERESIS 3
228 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
229
230 /*
231 * General PCI
232 * Memory space is mapped 1-1.
233 */
234 #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
235
236 /* PCI is clocked by the external source at 33 MHz */
237 #define CONFIG_PCI_CLK_FREQ 33000000
238 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
239 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
240 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
241 #define CONFIG_SYS_PCI1_IO_BASE 0xE2000000
242 #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
243 #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
244
245 #if defined(CONFIG_PCI)
246 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
247 #endif /* CONFIG_PCI */
248
249 #define CONFIG_MII 1 /* MII PHY management */
250 #define CONFIG_TSEC1 1
251 #define CONFIG_TSEC1_NAME "TSEC0"
252 #define CONFIG_TSEC3 1
253 #define CONFIG_TSEC3_NAME "TSEC1"
254 #undef CONFIG_MPC85XX_FEC
255
256 #define TSEC1_PHY_ADDR 0
257 #define TSEC3_PHY_ADDR 1
258
259 #define TSEC1_PHYIDX 0
260 #define TSEC3_PHYIDX 0
261 #define TSEC1_FLAGS TSEC_GIGABIT
262 #define TSEC3_FLAGS TSEC_GIGABIT
263
264 /* Options are: TSEC[0,1] */
265 #define CONFIG_ETHPRIME "TSEC0"
266 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
267
268 #define CONFIG_HAS_ETH0
269 #define CONFIG_HAS_ETH1
270
271 /*
272 * Environment
273 */
274 #define CONFIG_ENV_IS_IN_FLASH 1
275 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
276 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
277 #define CONFIG_ENV_SIZE 0x4000
278 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
279 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
280
281 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
282 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
283
284 #define CONFIG_TIMESTAMP /* Print image info with ts */
285
286 /*
287 * BOOTP options
288 */
289 #define CONFIG_BOOTP_BOOTFILESIZE
290 #define CONFIG_BOOTP_BOOTPATH
291 #define CONFIG_BOOTP_GATEWAY
292 #define CONFIG_BOOTP_HOSTNAME
293
294 /*
295 * Command line configuration.
296 */
297 #define CONFIG_CMD_BMP
298 #define CONFIG_CMD_DATE
299 #define CONFIG_CMD_DTT
300 #undef CONFIG_CMD_EEPROM
301 #define CONFIG_CMD_SDRAM
302 #define CONFIG_CMD_REGINFO
303
304 #if defined(CONFIG_PCI)
305 #define CONFIG_CMD_PCI
306 #endif
307
308 #undef CONFIG_WATCHDOG /* watchdog disabled */
309
310 /*
311 * Miscellaneous configurable options
312 */
313 #define CONFIG_SYS_LONGHELP /* undef to save memory */
314 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
315
316 #if defined(CONFIG_CMD_KGDB)
317 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
318 #else
319 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
320 #endif
321
322 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buf Size */
323 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
324 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
325
326 /*
327 * For booting Linux, the board info and command line data
328 * have to be in the first 8 MB of memory, since this is
329 * the maximum mapped by the Linux kernel during initialization.
330 */
331 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
332
333 #if defined(CONFIG_CMD_KGDB)
334 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
335 #endif
336
337 #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
338
339
340 #define CONFIG_PREBOOT "echo;" \
341 "echo Welcome on the ABB Socrates Board;" \
342 "echo"
343
344 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
345
346 #define CONFIG_EXTRA_ENV_SETTINGS \
347 "netdev=eth0\0" \
348 "consdev=ttyS0\0" \
349 "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \
350 "bootfile=/home/tftp/syscon3/uImage\0" \
351 "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \
352 "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \
353 "uboot_addr=FFFA0000\0" \
354 "kernel_addr=FE000000\0" \
355 "fdt_addr=FE1E0000\0" \
356 "ramdisk_addr=FE200000\0" \
357 "fdt_addr_r=B00000\0" \
358 "kernel_addr_r=200000\0" \
359 "ramdisk_addr_r=400000\0" \
360 "rootpath=/opt/eldk/ppc_85xxDP\0" \
361 "ramargs=setenv bootargs root=/dev/ram rw\0" \
362 "nfsargs=setenv bootargs root=/dev/nfs rw " \
363 "nfsroot=$serverip:$rootpath\0" \
364 "addcons=setenv bootargs $bootargs " \
365 "console=$consdev,$baudrate\0" \
366 "addip=setenv bootargs $bootargs " \
367 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
368 ":$hostname:$netdev:off panic=1\0" \
369 "boot_nor=run ramargs addcons;" \
370 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
371 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
372 "tftp ${fdt_addr_r} ${fdt_file}; " \
373 "run nfsargs addip addcons;" \
374 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
375 "update_uboot=tftp 100000 ${uboot_file};" \
376 "protect off fffa0000 ffffffff;" \
377 "era fffa0000 ffffffff;" \
378 "cp.b 100000 fffa0000 ${filesize};" \
379 "setenv filesize;saveenv\0" \
380 "update_kernel=tftp 100000 ${bootfile};" \
381 "era fe000000 fe1dffff;" \
382 "cp.b 100000 fe000000 ${filesize};" \
383 "setenv filesize;saveenv\0" \
384 "update_fdt=tftp 100000 ${fdt_file};" \
385 "era fe1e0000 fe1fffff;" \
386 "cp.b 100000 fe1e0000 ${filesize};" \
387 "setenv filesize;saveenv\0" \
388 "update_initrd=tftp 100000 ${initrd_file};" \
389 "era fe200000 fe9fffff;" \
390 "cp.b 100000 fe200000 ${filesize};" \
391 "setenv filesize;saveenv\0" \
392 "clean_data=era fea00000 fff5ffff\0" \
393 "usbargs=setenv bootargs root=/dev/sda1 rw\0" \
394 "load_usb=usb start;" \
395 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \
396 "boot_usb=run load_usb usbargs addcons;" \
397 "bootm ${kernel_addr_r} - ${fdt_addr};" \
398 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
399 ""
400 #define CONFIG_BOOTCOMMAND "run boot_nor"
401
402 /* pass open firmware flat tree */
403
404 /* USB support */
405 #define CONFIG_USB_OHCI_NEW 1
406 #define CONFIG_PCI_OHCI 1
407 #define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */
408 #define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2)
409 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
410 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
411 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
412 #define CONFIG_DOS_PARTITION 1
413
414 #endif /* __CONFIG_H */