]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/stxssa.h
Add GPL-2.0+ SPDX-License-Identifier to source files
[people/ms/u-boot.git] / include / configs / stxssa.h
1 /*
2 * (C) Copyright 2005 Embedded Alley Solutions, Inc.
3 * Dan Malek <dan@embeddedalley.com>
4 * Copied from STx GP3.
5 * Updates for Silicon Tx GP3 SSA board.
6 *
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13 /* mpc8560ads board configuration file */
14 /* please refer to doc/README.mpc85xx for more info */
15 /* make sure you change the MAC address and other network params first,
16 * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
17 */
18
19 #ifndef __CONFIG_H
20 #define __CONFIG_H
21
22 /* High Level Configuration Options */
23 #define CONFIG_BOOKE 1 /* BOOKE */
24 #define CONFIG_E500 1 /* BOOKE e500 family */
25 #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
26 #define CONFIG_CPM2 1 /* has CPM2 */
27 #define CONFIG_STXSSA 1 /* Silicon Tx GPPP SSA board specific*/
28 #define CONFIG_MPC8560 1
29
30 #define CONFIG_SYS_TEXT_BASE 0xFFF80000
31
32 #define CONFIG_PCI /* PCI ethernet support */
33 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
34 #define CONFIG_TSEC_ENET /* tsec ethernet support*/
35 #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
36 #define CONFIG_ENV_OVERWRITE
37
38 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
39
40 /* sysclk for MPC85xx
41 */
42
43 #define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
44
45 /* Blinkin' LEDs for Robert :-)
46 */
47 #define CONFIG_SHOW_ACTIVITY 1
48
49 /*
50 * These can be toggled for performance analysis, otherwise use default.
51 */
52 #define CONFIG_L2_CACHE /* toggle L2 cache */
53 #define CONFIG_BTB /* toggle branch predition */
54
55 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
56
57 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
58 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
59 #define CONFIG_SYS_MEMTEST_END 0x00400000
60
61
62 /* Localbus connector. There are many options that can be
63 * connected here, including sdram or lots of flash.
64 * This address, however, is used to configure a 256M local bus
65 * window that includes the Config latch below.
66 */
67 #define CONFIG_SYS_LBC_OPTION_BASE 0xF0000000 /* Localbus Extension */
68 #define CONFIG_SYS_LBC_OPTION_SIZE 256 /* 256MB */
69
70 /* There are various flash options used, we configure for the largest,
71 * which is 64Mbytes. The CFI works fine and will discover the proper
72 * sizes.
73 */
74 #ifdef CONFIG_STXSSA_4M
75 #define CONFIG_SYS_FLASH_BASE 0xFFC00000 /* start of 4 MiB flash */
76 #else
77 #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of 64 MiB flash */
78 #endif
79 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x1801) /* port size 32bit */
80 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x0FF7)
81
82 #define CONFIG_SYS_FLASH_CFI 1
83 #define CONFIG_FLASH_CFI_DRIVER 1
84 #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */
85 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
86 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
87
88 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
89
90 #define CONFIG_SYS_FLASH_PROTECTION
91
92 /* The configuration latch is Chip Select 1.
93 * It's an 8-bit latch in the lower 8 bits of the word.
94 */
95 #define CONFIG_SYS_LBC_CFGLATCH_BASE 0xFB000000 /* Base of config latch */
96 #define CONFIG_SYS_BR1_PRELIM 0xFB001801 /* 32-bit port */
97 #define CONFIG_SYS_OR1_PRELIM 0xFFFF0FF7 /* 64K is enough */
98
99 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
100
101 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
102 #define CONFIG_SYS_RAMBOOT
103 #else
104 #undef CONFIG_SYS_RAMBOOT
105 #endif
106
107 #ifdef CONFIG_SYS_RAMBOOT
108 #define CONFIG_SYS_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */
109 #endif
110
111 #define CONFIG_SYS_CCSRBAR 0xe0000000
112 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
113
114 /* DDR Setup */
115 #define CONFIG_FSL_DDR1
116 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
117 #define CONFIG_DDR_SPD
118 #undef CONFIG_FSL_DDR_INTERACTIVE
119
120 #undef CONFIG_DDR_ECC /* only for ECC DDR module */
121 #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
122
123 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
124
125 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
126 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
127
128 #define CONFIG_NUM_DDR_CONTROLLERS 1
129 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
130 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
131
132 /* I2C addresses of SPD EEPROMs */
133 #define SPD_EEPROM_ADDRESS 0x54 /* CTLR 0 DIMM 0 */
134
135 #undef CONFIG_CLOCKS_IN_MHZ
136
137 /* local bus definitions */
138 #define CONFIG_SYS_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
139 #define CONFIG_SYS_OR2_PRELIM 0xfc006901
140 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* local bus freq */
141 #define CONFIG_SYS_LBC_LBCR 0x00000000
142 #define CONFIG_SYS_LBC_LSRT 0x20000000
143 #define CONFIG_SYS_LBC_MRTPR 0x20000000
144 #define CONFIG_SYS_LBC_LSDMR_1 0x2861b723
145 #define CONFIG_SYS_LBC_LSDMR_2 0x0861b723
146 #define CONFIG_SYS_LBC_LSDMR_3 0x0861b723
147 #define CONFIG_SYS_LBC_LSDMR_4 0x1861b723
148 #define CONFIG_SYS_LBC_LSDMR_5 0x4061b723
149
150 #define CONFIG_SYS_INIT_RAM_LOCK 1
151 #define CONFIG_SYS_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */
152 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
153
154 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
155 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
156
157 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
158 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
159
160 /* Serial Port */
161 #define CONFIG_CONS_INDEX 2
162 #define CONFIG_SYS_NS16550
163 #define CONFIG_SYS_NS16550_SERIAL
164 #define CONFIG_SYS_NS16550_REG_SIZE 1
165 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
166
167 #define CONFIG_SYS_BAUDRATE_TABLE \
168 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
169
170 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
171 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
172
173 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
174 #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
175 #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
176
177 /* pass open firmware flat tree */
178 #define CONFIG_OF_LIBFDT 1
179 #define CONFIG_OF_BOARD_SETUP 1
180 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
181
182 /*
183 * I2C
184 */
185 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
186 #define CONFIG_HARD_I2C /* I2C with hardware support*/
187 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
188 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
189 #define CONFIG_SYS_I2C_SLAVE 0x7F
190 #undef CONFIG_SYS_I2C_NOPROBES
191 #define CONFIG_SYS_I2C_OFFSET 0x3000
192
193 /* I2C RTC */
194 #define CONFIG_RTC_DS1337 /* This is really a DS1339 RTC */
195 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
196
197 /* I2C EEPROM. AT24C32, we keep our environment in here.
198 */
199 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x51 /* 1010001x */
200 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
201 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
202 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
203
204 /*
205 * Standard 8555 PCI mapping.
206 * Addresses are mapped 1-1.
207 */
208 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
209 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
210 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
211 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
212 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
213 #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
214
215 #define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000
216 #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
217 #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
218 #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
219 #define CONFIG_SYS_PCI2_IO_PHYS 0xe3000000
220 #define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
221
222 #if defined(CONFIG_PCI) /* PCI Ethernet card */
223 #define CONFIG_MPC85XX_PCI2 1
224 #define CONFIG_PCI_PNP /* do pci plug-and-play */
225
226 #define CONFIG_EEPRO100
227 #define CONFIG_TULIP
228
229 #if !defined(CONFIG_PCI_PNP)
230 #define PCI_ENET0_IOADDR 0xe0000000
231 #define PCI_ENET0_MEMADDR 0xe0000000
232 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
233 #endif
234
235 #define CONFIG_PCI_SCAN_SHOW
236 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
237
238 #endif /* CONFIG_PCI */
239
240 #if defined(CONFIG_TSEC_ENET)
241
242 #define CONFIG_MII 1 /* MII PHY management */
243
244 #define CONFIG_TSEC1 1
245 #define CONFIG_TSEC1_NAME "TSEC0"
246 #define CONFIG_TSEC2 1
247 #define CONFIG_TSEC2_NAME "TSEC1"
248
249 #define TSEC1_PHY_ADDR 2
250 #define TSEC2_PHY_ADDR 4
251 #define TSEC1_PHYIDX 0
252 #define TSEC2_PHYIDX 0
253 #define TSEC1_FLAGS TSEC_GIGABIT
254 #define TSEC2_FLAGS TSEC_GIGABIT
255 #define CONFIG_ETHPRIME "TSEC0"
256
257 #elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
258
259 #define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */
260 #undef CONFIG_ETHER_NONE /* define if ether on something else */
261 #define CONFIG_ETHER_INDEX 2 /* which channel for ether */
262
263 #if (CONFIG_ETHER_INDEX == 2)
264 /*
265 * - Rx-CLK is CLK13
266 * - Tx-CLK is CLK14
267 * - Select bus for bd/buffers
268 * - Full duplex
269 */
270 #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
271 #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
272 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
273 #if 0
274 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
275 #else
276 #define CONFIG_SYS_FCC_PSMR 0
277 #endif
278 #define FETH2_RST 0x01
279 #elif (CONFIG_ETHER_INDEX == 3)
280 /* need more definitions here for FE3 */
281 #define FETH3_RST 0x80
282 #endif /* CONFIG_ETHER_INDEX */
283
284 /* MDIO is done through the TSEC0 control.
285 */
286 #define CONFIG_MII /* MII PHY management */
287 #undef CONFIG_BITBANGMII /* bit-bang MII PHY management */
288
289 #endif
290
291 /* Environment - default config is in flash, see below */
292 #if 0 /* in EEPROM */
293 # define CONFIG_ENV_IS_IN_EEPROM 1
294 # define CONFIG_ENV_OFFSET 0
295 # define CONFIG_ENV_SIZE 2048
296 #else /* in flash */
297 # define CONFIG_ENV_IS_IN_FLASH 1
298 # ifdef CONFIG_STXSSA_4M
299 # define CONFIG_ENV_SECT_SIZE 0x20000
300 # else /* default configuration - 64 MiB flash */
301 # define CONFIG_ENV_SECT_SIZE 0x40000
302 # endif
303 # define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
304 # define CONFIG_ENV_SIZE 0x4000
305 # define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
306 # define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
307 #endif
308
309 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
310 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
311
312 #define CONFIG_TIMESTAMP /* Print image info with ts */
313
314
315 /*
316 * BOOTP options
317 */
318 #define CONFIG_BOOTP_BOOTFILESIZE
319 #define CONFIG_BOOTP_BOOTPATH
320 #define CONFIG_BOOTP_GATEWAY
321 #define CONFIG_BOOTP_HOSTNAME
322
323
324 /*
325 * Command line configuration.
326 */
327 #include <config_cmd_default.h>
328
329 #define CONFIG_CMD_DATE
330 #define CONFIG_CMD_DHCP
331 #define CONFIG_CMD_EEPROM
332 #define CONFIG_CMD_I2C
333 #define CONFIG_CMD_NFS
334 #define CONFIG_CMD_PING
335 #define CONFIG_CMD_SNTP
336 #define CONFIG_CMD_REGINFO
337
338 #if defined(CONFIG_PCI)
339 #define CONFIG_CMD_PCI
340 #endif
341
342 #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
343 #define CONFIG_CMD_MII
344 #endif
345
346 #if defined(CONFIG_SYS_RAMBOOT)
347 #undef CONFIG_CMD_SAVEENV
348 #undef CONFIG_CMD_LOADS
349 #else
350 #define CONFIG_CMD_ELF
351 #endif
352
353
354 #undef CONFIG_WATCHDOG /* watchdog disabled */
355
356 /*
357 * Miscellaneous configurable options
358 */
359 #define CONFIG_SYS_LONGHELP /* undef to save memory */
360 #define CONFIG_SYS_PROMPT "SSA=> " /* Monitor Command Prompt */
361 #if defined(CONFIG_CMD_KGDB)
362 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
363 #else
364 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
365 #endif
366 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
367 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
368 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
369 #define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
370 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
371
372 /*
373 * For booting Linux, the board info and command line data
374 * have to be in the first 8 MB of memory, since this is
375 * the maximum mapped by the Linux kernel during initialization.
376 */
377 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
378
379 #if defined(CONFIG_CMD_KGDB)
380 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
381 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
382 #endif
383
384 /*Note: change below for your network setting!!! */
385 #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
386 #define CONFIG_HAS_ETH0
387 #define CONFIG_ETHADDR 00:e0:0c:07:9b:8a
388 #define CONFIG_HAS_ETH1
389 #define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b
390 #define CONFIG_HAS_ETH2
391 #define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c
392 #endif
393
394 /*
395 * Environment in EEPROM is compatible with different flash sector sizes,
396 * but only little space is available, so we use a very simple setup.
397 * With environment in flash, we use a more powerful default configuration.
398 */
399 #ifdef CONFIG_ENV_IS_IN_EEPROM /* use restricted "standard" environment */
400
401 #define CONFIG_BAUDRATE 38400
402
403 #define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
404 #define CONFIG_BOOTCOMMAND "bootm 0xffc00000 0xffd00000"
405 #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,$baudrate"
406 #define CONFIG_SERVERIP 192.168.85.1
407 #define CONFIG_IPADDR 192.168.85.60
408 #define CONFIG_GATEWAYIP 192.168.85.1
409 #define CONFIG_NETMASK 255.255.255.0
410 #define CONFIG_HOSTNAME STX_SSA
411 #define CONFIG_ROOTPATH "/gppproot"
412 #define CONFIG_BOOTFILE "uImage"
413 #define CONFIG_LOADADDR 0x1000000
414
415 #else /* ENV IS IN FLASH -- use a full-blown envionment */
416
417 #define CONFIG_BAUDRATE 115200
418
419 #define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */
420
421 #define CONFIG_PREBOOT "echo;" \
422 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
423 "echo"
424
425 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
426
427 #define CONFIG_EXTRA_ENV_SETTINGS \
428 "hostname=gp3ssa\0" \
429 "bootfile=/tftpboot/gp3ssa/uImage\0" \
430 "loadaddr=400000\0" \
431 "netdev=eth0\0" \
432 "consdev=ttyS1\0" \
433 "nfsargs=setenv bootargs root=/dev/nfs rw " \
434 "nfsroot=$serverip:$rootpath\0" \
435 "ramargs=setenv bootargs root=/dev/ram rw\0" \
436 "addip=setenv bootargs $bootargs " \
437 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
438 ":$hostname:$netdev:off panic=1\0" \
439 "addcons=setenv bootargs $bootargs " \
440 "console=$consdev,$baudrate\0" \
441 "flash_nfs=run nfsargs addip addcons;" \
442 "bootm $kernel_addr\0" \
443 "flash_self=run ramargs addip addcons;" \
444 "bootm $kernel_addr $ramdisk_addr\0" \
445 "net_nfs=tftp $loadaddr $bootfile;" \
446 "run nfsargs addip addcons;bootm\0" \
447 "rootpath=/opt/eldk/ppc_85xx\0" \
448 "kernel_addr=FC000000\0" \
449 "ramdisk_addr=FC200000\0" \
450 ""
451 #define CONFIG_BOOTCOMMAND "run flash_self"
452
453 #endif /* CONFIG_ENV_IS_IN_EEPROM */
454
455 #endif /* __CONFIG_H */