]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/t4qds.h
fsl_ddr: Move DDR config options to driver Kconfig
[people/ms/u-boot.git] / include / configs / t4qds.h
1 /*
2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 /*
8 * Corenet DS style board configuration file
9 */
10 #ifndef __T4QDS_H
11 #define __T4QDS_H
12
13 #define CONFIG_CMD_REGINFO
14
15 /* High Level Configuration Options */
16 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
17 #define CONFIG_MP /* support multiple processors */
18
19 #ifndef CONFIG_SYS_TEXT_BASE
20 #define CONFIG_SYS_TEXT_BASE 0xeff40000
21 #endif
22
23 #ifndef CONFIG_RESET_VECTOR_ADDRESS
24 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
25 #endif
26
27 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
28 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
29 #define CONFIG_FSL_IFC /* Enable IFC Support */
30 #define CONFIG_PCIE1 /* PCIE controller 1 */
31 #define CONFIG_PCIE2 /* PCIE controller 2 */
32 #define CONFIG_PCIE3 /* PCIE controller 3 */
33 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
34 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
35
36 #define CONFIG_SYS_SRIO
37 #define CONFIG_SRIO1 /* SRIO port 1 */
38 #define CONFIG_SRIO2 /* SRIO port 2 */
39
40 #define CONFIG_ENV_OVERWRITE
41
42 /*
43 * These can be toggled for performance analysis, otherwise use default.
44 */
45 #define CONFIG_SYS_CACHE_STASHING
46 #define CONFIG_BTB /* toggle branch predition */
47 #ifdef CONFIG_DDR_ECC
48 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
49 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
50 #endif
51
52 #define CONFIG_ENABLE_36BIT_PHYS
53
54 #define CONFIG_ADDR_MAP
55 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
56
57 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
58 #define CONFIG_SYS_MEMTEST_END 0x00400000
59 #define CONFIG_SYS_ALT_MEMTEST
60 #define CONFIG_PANIC_HANG /* do not reset board on panic */
61
62 /*
63 * Config the L3 Cache as L3 SRAM
64 */
65 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
66 #define CONFIG_SYS_L3_SIZE (512 << 10)
67 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
68 #ifdef CONFIG_RAMBOOT_PBL
69 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
70 #endif
71 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
72 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
73 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
74 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
75
76 #define CONFIG_SYS_DCSRBAR 0xf0000000
77 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
78
79 /*
80 * DDR Setup
81 */
82 #define CONFIG_VERY_BIG_RAM
83 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
84 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
85
86 /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
87 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
88 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
89 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
90
91 #define CONFIG_DDR_SPD
92
93 /*
94 * IFC Definitions
95 */
96 #define CONFIG_SYS_FLASH_BASE 0xe0000000
97 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
98
99 #ifdef CONFIG_SPL_BUILD
100 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
101 #else
102 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
103 #endif
104
105 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
106 #define CONFIG_MISC_INIT_R
107
108 #define CONFIG_HWCONFIG
109
110 /* define to use L1 as initial stack */
111 #define CONFIG_L1_INIT_RAM
112 #define CONFIG_SYS_INIT_RAM_LOCK
113 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
114 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
115 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
116 /* The assembler doesn't like typecast */
117 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
118 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
119 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
120 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
121
122 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
123 GENERATED_GBL_DATA_SIZE)
124 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
125
126 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
127 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
128
129 /* Serial Port - controlled on board with jumper J8
130 * open - index 2
131 * shorted - index 1
132 */
133 #define CONFIG_CONS_INDEX 1
134 #define CONFIG_SYS_NS16550_SERIAL
135 #define CONFIG_SYS_NS16550_REG_SIZE 1
136 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
137
138 #define CONFIG_SYS_BAUDRATE_TABLE \
139 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
140
141 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
142 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
143 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
144 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
145
146 /* I2C */
147 #define CONFIG_SYS_I2C
148 #define CONFIG_SYS_I2C_FSL
149 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
150 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
151 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
152 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
153
154 /*
155 * RapidIO
156 */
157 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
158 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
159 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
160
161 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
162 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
163 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
164
165 /*
166 * General PCI
167 * Memory space is mapped 1-1, but I/O space must start from 0.
168 */
169
170 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
171 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
172 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
173 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
174 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
175 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
176 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
177 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
178 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
179
180 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
181 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
182 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
183 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
184 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
185 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
186 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
187 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
188 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
189
190 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
191 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
192 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
193 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
194 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
195 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
196 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
197 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
198 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
199
200 /* controller 4, Base address 203000 */
201 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
202 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
203 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
204 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
205 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
206 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
207
208 #ifdef CONFIG_PCI
209 #define CONFIG_PCI_INDIRECT_BRIDGE
210
211 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
212 #define CONFIG_DOS_PARTITION
213 #endif /* CONFIG_PCI */
214
215 /* SATA */
216 #ifdef CONFIG_FSL_SATA_V2
217 #define CONFIG_LIBATA
218 #define CONFIG_FSL_SATA
219
220 #define CONFIG_SYS_SATA_MAX_DEVICE 2
221 #define CONFIG_SATA1
222 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
223 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
224 #define CONFIG_SATA2
225 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
226 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
227
228 #define CONFIG_LBA48
229 #define CONFIG_CMD_SATA
230 #define CONFIG_DOS_PARTITION
231 #endif
232
233 #ifdef CONFIG_FMAN_ENET
234 #define CONFIG_MII /* MII PHY management */
235 #define CONFIG_ETHPRIME "FM1@DTSEC1"
236 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
237 #endif
238
239 /*
240 * Environment
241 */
242 #define CONFIG_LOADS_ECHO /* echo on for serial download */
243 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
244
245 /*
246 * Command line configuration.
247 */
248 #define CONFIG_CMD_ERRATA
249 #define CONFIG_CMD_IRQ
250
251 #ifdef CONFIG_PCI
252 #define CONFIG_CMD_PCI
253 #endif
254
255 /*
256 * Miscellaneous configurable options
257 */
258 #define CONFIG_SYS_LONGHELP /* undef to save memory */
259 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
260 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
261 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
262 #ifdef CONFIG_CMD_KGDB
263 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
264 #else
265 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
266 #endif
267 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
268 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
269 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
270
271 /*
272 * For booting Linux, the board info and command line data
273 * have to be in the first 64 MB of memory, since this is
274 * the maximum mapped by the Linux kernel during initialization.
275 */
276 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
277 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
278
279 #ifdef CONFIG_CMD_KGDB
280 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
281 #endif
282
283 /*
284 * Environment Configuration
285 */
286 #define CONFIG_ROOTPATH "/opt/nfsroot"
287 #define CONFIG_BOOTFILE "uImage"
288 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
289
290 /* default location for tftp and bootm */
291 #define CONFIG_LOADADDR 1000000
292
293 #define CONFIG_BAUDRATE 115200
294
295 #define CONFIG_HVBOOT \
296 "setenv bootargs config-addr=0x60000000; " \
297 "bootm 0x01000000 - 0x00f00000"
298
299 #endif /* __CONFIG_H */