]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/trizepsiv.h
Merge remote-tracking branch 'u-boot-ti/master'
[people/ms/u-boot.git] / include / configs / trizepsiv.h
1 /*
2 * (C) Copyright 2007
3 * Stefano Babic, DENX Gmbh, sbabic@denx.de
4 *
5 * (C) Copyright 2004
6 * Robert Whaley, Applied Data Systems, Inc. rwhaley@applieddata.net
7 *
8 * (C) Copyright 2002
9 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
10 *
11 * (C) Copyright 2002
12 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
13 * Marius Groeger <mgroeger@sysgo.de>
14 *
15 * Configuation settings for the LUBBOCK board.
16 *
17 * See file CREDITS for list of people who contributed to this
18 * project.
19 *
20 * This program is free software; you can redistribute it and/or
21 * modify it under the terms of the GNU General Public License as
22 * published by the Free Software Foundation; either version 2 of
23 * the License, or (at your option) any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; if not, write to the Free Software
32 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
33 * MA 02111-1307 USA
34 */
35
36 #ifndef __CONFIG_H
37 #define __CONFIG_H
38
39 /*
40 * High Level Configuration Options
41 * (easy to change)
42 */
43 #define CONFIG_CPU_PXA27X 1 /* This is an PXA27x CPU */
44
45 #define CONFIG_MMC 1
46 #define CONFIG_BOARD_LATE_INIT
47 #define CONFIG_SYS_TEXT_BASE 0x0
48
49 /* we will never enable dcache, because we have to setup MMU first */
50 #define CONFIG_SYS_DCACHE_OFF
51
52 #define RTC
53
54 /*
55 * Size of malloc() pool
56 */
57 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
58
59 /*
60 * Hardware drivers
61 */
62
63 /*
64 * select serial console configuration
65 */
66 #define CONFIG_PXA_SERIAL
67 #define CONFIG_FFUART 1 /* we use FFUART on Conxs */
68 #define CONFIG_BTUART 1 /* we use BTUART on Conxs */
69 #define CONFIG_STUART 1 /* we use STUART on Conxs */
70 #define CONFIG_CONS_INDEX 3
71
72 /* allow to overwrite serial and ethaddr */
73 #define CONFIG_ENV_OVERWRITE
74
75 #define CONFIG_BAUDRATE 38400
76
77 #define CONFIG_DOS_PARTITION 1
78
79 /*
80 * Command line configuration.
81 */
82 #include <config_cmd_default.h>
83
84 #define CONFIG_CMD_FAT
85 #define CONFIG_CMD_IMLS
86 #define CONFIG_CMD_PING
87 #define CONFIG_CMD_USB
88
89 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
90
91 #undef CONFIG_SHOW_BOOT_PROGRESS
92
93 #define CONFIG_BOOTDELAY 3
94 #define CONFIG_SERVERIP 192.168.1.99
95 #define CONFIG_BOOTCOMMAND "run boot_flash"
96 #define CONFIG_BOOTARGS "console=ttyS0,38400 ramdisk_size=12288"\
97 " rw root=/dev/ram initrd=0xa0800000,5m"
98
99 #define CONFIG_EXTRA_ENV_SETTINGS \
100 "program_boot_mmc=" \
101 "mw.b 0xa0010000 0xff 0x20000; " \
102 "if mmcinit && " \
103 "fatload mmc 0 0xa0010000 u-boot.bin; " \
104 "then " \
105 "protect off 0x0 0x1ffff; " \
106 "erase 0x0 0x1ffff; " \
107 "cp.b 0xa0010000 0x0 0x20000; " \
108 "fi\0" \
109 "program_uzImage_mmc=" \
110 "mw.b 0xa0010000 0xff 0x180000; " \
111 "if mmcinit && " \
112 "fatload mmc 0 0xa0010000 uzImage; " \
113 "then " \
114 "protect off 0x40000 0x1bffff; " \
115 "erase 0x40000 0x1bffff; " \
116 "cp.b 0xa0010000 0x40000 0x180000; " \
117 "fi\0" \
118 "program_ramdisk_mmc=" \
119 "mw.b 0xa0010000 0xff 0x500000; " \
120 "if mmcinit && " \
121 "fatload mmc 0 0xa0010000 ramdisk.gz; " \
122 "then " \
123 "protect off 0x1c0000 0x6bffff; " \
124 "erase 0x1c0000 0x6bffff; " \
125 "cp.b 0xa0010000 0x1c0000 0x500000; " \
126 "fi\0" \
127 "boot_mmc=" \
128 "if mmcinit && " \
129 "fatload mmc 0 0xa0030000 uzImage && " \
130 "fatload mmc 0 0xa0800000 ramdisk.gz; " \
131 "then " \
132 "bootm 0xa0030000; " \
133 "fi\0" \
134 "boot_flash=" \
135 "cp.b 0x1c0000 0xa0800000 0x500000; " \
136 "bootm 0x40000\0" \
137
138 #define CONFIG_SETUP_MEMORY_TAGS 1
139 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
140 /* #define CONFIG_INITRD_TAG 1 */
141
142 #if defined(CONFIG_CMD_KGDB)
143 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
144 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
145 #endif
146
147 /*
148 * Miscellaneous configurable options
149 */
150 #define CONFIG_SYS_HUSH_PARSER 1
151
152 #define CONFIG_SYS_LONGHELP /* undef to save memory */
153 #ifdef CONFIG_SYS_HUSH_PARSER
154 #define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
155 #else
156 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
157 #endif
158 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
159 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
160 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
161 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
162 #define CONFIG_SYS_DEVICE_NULLDEV 1
163
164 #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
165 #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
166
167 #define CONFIG_SYS_LOAD_ADDR 0xa1000000 /* default load address */
168
169 #define CONFIG_SYS_HZ 1000
170 #define CONFIG_SYS_CPUSPEED 0x207 /* need to look more closely, I think this is Turbo = 2x, L=91Mhz */
171
172 #ifdef CONFIG_MMC
173 #define CONFIG_GENERIC_MMC
174 #define CONFIG_PXA_MMC_GENERIC
175 #define CONFIG_CMD_MMC
176 #define CONFIG_SYS_MMC_BASE 0xF0000000
177 #endif
178
179 /*
180 * Physical Memory Map
181 */
182 #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
183 #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
184 #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
185 #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
186 #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
187 #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
188 #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
189 #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
190 #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
191
192 #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
193
194 #define CONFIG_SYS_DRAM_BASE 0xa0000000
195 #define CONFIG_SYS_DRAM_SIZE 0x04000000
196
197 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
198
199 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
200 #define CONFIG_SYS_INIT_SP_ADDR (GENERATED_GBL_DATA_SIZE + PHYS_SDRAM_1)
201
202 /*
203 * GPIO settings
204 */
205 #define CONFIG_SYS_GPSR0_VAL 0x00018000
206 #define CONFIG_SYS_GPSR1_VAL 0x00000000
207 #define CONFIG_SYS_GPSR2_VAL 0x400dc000
208 #define CONFIG_SYS_GPSR3_VAL 0x00000000
209 #define CONFIG_SYS_GPCR0_VAL 0x00000000
210 #define CONFIG_SYS_GPCR1_VAL 0x00000000
211 #define CONFIG_SYS_GPCR2_VAL 0x00000000
212 #define CONFIG_SYS_GPCR3_VAL 0x00000000
213 #define CONFIG_SYS_GPDR0_VAL 0x00018000
214 #define CONFIG_SYS_GPDR1_VAL 0x00028801
215 #define CONFIG_SYS_GPDR2_VAL 0x520dc000
216 #define CONFIG_SYS_GPDR3_VAL 0x0001E000
217 #define CONFIG_SYS_GAFR0_L_VAL 0x801c0000
218 #define CONFIG_SYS_GAFR0_U_VAL 0x00000013
219 #define CONFIG_SYS_GAFR1_L_VAL 0x6990100A
220 #define CONFIG_SYS_GAFR1_U_VAL 0x00000008
221 #define CONFIG_SYS_GAFR2_L_VAL 0xA0000000
222 #define CONFIG_SYS_GAFR2_U_VAL 0x010900F2
223 #define CONFIG_SYS_GAFR3_L_VAL 0x54000003
224 #define CONFIG_SYS_GAFR3_U_VAL 0x00002401
225 #define CONFIG_SYS_GRER0_VAL 0x00000000
226 #define CONFIG_SYS_GRER1_VAL 0x00000000
227 #define CONFIG_SYS_GRER2_VAL 0x00000000
228 #define CONFIG_SYS_GRER3_VAL 0x00000000
229
230 #define CONFIG_SYS_GFER1_VAL 0x00000000
231 #define CONFIG_SYS_GFER3_VAL 0x00000020
232
233 #if CONFIG_POLARIS
234 #define CONFIG_SYS_GFER0_VAL 0x00000001
235 #define CONFIG_SYS_GFER2_VAL 0x00200000
236 #else
237 #define CONFIG_SYS_GFER0_VAL 0x00000000
238 #define CONFIG_SYS_GFER2_VAL 0x00000000
239 #endif
240
241 #define CONFIG_SYS_PSSR_VAL 0x20 /* CHECK */
242
243 /*
244 * Clock settings
245 */
246 #define CONFIG_SYS_CKEN 0x01FFFFFF /* CHECK */
247 #define CONFIG_SYS_CCCR 0x02000290 /* 520Mhz */
248
249 /*
250 * Memory settings
251 */
252
253 #define CONFIG_SYS_MSC0_VAL 0x4df84df0
254 #define CONFIG_SYS_MSC1_VAL 0x7ff87ff4
255 #if CONFIG_POLARIS
256 #define CONFIG_SYS_MSC2_VAL 0xa2697ff8
257 #else
258 #define CONFIG_SYS_MSC2_VAL 0xa26936d4
259 #endif
260 #define CONFIG_SYS_MDCNFG_VAL 0x880009C9
261 #define CONFIG_SYS_MDREFR_VAL 0x20ca201e
262 #define CONFIG_SYS_MDMRS_VAL 0x00220022
263
264 #define CONFIG_SYS_FLYCNFG_VAL 0x00000000
265 #define CONFIG_SYS_SXCNFG_VAL 0x40044004
266
267 /*
268 * PCMCIA and CF Interfaces
269 */
270 #define CONFIG_SYS_MECR_VAL 0x00000001
271 #define CONFIG_SYS_MCMEM0_VAL 0x00004204
272 #define CONFIG_SYS_MCMEM1_VAL 0x00010204
273 #define CONFIG_SYS_MCATT0_VAL 0x00010504
274 #define CONFIG_SYS_MCATT1_VAL 0x00010504
275 #define CONFIG_SYS_MCIO0_VAL 0x00008407
276 #define CONFIG_SYS_MCIO1_VAL 0x0000c108
277
278 #define CONFIG_DRIVER_DM9000 1
279
280 #if CONFIG_POLARIS
281 #define CONFIG_DM9000_BASE 0x0C800000
282 #else
283 #define CONFIG_DM9000_BASE 0x08000000
284 #endif
285
286 #define DM9000_IO CONFIG_DM9000_BASE
287 #define DM9000_DATA (CONFIG_DM9000_BASE+0x8004)
288
289 #define CONFIG_USB_OHCI_NEW 1
290 #define CONFIG_SYS_USB_OHCI_BOARD_INIT 1
291 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 3
292 #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x4C000000
293 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "trizepsiv"
294 #define CONFIG_USB_STORAGE 1
295 #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
296
297 /*
298 * FLASH and environment organization
299 */
300
301 #define CONFIG_SYS_FLASH_CFI
302 #define CONFIG_FLASH_CFI_DRIVER 1
303
304 #define CONFIG_SYS_MONITOR_BASE 0
305 #define CONFIG_SYS_MONITOR_LEN 0x40000
306
307 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
308 #define CONFIG_SYS_MAX_FLASH_SECT 4 + 255 /* max number of sectors on one chip */
309
310 /* timeout values are in ticks */
311 #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
312 #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
313
314 /* write flash less slowly */
315 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
316
317 /* Unlock to be used with Intel chips */
318 #define CONFIG_SYS_FLASH_PROTECTION 1
319
320 /* Flash environment locations */
321 #define CONFIG_ENV_IS_IN_FLASH 1
322 #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + CONFIG_SYS_MONITOR_LEN) /* Addr of Environment Sector */
323 #define CONFIG_ENV_SIZE 0x40000 /* Total Size of Environment */
324 #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
325
326 /* Address and size of Redundant Environment Sector */
327 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR+CONFIG_ENV_SECT_SIZE)
328 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
329
330 #endif /* __CONFIG_H */