]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/utx8245.h
config: remove platform CONFIG_SYS_HZ definition part 1/2
[people/ms/u-boot.git] / include / configs / utx8245.h
1 /*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2002
6 * Gregory E. Allen, gallen@arlut.utexas.edu
7 * Matthew E. Karger, karger@arlut.utexas.edu
8 * Applied Research Laboratories, The University of Texas at Austin
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13 /*
14 *
15 * Configuration settings for the utx8245 board.
16 *
17 */
18
19 /* ------------------------------------------------------------------------- */
20
21 /*
22 * board/config.h - configuration options, board specific
23 */
24
25 #ifndef __CONFIG_H
26 #define __CONFIG_H
27
28 /*
29 * High Level Configuration Options
30 * (easy to change)
31 */
32
33 #define CONFIG_MPC824X 1
34 #define CONFIG_MPC8245 1
35 #define CONFIG_UTX8245 1
36
37 #define CONFIG_SYS_TEXT_BASE 0xFFF00000
38
39 #define DEBUG 1
40
41 #define CONFIG_IDENT_STRING " [UTX5] "
42
43 #define CONFIG_CONS_INDEX 1
44 #define CONFIG_BAUDRATE 57600
45
46 #define CONFIG_BOOTDELAY 2
47 #define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds\n", bootdelay
48 #define CONFIG_BOOTCOMMAND "run nfsboot" /* autoboot command */
49 #define CONFIG_BOOTARGS "root=/dev/ram console=ttyS0,57600" /* RAMdisk */
50 #define CONFIG_ETHADDR 00:AA:00:14:00:05 /* UTX5 */
51 #define CONFIG_SERVERIP 10.8.17.105 /* Spree */
52
53 #define CONFIG_EXTRA_ENV_SETTINGS \
54 "kernel_addr=FFA00000\0" \
55 "ramdisk_addr=FF800000\0" \
56 "u-boot_startaddr=FFB00000\0" \
57 "u-boot_endaddr=FFB2FFFF\0" \
58 "nfsargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/nfs rw \
59 nfsroot=${nfsrootip}:${rootpath} ip=dhcp\0" \
60 "ramargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/ram0\0" \
61 "smargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/mtdblock1 ro\0" \
62 "fwargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/sda2 ro\0" \
63 "nfsboot=run nfsargs;bootm ${kernel_addr}\0" \
64 "ramboot=run ramargs;bootm ${kernel_addr} ${ramdisk_addr}\0" \
65 "smboot=run smargs;bootm ${kernel_addr} ${ramdisk_addr}\0" \
66 "fwboot=run fwargs;bootm ${kernel_addr} ${ramdisk_addr}\0" \
67 "update_u-boot=tftp ${loadaddr} /bdi2000/u-boot.bin;protect off \
68 ${u-boot_startaddr} ${u-boot_endaddr};era ${u-boot_startaddr} \
69 ${u-boot_endaddr};cp.b ${loadaddr} ${u-boot_startaddr} ${filesize};\
70 protect on ${u-boot_startaddr} ${u-boot_endaddr}"
71
72 #define CONFIG_ENV_OVERWRITE
73
74
75 /*
76 * BOOTP options
77 */
78 #define CONFIG_BOOTP_BOOTFILESIZE
79 #define CONFIG_BOOTP_BOOTPATH
80 #define CONFIG_BOOTP_GATEWAY
81 #define CONFIG_BOOTP_HOSTNAME
82
83
84 /*
85 * Command line configuration.
86 */
87 #include <config_cmd_default.h>
88
89 #define CONFIG_CMD_BDI
90 #define CONFIG_CMD_PCI
91 #define CONFIG_CMD_FLASH
92 #define CONFIG_CMD_MEMORY
93 #define CONFIG_CMD_SAVEENV
94 #define CONFIG_CMD_CONSOLE
95 #define CONFIG_CMD_LOADS
96 #define CONFIG_CMD_LOADB
97 #define CONFIG_CMD_IMI
98 #define CONFIG_CMD_CACHE
99 #define CONFIG_CMD_REGINFO
100 #define CONFIG_CMD_NET
101 #define CONFIG_CMD_DHCP
102 #define CONFIG_CMD_I2C
103 #define CONFIG_CMD_DATE
104
105
106 /*
107 * Miscellaneous configurable options
108 */
109 #define CONFIG_SYS_LONGHELP /* undef to save memory */
110 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
111
112 /* Print Buffer Size */
113 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
114
115 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
116 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
117 #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */
118
119
120 /*-----------------------------------------------------------------------
121 * PCI configuration
122 *-----------------------------------------------------------------------
123 */
124 #define CONFIG_PCI /* include pci support */
125 #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
126 #undef CONFIG_PCI_PNP
127 #define CONFIG_PCI_SCAN_SHOW
128 #define CONFIG_EEPRO100
129 #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
130 #define CONFIG_EEPRO100_SROM_WRITE
131
132 #define PCI_ENET0_IOADDR 0xF0000000
133 #define PCI_ENET0_MEMADDR 0xF0000000
134
135 #define PCI_FIREWIRE_IOADDR 0xF1000000
136 #define PCI_FIREWIRE_MEMADDR 0xF1000000
137 /*
138 #define PCI_ENET0_IOADDR 0xFE000000
139 #define PCI_ENET0_MEMADDR 0x80000000
140
141 #define PCI_FIREWIRE_IOADDR 0x81000000
142 #define PCI_FIREWIRE_MEMADDR 0x81000000
143 */
144
145 /*-----------------------------------------------------------------------
146 * Start addresses for the final memory configuration
147 * (Set up by the startup code)
148 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
149 */
150 #define CONFIG_SYS_SDRAM_BASE 0x00000000
151 #define CONFIG_SYS_MAX_RAM_SIZE 0x10000000 /* 256MB */
152 /*#define CONFIG_SYS_VERY_BIG_RAM 1 */
153
154 /* FLASH_BASE is FF800000, with 4MB on RCS0, but the reset vector
155 * is actually located at FFF00100. Therefore, U-Boot is
156 * physically located at 0xFFB0_0000, but is also mirrored at
157 * 0xFFF0_0000.
158 */
159 #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
160
161 #define CONFIG_SYS_EUMB_ADDR 0xFC000000
162
163 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
164
165 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
166 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
167
168 /*#define CONFIG_SYS_DRAM_TEST 1 */
169 #define CONFIG_SYS_MEMTEST_START 0x00003000 /* memtest works on 0...256 MB */
170 #define CONFIG_SYS_MEMTEST_END 0x0ff8ffa7 /* in SDRAM, skips exception */
171 /* vectors and U-Boot */
172
173
174 /*--------------------------------------------------------------------
175 * Definitions for initial stack pointer and data area
176 *------------------------------------------------------------------*/
177 #define CONFIG_SYS_INIT_DATA_SIZE 128 /* Size in bytes reserved for */
178 /* initial data */
179 #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
180 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000
181 #define CONFIG_SYS_INIT_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_DATA_SIZE)
182 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
183
184 /*--------------------------------------------------------------------
185 * NS16550 Configuration
186 *------------------------------------------------------------------*/
187 #define CONFIG_SYS_NS16550
188 #define CONFIG_SYS_NS16550_SERIAL
189
190 #define CONFIG_SYS_NS16550_REG_SIZE 1
191
192 #if (CONFIG_CONS_INDEX == 1 || CONFIG_CONS_INDEX == 2)
193 # define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
194 #else
195 # define CONFIG_SYS_NS16550_CLK 33000000
196 #endif
197
198 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_EUMB_ADDR + 0x4500)
199 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4600)
200 #define CONFIG_SYS_NS16550_COM3 0xFF000000
201 #define CONFIG_SYS_NS16550_COM4 0xFF000008
202
203 /*--------------------------------------------------------------------
204 * Low Level Configuration Settings
205 * (address mappings, register initial values, etc.)
206 * You should know what you are doing if you make changes here.
207 * For the detail description refer to the MPC8240 user's manual.
208 *------------------------------------------------------------------*/
209
210 #define CONFIG_SYS_CLK_FREQ 33000000
211 #define CONFIG_SYS_HZ 1000
212
213 /*#define CONFIG_SYS_ETH_DEV_FN 0x7800 */
214 /*#define CONFIG_SYS_ETH_IOBASE 0x00104000 */
215
216 /*--------------------------------------------------------------------
217 * I2C Configuration
218 *------------------------------------------------------------------*/
219 #if 1
220 #define CONFIG_HARD_I2C 1 /* To enable I2C support */
221 #define CONFIG_SYS_I2C_SPEED 400000
222 #define CONFIG_SYS_I2C_SLAVE 0x7F
223 #endif
224
225 #define CONFIG_RTC_PCF8563 1 /* enable I2C support for */
226 /* Philips PCF8563 RTC */
227 #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */
228
229 /*--------------------------------------------------------------------
230 * Memory Control Configuration Register values
231 * - see sec. 4.12 of MPC8245 UM
232 *------------------------------------------------------------------*/
233
234 /**** MCCR1 ****/
235 #define CONFIG_SYS_ROMNAL 0
236 #define CONFIG_SYS_ROMFAL 10 /* (tacc=70ns)*mem_freq - 2,
237 mem_freq = 100MHz */
238
239 #define CONFIG_SYS_BANK7_ROW 0 /* SDRAM bank 7-0 row address */
240 #define CONFIG_SYS_BANK6_ROW 0 /* bit count */
241 #define CONFIG_SYS_BANK5_ROW 0
242 #define CONFIG_SYS_BANK4_ROW 0
243 #define CONFIG_SYS_BANK3_ROW 0
244 #define CONFIG_SYS_BANK2_ROW 0
245 #define CONFIG_SYS_BANK1_ROW 2
246 #define CONFIG_SYS_BANK0_ROW 2
247
248 /**** MCCR2, refresh interval clock cycles ****/
249 #define CONFIG_SYS_REFINT 480 /* 33 MHz SDRAM clock was 480 */
250
251 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4. */
252 #define CONFIG_SYS_BSTOPRE 1023 /* burst to precharge[0..9], */
253 /* sets open page interval */
254
255 /**** MCCR3 ****/
256 #define CONFIG_SYS_REFREC 7 /* Refresh to activate interval, trc */
257
258 /**** MCCR4 ****/
259 #define CONFIG_SYS_PRETOACT 2 /* trp */
260 #define CONFIG_SYS_ACTTOPRE 7 /* trcd + (burst length - 1) + trdl */
261 #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
262 #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type, sequential */
263 #define CONFIG_SYS_ACTORW 2 /* trcd min */
264 #define CONFIG_SYS_DBUS_SIZE2 1 /* set for 8-bit RCS1, clear for 32,64 */
265 #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
266 #define CONFIG_SYS_EXTROM 0 /* we don't need extended ROM space */
267 #define CONFIG_SYS_REGDIMM 0
268
269 /* calculate according to formula in sec. 6-22 of 8245 UM */
270 #define CONFIG_SYS_PGMAX 50 /* how long the 8245 retains the */
271 /* currently accessed page in memory */
272 /* was 45 */
273
274 #define CONFIG_SYS_SDRAM_DSCD 0x20 /* SDRAM data in sample clock delay - note */
275 /* bits 7,6, and 3-0 MUST be 0 */
276
277 #if 0
278 #define CONFIG_SYS_DLL_MAX_DELAY 0x04
279 #else
280 #define CONFIG_SYS_DLL_MAX_DELAY 0
281 #endif
282 #if 0 /* need for 33MHz SDRAM */
283 #define CONFIG_SYS_DLL_EXTEND 0x80
284 #else
285 #define CONFIG_SYS_DLL_EXTEND 0
286 #endif
287 #define CONFIG_SYS_PCI_HOLD_DEL 0x20
288
289
290 /* Memory bank settings.
291 * Only bits 20-29 are actually used from these values to set the
292 * start/end addresses. The upper two bits will always be 0, and the lower
293 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
294 * address. Refer to the MPC8245 user manual.
295 */
296
297 #define CONFIG_SYS_BANK0_START 0x00000000
298 #define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE/2 - 1)
299 #define CONFIG_SYS_BANK0_ENABLE 1
300 #define CONFIG_SYS_BANK1_START CONFIG_SYS_MAX_RAM_SIZE/2
301 #define CONFIG_SYS_BANK1_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
302 #define CONFIG_SYS_BANK1_ENABLE 1
303 #define CONFIG_SYS_BANK2_START 0x3ff00000 /* not available in this design */
304 #define CONFIG_SYS_BANK2_END 0x3fffffff
305 #define CONFIG_SYS_BANK2_ENABLE 0
306 #define CONFIG_SYS_BANK3_START 0x3ff00000
307 #define CONFIG_SYS_BANK3_END 0x3fffffff
308 #define CONFIG_SYS_BANK3_ENABLE 0
309 #define CONFIG_SYS_BANK4_START 0x3ff00000
310 #define CONFIG_SYS_BANK4_END 0x3fffffff
311 #define CONFIG_SYS_BANK4_ENABLE 0
312 #define CONFIG_SYS_BANK5_START 0x3ff00000
313 #define CONFIG_SYS_BANK5_END 0x3fffffff
314 #define CONFIG_SYS_BANK5_ENABLE 0
315 #define CONFIG_SYS_BANK6_START 0x3ff00000
316 #define CONFIG_SYS_BANK6_END 0x3fffffff
317 #define CONFIG_SYS_BANK6_ENABLE 0
318 #define CONFIG_SYS_BANK7_START 0x3ff00000
319 #define CONFIG_SYS_BANK7_END 0x3fffffff
320 #define CONFIG_SYS_BANK7_ENABLE 0
321
322 /*--------------------------------------------------------------------*/
323 /* 4.4 - Output Driver Control Register */
324 /*--------------------------------------------------------------------*/
325 #define CONFIG_SYS_ODCR 0xe5
326
327 /*--------------------------------------------------------------------*/
328 /* 4.8 - Error Handling Registers */
329 /*-------------------------------CONFIG_SYS_SDMODE_BURSTLEN-------------------------------------*/
330 #define CONFIG_SYS_ERRENR1 0x11 /* enable SDRAM refresh overflow error */
331
332 /* SDRAM 0-256 MB */
333 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
334 /*#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_CACHEINHIBIT) */
335 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
336
337 /* stack in dcache */
338 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
339 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
340
341
342 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_SDRAM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
343 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_SDRAM_BASE + 0x10000000| BATU_BL_256M | BATU_VS | BATU_VP)
344
345 /* PCI memory */
346 /*#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT) */
347 /*#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP) */
348
349 /*Flash, config addrs, etc. */
350 #define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
351 #define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
352
353 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
354 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
355 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
356 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
357 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
358 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
359 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
360 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
361
362 /*
363 * For booting Linux, the board info and command line data
364 * have to be in the first 8 MB of memory, since this is
365 * the maximum mapped by the Linux kernel during initialization.
366 */
367 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
368
369 /*-----------------------------------------------------------------------
370 * FLASH organization
371 *----------------------------------------------------------------------*/
372 #define CONFIG_SYS_FLASH_BASE 0xFF800000
373 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
374
375 /* NOTE: environment is not EMBEDDED in the u-boot code.
376 It's stored in flash in its own separate sector. */
377 #define CONFIG_ENV_IS_IN_FLASH 1
378
379 #if 1 /* AMD AM29LV033C */
380 #define CONFIG_SYS_MAX_FLASH_SECT 64 /* Max number of sectors in one bank */
381 #define CONFIG_ENV_ADDR 0xFFBF0000 /* flash sector SA63 */
382 #define CONFIG_ENV_SECT_SIZE (64*1024) /* Size of the Environment Sector */
383 #else /* AMD AM29LV116D */
384 #define CONFIG_SYS_MAX_FLASH_SECT 35 /* Max number of sectors in one bank */
385 #define CONFIG_ENV_ADDR 0xFF9FA000 /* flash sector SA33 */
386 #define CONFIG_ENV_SECT_SIZE (8*1024) /* Size of the Environment Sector */
387 #endif /* #if */
388
389 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE /* Size of the Environment */
390 #define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */
391
392 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
393 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
394
395 #if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE
396 #undef CONFIG_SYS_RAMBOOT
397 #else
398 #define CONFIG_SYS_RAMBOOT
399 #endif
400
401
402 /*-----------------------------------------------------------------------
403 * Cache Configuration
404 */
405 #define CONFIG_SYS_CACHELINE_SIZE 32
406 #if defined(CONFIG_CMD_KGDB)
407 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
408 #endif
409
410 #endif /* __CONFIG_H */