]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/v38b.h
configs: Migrate CONFIG_USB_STORAGE
[people/ms/u-boot.git] / include / configs / v38b.h
1 /*
2 * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
3 * wd@denx.de.
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8 #ifndef __CONFIG_H
9 #define __CONFIG_H
10
11 /*
12 * High Level Configuration Options
13 * (easy to change)
14 */
15 #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
16 #define CONFIG_V38B 1 /* ...on V38B board */
17 #define CONFIG_DISPLAY_BOARDINFO
18
19 #define CONFIG_SYS_TEXT_BASE 0xFF000000
20
21 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
22
23 #define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
24 #define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
25
26 #undef CONFIG_HW_WATCHDOG /* don't use watchdog */
27
28 #define CONFIG_NETCONSOLE 1
29
30 #define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
31 #define CONFIG_BOARD_EARLY_INIT_F 1 /* do board-specific init */
32 #define CONFIG_MISC_INIT_R
33
34 #define CONFIG_SYS_XLB_PIPELINING 1 /* gives better performance */
35
36 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
37
38 /*
39 * Serial console configuration
40 */
41 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
42 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
43 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
44
45 /*
46 * DDR
47 */
48 #define SDRAM_DDR 1 /* is DDR */
49 /* Settings for XLB = 132 MHz */
50 #define SDRAM_MODE 0x018D0000
51 #define SDRAM_EMODE 0x40090000
52 #define SDRAM_CONTROL 0x704f0f00
53 #define SDRAM_CONFIG1 0x73722930
54 #define SDRAM_CONFIG2 0x47770000
55 #define SDRAM_TAPDELAY 0x10000000
56
57 /*
58 * PCI - no support
59 */
60 #undef CONFIG_PCI
61
62 /*
63 * Partitions
64 */
65 #define CONFIG_MAC_PARTITION 1
66 #define CONFIG_DOS_PARTITION 1
67
68 /*
69 * USB
70 */
71 #define CONFIG_USB_OHCI
72 #define CONFIG_USB_CLOCK 0x0001BBBB
73 #define CONFIG_USB_CONFIG 0x00001000
74
75 /*
76 * BOOTP options
77 */
78 #define CONFIG_BOOTP_BOOTFILESIZE
79 #define CONFIG_BOOTP_BOOTPATH
80 #define CONFIG_BOOTP_GATEWAY
81 #define CONFIG_BOOTP_HOSTNAME
82
83 /*
84 * Command line configuration.
85 */
86 #define CONFIG_CMD_IDE
87 #define CONFIG_CMD_DIAG
88 #define CONFIG_CMD_IRQ
89 #define CONFIG_CMD_JFFS2
90 #define CONFIG_CMD_SDRAM
91 #define CONFIG_CMD_DATE
92
93 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
94
95 /*
96 * Boot low with 16 MB Flash
97 */
98 #define CONFIG_SYS_LOWBOOT 1
99 #define CONFIG_SYS_LOWBOOT16 1
100
101 /*
102 * Autobooting
103 */
104
105 #define CONFIG_PREBOOT "echo;" \
106 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
107 "echo"
108
109 #undef CONFIG_BOOTARGS
110
111 #define CONFIG_EXTRA_ENV_SETTINGS \
112 "bootcmd=run net_nfs\0" \
113 "bootdelay=3\0" \
114 "baudrate=115200\0" \
115 "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
116 "filesystem over NFS; echo\0" \
117 "netdev=eth0\0" \
118 "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
119 "addip=setenv bootargs $(bootargs) " \
120 "ip=$(ipaddr):$(serverip):$(gatewayip):" \
121 "$(netmask):$(hostname):$(netdev):off panic=1\0" \
122 "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
123 "flash_self=run ramargs addip;bootm $(kernel_addr) " \
124 "$(ramdisk_addr)\0" \
125 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
126 "nfsargs=setenv bootargs root=/dev/nfs rw " \
127 "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
128 "hostname=v38b\0" \
129 "ethact=FEC\0" \
130 "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
131 "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
132 "cp.b 200000 ff000000 $(filesize);" \
133 "prot on ff000000 ff03ffff\0" \
134 "load=tftp 200000 $(u-boot)\0" \
135 "netmask=255.255.0.0\0" \
136 "ipaddr=192.168.160.18\0" \
137 "serverip=192.168.1.1\0" \
138 "bootfile=/tftpboot/v38b/uImage\0" \
139 "u-boot=/tftpboot/v38b/u-boot.bin\0" \
140 ""
141
142 #define CONFIG_BOOTCOMMAND "run net_nfs"
143
144 /*
145 * IPB Bus clocking configuration.
146 */
147 #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
148
149 /*
150 * I2C configuration
151 */
152 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
153 #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
154 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
155 #define CONFIG_SYS_I2C_SLAVE 0x7F
156
157 /*
158 * EEPROM configuration
159 */
160 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
161 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
162 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
163 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
164
165 /*
166 * RTC configuration
167 */
168 #define CONFIG_SYS_I2C_RTC_ADDR 0x51
169
170 /*
171 * Flash configuration - use CFI driver
172 */
173 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
174 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
175 #define CONFIG_SYS_FLASH_CFI_AMD_RESET 1
176 #define CONFIG_SYS_FLASH_BASE 0xFF000000
177 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
178 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
179 #define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MiB */
180 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
181 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
182
183 /*
184 * Environment settings
185 */
186 #define CONFIG_ENV_IS_IN_FLASH 1
187 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
188 #define CONFIG_ENV_SIZE 0x10000
189 #define CONFIG_ENV_SECT_SIZE 0x10000
190 #define CONFIG_ENV_OVERWRITE 1
191
192 /*
193 * Memory map
194 */
195 #define CONFIG_SYS_MBAR 0xF0000000
196 #define CONFIG_SYS_SDRAM_BASE 0x00000000
197 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
198
199 /* Use SRAM until RAM will be available */
200 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
201 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
202
203 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
204 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
205
206 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
207 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
208 # define CONFIG_SYS_RAMBOOT 1
209 #endif
210
211 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
212 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
213 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
214
215 /*
216 * Ethernet configuration
217 */
218 #define CONFIG_MPC5xxx_FEC 1
219 #define CONFIG_MPC5xxx_FEC_MII100
220 #define CONFIG_PHY_ADDR 0x00
221 #define CONFIG_MII 1
222
223 /*
224 * GPIO configuration
225 */
226 #define CONFIG_SYS_GPS_PORT_CONFIG 0x90001404
227
228 /*
229 * Miscellaneous configurable options
230 */
231 #define CONFIG_SYS_LONGHELP /* undef to save memory */
232 #if defined(CONFIG_CMD_KGDB)
233 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
234 #else
235 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
236 #endif
237 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
238 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
239 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
240
241 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
242 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
243
244 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
245
246 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
247 #if defined(CONFIG_CMD_KGDB)
248 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
249 #endif
250
251 /*
252 * Various low-level settings
253 */
254 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
255 #define CONFIG_SYS_HID0_FINAL HID0_ICE
256
257 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
258 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
259 #define CONFIG_SYS_BOOTCS_CFG 0x00047801
260 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
261 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
262
263 #define CONFIG_SYS_CS_BURST 0x00000000
264 #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
265
266 #define CONFIG_SYS_RESET_ADDRESS 0xff000000
267
268 /*
269 * IDE/ATA (supports IDE harddisk)
270 */
271 #undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
272 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
273 #undef CONFIG_IDE_LED /* LED for ide not supported */
274
275 #define CONFIG_IDE_RESET /* reset for ide supported */
276 #define CONFIG_IDE_PREINIT
277
278 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
279 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
280
281 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
282
283 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
284
285 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
286
287 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* normal register accesses offset */
288
289 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
290
291 #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
292
293 /*
294 * Status LED
295 */
296 #define CONFIG_STATUS_LED /* Status LED enabled */
297 #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
298
299 #define CONFIG_SYS_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
300 #ifndef __ASSEMBLY__
301 typedef unsigned int led_id_t;
302
303 #define __led_toggle(_msk) \
304 do { \
305 *((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
306 } while(0)
307
308 #define __led_set(_msk, _st) \
309 do { \
310 if ((_st)) \
311 *((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
312 else \
313 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
314 } while(0)
315
316 #define __led_init(_msk, st) \
317 do { \
318 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
319 } while(0)
320 #endif /* __ASSEMBLY__ */
321
322 #endif /* __CONFIG_H */