]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/mmc.h
mmc: introduce mmc modes
[people/ms/u-boot.git] / include / mmc.h
1 /*
2 * Copyright 2008,2010 Freescale Semiconductor, Inc
3 * Andy Fleming
4 *
5 * Based (loosely) on the Linux code
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10 #ifndef _MMC_H_
11 #define _MMC_H_
12
13 #include <linux/list.h>
14 #include <linux/sizes.h>
15 #include <linux/compiler.h>
16 #include <part.h>
17
18 /* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
19 #define SD_VERSION_SD (1U << 31)
20 #define MMC_VERSION_MMC (1U << 30)
21
22 #define MAKE_SDMMC_VERSION(a, b, c) \
23 ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
24 #define MAKE_SD_VERSION(a, b, c) \
25 (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
26 #define MAKE_MMC_VERSION(a, b, c) \
27 (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
28
29 #define EXTRACT_SDMMC_MAJOR_VERSION(x) \
30 (((u32)(x) >> 16) & 0xff)
31 #define EXTRACT_SDMMC_MINOR_VERSION(x) \
32 (((u32)(x) >> 8) & 0xff)
33 #define EXTRACT_SDMMC_CHANGE_VERSION(x) \
34 ((u32)(x) & 0xff)
35
36 #define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0)
37 #define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0)
38 #define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0)
39 #define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0)
40
41 #define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0)
42 #define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0)
43 #define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0)
44 #define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0)
45 #define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0)
46 #define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0)
47 #define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0)
48 #define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0)
49 #define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0)
50 #define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1)
51 #define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0)
52 #define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0)
53 #define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0)
54
55 #define MMC_CAP(mode) (1 << mode)
56 #define MMC_MODE_HS (MMC_CAP(MMC_HS) | MMC_CAP(SD_HS))
57 #define MMC_MODE_HS_52MHz MMC_CAP(MMC_HS_52)
58 #define MMC_MODE_DDR_52MHz MMC_CAP(MMC_DDR_52)
59
60 #define MMC_MODE_8BIT BIT(30)
61 #define MMC_MODE_4BIT BIT(29)
62 #define MMC_MODE_SPI BIT(27)
63
64
65 #define SD_DATA_4BIT 0x00040000
66
67 #define IS_SD(x) ((x)->version & SD_VERSION_SD)
68 #define IS_MMC(x) ((x)->version & MMC_VERSION_MMC)
69
70 #define MMC_DATA_READ 1
71 #define MMC_DATA_WRITE 2
72
73 #define MMC_CMD_GO_IDLE_STATE 0
74 #define MMC_CMD_SEND_OP_COND 1
75 #define MMC_CMD_ALL_SEND_CID 2
76 #define MMC_CMD_SET_RELATIVE_ADDR 3
77 #define MMC_CMD_SET_DSR 4
78 #define MMC_CMD_SWITCH 6
79 #define MMC_CMD_SELECT_CARD 7
80 #define MMC_CMD_SEND_EXT_CSD 8
81 #define MMC_CMD_SEND_CSD 9
82 #define MMC_CMD_SEND_CID 10
83 #define MMC_CMD_STOP_TRANSMISSION 12
84 #define MMC_CMD_SEND_STATUS 13
85 #define MMC_CMD_SET_BLOCKLEN 16
86 #define MMC_CMD_READ_SINGLE_BLOCK 17
87 #define MMC_CMD_READ_MULTIPLE_BLOCK 18
88 #define MMC_CMD_SET_BLOCK_COUNT 23
89 #define MMC_CMD_WRITE_SINGLE_BLOCK 24
90 #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
91 #define MMC_CMD_ERASE_GROUP_START 35
92 #define MMC_CMD_ERASE_GROUP_END 36
93 #define MMC_CMD_ERASE 38
94 #define MMC_CMD_APP_CMD 55
95 #define MMC_CMD_SPI_READ_OCR 58
96 #define MMC_CMD_SPI_CRC_ON_OFF 59
97 #define MMC_CMD_RES_MAN 62
98
99 #define MMC_CMD62_ARG1 0xefac62ec
100 #define MMC_CMD62_ARG2 0xcbaea7
101
102
103 #define SD_CMD_SEND_RELATIVE_ADDR 3
104 #define SD_CMD_SWITCH_FUNC 6
105 #define SD_CMD_SEND_IF_COND 8
106 #define SD_CMD_SWITCH_UHS18V 11
107
108 #define SD_CMD_APP_SET_BUS_WIDTH 6
109 #define SD_CMD_APP_SD_STATUS 13
110 #define SD_CMD_ERASE_WR_BLK_START 32
111 #define SD_CMD_ERASE_WR_BLK_END 33
112 #define SD_CMD_APP_SEND_OP_COND 41
113 #define SD_CMD_APP_SEND_SCR 51
114
115 /* SCR definitions in different words */
116 #define SD_HIGHSPEED_BUSY 0x00020000
117 #define SD_HIGHSPEED_SUPPORTED 0x00020000
118
119 #define OCR_BUSY 0x80000000
120 #define OCR_HCS 0x40000000
121 #define OCR_VOLTAGE_MASK 0x007FFF80
122 #define OCR_ACCESS_MODE 0x60000000
123
124 #define MMC_ERASE_ARG 0x00000000
125 #define MMC_SECURE_ERASE_ARG 0x80000000
126 #define MMC_TRIM_ARG 0x00000001
127 #define MMC_DISCARD_ARG 0x00000003
128 #define MMC_SECURE_TRIM1_ARG 0x80000001
129 #define MMC_SECURE_TRIM2_ARG 0x80008000
130
131 #define MMC_STATUS_MASK (~0x0206BF7F)
132 #define MMC_STATUS_SWITCH_ERROR (1 << 7)
133 #define MMC_STATUS_RDY_FOR_DATA (1 << 8)
134 #define MMC_STATUS_CURR_STATE (0xf << 9)
135 #define MMC_STATUS_ERROR (1 << 19)
136
137 #define MMC_STATE_PRG (7 << 9)
138
139 #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
140 #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
141 #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
142 #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
143 #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
144 #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
145 #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
146 #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
147 #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
148 #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
149 #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
150 #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
151 #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
152 #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
153 #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
154 #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
155 #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
156
157 #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
158 #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
159 addressed by index which are
160 1 in value field */
161 #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
162 addressed by index, which are
163 1 in value field */
164 #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
165
166 #define SD_SWITCH_CHECK 0
167 #define SD_SWITCH_SWITCH 1
168
169 /*
170 * EXT_CSD fields
171 */
172 #define EXT_CSD_ENH_START_ADDR 136 /* R/W */
173 #define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
174 #define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
175 #define EXT_CSD_PARTITION_SETTING 155 /* R/W */
176 #define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
177 #define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */
178 #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
179 #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
180 #define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */
181 #define EXT_CSD_WR_REL_PARAM 166 /* R */
182 #define EXT_CSD_WR_REL_SET 167 /* R/W */
183 #define EXT_CSD_RPMB_MULT 168 /* RO */
184 #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
185 #define EXT_CSD_BOOT_BUS_WIDTH 177
186 #define EXT_CSD_PART_CONF 179 /* R/W */
187 #define EXT_CSD_BUS_WIDTH 183 /* R/W */
188 #define EXT_CSD_HS_TIMING 185 /* R/W */
189 #define EXT_CSD_REV 192 /* RO */
190 #define EXT_CSD_CARD_TYPE 196 /* RO */
191 #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
192 #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
193 #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
194 #define EXT_CSD_BOOT_MULT 226 /* RO */
195 #define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
196
197 /*
198 * EXT_CSD field definitions
199 */
200
201 #define EXT_CSD_CMD_SET_NORMAL (1 << 0)
202 #define EXT_CSD_CMD_SET_SECURE (1 << 1)
203 #define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
204
205 #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
206 #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
207 #define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
208 #define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
209 #define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
210 | EXT_CSD_CARD_TYPE_DDR_1_2V)
211
212 #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
213 #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
214 #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
215 #define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
216 #define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
217
218 #define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
219 #define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
220 #define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
221 #define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
222
223 #define EXT_CSD_BOOT_ACK(x) (x << 6)
224 #define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
225 #define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
226
227 #define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1)
228 #define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7)
229 #define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7)
230
231 #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
232 #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
233 #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
234
235 #define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
236
237 #define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
238 #define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
239
240 #define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */
241
242 #define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */
243 #define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */
244
245 #define R1_ILLEGAL_COMMAND (1 << 22)
246 #define R1_APP_CMD (1 << 5)
247
248 #define MMC_RSP_PRESENT (1 << 0)
249 #define MMC_RSP_136 (1 << 1) /* 136 bit response */
250 #define MMC_RSP_CRC (1 << 2) /* expect valid crc */
251 #define MMC_RSP_BUSY (1 << 3) /* card may send busy */
252 #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
253
254 #define MMC_RSP_NONE (0)
255 #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
256 #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
257 MMC_RSP_BUSY)
258 #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
259 #define MMC_RSP_R3 (MMC_RSP_PRESENT)
260 #define MMC_RSP_R4 (MMC_RSP_PRESENT)
261 #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
262 #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
263 #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
264
265 #define MMCPART_NOAVAILABLE (0xff)
266 #define PART_ACCESS_MASK (0x7)
267 #define PART_SUPPORT (0x1)
268 #define ENHNCD_SUPPORT (0x2)
269 #define PART_ENH_ATTRIB (0x1f)
270
271 /* Maximum block size for MMC */
272 #define MMC_MAX_BLOCK_LEN 512
273
274 /* The number of MMC physical partitions. These consist of:
275 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
276 */
277 #define MMC_NUM_BOOT_PARTITION 2
278 #define MMC_PART_RPMB 3 /* RPMB partition number */
279
280 /* Driver model support */
281
282 /**
283 * struct mmc_uclass_priv - Holds information about a device used by the uclass
284 */
285 struct mmc_uclass_priv {
286 struct mmc *mmc;
287 };
288
289 /**
290 * mmc_get_mmc_dev() - get the MMC struct pointer for a device
291 *
292 * Provided that the device is already probed and ready for use, this value
293 * will be available.
294 *
295 * @dev: Device
296 * @return associated mmc struct pointer if available, else NULL
297 */
298 struct mmc *mmc_get_mmc_dev(struct udevice *dev);
299
300 /* End of driver model support */
301
302 struct mmc_cid {
303 unsigned long psn;
304 unsigned short oid;
305 unsigned char mid;
306 unsigned char prv;
307 unsigned char mdt;
308 char pnm[7];
309 };
310
311 struct mmc_cmd {
312 ushort cmdidx;
313 uint resp_type;
314 uint cmdarg;
315 uint response[4];
316 };
317
318 struct mmc_data {
319 union {
320 char *dest;
321 const char *src; /* src buffers don't get written to */
322 };
323 uint flags;
324 uint blocks;
325 uint blocksize;
326 };
327
328 /* forward decl. */
329 struct mmc;
330
331 #if CONFIG_IS_ENABLED(DM_MMC)
332 struct dm_mmc_ops {
333 /**
334 * send_cmd() - Send a command to the MMC device
335 *
336 * @dev: Device to receive the command
337 * @cmd: Command to send
338 * @data: Additional data to send/receive
339 * @return 0 if OK, -ve on error
340 */
341 int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
342 struct mmc_data *data);
343
344 /**
345 * set_ios() - Set the I/O speed/width for an MMC device
346 *
347 * @dev: Device to update
348 * @return 0 if OK, -ve on error
349 */
350 int (*set_ios)(struct udevice *dev);
351
352 /**
353 * get_cd() - See whether a card is present
354 *
355 * @dev: Device to check
356 * @return 0 if not present, 1 if present, -ve on error
357 */
358 int (*get_cd)(struct udevice *dev);
359
360 /**
361 * get_wp() - See whether a card has write-protect enabled
362 *
363 * @dev: Device to check
364 * @return 0 if write-enabled, 1 if write-protected, -ve on error
365 */
366 int (*get_wp)(struct udevice *dev);
367 };
368
369 #define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops)
370
371 int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
372 struct mmc_data *data);
373 int dm_mmc_set_ios(struct udevice *dev);
374 int dm_mmc_get_cd(struct udevice *dev);
375 int dm_mmc_get_wp(struct udevice *dev);
376
377 /* Transition functions for compatibility */
378 int mmc_set_ios(struct mmc *mmc);
379 int mmc_getcd(struct mmc *mmc);
380 int mmc_getwp(struct mmc *mmc);
381
382 #else
383 struct mmc_ops {
384 int (*send_cmd)(struct mmc *mmc,
385 struct mmc_cmd *cmd, struct mmc_data *data);
386 int (*set_ios)(struct mmc *mmc);
387 int (*init)(struct mmc *mmc);
388 int (*getcd)(struct mmc *mmc);
389 int (*getwp)(struct mmc *mmc);
390 };
391 #endif
392
393 struct mmc_config {
394 const char *name;
395 #if !CONFIG_IS_ENABLED(DM_MMC)
396 const struct mmc_ops *ops;
397 #endif
398 uint host_caps;
399 uint voltages;
400 uint f_min;
401 uint f_max;
402 uint b_max;
403 unsigned char part_type;
404 };
405
406 struct sd_ssr {
407 unsigned int au; /* In sectors */
408 unsigned int erase_timeout; /* In milliseconds */
409 unsigned int erase_offset; /* In milliseconds */
410 };
411
412 enum bus_mode {
413 MMC_LEGACY,
414 SD_LEGACY,
415 MMC_HS,
416 SD_HS,
417 UHS_SDR12,
418 UHS_SDR25,
419 UHS_SDR50,
420 UHS_SDR104,
421 UHS_DDR50,
422 MMC_HS_52,
423 MMC_DDR_52,
424 MMC_HS_200,
425 MMC_MODES_END
426 };
427
428 const char *mmc_mode_name(enum bus_mode mode);
429
430 /*
431 * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
432 * with mmc_get_mmc_dev().
433 *
434 * TODO struct mmc should be in mmc_private but it's hard to fix right now
435 */
436 struct mmc {
437 #if !CONFIG_IS_ENABLED(BLK)
438 struct list_head link;
439 #endif
440 const struct mmc_config *cfg; /* provided configuration */
441 uint version;
442 void *priv;
443 uint has_init;
444 int high_capacity;
445 uint bus_width;
446 uint clock;
447 uint card_caps;
448 uint ocr;
449 uint dsr;
450 uint dsr_imp;
451 uint scr[2];
452 uint csd[4];
453 uint cid[4];
454 ushort rca;
455 u8 part_support;
456 u8 part_attr;
457 u8 wr_rel_set;
458 u8 part_config;
459 uint tran_speed;
460 uint legacy_speed; /* speed for the legacy mode provided by the card */
461 uint read_bl_len;
462 uint write_bl_len;
463 uint erase_grp_size; /* in 512-byte sectors */
464 uint hc_wp_grp_size; /* in 512-byte sectors */
465 struct sd_ssr ssr; /* SD status register */
466 u64 capacity;
467 u64 capacity_user;
468 u64 capacity_boot;
469 u64 capacity_rpmb;
470 u64 capacity_gp[4];
471 u64 enh_user_start;
472 u64 enh_user_size;
473 #if !CONFIG_IS_ENABLED(BLK)
474 struct blk_desc block_dev;
475 #endif
476 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
477 char init_in_progress; /* 1 if we have done mmc_start_init() */
478 char preinit; /* start init as early as possible */
479 int ddr_mode;
480 #if CONFIG_IS_ENABLED(DM_MMC)
481 struct udevice *dev; /* Device for this MMC controller */
482 #if CONFIG_IS_ENABLED(DM_REGULATOR)
483 struct udevice *vmmc_supply; /* Main voltage regulator (Vcc)*/
484 struct udevice *vqmmc_supply; /* IO voltage regulator (Vccq)*/
485 #endif
486 #endif
487 u8 *ext_csd;
488 enum bus_mode selected_mode;
489 };
490
491 struct mmc_hwpart_conf {
492 struct {
493 uint enh_start; /* in 512-byte sectors */
494 uint enh_size; /* in 512-byte sectors, if 0 no enh area */
495 unsigned wr_rel_change : 1;
496 unsigned wr_rel_set : 1;
497 } user;
498 struct {
499 uint size; /* in 512-byte sectors */
500 unsigned enhanced : 1;
501 unsigned wr_rel_change : 1;
502 unsigned wr_rel_set : 1;
503 } gp_part[4];
504 };
505
506 enum mmc_hwpart_conf_mode {
507 MMC_HWPART_CONF_CHECK,
508 MMC_HWPART_CONF_SET,
509 MMC_HWPART_CONF_COMPLETE,
510 };
511
512 struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
513
514 /**
515 * mmc_bind() - Set up a new MMC device ready for probing
516 *
517 * A child block device is bound with the IF_TYPE_MMC interface type. This
518 * allows the device to be used with CONFIG_BLK
519 *
520 * @dev: MMC device to set up
521 * @mmc: MMC struct
522 * @cfg: MMC configuration
523 * @return 0 if OK, -ve on error
524 */
525 int mmc_bind(struct udevice *dev, struct mmc *mmc,
526 const struct mmc_config *cfg);
527 void mmc_destroy(struct mmc *mmc);
528
529 /**
530 * mmc_unbind() - Unbind a MMC device's child block device
531 *
532 * @dev: MMC device
533 * @return 0 if OK, -ve on error
534 */
535 int mmc_unbind(struct udevice *dev);
536 int mmc_initialize(bd_t *bis);
537 int mmc_init(struct mmc *mmc);
538 int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
539 void mmc_set_clock(struct mmc *mmc, uint clock);
540 struct mmc *find_mmc_device(int dev_num);
541 int mmc_set_dev(int dev_num);
542 void print_mmc_devices(char separator);
543
544 /**
545 * get_mmc_num() - get the total MMC device number
546 *
547 * @return 0 if there is no MMC device, else the number of devices
548 */
549 int get_mmc_num(void);
550 int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
551 int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
552 enum mmc_hwpart_conf_mode mode);
553
554 #if !CONFIG_IS_ENABLED(DM_MMC)
555 int mmc_getcd(struct mmc *mmc);
556 int board_mmc_getcd(struct mmc *mmc);
557 int mmc_getwp(struct mmc *mmc);
558 int board_mmc_getwp(struct mmc *mmc);
559 #endif
560
561 int mmc_set_dsr(struct mmc *mmc, u16 val);
562 /* Function to change the size of boot partition and rpmb partitions */
563 int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
564 unsigned long rpmbsize);
565 /* Function to modify the PARTITION_CONFIG field of EXT_CSD */
566 int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
567 /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
568 int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
569 /* Function to modify the RST_n_FUNCTION field of EXT_CSD */
570 int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
571 /* Functions to read / write the RPMB partition */
572 int mmc_rpmb_set_key(struct mmc *mmc, void *key);
573 int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
574 int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
575 unsigned short cnt, unsigned char *key);
576 int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
577 unsigned short cnt, unsigned char *key);
578 #ifdef CONFIG_CMD_BKOPS_ENABLE
579 int mmc_set_bkops_enable(struct mmc *mmc);
580 #endif
581
582 /**
583 * Start device initialization and return immediately; it does not block on
584 * polling OCR (operation condition register) status. Then you should call
585 * mmc_init, which would block on polling OCR status and complete the device
586 * initializatin.
587 *
588 * @param mmc Pointer to a MMC device struct
589 * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
590 */
591 int mmc_start_init(struct mmc *mmc);
592
593 /**
594 * Set preinit flag of mmc device.
595 *
596 * This will cause the device to be pre-inited during mmc_initialize(),
597 * which may save boot time if the device is not accessed until later.
598 * Some eMMC devices take 200-300ms to init, but unfortunately they
599 * must be sent a series of commands to even get them to start preparing
600 * for operation.
601 *
602 * @param mmc Pointer to a MMC device struct
603 * @param preinit preinit flag value
604 */
605 void mmc_set_preinit(struct mmc *mmc, int preinit);
606
607 #ifdef CONFIG_MMC_SPI
608 #define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
609 #else
610 #define mmc_host_is_spi(mmc) 0
611 #endif
612 struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
613
614 void board_mmc_power_init(void);
615 int board_mmc_init(bd_t *bis);
616 int cpu_mmc_init(bd_t *bis);
617 int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
618 int mmc_get_env_dev(void);
619
620 /* Set block count limit because of 16 bit register limit on some hardware*/
621 #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
622 #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
623 #endif
624
625 /**
626 * mmc_get_blk_desc() - Get the block descriptor for an MMC device
627 *
628 * @mmc: MMC device
629 * @return block device if found, else NULL
630 */
631 struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
632
633 #endif /* _MMC_H_ */