]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blob - gas/NEWS
1ed043511eb67aadc96549a775a87bc50c2b5ab8
[thirdparty/binutils-gdb.git] / gas / NEWS
1 -*- text -*-
2
3 * Add support for Intel PBNDKB instructions.
4
5 * Add support for Intel SM4 instructions.
6
7 * Add support for Intel SM3 instructions.
8
9 * Add support for Intel SHA512 instructions.
10
11 * Add support for Intel AVX-VNNI-INT16 instructions.
12
13 Changes in 2.41:
14
15 * Add support for Intel FRED instructions.
16
17 * Add support for Intel LKGS instructions.
18
19 * Add support for Intel AMX-COMPLEX instructions.
20
21 * Add SME2 support to the AArch64 port.
22
23 * A new .insn directive is recognized by x86 gas.
24
25 * Add support for LoongArch LSX instructions.
26
27 * Add support for LoongArch LASX instructions.
28
29 * Add support for LoongArch LVZ instructions.
30
31 * Add support for LoongArch LBT instructions.
32
33 * Initial LoongArch support for linker relaxation has been added.
34
35 * Deprecate the LoongArch register aliases $v0, $v1, $x, $fv0 and $fv1.
36
37 Changes in 2.40:
38
39 * Add support for Intel RAO-INT instructions.
40
41 * Add support for Intel AVX-NE-CONVERT instructions.
42
43 * Add support for Intel MSRLIST instructions.
44
45 * Add support for Intel WRMSRNS instructions.
46
47 * Add support for Intel CMPccXADD instructions.
48
49 * Add support for Intel AVX-VNNI-INT8 instructions.
50
51 * Add support for Intel AVX-IFMA instructions.
52
53 * Add support for Intel PREFETCHI instructions.
54
55 * Add support for Intel AMX-FP16 instructions.
56
57 * gas now supports --compress-debug-sections=zstd to compress
58 debug sections with zstd.
59
60 * Add --enable-default-compressed-debug-sections-algorithm={zlib,zstd}
61 that selects the default compression algorithm
62 for --enable-compressed-debug-sections.
63
64 * Add support for various T-Head extensions (XTheadBa, XTheadBb, XTheadBs,
65 XTheadCmo, XTheadCondMov, XTheadFMemIdx, XTheadFmv, XTheadInt, XTheadMemIdx,
66 XTheadMemPair, XTheadMac, and XTheadSync) from version 2.0 of the T-Head
67 ISA manual, which are implemented in the Allwinner D1.
68
69 * Add support for the RISC-V Zawrs extension, version 1.0-rc4.
70
71 * Add support for Cortex-X1C for Arm.
72
73 * New command line option --gsframe to generate SFrame unwind information
74 on x86_64 and aarch64 targets.
75
76 Changes in 2.39:
77
78 * Remove (rudimentary) support for the x86-64 sub-architectures Intel L1OM and
79 Intel K1OM.
80
81 * Add support for the RISC-V Zicbop, Zicbom, and Zicboz extensions, version
82 1.0-fd39d01.
83
84 * Add support for the RISC-V Zfh extension, version 1.0.
85
86 * Add support for the Zhinx extension, version 1.0.0-rc.
87
88 * Add support for the RISC-V H extension.
89
90 * Add support for the RISC-V Zfhmin extension, version 1.0, and Zhinxmin
91 extension, version 1.0.0-rc.
92
93 Changes in 2.38:
94
95 * Add support for AArch64 system registers that were missing in previous
96 releases.
97
98 * Add support for the LoongArch instruction set.
99
100 * Add a command-line option, -muse-unaligned-vector-move, for x86 target
101 to encode aligned vector move as unaligned vector move.
102
103 * Add support for Cortex-R52+ for Arm.
104
105 * Add support for Cortex-A510, Cortex-A710, Cortex-X2 for AArch64.
106
107 * Add support for Cortex-A710 for Arm.
108
109 * Add support for Scalable Matrix Extension (SME) for AArch64.
110
111 * The --multibyte-handling=[allow|warn|warn-sym-only] option tells the
112 assembler what to when it encoutners multibyte characters in the input. The
113 default is to allow them. Setting the option to "warn" will generate a
114 warning message whenever any multibyte character is encountered. Using the
115 option to "warn-sym-only" will make the assembler generate a warning whenever a
116 symbol is defined containing multibyte characters. (References to undefined
117 symbols will not generate warnings).
118
119 * Outputs of .ds.x directive and .tfloat directive with hex input from
120 x86 assembler have been reduced from 12 bytes to 10 bytes to match the
121 output of .tfloat directive.
122
123 * Add support for 'armv8.8-a', 'armv9-a', 'armv9.1-a', 'armv9.2-a' and
124 'armv9.3-a' for -march in AArch64 GAS.
125
126 * Add support for 'armv8.7-a', 'armv8.8-a', 'armv9-a', 'armv9.1-a',
127 'armv9.2-a' and 'armv9.3-a' for -march in Arm GAS.
128
129 * Add support for Intel AVX512_FP16 instructions.
130
131 * Add support for the RISC-V scalar crypto extension, version 1.0.0.
132
133 * Add support for the RISC-V vector extension, version 1.0.
134
135 * Add support for the Z{f,d,q}inx extensions, version 1.0.0-rc.
136
137 * Add support for the RISC-V svinval extension, version 1.0.
138
139 * Add support for the RISC-V hypervisor extension, as defined by Privileged
140 Specification 1.12.
141
142 Changes in 2.37:
143
144 * arm-symbianelf support removed.
145
146 * Add support for Realm Management Extension (RME) for AArch64.
147
148 * Add support for the Zba, Zbb, Zbc, and Zbs subsets of the RISC-V
149 bit manipulation extension, version 0.93.
150
151 Changes in 2.36:
152
153 * Add support for Intel AVX VNNI instructions.
154
155 * Add support for Intel HRESET instruction.
156
157 * Add support for Intel UINTR instructions.
158
159 * Support non-absolute segment values for i386 lcall and ljmp.
160
161 * When setting the link order attribute of ELF sections, it is now possible to
162 use a numeric section index instead of symbol name.
163
164 * Add support for Cortex-A78, Cortex-A78AE, Cortex-A78C and Cortex-X1 for
165 AArch64 and ARM.
166 Add support for Cortex-R82, Neoverse V1, and Neoverse N2 for ARM.
167
168 * Add support for ETMv4 (Embedded Trace Macrocell), ETE (Embedded Trace
169 Extension), TRBE (Trace Buffer Extension)and BRBE (Branch Record Buffer
170 Extension) system registers for AArch64.
171
172 * Add support for Armv8-R and Armv8.7-A AArch64.
173
174 * Add support for DSB memory nXS barrier, WFET and WFIT instruction for Armv8.7
175 AArch64.
176
177 * Add support for +flagm feature for -march in Armv8.4 AArch64.
178
179 * Add support for +ls64 feature for -march in Armv8.7 AArch64. Add atomic
180 64-byte load/store instructions for this feature.
181
182 * Add support for +pauth (Pointer Authentication) feature for -march in
183 AArch64.
184
185 * Add support for Intel TDX instructions.
186
187 * Add support for Intel Key Locker instructions.
188
189 * Added a .nop directive to generate a single no-op instruction in a target
190 neutral manner. This instruction does have an effect on DWARF line number
191 generation, if that is active.
192
193 * Removed --reduce-memory-overheads and --hash-size as gas now
194 uses hash tables that can be expand and shrink automatically.
195
196 * Add {disp16} pseudo prefix to x86 assembler.
197
198 * Add support for Intel AMX instructions.
199
200 * Configure with --enable-x86-used-note by default for Linux/x86.
201
202 * Add support for the SHF_GNU_RETAIN flag, which can be applied to
203 sections using the 'R' flag in the .section directive.
204 SHF_GNU_RETAIN specifies that the section should not be garbage
205 collected by the linker. It requires the GNU or FreeBSD ELF OSABIs.
206
207 * Add support for the RISC-V Zihintpause extension.
208
209 Changes in 2.35:
210
211 * X86 NaCl target support is removed.
212
213 * Extend .symver directive to update visibility of the original symbol
214 and assign one original symbol to different versioned symbols.
215
216 * Add support for Intel SERIALIZE and TSXLDTRK instructions.
217
218 * Add -mlfence-after-load=, -mlfence-before-indirect-branch= and
219 -mlfence-before-ret= options to x86 assembler to help mitigate
220 CVE-2020-0551.
221
222 * Add --gdwarf-5 option to the assembler to generate DWARF 5 debug output
223 (if such output is being generated). Added the ability to generate
224 version 5 .debug_line sections.
225
226 * Add -mbig-obj support to i386 MingW targets.
227
228 * Add support for the -mriscv-isa-version argument, to select the version of
229 the RISC-V ISA specification used when assembling.
230
231 * Remove support for the RISC-V privileged specification, version 1.9.
232
233 Changes in 2.34:
234
235 * Add -malign-branch-boundary=NUM, -malign-branch=TYPE[+TYPE...],
236 -malign-branch-prefix-size=NUM and -mbranches-within-32B-boundaries
237 options to x86 assembler to align branches within a fixed boundary
238 with segment prefixes or NOPs.
239
240 * Add support for Zilog eZ80 and Zilog Z180 CPUs.
241
242 * Add support for z80-elf target.
243
244 * Add support for relocation of each byte or word of multibyte value to Z80
245 targets (just use right shift to 0, 8, 16, or 24 bits or AND operation
246 with 0xff/0xffff mask): ld a, label >> 16 \ ld hl, label & 0xffff
247
248 * Add SDCC support for Z80 targets.
249
250 Changes in 2.33:
251
252 * Add support for the Arm Scalable Vector Extension version 2 (SVE2)
253 instructions.
254
255 * Add support for the Arm Transactional Memory Extension (TME)
256 instructions.
257
258 * Add support for the Armv8.1-M Mainline and M-profile Vector Extension (MVE)
259 instructions.
260
261 * For MIPS, Add -m[no-]fix-loongson3-llsc option to fix (or not) Loongson3
262 LLSC Errata. Add a --enable-mips-fix-loongson3-llsc=[yes|no] configure
263 time option to set the default behavior. Set the default if the configure
264 option is not used to "no".
265
266 * Add support for the Arm Cortex-A76AE, Cortex-A77 and Cortex-M35P
267 processors.
268
269 * Add support for the AArch64 Cortex-A34, Cortex-A65, Cortex-A65AE,
270 Cortex-A76AE, and Cortex-A77 processors.
271
272 * Add .float16 directive for both Arm and AArch64 to allow encoding of 16-bit
273 floating point literals. Add .float16_format directive and
274 -mfp16-format=[ieee|alternative] option for Arm to control the format of the
275 encoding.
276
277 * Add --gdwarf-cie-version command line flag. This allows control over which
278 version of DWARF CIE the assembler creates.
279
280 Changes in 2.32:
281
282 * Add -mvexwig=[0|1] option to x86 assembler to control encoding of
283 VEX.W-ignored (WIG) VEX instructions.
284
285 * Add -mx86-used-note=[yes|no] option to generate (or not) x86 GNU property
286 notes. Add a --enable-x86-used-note configure time option to set the
287 default behavior. Set the default if the configure option is not used
288 to "no".
289
290 * Add support for the MIPS Loongson EXTensions R2 (EXT2) instructions.
291
292 * Add support for the MIPS Loongson EXTensions (EXT) instructions.
293
294 * Add support for the MIPS Loongson Content Address Memory (CAM) ASE.
295
296 * Add support for the C-SKY processor series.
297
298 * Add support for the MIPS Loongson MultiMedia extensions Instructions (MMI)
299 ASE.
300
301 Changes in 2.31:
302
303 * The ADR and ADRL pseudo-instructions supported by the ARM assembler
304 now only set the bottom bit of the address of thumb function symbols
305 if the -mthumb-interwork command line option is active.
306
307 * Add support for the MIPS Global INValidate (GINV) ASE.
308
309 * Add support for the MIPS Cyclic Redudancy Check (CRC) ASE.
310
311 * Add support for the Freescale S12Z architecture.
312
313 * Add --generate-missing-build-notes=[yes|no] option to create (or not) GNU
314 Build Attribute notes if none are present in the input sources. Add a
315 --enable-generate-build-notes=[yes|no] configure time option to set the
316 default behaviour. Set the default if the configure option is not used
317 to "no".
318
319 * Remove -mold-gcc command-line option for x86 targets.
320
321 * Add -O[2|s] command-line options to x86 assembler to enable alternate
322 shorter instruction encoding.
323
324 * Add support for .nops directive. It is currently supported only for
325 x86 targets.
326
327 * Add support for the .insn directive on RISC-V targets.
328
329 Changes in 2.30:
330
331 * Add support for loaction views in DWARF debug line information.
332
333 Changes in 2.29:
334
335 * Add support for ELF SHF_GNU_MBIND.
336
337 * Add support for the WebAssembly file format and wasm32 ELF conversion.
338
339 * PowerPC gas now checks that the correct register class is used in
340 instructions. For instance, "addi %f4,%cr3,%r31" warns three times
341 that the registers are invalid.
342
343 * Add support for the Texas Instruments PRU processor.
344
345 * Support for the ARMv8-R architecture and Cortex-R52 processor has been
346 added to the ARM port.
347
348 Changes in 2.28:
349
350 * Add support for the RISC-V architecture.
351
352 * Add support for the ARM Cortex-M23 and Cortex-M33 processors.
353
354 Changes in 2.27:
355
356 * Default to --enable-compressed-debug-sections=gas for Linux/x86 targets.
357
358 * Add --no-pad-sections to stop the assembler from padding the end of output
359 sections up to their alignment boundary.
360
361 * Support for the ARMv8-M architecture has been added to the ARM port. Support
362 for the ARMv8-M Security and DSP Extensions has also been added to the ARM
363 port.
364
365 * ARC backend accepts .extInstruction, .extCondCode, .extAuxRegister, and
366 .extCoreRegister pseudo-ops that allow an user to define custom
367 instructions, conditional codes, auxiliary and core registers.
368
369 * Add a configure option --enable-elf-stt-common to decide whether ELF
370 assembler should generate common symbols with the STT_COMMON type by
371 default. Default to no.
372
373 * New command-line option --elf-stt-common= for ELF targets to control
374 whether to generate common symbols with the STT_COMMON type.
375
376 * Add ability to set section flags and types via numeric values for ELF
377 based targets.
378
379 * Add a configure option --enable-x86-relax-relocations to decide whether
380 x86 assembler should generate relax relocations by default. Default to
381 yes, except for x86 Solaris targets older than Solaris 12.
382
383 * New command-line option -mrelax-relocations= for x86 target to control
384 whether to generate relax relocations.
385
386 * New command-line option -mfence-as-lock-add=yes for x86 target to encode
387 lfence, mfence and sfence as "lock addl $0x0, (%[re]sp)".
388
389 * Add assembly-time relaxation option for ARC cpus.
390
391 * Add --with-cpu=TYPE configure option for ARC gas. This allows the default
392 cpu type to be adjusted at configure time.
393
394 Changes in 2.26:
395
396 * Add a configure option --enable-compressed-debug-sections={all,gas} to
397 decide whether DWARF debug sections should be compressed by default.
398
399 * Add support for the ARC EM/HS, and ARC600/700 architectures. Remove
400 assembler support for Argonaut RISC architectures.
401
402 * Symbol and label names can now be enclosed in double quotes (") which allows
403 them to contain characters that are not part of valid symbol names in high
404 level languages.
405
406 * Added the correctly spelled -march=armv6kz, for ARMv6KZ support. The
407 previous spelling, -march=armv6zk, is still accepted.
408
409 * Support for the ARMv8.1 architecture has been added to the Aarch64 port.
410 Support for the individual ARMv8.1 Adv.SIMD, LOR and PAN architecture
411 extensions has also been added to the Aarch64 port.
412
413 * Support for the ARMv8.1 architecture has been added to the ARM port. Support
414 for the individual ARMv8.1 Adv.SIMD and PAN architecture extensions has also
415 been added to the ARM port.
416
417 * Extend --compress-debug-sections option to support
418 --compress-debug-sections=[none|zlib|zlib-gnu|zlib-gabi] for ELF
419 targets.
420
421 * --compress-debug-sections is turned on for Linux/x86 by default.
422
423 Changes in 2.25:
424
425 * Add support for the AVR Tiny microcontrollers.
426
427 * Replace support for openrisc and or32 with support for or1k.
428
429 * Enhanced the ARM port to accept the assembler output from the CodeComposer
430 Studio tool. Support is enabled via the new command-line option -mccs.
431
432 * Add support for the Andes NDS32.
433
434 Changes in 2.24:
435
436 * Add support for the Texas Instruments MSP430X processor.
437
438 * Add -gdwarf-sections command-line option to enable per-code-section
439 generation of DWARF .debug_line sections.
440
441 * Add support for Altera Nios II.
442
443 * Add support for the Imagination Technologies Meta processor.
444
445 * Add support for the v850e3v5.
446
447 * Remove assembler support for MIPS ECOFF targets.
448
449 Changes in 2.23:
450
451 * Add support for the 64-bit ARM architecture: AArch64.
452
453 * Add support for S12X processor.
454
455 * Add support for the VLE extension to the PowerPC architecture.
456
457 * Add support for the Freescale XGATE architecture.
458
459 * Add support for .bundle_align_mode, .bundle_lock, and .bundle_unlock
460 directives. These are currently available only for x86 and ARM targets.
461
462 * Add support for the Renesas RL78 architecture.
463
464 * Add support for the Adapteva EPIPHANY architecture.
465
466 * For x86, allow 'rep bsf', 'rep bsr', and 'rep ret' syntax.
467
468 Changes in 2.22:
469
470 * Add support for the Tilera TILEPro and TILE-Gx architectures.
471
472 Changes in 2.21:
473
474 * Gas no longer requires doubling of ampersands in macros.
475
476 * Add support for the TMS320C6000 (TI C6X) processor family.
477
478 * GAS now understands an extended syntax in the .section directive flags
479 for COFF targets that allows the section's alignment to be specified. This
480 feature has also been backported to the 2.20 release series, starting with
481 2.20.1.
482
483 * Add support for the Renesas RX processor.
484
485 * New command-line option, --compress-debug-sections, which requests
486 compression of DWARF debug information sections in the relocatable output
487 file. Compressed debug sections are supported by readelf, objdump, and
488 gold, but not currently by Gnu ld.
489
490 Changes in 2.20:
491
492 * Added support for v850e2 and v850e2v3.
493
494 * GNU/Linux targets now supports "gnu_unique_object" as a value in the .type
495 pseudo op. It marks the symbol as being globally unique in the entire
496 process.
497
498 * ARM assembler now supports .inst[.nw] pseudo-ops to insert opcodes specified
499 in binary rather than text.
500
501 * Add support for common symbol alignment to PE formats.
502
503 * Add support for the new discriminator column in the DWARF line table,
504 with a discriminator operand for the .loc directive.
505
506 * Add support for Sunplus score architecture.
507
508 * The .type pseudo-op now accepts a type of STT_GNU_IFUNC which can be used to
509 indicate that if the symbol is the target of a relocation, its value should
510 not be use. Instead the function should be invoked and its result used as
511 the value.
512
513 * Add support for Lattice Mico32 (lm32) architecture.
514
515 * Add support for Xilinx MicroBlaze architecture.
516
517 Changes in 2.19:
518
519 * New pseudo op .cfi_val_encoded_addr, to record constant addresses in unwind
520 tables without runtime relocation.
521
522 * New command-line option, -h-tick-hex, for sh, m32c, and h8/300 targets, which
523 adds compatibility with H'00 style hex constants.
524
525 * New command-line option, -msse-check=[none|error|warning], for x86
526 targets.
527
528 * New sub-option added to the assembler's -a command-line switch to
529 generate a listing output. The 'g' sub-option will insert into the listing
530 various information about the assembly, such as assembler version, the
531 command-line options used, and a time stamp.
532
533 * New command-line option -msse2avx for x86 target to encode SSE
534 instructions with VEX prefix.
535
536 * Add Intel XSAVE, EPT, MOVBE, AES, PCLMUL, AVX/FMA support for x86 target.
537
538 * New command-line options, -march=CPU[,+EXTENSION...], -mtune=CPU,
539 -mmnemonic=[att|intel], -msyntax=[att|intel], -mindex-reg,
540 -mnaked-reg and -mold-gcc, for x86 targets.
541
542 * Support for generating wide character strings has been added via the new
543 pseudo ops: .string16, .string32 and .string64.
544
545 * Support for SSE5 has been added to the i386 port.
546
547 Changes in 2.18:
548
549 * The GAS sources are now released under the GPLv3.
550
551 * Support for the National Semiconductor CR16 target has been added.
552
553 * Added gas .reloc pseudo. This is a low-level interface for creating
554 relocations.
555
556 * Add support for x86_64 PE+ target.
557
558 * Add support for Score target.
559
560 Changes in 2.17:
561
562 * Support for the Infineon XC16X has been added by KPIT Cummins Infosystems.
563
564 * Support for ms2 architecture has been added.
565
566 * Support for the Z80 processor family has been added.
567
568 * Add support for the "@<file>" syntax to the command line, so that extra
569 switches can be read from <file>.
570
571 * The SH target supports a new command-line switch --enable-reg-prefix which,
572 if enabled, will allow register names to be optionally prefixed with a $
573 character. This allows register names to be distinguished from label names.
574
575 * Macros with a variable number of arguments are now supported. See the
576 documentation for how this works.
577
578 * Added --reduce-memory-overheads switch to reduce the size of the hash
579 tables used, at the expense of longer assembly times, and
580 --hash-size=<NUMBER> to set the size of the hash tables used by gas.
581
582 * Macro names and macro parameter names can now be any identifier that would
583 also be legal as a symbol elsewhere. For macro parameter names, this is
584 known to cause problems in certain sources when the respective target uses
585 characters inconsistently, and thus macro parameter references may no longer
586 be recognized as such (see the documentation for details).
587
588 * Support the .f_floating, .d_floating, .g_floating and .h_floating directives
589 for the VAX target in order to be more compatible with the VAX MACRO
590 assembler.
591
592 * New command-line option -mtune=[itanium1|itanium2] for IA64 targets.
593
594 Changes in 2.16:
595
596 * Redefinition of macros now results in an error.
597
598 * New command-line option -mhint.b=[ok|warning|error] for IA64 targets.
599
600 * New command-line option -munwind-check=[warning|error] for IA64
601 targets.
602
603 * The IA64 port now uses automatic dependency violation removal as its default
604 mode.
605
606 * Port to MAXQ processor contributed by HCL Tech.
607
608 * Added support for generating unwind tables for ARM ELF targets.
609
610 * Add a -g command-line option to generate debug information in the target's
611 preferred debug format.
612
613 * Support for the crx-elf target added.
614
615 * Support for the sh-symbianelf target added.
616
617 * Added a pseudo-op (.secrel32) to generate 32 bit section relative relocations
618 on pe[i]-i386; required for this target's DWARF 2 support.
619
620 * Support for Motorola MCF521x/5249/547x/548x added.
621
622 * Support for ColdFire EMAC instructions added and Motorola syntax for MAC/EMAC
623 instrucitons.
624
625 * New command-line option -mno-shared for MIPS ELF targets.
626
627 * New command-line option --alternate and pseudo-ops .altmacro and .noaltmacro
628 added to enter (and leave) alternate macro syntax mode.
629
630 Changes in 2.15:
631
632 * The MIPS -membedded-pic option (Embedded-PIC code generation) is
633 deprecated and will be removed in a future release.
634
635 * Added PIC m32r Linux (ELF) and support to M32R assembler.
636
637 * Added support for ARM V6.
638
639 * Added support for sh4a and variants.
640
641 * Support for Renesas M32R2 added.
642
643 * Limited support for Mapping Symbols as specified in the ARM ELF
644 specification has been added to the arm assembler.
645
646 * On ARM architectures, added a new gas directive ".unreq" that undoes
647 definitions created by ".req".
648
649 * Support for Motorola ColdFire MCF528x added.
650
651 * Added --gstabs+ switch to enable the generation of STABS debug format
652 information with GNU extensions.
653
654 * Added support for MIPS64 Release 2.
655
656 * Added support for v850e1.
657
658 * Added -n switch for x86 assembler. By default, x86 GAS replaces
659 multiple nop instructions used for alignment within code sections
660 with multi-byte nop instructions such as leal 0(%esi,1),%esi. This
661 switch disables the optimization.
662
663 * Removed -n option from MIPS assembler. It was not useful, and confused the
664 existing -non_shared option.
665
666 Changes in 2.14:
667
668 * Added support for MIPS32 Release 2.
669
670 * Added support for Xtensa architecture.
671
672 * Support for Intel's iWMMXt processor (an ARM variant) added.
673
674 * An assembler test generator has been contributed and an example file that
675 uses it (gas/testsuite/gas/all/test-gen.c and test-exmaple.c).
676
677 * Support for SH2E added.
678
679 * GASP has now been removed.
680
681 * Support for Texas Instruments TMS320C4x and TMS320C3x series of
682 DSP's contributed by Michael Hayes and Svein E. Seldal.
683
684 * Support for the Ubicom IP2xxx microcontroller added.
685
686 Changes in 2.13:
687
688 * Support for the Fujitsu FRV architecture added by Red Hat. Models for FR400
689 and FR500 included.
690
691 * Support for DLX processor added.
692
693 * GASP has now been deprecated and will be removed in a future release. Use
694 the macro facilities in GAS instead.
695
696 * GASP now correctly parses floating point numbers. Unless the base is
697 explicitly specified, they are interpreted as decimal numbers regardless of
698 the currently specified base.
699
700 Changes in 2.12:
701
702 * Support for Don Knuth's MMIX, by Hans-Peter Nilsson.
703
704 * Support for the OpenRISC 32-bit embedded processor by OpenCores.
705
706 * The ARM assembler now accepts -march=..., -mcpu=... and -mfpu=... for
707 specifying the target instruction set. The old method of specifying the
708 target processor has been deprecated, but is still accepted for
709 compatibility.
710
711 * Support for the VFP floating-point instruction set has been added to
712 the ARM assembler.
713
714 * New psuedo op: .incbin to include a set of binary data at a given point
715 in the assembly. Contributed by Anders Norlander.
716
717 * The MIPS assembler now accepts -march/-mtune. -mcpu has been deprecated
718 but still works for compatability.
719
720 * The MIPS assembler no longer issues a warning by default when it
721 generates a nop instruction from a macro. The new command-line option
722 -n will turn on the warning.
723
724 Changes in 2.11:
725
726 * Support for PDP-11 and 2.11BSD a.out format, by Lars Brinkhoff.
727
728 * x86 gas now supports the full Pentium4 instruction set.
729
730 * Support for AMD x86-64 architecture, by Jan Hubicka, SuSE Labs.
731
732 * Support for Motorola 68HC11 and 68HC12.
733
734 * Support for Texas Instruments TMS320C54x (tic54x).
735
736 * Support for IA-64.
737
738 * Support for i860, by Jason Eckhardt.
739
740 * Support for CRIS (Axis Communications ETRAX series).
741
742 * x86 gas has a new .arch pseudo op to specify the target CPU architecture.
743
744 * x86 gas -q command-line option quietens warnings about register size changes
745 due to suffix, indirect jmp/call without `*', stand-alone prefixes, and
746 translating various deprecated floating point instructions.
747
748 Changes in 2.10:
749
750 * Support for the ARM msr instruction was changed to only allow an immediate
751 operand when altering the flags field.
752
753 * Support for ATMEL AVR.
754
755 * Support for IBM 370 ELF. Somewhat experimental.
756
757 * Support for numbers with suffixes.
758
759 * Added support for breaking to the end of repeat loops.
760
761 * Added support for parallel instruction syntax (DOUBLEBAR_PARALLEL).
762
763 * New .elseif pseudo-op added.
764
765 * New --fatal-warnings option.
766
767 * picoJava architecture support added.
768
769 * Motorola MCore 210 processor support added.
770
771 * A new pseudo-op .intel_syntax has been implemented to allow gas to parse i386
772 assembly programs with intel syntax.
773
774 * New pseudo-ops .func,.endfunc to aid in debugging user-written assembler code.
775
776 * Added -gdwarf2 option to generate DWARF 2 debugging information.
777
778 * Full 16-bit mode support for i386.
779
780 * Greatly improved instruction operand checking for i386. This change will
781 produce errors or warnings on incorrect assembly code that previous versions
782 of gas accepted. If you get unexpected messages from code that worked with
783 older versions of gas, please double check the code before reporting a bug.
784
785 * Weak symbol support added for COFF targets.
786
787 * Mitsubishi D30V support added.
788
789 * Texas Instruments c80 (tms320c80) support added.
790
791 * i960 ELF support added.
792
793 * ARM ELF support added.
794
795 Changes in 2.9:
796
797 * Texas Instruments c30 (tms320c30) support added.
798
799 * The assembler now optimizes the exception frame information generated by egcs
800 and gcc 2.8. The new --traditional-format option disables this optimization.
801
802 * Added --gstabs option to generate stabs debugging information.
803
804 * The -a option takes a new suboption, m (e.g., -alm) to expand macros in a
805 listing.
806
807 * Added -MD option to print dependencies.
808
809 Changes in 2.8:
810
811 * BeOS support added.
812
813 * MIPS16 support added.
814
815 * Motorola ColdFire 5200 support added (configure for m68k and use -m5200).
816
817 * Alpha/VMS support added.
818
819 * m68k options --base-size-default-16, --base-size-default-32,
820 --disp-size-default-16, and --disp-size-default-32 added.
821
822 * The alignment directives now take an optional third argument, which is the
823 maximum number of bytes to skip. If doing the alignment would require
824 skipping more than the given number of bytes, the alignment is not done at
825 all.
826
827 * The ELF assembler has a new pseudo-op, .symver, used for symbol versioning.
828
829 * The -a option takes a new suboption, c (e.g., -alc), to skip false
830 conditionals in listings.
831
832 * Added new pseudo-op, .equiv; it's like .equ, except that it is an error if
833 the symbol is already defined.
834
835 Changes in 2.7:
836
837 * The PowerPC assembler now allows the use of symbolic register names (r0,
838 etc.) if -mregnames is used. Symbolic names preceded by a '%' (%r0, etc.)
839 can be used any time. PowerPC 860 move to/from SPR instructions have been
840 added.
841
842 * Alpha Linux (ELF) support added.
843
844 * PowerPC ELF support added.
845
846 * m68k Linux (ELF) support added.
847
848 * i960 Hx/Jx support added.
849
850 * i386/PowerPC gnu-win32 support added.
851
852 * SCO ELF support added. For OpenServer 5 targets (i386-unknown-sco3.2v5) the
853 default is to build COFF-only support. To get a set of tools that generate
854 ELF (they'll understand both COFF and ELF), you must configure with
855 target=i386-unknown-sco3.2v5elf.
856
857 * m88k-motorola-sysv3* support added.
858
859 Changes in 2.6:
860
861 * Gas now directly supports macros, without requiring GASP.
862
863 * Gas now has an MRI assembler compatibility mode. Use -M or --mri to select
864 MRI mode. The pseudo-op ``.mri 1'' will switch into the MRI mode until the
865 ``.mri 0'' is seen; this can be convenient for inline assembler code.
866
867 * Added --defsym SYM=VALUE option.
868
869 * Added -mips4 support to MIPS assembler.
870
871 * Added PIC support to Solaris and SPARC SunOS 4 assembler.
872
873 Changes in 2.4:
874
875 * Converted this directory to use an autoconf-generated configure script.
876
877 * ARM support, from Richard Earnshaw.
878
879 * Updated VMS support, from Pat Rankin, including considerably improved
880 debugging support.
881
882 * Support for the control registers in the 68060.
883
884 * Handles (ignores) a new directive ".this_GCC_requires_the_GNU_assembler", to
885 provide for possible future gcc changes, for targets where gas provides some
886 features not available in the native assembler. If the native assembler is
887 used, it should become obvious pretty quickly what the problem is.
888
889 * Usage message is available with "--help".
890
891 * The GNU Assembler Preprocessor (gasp) is included. (Actually, it was in 2.3
892 also, but didn't get into the NEWS file.)
893
894 * Weak symbol support for a.out.
895
896 * A bug in the listing code which could cause an infinite loop has been fixed.
897 Bugs in listings when generating a COFF object file have also been fixed.
898
899 * Initial i386-svr4 PIC implementation from Eric Youngdale, based on code by
900 Paul Kranenburg.
901
902 * Improved Alpha support. Immediate constants can have a much larger range
903 now. Support for the 21164 has been contributed by Digital.
904
905 * Updated ns32k (pc532-mach, netbsd532) support from Ian Dall.
906
907 Changes in 2.3:
908
909 * Mach i386 support, by David Mackenzie and Ken Raeburn.
910
911 * RS/6000 and PowerPC support by Ian Taylor.
912
913 * VMS command scripts (make-gas.com, config-gas.com) have been worked on a bit,
914 based on mail received from various people. The `-h#' option should work
915 again too.
916
917 * HP-PA work, by Jeff Law. Note, for the PA, gas-2.3 has been designed to work
918 with gdb-4.12 and gcc-2.6. As gcc-2.6 has not been released yet, a special
919 version of gcc-2.5.8 has been patched to work with gas-2.3. You can retrieve
920 this special version of gcc-2.5.8 via anonymous ftp from jaguar.cs.utah.edu
921 in the "dist" directory.
922
923 * Vax support in gas fixed for BSD, so it builds and seems to run a couple
924 simple tests okay. I haven't put it through extensive testing. (GNU make is
925 currently required for BSD 4.3 builds.)
926
927 * Support for the DEC Alpha, running OSF/1 (ECOFF format). The gas support is
928 based on code donated by CMU, which used an a.out-based format. I'm afraid
929 the alpha-a.out support is pretty badly mangled, and much of it removed;
930 making it work will require rewriting it as BFD support for the format anyways.
931
932 * Irix 5 support.
933
934 * The test suites have been fixed up a bit, so that they should work with a
935 couple different versions of expect and dejagnu.
936
937 * Symbols' values are now handled internally as expressions, permitting more
938 flexibility in evaluating them in some cases. Some details of relocation
939 handling have also changed, and simple constant pool management has been
940 added, to make the Alpha port easier.
941
942 * New option "--statistics" for printing out program run times. This is
943 intended to be used with the gcc "-Q" option, which prints out times spent in
944 various phases of compilation. (You should be able to get all of them
945 printed out with "gcc -Q -Wa,--statistics", I think.)
946
947 Changes in 2.2:
948
949 * RS/6000 AIX and MIPS SGI Irix 5 support has been added.
950
951 * Configurations that are still in development (and therefore are convenient to
952 have listed in configure.in) still get rejected without a minor change to
953 gas/Makefile.in, so people not doing development work shouldn't get the
954 impression that support for such configurations is actually believed to be
955 reliable.
956
957 * The program name (usually "as") is printed when a fatal error message is
958 displayed. This should prevent some confusion about the source of occasional
959 messages about "internal errors".
960
961 * ELF support is falling into place. Support for the 386 should be working.
962 Support for SPARC Solaris is in. HPPA support from Utah is being integrated.
963
964 * Symbol values are maintained as expressions instead of being immediately
965 boiled down to add-symbol, sub-symbol, and constant. This permits slightly
966 more complex calculations involving symbols whose values are not alreadey
967 known.
968
969 * DBX-style debugging info ("stabs") is now supported for COFF formats.
970 If any stabs directives are seen in the source, GAS will create two new
971 sections: a ".stab" and a ".stabstr" section. The format of the .stab
972 section is nearly identical to the a.out symbol format, and .stabstr is
973 its string table. For this to be useful, you must have configured GCC
974 to generate stabs (by defining DBX_DEBUGGING_INFO), and must have a GDB
975 that can use the stab sections (4.11 or later).
976
977 * LynxOS, on i386 and m68k platforms, is now supported. SPARC LynxOS
978 support is in progress.
979
980 Changes in 2.1:
981
982 * Several small fixes for i386-aix (PS/2) support from Minh Tran-Le have been
983 incorporated, but not well tested yet.
984
985 * Altered the opcode table split for m68k; it should require less VM to compile
986 with gcc now.
987
988 * Some minor adjustments to add (Convergent Technologies') Miniframe support,
989 suggested by Ronald Cole.
990
991 * HPPA support (running OSF only, not HPUX) has been contributed by Utah. This
992 includes improved ELF support, which I've started adapting for SPARC Solaris
993 2.x. Integration isn't completely, so it probably won't work.
994
995 * HP9000/300 support, donated by HP, has been merged in.
996
997 * Ian Taylor has finished the MIPS ECOFF (Ultrix, Irix) support.
998
999 * Better error messages for unsupported configurations (e.g., hppa-hpux).
1000
1001 * Test suite framework is starting to become reasonable.
1002
1003 Changes in 2.0:
1004
1005 * Mostly bug fixes.
1006
1007 * Some more merging of BFD and ELF code, but ELF still doesn't work.
1008
1009 Changes in 1.94:
1010
1011 * BFD merge is partly done. Adventurous souls may try giving configure the
1012 "--with-bfd-assembler" option. Currently, ELF format requires it, a.out
1013 format accepts it; SPARC CPU accepts it. It's the default only for OS "elf"
1014 or "solaris". (ELF isn't really supported yet. It needs work. I've got
1015 some code from Utah for HP-PA ELF, and from DG for m88k ELF, but they're not
1016 fully merged yet.)
1017
1018 * The 68K opcode table has been split in half. It should now compile under gcc
1019 without consuming ridiculous amounts of memory.
1020
1021 * A couple data structures have been reduced in size. This should result in
1022 saving a little bit of space at runtime.
1023
1024 * Support for MIPS, from OSF and Ralph Campbell, has been merged in. The OSF
1025 code provided ROSE format support, which I haven't merged in yet. (I can
1026 make it available, if anyone wants to try it out.) Ralph's code, for BSD
1027 4.4, supports a.out format. We don't have ECOFF support in just yet; it's
1028 coming.
1029
1030 * Support for the Hitachi H8/500 has been added.
1031
1032 * VMS host and target support should be working now, thanks chiefly to Eric
1033 Youngdale.
1034
1035 Changes in 1.93.01:
1036
1037 * For m68k, support for more processors has been added: 68040, CPU32, 68851.
1038
1039 * For i386, .align is now power-of-two; was number-of-bytes.
1040
1041 * For m68k, "%" is now accepted before register names. For COFF format, which
1042 doesn't use underscore prefixes for C labels, it is required, so variable "a0"
1043 can be distinguished from the register.
1044
1045 * Last public release was 1.38. Lots of configuration changes since then, lots
1046 of new CPUs and formats, lots of bugs fixed.
1047
1048 \f
1049 Copyright (C) 2012-2023 Free Software Foundation, Inc.
1050
1051 Copying and distribution of this file, with or without modification,
1052 are permitted in any medium without royalty provided the copyright
1053 notice and this notice are preserved.
1054
1055 Local variables:
1056 fill-column: 79
1057 End: