]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/epiphany/epiphany-sched.md
Update copyright years.
[thirdparty/gcc.git] / gcc / config / epiphany / epiphany-sched.md
CommitLineData
feeeff5c 1;; DFA scheduling description for EPIPHANY
a945c346 2;; Copyright (C) 2004-2024 Free Software Foundation, Inc.
feeeff5c
JR
3;; Contributed by Embecosm on behalf of Adapteva, Inc.
4
5;; This file is part of GCC.
6
7;; GCC is free software; you can redistribute it and/or modify
8;; it under the terms of the GNU General Public License as published by
9;; the Free Software Foundation; either version 3, or (at your option)
10;; any later version.
11
12;; GCC is distributed in the hope that it will be useful,
13;; but WITHOUT ANY WARRANTY; without even the implied warranty of
14;; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15;; GNU General Public License for more details.
16
17;; You should have received a copy of the GNU General Public License
18;; along with GCC; see the file COPYING3. If not see
19;; <http://www.gnu.org/licenses/>.
20
21;; Two automata are defined to reduce number of states
22;; which a single large automaton will have. (Factoring)
23
24(define_automaton "inst_pipeline,fpu_pipe")
25
26;; This unit is basically the decode unit of the processor.
27;; Since epiphany is a dual issue machine, it is as if there are two
28;; units so that any insn can be processed by either one
29;; of the decoding unit.
30
31(define_cpu_unit "pipe_01,pipe_02" "inst_pipeline")
32
33;; The fixed point arithmetic unit.
34
35(define_cpu_unit "int" "inst_pipeline")
36
37;; The floating point unit.
38
39(define_cpu_unit "F0" "fpu_pipe")
40
41;; ----------------------------------------------------
42;; This reservation is to simplify the dual issue description.
43
44(define_reservation "issue" "pipe_01|pipe_02")
45
46;; This is to express instructions that cannot be paired.
47
48(define_reservation "d_lock" "pipe_01+pipe_02")
49
50;; We don't model all pipeline stages; we model the issue stage
51;; inasmuch as we allow only two instructions to issue simultaneously,
52;; and flow instructions prevent any simultaneous issue of another instruction.
53;; (This uses pipe_01 and pipe_02).
54;; Double issue of 'other' insns is prevented by using the int unit in the
55;; E1 stage.
56;; Double issue of float instructions is prevented by using F0 in the E1 stage.
57
58(define_insn_reservation "simple_arith" 2
59 (and (eq_attr "pipe_model" "epiphany")
60 (eq_attr "type" "move,cmove,compare,shift,misc,mul")
61 (eq_attr "length" "4"))
62 "issue,int")
63
553bfa06 64; anything but fp / fp_int / v2fp has a bypass
feeeff5c
JR
65(define_bypass 1 "simple_arith" "simple_arith,simple_arith_2,simple_arith_4,load,store,branch,call,flow")
66
67(define_insn_reservation "simple_arith_2" 2
68 (and (eq_attr "pipe_model" "epiphany")
69 (eq_attr "type" "move,cmove,compare,shift,misc,mul")
70 (eq_attr "length" "8"))
71 "issue,issue+int,int")
72
73(define_insn_reservation "simple_arith_4" 4
74 (and (eq_attr "pipe_model" "epiphany")
75 (eq_attr "type" "move,compare,shift,misc,mul")
76 (eq_attr "length" "12,16,20,24"))
77 "issue,issue+int,issue+int,issue+int,int")
78
79;; Loads have a latency of two.
e53b6e56 80;; Note that we fix up the latency of post_modify in epiphany.cc:epiphany_adjust_cost
feeeff5c
JR
81
82(define_insn_reservation "load" 3
83 (and (eq_attr "pipe_model" "epiphany")
84 (eq_attr "type" "load"))
85 "issue,int")
86
553bfa06 87; anything but fp / fp_int / v2fp has a bypass
feeeff5c
JR
88(define_bypass 2 "load" "simple_arith,simple_arith_2,simple_arith_4,load,store,branch,call,flow")
89
90(define_insn_reservation "store" 1
91 (and (eq_attr "pipe_model" "epiphany")
92 (eq_attr "type" "store"))
93 "issue,int")
94
95;; Branch
96;; Latency when taken: 3
97;; Issue Rate: 1
98;; The latency is 1 when the branch is not taken.
99;; We can't really do much with the latency, even if we could express it,
100;; but the pairing restrictions are useful to take into account.
101
102(define_insn_reservation "branch" 1
103 (and (eq_attr "pipe_model" "epiphany")
104 (eq_attr "type" "branch,uncond_branch"))
105 "d_lock")
106
107;; calls introduce a longisch delay that is likely to flush the pipelines
108;; of the caller's instructions. Both the call instruction itself and
109;; the rts at the end of the call / sfunc incurs a three cycle penalty,
110;; thus also isolating the scheduling of caller and callee.
111
112(define_insn_reservation "call" 8
113 (and (eq_attr "pipe_model" "epiphany")
114 (eq_attr "type" "call,sfunc,fp_sfunc"))
115 "d_lock*8")
116
117(define_insn_reservation "flow" 1
118 (and (eq_attr "pipe_model" "epiphany")
119 (eq_attr "type" "flow"))
120 "d_lock")
121\f
553bfa06 122(define_insn_reservation "fp_arith" 5
feeeff5c 123 (and (eq_attr "pipe_model" "epiphany")
553bfa06 124 (eq_attr "type" "fp,fp_int"))
feeeff5c
JR
125 "issue,F0")
126
553bfa06 127(define_bypass 4 "fp_arith" "store")
feeeff5c 128
553bfa06
JR
129; There are two main consumers for v2fp:
130; - other v2fp operation - in that case, the latencies can dovetail to
131; save one cycle of latency.
132; - 64 bit store operations - we need both registers, but OTOH the latency is
133; one lower to start with.
134; of the bypass saving one cyles then.
135(define_insn_reservation "v2fp_arith" 5
136 (and (eq_attr "pipe_model" "epiphany")
137 (eq_attr "type" "v2fp"))
138 "issue,issue+F0,F0")
447a7d24
JR
139
140; A boolean attribute for use by peephole2 patterns that try to figure out
141; if we overcommitted the FPU.
142; This is notionally a numeric attribute to avoid dependency problems.
143(define_attr "sched_use_fpu" ""
144 (cond [(eq_attr "type" "fp,fp_int,v2fp") (const_int 1)]
145 (const_int 0)))