]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/final.c
Merge tree-ssa-20020619-branch into mainline.
[thirdparty/gcc.git] / gcc / final.c
CommitLineData
3cf2715d 1/* Convert RTL to assembler code and output it, for GNU compiler.
3b708058 2 Copyright (C) 1987, 1988, 1989, 1992, 1993, 1994, 1995, 1996, 1997,
3897f229 3 1998, 1999, 2000, 2001, 2002, 2003, 2004 Free Software Foundation, Inc.
3cf2715d 4
1322177d 5This file is part of GCC.
3cf2715d 6
1322177d
LB
7GCC is free software; you can redistribute it and/or modify it under
8the terms of the GNU General Public License as published by the Free
9Software Foundation; either version 2, or (at your option) any later
10version.
3cf2715d 11
1322177d
LB
12GCC is distributed in the hope that it will be useful, but WITHOUT ANY
13WARRANTY; without even the implied warranty of MERCHANTABILITY or
14FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15for more details.
3cf2715d
DE
16
17You should have received a copy of the GNU General Public License
1322177d
LB
18along with GCC; see the file COPYING. If not, write to the Free
19Software Foundation, 59 Temple Place - Suite 330, Boston, MA
2002111-1307, USA. */
3cf2715d 21
3cf2715d
DE
22/* This is the final pass of the compiler.
23 It looks at the rtl code for a function and outputs assembler code.
24
25 Call `final_start_function' to output the assembler code for function entry,
26 `final' to output assembler code for some RTL code,
27 `final_end_function' to output assembler code for function exit.
28 If a function is compiled in several pieces, each piece is
29 output separately with `final'.
30
31 Some optimizations are also done at this level.
32 Move instructions that were made unnecessary by good register allocation
33 are detected and omitted from the output. (Though most of these
34 are removed by the last jump pass.)
35
36 Instructions to set the condition codes are omitted when it can be
37 seen that the condition codes already had the desired values.
38
39 In some cases it is sufficient if the inherited condition codes
40 have related values, but this may require the following insn
41 (the one that tests the condition codes) to be modified.
42
43 The code for the function prologue and epilogue are generated
08c148a8
NB
44 directly in assembler by the target functions function_prologue and
45 function_epilogue. Those instructions never exist as rtl. */
3cf2715d
DE
46
47#include "config.h"
670ee920 48#include "system.h"
4977bab6
ZW
49#include "coretypes.h"
50#include "tm.h"
3cf2715d
DE
51
52#include "tree.h"
53#include "rtl.h"
6baf1cc8 54#include "tm_p.h"
3cf2715d
DE
55#include "regs.h"
56#include "insn-config.h"
3cf2715d 57#include "insn-attr.h"
3cf2715d
DE
58#include "recog.h"
59#include "conditions.h"
60#include "flags.h"
61#include "real.h"
62#include "hard-reg-set.h"
3cf2715d 63#include "output.h"
3d195391 64#include "except.h"
49ad7cfa 65#include "function.h"
10f0ad3d 66#include "toplev.h"
d6f4ec51 67#include "reload.h"
ab87f8c8 68#include "intl.h"
be1bb652 69#include "basic-block.h"
08c148a8 70#include "target.h"
a5a42b92 71#include "debug.h"
49d801d3 72#include "expr.h"
ba4f7968 73#include "cfglayout.h"
3cf2715d 74
440aabf8
NB
75#ifdef XCOFF_DEBUGGING_INFO
76#include "xcoffout.h" /* Needed for external data
77 declarations for e.g. AIX 4.x. */
78#endif
79
76ead72b
RL
80#if defined (DWARF2_UNWIND_INFO) || defined (DWARF2_DEBUGGING_INFO)
81#include "dwarf2out.h"
82#endif
83
6a08f7b3
DP
84#ifdef DBX_DEBUGGING_INFO
85#include "dbxout.h"
86#endif
87
3cf2715d
DE
88/* If we aren't using cc0, CC_STATUS_INIT shouldn't exist. So define a
89 null default for it to save conditionalization later. */
90#ifndef CC_STATUS_INIT
91#define CC_STATUS_INIT
92#endif
93
94/* How to start an assembler comment. */
95#ifndef ASM_COMMENT_START
96#define ASM_COMMENT_START ";#"
97#endif
98
99/* Is the given character a logical line separator for the assembler? */
100#ifndef IS_ASM_LOGICAL_LINE_SEPARATOR
101#define IS_ASM_LOGICAL_LINE_SEPARATOR(C) ((C) == ';')
102#endif
103
75197b37
BS
104#ifndef JUMP_TABLES_IN_TEXT_SECTION
105#define JUMP_TABLES_IN_TEXT_SECTION 0
106#endif
107
d48bc59a
RH
108#if defined(READONLY_DATA_SECTION) || defined(READONLY_DATA_SECTION_ASM_OP)
109#define HAVE_READONLY_DATA_SECTION 1
110#else
111#define HAVE_READONLY_DATA_SECTION 0
112#endif
113
589fe865
DJ
114/* Bitflags used by final_scan_insn. */
115#define SEEN_BB 1
116#define SEEN_NOTE 2
117#define SEEN_EMITTED 4
118
3cf2715d 119/* Last insn processed by final_scan_insn. */
b1a9f6a0
RH
120static rtx debug_insn;
121rtx current_output_insn;
3cf2715d
DE
122
123/* Line number of last NOTE. */
124static int last_linenum;
125
eac40081
RK
126/* Highest line number in current block. */
127static int high_block_linenum;
128
129/* Likewise for function. */
130static int high_function_linenum;
131
3cf2715d 132/* Filename of last NOTE. */
3cce094d 133static const char *last_filename;
3cf2715d 134
fc470718
R
135extern int length_unit_log; /* This is defined in insn-attrtab.c. */
136
3cf2715d
DE
137/* Nonzero while outputting an `asm' with operands.
138 This means that inconsistencies are the user's fault, so don't abort.
139 The precise value is the insn being output, to pass to error_for_asm. */
c8b94768 140rtx this_is_asm_operands;
3cf2715d
DE
141
142/* Number of operands of this insn, for an `asm' with operands. */
22bf4422 143static unsigned int insn_noperands;
3cf2715d
DE
144
145/* Compare optimization flag. */
146
147static rtx last_ignored_compare = 0;
148
3cf2715d
DE
149/* Assign a unique number to each insn that is output.
150 This can be used to generate unique local labels. */
151
152static int insn_counter = 0;
153
154#ifdef HAVE_cc0
155/* This variable contains machine-dependent flags (defined in tm.h)
156 set and examined by output routines
157 that describe how to interpret the condition codes properly. */
158
159CC_STATUS cc_status;
160
161/* During output of an insn, this contains a copy of cc_status
162 from before the insn. */
163
164CC_STATUS cc_prev_status;
165#endif
166
167/* Indexed by hardware reg number, is 1 if that register is ever
168 used in the current function.
169
170 In life_analysis, or in stupid_life_analysis, this is set
171 up to record the hard regs used explicitly. Reload adds
172 in the hard regs used for holding pseudo regs. Final uses
173 it to generate the code in the function prologue and epilogue
174 to save and restore registers as needed. */
175
176char regs_ever_live[FIRST_PSEUDO_REGISTER];
177
df2ef49b
AM
178/* Like regs_ever_live, but 1 if a reg is set or clobbered from an asm.
179 Unlike regs_ever_live, elements of this array corresponding to
180 eliminable regs like the frame pointer are set if an asm sets them. */
181
182char regs_asm_clobbered[FIRST_PSEUDO_REGISTER];
183
3cf2715d 184/* Nonzero means current function must be given a frame pointer.
b483cfb7
EB
185 Initialized in function.c to 0. Set only in reload1.c as per
186 the needs of the function. */
3cf2715d
DE
187
188int frame_pointer_needed;
189
18c038b9 190/* Number of unmatched NOTE_INSN_BLOCK_BEG notes we have seen. */
3cf2715d
DE
191
192static int block_depth;
193
194/* Nonzero if have enabled APP processing of our assembler output. */
195
196static int app_on;
197
198/* If we are outputting an insn sequence, this contains the sequence rtx.
199 Zero otherwise. */
200
201rtx final_sequence;
202
203#ifdef ASSEMBLER_DIALECT
204
205/* Number of the assembler dialect to use, starting at 0. */
206static int dialect_number;
207#endif
208
afe48e06
RH
209#ifdef HAVE_conditional_execution
210/* Nonnull if the insn currently being emitted was a COND_EXEC pattern. */
211rtx current_insn_predicate;
212#endif
213
1d300e19 214#ifdef HAVE_ATTR_length
6cf9ac28
AJ
215static int asm_insn_count (rtx);
216#endif
217static void profile_function (FILE *);
218static void profile_after_prologue (FILE *);
219static bool notice_source_line (rtx);
220static rtx walk_alter_subreg (rtx *);
221static void output_asm_name (void);
222static void output_alternate_entry_point (FILE *, rtx);
223static tree get_mem_expr_from_op (rtx, int *);
224static void output_asm_operand_names (rtx *, int *, int);
225static void output_operand (rtx, int);
e9a25f70 226#ifdef LEAF_REGISTERS
6cf9ac28 227static void leaf_renumber_regs (rtx);
e9a25f70
JL
228#endif
229#ifdef HAVE_cc0
6cf9ac28 230static int alter_cond (rtx);
e9a25f70 231#endif
ca3075bd 232#ifndef ADDR_VEC_ALIGN
6cf9ac28 233static int final_addr_vec_align (rtx);
ca3075bd 234#endif
7bdb32b9 235#ifdef HAVE_ATTR_length
6cf9ac28 236static int align_fuzz (rtx, rtx, int, unsigned);
7bdb32b9 237#endif
3cf2715d
DE
238\f
239/* Initialize data in final at the beginning of a compilation. */
240
241void
6cf9ac28 242init_final (const char *filename ATTRIBUTE_UNUSED)
3cf2715d 243{
3cf2715d 244 app_on = 0;
3cf2715d
DE
245 final_sequence = 0;
246
247#ifdef ASSEMBLER_DIALECT
248 dialect_number = ASSEMBLER_DIALECT;
249#endif
250}
251
08c148a8 252/* Default target function prologue and epilogue assembler output.
b9f22704 253
08c148a8
NB
254 If not overridden for epilogue code, then the function body itself
255 contains return instructions wherever needed. */
256void
6cf9ac28
AJ
257default_function_pro_epilogue (FILE *file ATTRIBUTE_UNUSED,
258 HOST_WIDE_INT size ATTRIBUTE_UNUSED)
08c148a8
NB
259{
260}
261
b4c25db2
NB
262/* Default target hook that outputs nothing to a stream. */
263void
6cf9ac28 264no_asm_to_stream (FILE *file ATTRIBUTE_UNUSED)
b4c25db2
NB
265{
266}
267
3cf2715d
DE
268/* Enable APP processing of subsequent output.
269 Used before the output from an `asm' statement. */
270
271void
6cf9ac28 272app_enable (void)
3cf2715d
DE
273{
274 if (! app_on)
275 {
51723711 276 fputs (ASM_APP_ON, asm_out_file);
3cf2715d
DE
277 app_on = 1;
278 }
279}
280
281/* Disable APP processing of subsequent output.
282 Called from varasm.c before most kinds of output. */
283
284void
6cf9ac28 285app_disable (void)
3cf2715d
DE
286{
287 if (app_on)
288 {
51723711 289 fputs (ASM_APP_OFF, asm_out_file);
3cf2715d
DE
290 app_on = 0;
291 }
292}
293\f
f5d927c0 294/* Return the number of slots filled in the current
3cf2715d
DE
295 delayed branch sequence (we don't count the insn needing the
296 delay slot). Zero if not in a delayed branch sequence. */
297
298#ifdef DELAY_SLOTS
299int
6cf9ac28 300dbr_sequence_length (void)
3cf2715d
DE
301{
302 if (final_sequence != 0)
303 return XVECLEN (final_sequence, 0) - 1;
304 else
305 return 0;
306}
307#endif
308\f
309/* The next two pages contain routines used to compute the length of an insn
310 and to shorten branches. */
311
312/* Arrays for insn lengths, and addresses. The latter is referenced by
313 `insn_current_length'. */
314
addd7df6 315static int *insn_lengths;
9d98a694 316
9d98a694 317varray_type insn_addresses_;
3cf2715d 318
ea3cbda5
R
319/* Max uid for which the above arrays are valid. */
320static int insn_lengths_max_uid;
321
3cf2715d
DE
322/* Address of insn being processed. Used by `insn_current_length'. */
323int insn_current_address;
324
fc470718
R
325/* Address of insn being processed in previous iteration. */
326int insn_last_address;
327
d6a7951f 328/* known invariant alignment of insn being processed. */
fc470718
R
329int insn_current_align;
330
95707627
R
331/* After shorten_branches, for any insn, uid_align[INSN_UID (insn)]
332 gives the next following alignment insn that increases the known
333 alignment, or NULL_RTX if there is no such insn.
334 For any alignment obtained this way, we can again index uid_align with
335 its uid to obtain the next following align that in turn increases the
336 alignment, till we reach NULL_RTX; the sequence obtained this way
337 for each insn we'll call the alignment chain of this insn in the following
338 comments. */
339
f5d927c0
KH
340struct label_alignment
341{
9e423e6d
JW
342 short alignment;
343 short max_skip;
344};
345
346static rtx *uid_align;
347static int *uid_shuid;
348static struct label_alignment *label_align;
95707627 349
3cf2715d
DE
350/* Indicate that branch shortening hasn't yet been done. */
351
352void
6cf9ac28 353init_insn_lengths (void)
3cf2715d 354{
95707627
R
355 if (uid_shuid)
356 {
357 free (uid_shuid);
358 uid_shuid = 0;
359 }
360 if (insn_lengths)
361 {
362 free (insn_lengths);
363 insn_lengths = 0;
ea3cbda5 364 insn_lengths_max_uid = 0;
95707627 365 }
9d98a694
AO
366#ifdef HAVE_ATTR_length
367 INSN_ADDRESSES_FREE ();
368#endif
95707627
R
369 if (uid_align)
370 {
371 free (uid_align);
372 uid_align = 0;
373 }
3cf2715d
DE
374}
375
376/* Obtain the current length of an insn. If branch shortening has been done,
377 get its actual length. Otherwise, get its maximum length. */
378
379int
6cf9ac28 380get_attr_length (rtx insn ATTRIBUTE_UNUSED)
3cf2715d
DE
381{
382#ifdef HAVE_ATTR_length
383 rtx body;
384 int i;
385 int length = 0;
386
ea3cbda5 387 if (insn_lengths_max_uid > INSN_UID (insn))
3cf2715d
DE
388 return insn_lengths[INSN_UID (insn)];
389 else
390 switch (GET_CODE (insn))
391 {
392 case NOTE:
393 case BARRIER:
394 case CODE_LABEL:
395 return 0;
396
397 case CALL_INSN:
398 length = insn_default_length (insn);
399 break;
400
401 case JUMP_INSN:
402 body = PATTERN (insn);
dd3f0101 403 if (GET_CODE (body) == ADDR_VEC || GET_CODE (body) == ADDR_DIFF_VEC)
3cf2715d 404 {
fc470718
R
405 /* Alignment is machine-dependent and should be handled by
406 ADDR_VEC_ALIGN. */
3cf2715d
DE
407 }
408 else
409 length = insn_default_length (insn);
410 break;
411
412 case INSN:
413 body = PATTERN (insn);
414 if (GET_CODE (body) == USE || GET_CODE (body) == CLOBBER)
415 return 0;
416
417 else if (GET_CODE (body) == ASM_INPUT || asm_noperands (body) >= 0)
418 length = asm_insn_count (body) * insn_default_length (insn);
419 else if (GET_CODE (body) == SEQUENCE)
420 for (i = 0; i < XVECLEN (body, 0); i++)
421 length += get_attr_length (XVECEXP (body, 0, i));
422 else
423 length = insn_default_length (insn);
e9a25f70
JL
424 break;
425
426 default:
427 break;
3cf2715d
DE
428 }
429
430#ifdef ADJUST_INSN_LENGTH
431 ADJUST_INSN_LENGTH (insn, length);
432#endif
433 return length;
434#else /* not HAVE_ATTR_length */
435 return 0;
436#endif /* not HAVE_ATTR_length */
437}
438\f
fc470718
R
439/* Code to handle alignment inside shorten_branches. */
440
441/* Here is an explanation how the algorithm in align_fuzz can give
442 proper results:
443
444 Call a sequence of instructions beginning with alignment point X
445 and continuing until the next alignment point `block X'. When `X'
f5d927c0 446 is used in an expression, it means the alignment value of the
fc470718 447 alignment point.
f5d927c0 448
fc470718
R
449 Call the distance between the start of the first insn of block X, and
450 the end of the last insn of block X `IX', for the `inner size of X'.
451 This is clearly the sum of the instruction lengths.
f5d927c0 452
fc470718
R
453 Likewise with the next alignment-delimited block following X, which we
454 shall call block Y.
f5d927c0 455
fc470718
R
456 Call the distance between the start of the first insn of block X, and
457 the start of the first insn of block Y `OX', for the `outer size of X'.
f5d927c0 458
fc470718 459 The estimated padding is then OX - IX.
f5d927c0 460
fc470718 461 OX can be safely estimated as
f5d927c0 462
fc470718
R
463 if (X >= Y)
464 OX = round_up(IX, Y)
465 else
466 OX = round_up(IX, X) + Y - X
f5d927c0 467
fc470718
R
468 Clearly est(IX) >= real(IX), because that only depends on the
469 instruction lengths, and those being overestimated is a given.
f5d927c0 470
fc470718
R
471 Clearly round_up(foo, Z) >= round_up(bar, Z) if foo >= bar, so
472 we needn't worry about that when thinking about OX.
f5d927c0 473
fc470718
R
474 When X >= Y, the alignment provided by Y adds no uncertainty factor
475 for branch ranges starting before X, so we can just round what we have.
476 But when X < Y, we don't know anything about the, so to speak,
477 `middle bits', so we have to assume the worst when aligning up from an
478 address mod X to one mod Y, which is Y - X. */
479
480#ifndef LABEL_ALIGN
efa3896a 481#define LABEL_ALIGN(LABEL) align_labels_log
fc470718
R
482#endif
483
9e423e6d 484#ifndef LABEL_ALIGN_MAX_SKIP
2cca7283 485#define LABEL_ALIGN_MAX_SKIP align_labels_max_skip
9e423e6d
JW
486#endif
487
fc470718 488#ifndef LOOP_ALIGN
efa3896a 489#define LOOP_ALIGN(LABEL) align_loops_log
fc470718
R
490#endif
491
9e423e6d 492#ifndef LOOP_ALIGN_MAX_SKIP
2cca7283 493#define LOOP_ALIGN_MAX_SKIP align_loops_max_skip
9e423e6d
JW
494#endif
495
fc470718 496#ifndef LABEL_ALIGN_AFTER_BARRIER
340f7e7c 497#define LABEL_ALIGN_AFTER_BARRIER(LABEL) 0
fc470718
R
498#endif
499
9e423e6d 500#ifndef LABEL_ALIGN_AFTER_BARRIER_MAX_SKIP
247a370b
JH
501#define LABEL_ALIGN_AFTER_BARRIER_MAX_SKIP 0
502#endif
503
504#ifndef JUMP_ALIGN
505#define JUMP_ALIGN(LABEL) align_jumps_log
506#endif
507
508#ifndef JUMP_ALIGN_MAX_SKIP
2cca7283 509#define JUMP_ALIGN_MAX_SKIP align_jumps_max_skip
9e423e6d
JW
510#endif
511
fc470718 512#ifndef ADDR_VEC_ALIGN
ca3075bd 513static int
6cf9ac28 514final_addr_vec_align (rtx addr_vec)
fc470718 515{
2a841588 516 int align = GET_MODE_SIZE (GET_MODE (PATTERN (addr_vec)));
fc470718
R
517
518 if (align > BIGGEST_ALIGNMENT / BITS_PER_UNIT)
519 align = BIGGEST_ALIGNMENT / BITS_PER_UNIT;
2a841588 520 return exact_log2 (align);
fc470718
R
521
522}
f5d927c0 523
fc470718
R
524#define ADDR_VEC_ALIGN(ADDR_VEC) final_addr_vec_align (ADDR_VEC)
525#endif
526
527#ifndef INSN_LENGTH_ALIGNMENT
528#define INSN_LENGTH_ALIGNMENT(INSN) length_unit_log
529#endif
530
fc470718
R
531#define INSN_SHUID(INSN) (uid_shuid[INSN_UID (INSN)])
532
de7987a6 533static int min_labelno, max_labelno;
fc470718
R
534
535#define LABEL_TO_ALIGNMENT(LABEL) \
9e423e6d
JW
536 (label_align[CODE_LABEL_NUMBER (LABEL) - min_labelno].alignment)
537
538#define LABEL_TO_MAX_SKIP(LABEL) \
539 (label_align[CODE_LABEL_NUMBER (LABEL) - min_labelno].max_skip)
fc470718
R
540
541/* For the benefit of port specific code do this also as a function. */
f5d927c0 542
fc470718 543int
6cf9ac28 544label_to_alignment (rtx label)
fc470718
R
545{
546 return LABEL_TO_ALIGNMENT (label);
547}
548
549#ifdef HAVE_ATTR_length
550/* The differences in addresses
551 between a branch and its target might grow or shrink depending on
552 the alignment the start insn of the range (the branch for a forward
553 branch or the label for a backward branch) starts out on; if these
554 differences are used naively, they can even oscillate infinitely.
555 We therefore want to compute a 'worst case' address difference that
556 is independent of the alignment the start insn of the range end
557 up on, and that is at least as large as the actual difference.
558 The function align_fuzz calculates the amount we have to add to the
559 naively computed difference, by traversing the part of the alignment
560 chain of the start insn of the range that is in front of the end insn
561 of the range, and considering for each alignment the maximum amount
562 that it might contribute to a size increase.
563
564 For casesi tables, we also want to know worst case minimum amounts of
565 address difference, in case a machine description wants to introduce
566 some common offset that is added to all offsets in a table.
d6a7951f 567 For this purpose, align_fuzz with a growth argument of 0 computes the
fc470718
R
568 appropriate adjustment. */
569
fc470718
R
570/* Compute the maximum delta by which the difference of the addresses of
571 START and END might grow / shrink due to a different address for start
572 which changes the size of alignment insns between START and END.
573 KNOWN_ALIGN_LOG is the alignment known for START.
574 GROWTH should be ~0 if the objective is to compute potential code size
575 increase, and 0 if the objective is to compute potential shrink.
576 The return value is undefined for any other value of GROWTH. */
f5d927c0 577
ca3075bd 578static int
6cf9ac28 579align_fuzz (rtx start, rtx end, int known_align_log, unsigned int growth)
fc470718
R
580{
581 int uid = INSN_UID (start);
582 rtx align_label;
583 int known_align = 1 << known_align_log;
584 int end_shuid = INSN_SHUID (end);
585 int fuzz = 0;
586
587 for (align_label = uid_align[uid]; align_label; align_label = uid_align[uid])
588 {
589 int align_addr, new_align;
590
591 uid = INSN_UID (align_label);
9d98a694 592 align_addr = INSN_ADDRESSES (uid) - insn_lengths[uid];
fc470718
R
593 if (uid_shuid[uid] > end_shuid)
594 break;
595 known_align_log = LABEL_TO_ALIGNMENT (align_label);
596 new_align = 1 << known_align_log;
597 if (new_align < known_align)
598 continue;
599 fuzz += (-align_addr ^ growth) & (new_align - known_align);
600 known_align = new_align;
601 }
602 return fuzz;
603}
604
605/* Compute a worst-case reference address of a branch so that it
606 can be safely used in the presence of aligned labels. Since the
607 size of the branch itself is unknown, the size of the branch is
608 not included in the range. I.e. for a forward branch, the reference
609 address is the end address of the branch as known from the previous
610 branch shortening pass, minus a value to account for possible size
611 increase due to alignment. For a backward branch, it is the start
612 address of the branch as known from the current pass, plus a value
613 to account for possible size increase due to alignment.
614 NB.: Therefore, the maximum offset allowed for backward branches needs
615 to exclude the branch size. */
f5d927c0 616
fc470718 617int
6cf9ac28 618insn_current_reference_address (rtx branch)
fc470718 619{
5527bf14
RH
620 rtx dest, seq;
621 int seq_uid;
622
623 if (! INSN_ADDRESSES_SET_P ())
624 return 0;
625
626 seq = NEXT_INSN (PREV_INSN (branch));
627 seq_uid = INSN_UID (seq);
fc470718
R
628 if (GET_CODE (branch) != JUMP_INSN)
629 /* This can happen for example on the PA; the objective is to know the
630 offset to address something in front of the start of the function.
631 Thus, we can treat it like a backward branch.
632 We assume here that FUNCTION_BOUNDARY / BITS_PER_UNIT is larger than
633 any alignment we'd encounter, so we skip the call to align_fuzz. */
634 return insn_current_address;
635 dest = JUMP_LABEL (branch);
5527bf14 636
b9f22704 637 /* BRANCH has no proper alignment chain set, so use SEQ.
afc6898e
BS
638 BRANCH also has no INSN_SHUID. */
639 if (INSN_SHUID (seq) < INSN_SHUID (dest))
fc470718 640 {
f5d927c0 641 /* Forward branch. */
fc470718 642 return (insn_last_address + insn_lengths[seq_uid]
26024475 643 - align_fuzz (seq, dest, length_unit_log, ~0));
fc470718
R
644 }
645 else
646 {
f5d927c0 647 /* Backward branch. */
fc470718 648 return (insn_current_address
923f7cf9 649 + align_fuzz (dest, seq, length_unit_log, ~0));
fc470718
R
650 }
651}
652#endif /* HAVE_ATTR_length */
653\f
247a370b 654void
6cf9ac28 655compute_alignments (void)
247a370b 656{
247a370b 657 int log, max_skip, max_log;
e0082a72 658 basic_block bb;
247a370b
JH
659
660 if (label_align)
661 {
662 free (label_align);
663 label_align = 0;
664 }
665
666 max_labelno = max_label_num ();
667 min_labelno = get_first_label_num ();
703ad42b
KG
668 label_align = xcalloc (max_labelno - min_labelno + 1,
669 sizeof (struct label_alignment));
247a370b
JH
670
671 /* If not optimizing or optimizing for size, don't assign any alignments. */
ba712955 672 if (! optimize || optimize_size)
247a370b
JH
673 return;
674
e0082a72 675 FOR_EACH_BB (bb)
247a370b 676 {
a813c111 677 rtx label = BB_HEAD (bb);
247a370b
JH
678 int fallthru_frequency = 0, branch_frequency = 0, has_fallthru = 0;
679 edge e;
680
66b4e478
JH
681 if (GET_CODE (label) != CODE_LABEL
682 || probably_never_executed_bb_p (bb))
247a370b
JH
683 continue;
684 max_log = LABEL_ALIGN (label);
685 max_skip = LABEL_ALIGN_MAX_SKIP;
686
687 for (e = bb->pred; e; e = e->pred_next)
688 {
689 if (e->flags & EDGE_FALLTHRU)
690 has_fallthru = 1, fallthru_frequency += EDGE_FREQUENCY (e);
691 else
692 branch_frequency += EDGE_FREQUENCY (e);
693 }
694
f63d1bf7 695 /* There are two purposes to align block with no fallthru incoming edge:
247a370b 696 1) to avoid fetch stalls when branch destination is near cache boundary
d6a7951f 697 2) to improve cache efficiency in case the previous block is not executed
247a370b
JH
698 (so it does not need to be in the cache).
699
700 We to catch first case, we align frequently executed blocks.
701 To catch the second, we align blocks that are executed more frequently
eaec9b3d 702 than the predecessor and the predecessor is likely to not be executed
247a370b
JH
703 when function is called. */
704
705 if (!has_fallthru
706 && (branch_frequency > BB_FREQ_MAX / 10
f6366fc7
ZD
707 || (bb->frequency > bb->prev_bb->frequency * 10
708 && (bb->prev_bb->frequency
247a370b
JH
709 <= ENTRY_BLOCK_PTR->frequency / 2))))
710 {
711 log = JUMP_ALIGN (label);
712 if (max_log < log)
713 {
714 max_log = log;
715 max_skip = JUMP_ALIGN_MAX_SKIP;
716 }
717 }
718 /* In case block is frequent and reached mostly by non-fallthru edge,
09da1532 719 align it. It is most likely a first block of loop. */
247a370b 720 if (has_fallthru
66b4e478 721 && maybe_hot_bb_p (bb)
247a370b 722 && branch_frequency + fallthru_frequency > BB_FREQ_MAX / 10
1877be45 723 && branch_frequency > fallthru_frequency * 2)
247a370b
JH
724 {
725 log = LOOP_ALIGN (label);
726 if (max_log < log)
727 {
728 max_log = log;
729 max_skip = LOOP_ALIGN_MAX_SKIP;
730 }
731 }
732 LABEL_TO_ALIGNMENT (label) = max_log;
733 LABEL_TO_MAX_SKIP (label) = max_skip;
734 }
735}
736\f
3cf2715d
DE
737/* Make a pass over all insns and compute their actual lengths by shortening
738 any branches of variable length if possible. */
739
fc470718
R
740/* shorten_branches might be called multiple times: for example, the SH
741 port splits out-of-range conditional branches in MACHINE_DEPENDENT_REORG.
742 In order to do this, it needs proper length information, which it obtains
743 by calling shorten_branches. This cannot be collapsed with
d6a7951f 744 shorten_branches itself into a single pass unless we also want to integrate
fc470718
R
745 reorg.c, since the branch splitting exposes new instructions with delay
746 slots. */
747
3cf2715d 748void
6cf9ac28 749shorten_branches (rtx first ATTRIBUTE_UNUSED)
3cf2715d 750{
3cf2715d 751 rtx insn;
fc470718
R
752 int max_uid;
753 int i;
fc470718 754 int max_log;
9e423e6d 755 int max_skip;
fc470718
R
756#ifdef HAVE_ATTR_length
757#define MAX_CODE_ALIGN 16
758 rtx seq;
3cf2715d 759 int something_changed = 1;
3cf2715d
DE
760 char *varying_length;
761 rtx body;
762 int uid;
fc470718 763 rtx align_tab[MAX_CODE_ALIGN];
3cf2715d 764
fc470718 765#endif
3d14e82f 766
3446405d
JH
767 /* Compute maximum UID and allocate label_align / uid_shuid. */
768 max_uid = get_max_uid ();
d9b6874b 769
703ad42b 770 uid_shuid = xmalloc (max_uid * sizeof *uid_shuid);
25e22dc0 771
247a370b
JH
772 if (max_labelno != max_label_num ())
773 {
774 int old = max_labelno;
775 int n_labels;
776 int n_old_labels;
777
778 max_labelno = max_label_num ();
779
780 n_labels = max_labelno - min_labelno + 1;
781 n_old_labels = old - min_labelno + 1;
782
703ad42b
KG
783 label_align = xrealloc (label_align,
784 n_labels * sizeof (struct label_alignment));
247a370b
JH
785
786 /* Range of labels grows monotonically in the function. Abort here
787 means that the initialization of array got lost. */
788 if (n_old_labels > n_labels)
789 abort ();
790
791 memset (label_align + n_old_labels, 0,
792 (n_labels - n_old_labels) * sizeof (struct label_alignment));
793 }
794
fc470718
R
795 /* Initialize label_align and set up uid_shuid to be strictly
796 monotonically rising with insn order. */
e2faec75
R
797 /* We use max_log here to keep track of the maximum alignment we want to
798 impose on the next CODE_LABEL (or the current one if we are processing
799 the CODE_LABEL itself). */
f5d927c0 800
9e423e6d
JW
801 max_log = 0;
802 max_skip = 0;
803
804 for (insn = get_insns (), i = 1; insn; insn = NEXT_INSN (insn))
fc470718
R
805 {
806 int log;
807
808 INSN_SHUID (insn) = i++;
2c3c49de 809 if (INSN_P (insn))
e2faec75
R
810 {
811 /* reorg might make the first insn of a loop being run once only,
812 and delete the label in front of it. Then we want to apply
813 the loop alignment to the new label created by reorg, which
814 is separated by the former loop start insn from the
815 NOTE_INSN_LOOP_BEG. */
816 }
fc470718
R
817 else if (GET_CODE (insn) == CODE_LABEL)
818 {
819 rtx next;
ff81832f 820
247a370b
JH
821 /* Merge in alignments computed by compute_alignments. */
822 log = LABEL_TO_ALIGNMENT (insn);
823 if (max_log < log)
824 {
825 max_log = log;
826 max_skip = LABEL_TO_MAX_SKIP (insn);
827 }
fc470718
R
828
829 log = LABEL_ALIGN (insn);
830 if (max_log < log)
9e423e6d
JW
831 {
832 max_log = log;
833 max_skip = LABEL_ALIGN_MAX_SKIP;
834 }
fc470718 835 next = NEXT_INSN (insn);
75197b37
BS
836 /* ADDR_VECs only take room if read-only data goes into the text
837 section. */
d48bc59a 838 if (JUMP_TABLES_IN_TEXT_SECTION || !HAVE_READONLY_DATA_SECTION)
75197b37
BS
839 if (next && GET_CODE (next) == JUMP_INSN)
840 {
841 rtx nextbody = PATTERN (next);
842 if (GET_CODE (nextbody) == ADDR_VEC
843 || GET_CODE (nextbody) == ADDR_DIFF_VEC)
844 {
845 log = ADDR_VEC_ALIGN (next);
846 if (max_log < log)
847 {
848 max_log = log;
849 max_skip = LABEL_ALIGN_MAX_SKIP;
850 }
851 }
852 }
fc470718 853 LABEL_TO_ALIGNMENT (insn) = max_log;
9e423e6d 854 LABEL_TO_MAX_SKIP (insn) = max_skip;
fc470718 855 max_log = 0;
9e423e6d 856 max_skip = 0;
fc470718
R
857 }
858 else if (GET_CODE (insn) == BARRIER)
859 {
860 rtx label;
861
2c3c49de 862 for (label = insn; label && ! INSN_P (label);
fc470718
R
863 label = NEXT_INSN (label))
864 if (GET_CODE (label) == CODE_LABEL)
865 {
866 log = LABEL_ALIGN_AFTER_BARRIER (insn);
867 if (max_log < log)
9e423e6d
JW
868 {
869 max_log = log;
870 max_skip = LABEL_ALIGN_AFTER_BARRIER_MAX_SKIP;
871 }
fc470718
R
872 break;
873 }
874 }
fc470718
R
875 }
876#ifdef HAVE_ATTR_length
877
878 /* Allocate the rest of the arrays. */
703ad42b 879 insn_lengths = xmalloc (max_uid * sizeof (*insn_lengths));
ea3cbda5 880 insn_lengths_max_uid = max_uid;
af035616
R
881 /* Syntax errors can lead to labels being outside of the main insn stream.
882 Initialize insn_addresses, so that we get reproducible results. */
9d98a694 883 INSN_ADDRESSES_ALLOC (max_uid);
fc470718 884
703ad42b 885 varying_length = xcalloc (max_uid, sizeof (char));
fc470718
R
886
887 /* Initialize uid_align. We scan instructions
888 from end to start, and keep in align_tab[n] the last seen insn
889 that does an alignment of at least n+1, i.e. the successor
890 in the alignment chain for an insn that does / has a known
891 alignment of n. */
703ad42b 892 uid_align = xcalloc (max_uid, sizeof *uid_align);
fc470718 893
f5d927c0 894 for (i = MAX_CODE_ALIGN; --i >= 0;)
fc470718
R
895 align_tab[i] = NULL_RTX;
896 seq = get_last_insn ();
33f7f353 897 for (; seq; seq = PREV_INSN (seq))
fc470718
R
898 {
899 int uid = INSN_UID (seq);
900 int log;
fc470718
R
901 log = (GET_CODE (seq) == CODE_LABEL ? LABEL_TO_ALIGNMENT (seq) : 0);
902 uid_align[uid] = align_tab[0];
fc470718
R
903 if (log)
904 {
905 /* Found an alignment label. */
906 uid_align[uid] = align_tab[log];
907 for (i = log - 1; i >= 0; i--)
908 align_tab[i] = seq;
909 }
33f7f353
JR
910 }
911#ifdef CASE_VECTOR_SHORTEN_MODE
912 if (optimize)
913 {
914 /* Look for ADDR_DIFF_VECs, and initialize their minimum and maximum
915 label fields. */
916
917 int min_shuid = INSN_SHUID (get_insns ()) - 1;
918 int max_shuid = INSN_SHUID (get_last_insn ()) + 1;
919 int rel;
920
921 for (insn = first; insn != 0; insn = NEXT_INSN (insn))
fc470718 922 {
33f7f353
JR
923 rtx min_lab = NULL_RTX, max_lab = NULL_RTX, pat;
924 int len, i, min, max, insn_shuid;
925 int min_align;
926 addr_diff_vec_flags flags;
927
928 if (GET_CODE (insn) != JUMP_INSN
929 || GET_CODE (PATTERN (insn)) != ADDR_DIFF_VEC)
930 continue;
931 pat = PATTERN (insn);
932 len = XVECLEN (pat, 1);
933 if (len <= 0)
934 abort ();
935 min_align = MAX_CODE_ALIGN;
936 for (min = max_shuid, max = min_shuid, i = len - 1; i >= 0; i--)
937 {
938 rtx lab = XEXP (XVECEXP (pat, 1, i), 0);
939 int shuid = INSN_SHUID (lab);
940 if (shuid < min)
941 {
942 min = shuid;
943 min_lab = lab;
944 }
945 if (shuid > max)
946 {
947 max = shuid;
948 max_lab = lab;
949 }
950 if (min_align > LABEL_TO_ALIGNMENT (lab))
951 min_align = LABEL_TO_ALIGNMENT (lab);
952 }
953 XEXP (pat, 2) = gen_rtx_LABEL_REF (VOIDmode, min_lab);
954 XEXP (pat, 3) = gen_rtx_LABEL_REF (VOIDmode, max_lab);
955 insn_shuid = INSN_SHUID (insn);
956 rel = INSN_SHUID (XEXP (XEXP (pat, 0), 0));
957 flags.min_align = min_align;
958 flags.base_after_vec = rel > insn_shuid;
959 flags.min_after_vec = min > insn_shuid;
960 flags.max_after_vec = max > insn_shuid;
961 flags.min_after_base = min > rel;
962 flags.max_after_base = max > rel;
963 ADDR_DIFF_VEC_FLAGS (pat) = flags;
fc470718
R
964 }
965 }
33f7f353 966#endif /* CASE_VECTOR_SHORTEN_MODE */
3cf2715d 967
3cf2715d 968 /* Compute initial lengths, addresses, and varying flags for each insn. */
b816f339 969 for (insn_current_address = 0, insn = first;
3cf2715d
DE
970 insn != 0;
971 insn_current_address += insn_lengths[uid], insn = NEXT_INSN (insn))
972 {
973 uid = INSN_UID (insn);
fc470718 974
3cf2715d 975 insn_lengths[uid] = 0;
fc470718
R
976
977 if (GET_CODE (insn) == CODE_LABEL)
978 {
979 int log = LABEL_TO_ALIGNMENT (insn);
980 if (log)
981 {
982 int align = 1 << log;
ecb06768 983 int new_address = (insn_current_address + align - 1) & -align;
fc470718 984 insn_lengths[uid] = new_address - insn_current_address;
fc470718
R
985 }
986 }
987
5a09edba 988 INSN_ADDRESSES (uid) = insn_current_address + insn_lengths[uid];
f5d927c0 989
3cf2715d
DE
990 if (GET_CODE (insn) == NOTE || GET_CODE (insn) == BARRIER
991 || GET_CODE (insn) == CODE_LABEL)
992 continue;
04da53bd
R
993 if (INSN_DELETED_P (insn))
994 continue;
3cf2715d
DE
995
996 body = PATTERN (insn);
997 if (GET_CODE (body) == ADDR_VEC || GET_CODE (body) == ADDR_DIFF_VEC)
5a32a90c
JR
998 {
999 /* This only takes room if read-only data goes into the text
1000 section. */
d48bc59a 1001 if (JUMP_TABLES_IN_TEXT_SECTION || !HAVE_READONLY_DATA_SECTION)
75197b37
BS
1002 insn_lengths[uid] = (XVECLEN (body,
1003 GET_CODE (body) == ADDR_DIFF_VEC)
1004 * GET_MODE_SIZE (GET_MODE (body)));
5a32a90c 1005 /* Alignment is handled by ADDR_VEC_ALIGN. */
5a32a90c 1006 }
a30caf5c 1007 else if (GET_CODE (body) == ASM_INPUT || asm_noperands (body) >= 0)
3cf2715d
DE
1008 insn_lengths[uid] = asm_insn_count (body) * insn_default_length (insn);
1009 else if (GET_CODE (body) == SEQUENCE)
1010 {
1011 int i;
1012 int const_delay_slots;
1013#ifdef DELAY_SLOTS
1014 const_delay_slots = const_num_delay_slots (XVECEXP (body, 0, 0));
1015#else
1016 const_delay_slots = 0;
1017#endif
1018 /* Inside a delay slot sequence, we do not do any branch shortening
1019 if the shortening could change the number of delay slots
0f41302f 1020 of the branch. */
3cf2715d
DE
1021 for (i = 0; i < XVECLEN (body, 0); i++)
1022 {
1023 rtx inner_insn = XVECEXP (body, 0, i);
1024 int inner_uid = INSN_UID (inner_insn);
1025 int inner_length;
1026
a30caf5c
DC
1027 if (GET_CODE (body) == ASM_INPUT
1028 || asm_noperands (PATTERN (XVECEXP (body, 0, i))) >= 0)
3cf2715d
DE
1029 inner_length = (asm_insn_count (PATTERN (inner_insn))
1030 * insn_default_length (inner_insn));
1031 else
1032 inner_length = insn_default_length (inner_insn);
f5d927c0 1033
3cf2715d
DE
1034 insn_lengths[inner_uid] = inner_length;
1035 if (const_delay_slots)
1036 {
1037 if ((varying_length[inner_uid]
1038 = insn_variable_length_p (inner_insn)) != 0)
1039 varying_length[uid] = 1;
9d98a694
AO
1040 INSN_ADDRESSES (inner_uid) = (insn_current_address
1041 + insn_lengths[uid]);
3cf2715d
DE
1042 }
1043 else
1044 varying_length[inner_uid] = 0;
1045 insn_lengths[uid] += inner_length;
1046 }
1047 }
1048 else if (GET_CODE (body) != USE && GET_CODE (body) != CLOBBER)
1049 {
1050 insn_lengths[uid] = insn_default_length (insn);
1051 varying_length[uid] = insn_variable_length_p (insn);
1052 }
1053
1054 /* If needed, do any adjustment. */
1055#ifdef ADJUST_INSN_LENGTH
1056 ADJUST_INSN_LENGTH (insn, insn_lengths[uid]);
04b6000c 1057 if (insn_lengths[uid] < 0)
c725bd79 1058 fatal_insn ("negative insn length", insn);
3cf2715d
DE
1059#endif
1060 }
1061
1062 /* Now loop over all the insns finding varying length insns. For each,
1063 get the current insn length. If it has changed, reflect the change.
1064 When nothing changes for a full pass, we are done. */
1065
1066 while (something_changed)
1067 {
1068 something_changed = 0;
fc470718 1069 insn_current_align = MAX_CODE_ALIGN - 1;
b816f339 1070 for (insn_current_address = 0, insn = first;
3cf2715d
DE
1071 insn != 0;
1072 insn = NEXT_INSN (insn))
1073 {
1074 int new_length;
b729186a 1075#ifdef ADJUST_INSN_LENGTH
3cf2715d 1076 int tmp_length;
b729186a 1077#endif
fc470718 1078 int length_align;
3cf2715d
DE
1079
1080 uid = INSN_UID (insn);
fc470718
R
1081
1082 if (GET_CODE (insn) == CODE_LABEL)
1083 {
1084 int log = LABEL_TO_ALIGNMENT (insn);
1085 if (log > insn_current_align)
1086 {
1087 int align = 1 << log;
ecb06768 1088 int new_address= (insn_current_address + align - 1) & -align;
fc470718
R
1089 insn_lengths[uid] = new_address - insn_current_address;
1090 insn_current_align = log;
1091 insn_current_address = new_address;
1092 }
1093 else
1094 insn_lengths[uid] = 0;
9d98a694 1095 INSN_ADDRESSES (uid) = insn_current_address;
fc470718
R
1096 continue;
1097 }
1098
1099 length_align = INSN_LENGTH_ALIGNMENT (insn);
1100 if (length_align < insn_current_align)
1101 insn_current_align = length_align;
1102
9d98a694
AO
1103 insn_last_address = INSN_ADDRESSES (uid);
1104 INSN_ADDRESSES (uid) = insn_current_address;
fc470718 1105
5e75ef4a 1106#ifdef CASE_VECTOR_SHORTEN_MODE
33f7f353
JR
1107 if (optimize && GET_CODE (insn) == JUMP_INSN
1108 && GET_CODE (PATTERN (insn)) == ADDR_DIFF_VEC)
1109 {
33f7f353
JR
1110 rtx body = PATTERN (insn);
1111 int old_length = insn_lengths[uid];
1112 rtx rel_lab = XEXP (XEXP (body, 0), 0);
1113 rtx min_lab = XEXP (XEXP (body, 2), 0);
1114 rtx max_lab = XEXP (XEXP (body, 3), 0);
9d98a694
AO
1115 int rel_addr = INSN_ADDRESSES (INSN_UID (rel_lab));
1116 int min_addr = INSN_ADDRESSES (INSN_UID (min_lab));
1117 int max_addr = INSN_ADDRESSES (INSN_UID (max_lab));
33f7f353
JR
1118 rtx prev;
1119 int rel_align = 0;
950a3816
KG
1120 addr_diff_vec_flags flags;
1121
1122 /* Avoid automatic aggregate initialization. */
1123 flags = ADDR_DIFF_VEC_FLAGS (body);
33f7f353
JR
1124
1125 /* Try to find a known alignment for rel_lab. */
1126 for (prev = rel_lab;
1127 prev
1128 && ! insn_lengths[INSN_UID (prev)]
1129 && ! (varying_length[INSN_UID (prev)] & 1);
1130 prev = PREV_INSN (prev))
1131 if (varying_length[INSN_UID (prev)] & 2)
1132 {
1133 rel_align = LABEL_TO_ALIGNMENT (prev);
1134 break;
1135 }
1136
1137 /* See the comment on addr_diff_vec_flags in rtl.h for the
1138 meaning of the flags values. base: REL_LAB vec: INSN */
1139 /* Anything after INSN has still addresses from the last
1140 pass; adjust these so that they reflect our current
1141 estimate for this pass. */
1142 if (flags.base_after_vec)
1143 rel_addr += insn_current_address - insn_last_address;
1144 if (flags.min_after_vec)
1145 min_addr += insn_current_address - insn_last_address;
1146 if (flags.max_after_vec)
1147 max_addr += insn_current_address - insn_last_address;
1148 /* We want to know the worst case, i.e. lowest possible value
1149 for the offset of MIN_LAB. If MIN_LAB is after REL_LAB,
1150 its offset is positive, and we have to be wary of code shrink;
1151 otherwise, it is negative, and we have to be vary of code
1152 size increase. */
1153 if (flags.min_after_base)
1154 {
1155 /* If INSN is between REL_LAB and MIN_LAB, the size
1156 changes we are about to make can change the alignment
1157 within the observed offset, therefore we have to break
1158 it up into two parts that are independent. */
1159 if (! flags.base_after_vec && flags.min_after_vec)
1160 {
1161 min_addr -= align_fuzz (rel_lab, insn, rel_align, 0);
1162 min_addr -= align_fuzz (insn, min_lab, 0, 0);
1163 }
1164 else
1165 min_addr -= align_fuzz (rel_lab, min_lab, rel_align, 0);
1166 }
1167 else
1168 {
1169 if (flags.base_after_vec && ! flags.min_after_vec)
1170 {
1171 min_addr -= align_fuzz (min_lab, insn, 0, ~0);
1172 min_addr -= align_fuzz (insn, rel_lab, 0, ~0);
1173 }
1174 else
1175 min_addr -= align_fuzz (min_lab, rel_lab, 0, ~0);
1176 }
1177 /* Likewise, determine the highest lowest possible value
1178 for the offset of MAX_LAB. */
1179 if (flags.max_after_base)
1180 {
1181 if (! flags.base_after_vec && flags.max_after_vec)
1182 {
1183 max_addr += align_fuzz (rel_lab, insn, rel_align, ~0);
1184 max_addr += align_fuzz (insn, max_lab, 0, ~0);
1185 }
1186 else
1187 max_addr += align_fuzz (rel_lab, max_lab, rel_align, ~0);
1188 }
1189 else
1190 {
1191 if (flags.base_after_vec && ! flags.max_after_vec)
1192 {
1193 max_addr += align_fuzz (max_lab, insn, 0, 0);
1194 max_addr += align_fuzz (insn, rel_lab, 0, 0);
1195 }
1196 else
1197 max_addr += align_fuzz (max_lab, rel_lab, 0, 0);
1198 }
1199 PUT_MODE (body, CASE_VECTOR_SHORTEN_MODE (min_addr - rel_addr,
1200 max_addr - rel_addr,
1201 body));
d48bc59a 1202 if (JUMP_TABLES_IN_TEXT_SECTION || !HAVE_READONLY_DATA_SECTION)
75197b37
BS
1203 {
1204 insn_lengths[uid]
1205 = (XVECLEN (body, 1) * GET_MODE_SIZE (GET_MODE (body)));
1206 insn_current_address += insn_lengths[uid];
1207 if (insn_lengths[uid] != old_length)
1208 something_changed = 1;
1209 }
1210
33f7f353 1211 continue;
33f7f353 1212 }
5e75ef4a
JL
1213#endif /* CASE_VECTOR_SHORTEN_MODE */
1214
1215 if (! (varying_length[uid]))
3cf2715d 1216 {
674fc07d
GS
1217 if (GET_CODE (insn) == INSN
1218 && GET_CODE (PATTERN (insn)) == SEQUENCE)
1219 {
1220 int i;
1221
1222 body = PATTERN (insn);
1223 for (i = 0; i < XVECLEN (body, 0); i++)
1224 {
1225 rtx inner_insn = XVECEXP (body, 0, i);
1226 int inner_uid = INSN_UID (inner_insn);
1227
1228 INSN_ADDRESSES (inner_uid) = insn_current_address;
1229
1230 insn_current_address += insn_lengths[inner_uid];
1231 }
dd3f0101 1232 }
674fc07d
GS
1233 else
1234 insn_current_address += insn_lengths[uid];
1235
3cf2715d
DE
1236 continue;
1237 }
674fc07d 1238
3cf2715d
DE
1239 if (GET_CODE (insn) == INSN && GET_CODE (PATTERN (insn)) == SEQUENCE)
1240 {
1241 int i;
f5d927c0 1242
3cf2715d
DE
1243 body = PATTERN (insn);
1244 new_length = 0;
1245 for (i = 0; i < XVECLEN (body, 0); i++)
1246 {
1247 rtx inner_insn = XVECEXP (body, 0, i);
1248 int inner_uid = INSN_UID (inner_insn);
1249 int inner_length;
1250
9d98a694 1251 INSN_ADDRESSES (inner_uid) = insn_current_address;
3cf2715d
DE
1252
1253 /* insn_current_length returns 0 for insns with a
1254 non-varying length. */
1255 if (! varying_length[inner_uid])
1256 inner_length = insn_lengths[inner_uid];
1257 else
1258 inner_length = insn_current_length (inner_insn);
1259
1260 if (inner_length != insn_lengths[inner_uid])
1261 {
1262 insn_lengths[inner_uid] = inner_length;
1263 something_changed = 1;
1264 }
1265 insn_current_address += insn_lengths[inner_uid];
1266 new_length += inner_length;
1267 }
1268 }
1269 else
1270 {
1271 new_length = insn_current_length (insn);
1272 insn_current_address += new_length;
1273 }
1274
3cf2715d
DE
1275#ifdef ADJUST_INSN_LENGTH
1276 /* If needed, do any adjustment. */
1277 tmp_length = new_length;
1278 ADJUST_INSN_LENGTH (insn, new_length);
1279 insn_current_address += (new_length - tmp_length);
3cf2715d
DE
1280#endif
1281
1282 if (new_length != insn_lengths[uid])
1283 {
1284 insn_lengths[uid] = new_length;
1285 something_changed = 1;
1286 }
1287 }
bb4aaf18
TG
1288 /* For a non-optimizing compile, do only a single pass. */
1289 if (!optimize)
1290 break;
3cf2715d 1291 }
fc470718
R
1292
1293 free (varying_length);
1294
3cf2715d
DE
1295#endif /* HAVE_ATTR_length */
1296}
1297
1298#ifdef HAVE_ATTR_length
1299/* Given the body of an INSN known to be generated by an ASM statement, return
1300 the number of machine instructions likely to be generated for this insn.
1301 This is used to compute its length. */
1302
1303static int
6cf9ac28 1304asm_insn_count (rtx body)
3cf2715d 1305{
3cce094d 1306 const char *template;
3cf2715d
DE
1307 int count = 1;
1308
5d0930ea
DE
1309 if (GET_CODE (body) == ASM_INPUT)
1310 template = XSTR (body, 0);
1311 else
df4ae160 1312 template = decode_asm_operands (body, NULL, NULL, NULL, NULL);
5d0930ea 1313
f5d927c0
KH
1314 for (; *template; template++)
1315 if (IS_ASM_LOGICAL_LINE_SEPARATOR (*template) || *template == '\n')
3cf2715d
DE
1316 count++;
1317
1318 return count;
1319}
1320#endif
1321\f
1322/* Output assembler code for the start of a function,
1323 and initialize some of the variables in this file
1324 for the new function. The label for the function and associated
1325 assembler pseudo-ops have already been output in `assemble_start_function'.
1326
1327 FIRST is the first insn of the rtl for the function being compiled.
1328 FILE is the file to write assembler code to.
1329 OPTIMIZE is nonzero if we should eliminate redundant
1330 test and compare insns. */
1331
1332void
6cf9ac28
AJ
1333final_start_function (rtx first ATTRIBUTE_UNUSED, FILE *file,
1334 int optimize ATTRIBUTE_UNUSED)
3cf2715d
DE
1335{
1336 block_depth = 0;
1337
1338 this_is_asm_operands = 0;
1339
9ae130f8
JH
1340 last_filename = locator_file (prologue_locator);
1341 last_linenum = locator_line (prologue_locator);
1342
653e276c 1343 high_block_linenum = high_function_linenum = last_linenum;
eac40081 1344
653e276c 1345 (*debug_hooks->begin_prologue) (last_linenum, last_filename);
d291dd49 1346
653e276c 1347#if defined (DWARF2_UNWIND_INFO) || defined (IA64_UNWIND_INFO)
7a0c8d71 1348 if (write_symbols != DWARF2_DEBUG && write_symbols != VMS_AND_DWARF2_DEBUG)
653e276c 1349 dwarf2out_begin_prologue (0, NULL);
f5d927c0 1350#endif
3cf2715d
DE
1351
1352#ifdef LEAF_REG_REMAP
54ff41b7 1353 if (current_function_uses_only_leaf_regs)
3cf2715d
DE
1354 leaf_renumber_regs (first);
1355#endif
1356
1357 /* The Sun386i and perhaps other machines don't work right
1358 if the profiling code comes after the prologue. */
1359#ifdef PROFILE_BEFORE_PROLOGUE
70f4f91c 1360 if (current_function_profile)
3cf2715d
DE
1361 profile_function (file);
1362#endif /* PROFILE_BEFORE_PROLOGUE */
1363
0021b564
JM
1364#if defined (DWARF2_UNWIND_INFO) && defined (HAVE_prologue)
1365 if (dwarf2out_do_frame ())
1366 dwarf2out_frame_debug (NULL_RTX);
1367#endif
1368
18c038b9
MM
1369 /* If debugging, assign block numbers to all of the blocks in this
1370 function. */
1371 if (write_symbols)
1372 {
3ac79482 1373 remove_unnecessary_notes ();
0435312e 1374 reemit_insn_block_notes ();
a20612aa 1375 number_blocks (current_function_decl);
18c038b9
MM
1376 /* We never actually put out begin/end notes for the top-level
1377 block in the function. But, conceptually, that block is
1378 always needed. */
1379 TREE_ASM_WRITTEN (DECL_INITIAL (current_function_decl)) = 1;
1380 }
1381
3cf2715d 1382 /* First output the function prologue: code to set up the stack frame. */
5fd9b178 1383 targetm.asm_out.function_prologue (file, get_frame_size ());
3cf2715d 1384
3cf2715d
DE
1385 /* If the machine represents the prologue as RTL, the profiling code must
1386 be emitted when NOTE_INSN_PROLOGUE_END is scanned. */
1387#ifdef HAVE_prologue
1388 if (! HAVE_prologue)
1389#endif
1390 profile_after_prologue (file);
3cf2715d
DE
1391}
1392
1393static void
6cf9ac28 1394profile_after_prologue (FILE *file ATTRIBUTE_UNUSED)
3cf2715d 1395{
3cf2715d 1396#ifndef PROFILE_BEFORE_PROLOGUE
70f4f91c 1397 if (current_function_profile)
3cf2715d
DE
1398 profile_function (file);
1399#endif /* not PROFILE_BEFORE_PROLOGUE */
1400}
1401
1402static void
6cf9ac28 1403profile_function (FILE *file ATTRIBUTE_UNUSED)
3cf2715d 1404{
dcacfa04 1405#ifndef NO_PROFILE_COUNTERS
9739c90c 1406# define NO_PROFILE_COUNTERS 0
dcacfa04 1407#endif
b729186a 1408#if defined(ASM_OUTPUT_REG_PUSH)
3cf2715d 1409 int sval = current_function_returns_struct;
61f71b34 1410 rtx svrtx = targetm.calls.struct_value_rtx (TREE_TYPE (current_function_decl), 1);
b729186a 1411#if defined(STATIC_CHAIN_INCOMING_REGNUM) || defined(STATIC_CHAIN_REGNUM)
6de9cd9a 1412 int cxt = cfun->static_chain_decl != NULL;
b729186a
JL
1413#endif
1414#endif /* ASM_OUTPUT_REG_PUSH */
3cf2715d 1415
9739c90c
JJ
1416 if (! NO_PROFILE_COUNTERS)
1417 {
1418 int align = MIN (BIGGEST_ALIGNMENT, LONG_TYPE_SIZE);
1419 data_section ();
1420 ASM_OUTPUT_ALIGN (file, floor_log2 (align / BITS_PER_UNIT));
5fd9b178 1421 targetm.asm_out.internal_label (file, "LP", current_function_funcdef_no);
9739c90c
JJ
1422 assemble_integer (const0_rtx, LONG_TYPE_SIZE / BITS_PER_UNIT, align, 1);
1423 }
3cf2715d 1424
499df339 1425 function_section (current_function_decl);
3cf2715d 1426
61f71b34 1427#if defined(ASM_OUTPUT_REG_PUSH)
3d63de24 1428 if (sval && svrtx != NULL_RTX && GET_CODE (svrtx) == REG)
61f71b34 1429 ASM_OUTPUT_REG_PUSH (file, REGNO (svrtx));
3cf2715d
DE
1430#endif
1431
65ed39df 1432#if defined(STATIC_CHAIN_INCOMING_REGNUM) && defined(ASM_OUTPUT_REG_PUSH)
3cf2715d
DE
1433 if (cxt)
1434 ASM_OUTPUT_REG_PUSH (file, STATIC_CHAIN_INCOMING_REGNUM);
1435#else
65ed39df 1436#if defined(STATIC_CHAIN_REGNUM) && defined(ASM_OUTPUT_REG_PUSH)
3cf2715d 1437 if (cxt)
51723711
KG
1438 {
1439 ASM_OUTPUT_REG_PUSH (file, STATIC_CHAIN_REGNUM);
1440 }
3cf2715d
DE
1441#endif
1442#endif
3cf2715d 1443
df696a75 1444 FUNCTION_PROFILER (file, current_function_funcdef_no);
3cf2715d 1445
65ed39df 1446#if defined(STATIC_CHAIN_INCOMING_REGNUM) && defined(ASM_OUTPUT_REG_PUSH)
3cf2715d
DE
1447 if (cxt)
1448 ASM_OUTPUT_REG_POP (file, STATIC_CHAIN_INCOMING_REGNUM);
1449#else
65ed39df 1450#if defined(STATIC_CHAIN_REGNUM) && defined(ASM_OUTPUT_REG_PUSH)
3cf2715d 1451 if (cxt)
51723711
KG
1452 {
1453 ASM_OUTPUT_REG_POP (file, STATIC_CHAIN_REGNUM);
1454 }
3cf2715d
DE
1455#endif
1456#endif
3cf2715d 1457
61f71b34 1458#if defined(ASM_OUTPUT_REG_PUSH)
3d63de24 1459 if (sval && svrtx != NULL_RTX && GET_CODE (svrtx) == REG)
61f71b34 1460 ASM_OUTPUT_REG_POP (file, REGNO (svrtx));
3cf2715d
DE
1461#endif
1462}
1463
1464/* Output assembler code for the end of a function.
1465 For clarity, args are same as those of `final_start_function'
1466 even though not all of them are needed. */
1467
1468void
6cf9ac28 1469final_end_function (void)
3cf2715d 1470{
be1bb652 1471 app_disable ();
3cf2715d 1472
e2a12aca 1473 (*debug_hooks->end_function) (high_function_linenum);
3cf2715d 1474
3cf2715d
DE
1475 /* Finally, output the function epilogue:
1476 code to restore the stack frame and return to the caller. */
5fd9b178 1477 targetm.asm_out.function_epilogue (asm_out_file, get_frame_size ());
3cf2715d 1478
e2a12aca 1479 /* And debug output. */
702ada3d 1480 (*debug_hooks->end_epilogue) (last_linenum, last_filename);
3cf2715d 1481
e2a12aca 1482#if defined (DWARF2_UNWIND_INFO)
7a0c8d71
DR
1483 if (write_symbols != DWARF2_DEBUG && write_symbols != VMS_AND_DWARF2_DEBUG
1484 && dwarf2out_do_frame ())
702ada3d 1485 dwarf2out_end_epilogue (last_linenum, last_filename);
9a666dda 1486#endif
3cf2715d
DE
1487}
1488\f
3cf2715d
DE
1489/* Output assembler code for some insns: all or part of a function.
1490 For description of args, see `final_start_function', above.
1491
1492 PRESCAN is 1 if we are not really outputting,
1493 just scanning as if we were outputting.
1494 Prescanning deletes and rearranges insns just like ordinary output.
1495 PRESCAN is -2 if we are outputting after having prescanned.
1496 In this case, don't try to delete or rearrange insns
1497 because that has already been done.
1498 Prescanning is done only on certain machines. */
1499
1500void
6cf9ac28 1501final (rtx first, FILE *file, int optimize, int prescan)
3cf2715d 1502{
b3694847 1503 rtx insn;
a8c3510c 1504 int max_uid = 0;
589fe865 1505 int seen = 0;
3cf2715d
DE
1506
1507 last_ignored_compare = 0;
3cf2715d 1508
589fe865
DJ
1509#ifdef SDB_DEBUGGING_INFO
1510 /* When producing SDB debugging info, delete troublesome line number
3cf2715d
DE
1511 notes from inlined functions in other files as well as duplicate
1512 line number notes. */
3cf2715d
DE
1513 if (write_symbols == SDB_DEBUG)
1514 {
1515 rtx last = 0;
1516 for (insn = first; insn; insn = NEXT_INSN (insn))
1517 if (GET_CODE (insn) == NOTE && NOTE_LINE_NUMBER (insn) > 0)
1518 {
6de9cd9a
DN
1519 if (last != 0
1520 && NOTE_LINE_NUMBER (insn) == NOTE_LINE_NUMBER (last)
1521 && NOTE_SOURCE_FILE (insn) == NOTE_SOURCE_FILE (last))
3cf2715d 1522 {
2e106602 1523 delete_insn (insn); /* Use delete_note. */
3cf2715d
DE
1524 continue;
1525 }
1526 last = insn;
3cf2715d
DE
1527 }
1528 }
3cf2715d 1529#endif
3cf2715d
DE
1530
1531 for (insn = first; insn; insn = NEXT_INSN (insn))
a8c3510c 1532 {
938d968e 1533 if (INSN_UID (insn) > max_uid) /* Find largest UID. */
f5d927c0 1534 max_uid = INSN_UID (insn);
9ef4c6ef
JC
1535#ifdef HAVE_cc0
1536 /* If CC tracking across branches is enabled, record the insn which
1537 jumps to each branch only reached from one place. */
7ad7f828 1538 if (optimize && GET_CODE (insn) == JUMP_INSN)
9ef4c6ef
JC
1539 {
1540 rtx lab = JUMP_LABEL (insn);
1541 if (lab && LABEL_NUSES (lab) == 1)
1542 {
1543 LABEL_REFS (lab) = insn;
1544 }
1545 }
1546#endif
a8c3510c
AM
1547 }
1548
3cf2715d
DE
1549 init_recog ();
1550
1551 CC_STATUS_INIT;
1552
1553 /* Output the insns. */
1554 for (insn = NEXT_INSN (first); insn;)
2f16edb1
TG
1555 {
1556#ifdef HAVE_ATTR_length
b9f22704 1557 if ((unsigned) INSN_UID (insn) >= INSN_ADDRESSES_SIZE ())
0ac76ad9 1558 {
0ac76ad9
RH
1559 /* This can be triggered by bugs elsewhere in the compiler if
1560 new insns are created after init_insn_lengths is called. */
0acb0203
JH
1561 if (GET_CODE (insn) == NOTE)
1562 insn_current_address = -1;
1563 else
1564 abort ();
0ac76ad9
RH
1565 }
1566 else
9d98a694 1567 insn_current_address = INSN_ADDRESSES (INSN_UID (insn));
0ac76ad9
RH
1568#endif /* HAVE_ATTR_length */
1569
589fe865 1570 insn = final_scan_insn (insn, file, optimize, prescan, 0, &seen);
2f16edb1 1571 }
3cf2715d
DE
1572}
1573\f
4bbf910e 1574const char *
6cf9ac28 1575get_insn_template (int code, rtx insn)
4bbf910e 1576{
4bbf910e
RH
1577 switch (insn_data[code].output_format)
1578 {
1579 case INSN_OUTPUT_FORMAT_SINGLE:
3897f229 1580 return insn_data[code].output.single;
4bbf910e 1581 case INSN_OUTPUT_FORMAT_MULTI:
3897f229 1582 return insn_data[code].output.multi[which_alternative];
4bbf910e
RH
1583 case INSN_OUTPUT_FORMAT_FUNCTION:
1584 if (insn == NULL)
1585 abort ();
3897f229 1586 return (*insn_data[code].output.function) (recog_data.operand, insn);
4bbf910e
RH
1587
1588 default:
1589 abort ();
1590 }
1591}
f5d927c0 1592
0dc36574
ZW
1593/* Emit the appropriate declaration for an alternate-entry-point
1594 symbol represented by INSN, to FILE. INSN is a CODE_LABEL with
1595 LABEL_KIND != LABEL_NORMAL.
1596
1597 The case fall-through in this function is intentional. */
1598static void
6cf9ac28 1599output_alternate_entry_point (FILE *file, rtx insn)
0dc36574
ZW
1600{
1601 const char *name = LABEL_NAME (insn);
1602
1603 switch (LABEL_KIND (insn))
1604 {
1605 case LABEL_WEAK_ENTRY:
1606#ifdef ASM_WEAKEN_LABEL
1607 ASM_WEAKEN_LABEL (file, name);
1608#endif
1609 case LABEL_GLOBAL_ENTRY:
5fd9b178 1610 targetm.asm_out.globalize_label (file, name);
0dc36574 1611 case LABEL_STATIC_ENTRY:
905173eb
ZW
1612#ifdef ASM_OUTPUT_TYPE_DIRECTIVE
1613 ASM_OUTPUT_TYPE_DIRECTIVE (file, name, "function");
1614#endif
0dc36574
ZW
1615 ASM_OUTPUT_LABEL (file, name);
1616 break;
1617
1618 case LABEL_NORMAL:
1619 default:
1620 abort ();
1621 }
1622}
1623
750054a2
CT
1624/* Return boolean indicating if there is a NOTE_INSN_UNLIKELY_EXECUTED_CODE
1625 note in the instruction chain (going forward) between the current
1626 instruction, and the next 'executable' instruction. */
1627
1628bool
1629scan_ahead_for_unlikely_executed_note (rtx insn)
1630{
1631 rtx temp;
1632 int bb_note_count = 0;
1633
1634 for (temp = insn; temp; temp = NEXT_INSN (temp))
1635 {
1636 if (GET_CODE (temp) == NOTE
1637 && NOTE_LINE_NUMBER (temp) == NOTE_INSN_UNLIKELY_EXECUTED_CODE)
1638 return true;
1639 if (GET_CODE (temp) == NOTE
1640 && NOTE_LINE_NUMBER (temp) == NOTE_INSN_BASIC_BLOCK)
1641 {
1642 bb_note_count++;
1643 if (bb_note_count > 1)
1644 return false;
1645 }
1646 if (INSN_P (temp))
1647 return false;
1648 }
1649
1650 return false;
1651}
1652
3cf2715d
DE
1653/* The final scan for one insn, INSN.
1654 Args are same as in `final', except that INSN
1655 is the insn being scanned.
1656 Value returned is the next insn to be scanned.
1657
1658 NOPEEPHOLES is the flag to disallow peephole processing (currently
589fe865 1659 used for within delayed branch sequence output).
3cf2715d 1660
589fe865
DJ
1661 SEEN is used to track the end of the prologue, for emitting
1662 debug information. We force the emission of a line note after
1663 both NOTE_INSN_PROLOGUE_END and NOTE_INSN_FUNCTION_BEG, or
1664 at the beginning of the second basic block, whichever comes
1665 first. */
1666
5cfc5f84 1667rtx
6cf9ac28 1668final_scan_insn (rtx insn, FILE *file, int optimize ATTRIBUTE_UNUSED,
589fe865
DJ
1669 int prescan, int nopeepholes ATTRIBUTE_UNUSED,
1670 int *seen)
3cf2715d 1671{
90ca38bb
MM
1672#ifdef HAVE_cc0
1673 rtx set;
1674#endif
1675
3cf2715d
DE
1676 insn_counter++;
1677
1678 /* Ignore deleted insns. These can occur when we split insns (due to a
1679 template of "#") while not optimizing. */
1680 if (INSN_DELETED_P (insn))
1681 return NEXT_INSN (insn);
1682
1683 switch (GET_CODE (insn))
1684 {
1685 case NOTE:
1686 if (prescan > 0)
1687 break;
1688
be1bb652
RH
1689 switch (NOTE_LINE_NUMBER (insn))
1690 {
1691 case NOTE_INSN_DELETED:
1692 case NOTE_INSN_LOOP_BEG:
1693 case NOTE_INSN_LOOP_END:
2c79137a 1694 case NOTE_INSN_LOOP_END_TOP_COND:
be1bb652
RH
1695 case NOTE_INSN_LOOP_CONT:
1696 case NOTE_INSN_LOOP_VTOP:
1697 case NOTE_INSN_FUNCTION_END:
be1bb652 1698 case NOTE_INSN_REPEATED_LINE_NUMBER:
be1bb652
RH
1699 case NOTE_INSN_EXPECTED_VALUE:
1700 break;
3cf2715d 1701
750054a2
CT
1702 case NOTE_INSN_UNLIKELY_EXECUTED_CODE:
1703
1704 /* The presence of this note indicates that this basic block
1705 belongs in the "cold" section of the .o file. If we are
1706 not already writing to the cold section we need to change
1707 to it. */
1708
1709 unlikely_text_section ();
1710 break;
1711
be1bb652 1712 case NOTE_INSN_BASIC_BLOCK:
750054a2 1713
2b8a92de 1714 /* If we are performing the optimization that partitions
750054a2
CT
1715 basic blocks into hot & cold sections of the .o file,
1716 then at the start of each new basic block, before
1717 beginning to write code for the basic block, we need to
1718 check to see whether the basic block belongs in the hot
1719 or cold section of the .o file, and change the section we
1720 are writing to appropriately. */
1721
1722 if (flag_reorder_blocks_and_partition
1723 && in_unlikely_text_section()
1724 && !scan_ahead_for_unlikely_executed_note (insn))
1725 text_section ();
1726
ad0fc698
JW
1727#ifdef IA64_UNWIND_INFO
1728 IA64_UNWIND_EMIT (asm_out_file, insn);
1729#endif
be1bb652
RH
1730 if (flag_debug_asm)
1731 fprintf (asm_out_file, "\t%s basic block %d\n",
0b17ab2f 1732 ASM_COMMENT_START, NOTE_BASIC_BLOCK (insn)->index);
589fe865
DJ
1733
1734 if ((*seen & (SEEN_EMITTED | SEEN_BB)) == SEEN_BB)
1735 {
1736 *seen |= SEEN_EMITTED;
1737 last_filename = NULL;
1738 }
1739 else
1740 *seen |= SEEN_BB;
1741
be1bb652 1742 break;
3cf2715d 1743
be1bb652 1744 case NOTE_INSN_EH_REGION_BEG:
52a11cbf
RH
1745 ASM_OUTPUT_DEBUG_LABEL (asm_out_file, "LEHB",
1746 NOTE_EH_HANDLER (insn));
3d195391 1747 break;
3d195391 1748
be1bb652 1749 case NOTE_INSN_EH_REGION_END:
52a11cbf
RH
1750 ASM_OUTPUT_DEBUG_LABEL (asm_out_file, "LEHE",
1751 NOTE_EH_HANDLER (insn));
3d195391 1752 break;
3d195391 1753
be1bb652 1754 case NOTE_INSN_PROLOGUE_END:
5fd9b178 1755 targetm.asm_out.function_end_prologue (file);
3cf2715d 1756 profile_after_prologue (file);
589fe865
DJ
1757
1758 if ((*seen & (SEEN_EMITTED | SEEN_NOTE)) == SEEN_NOTE)
1759 {
1760 *seen |= SEEN_EMITTED;
1761 last_filename = NULL;
1762 }
1763 else
1764 *seen |= SEEN_NOTE;
1765
3cf2715d 1766 break;
3cf2715d 1767
be1bb652 1768 case NOTE_INSN_EPILOGUE_BEG:
5fd9b178 1769 targetm.asm_out.function_begin_epilogue (file);
be1bb652 1770 break;
3cf2715d 1771
be1bb652 1772 case NOTE_INSN_FUNCTION_BEG:
653e276c 1773 app_disable ();
702ada3d 1774 (*debug_hooks->end_prologue) (last_linenum, last_filename);
589fe865
DJ
1775
1776 if ((*seen & (SEEN_EMITTED | SEEN_NOTE)) == SEEN_NOTE)
1777 {
1778 *seen |= SEEN_EMITTED;
1779 last_filename = NULL;
1780 }
1781 else
1782 *seen |= SEEN_NOTE;
1783
3cf2715d 1784 break;
be1bb652
RH
1785
1786 case NOTE_INSN_BLOCK_BEG:
1787 if (debug_info_level == DINFO_LEVEL_NORMAL
3cf2715d 1788 || debug_info_level == DINFO_LEVEL_VERBOSE
3cf2715d 1789 || write_symbols == DWARF_DEBUG
7a0c8d71
DR
1790 || write_symbols == DWARF2_DEBUG
1791 || write_symbols == VMS_AND_DWARF2_DEBUG
1792 || write_symbols == VMS_DEBUG)
be1bb652
RH
1793 {
1794 int n = BLOCK_NUMBER (NOTE_BLOCK (insn));
3cf2715d 1795
be1bb652
RH
1796 app_disable ();
1797 ++block_depth;
1798 high_block_linenum = last_linenum;
eac40081 1799
a5a42b92 1800 /* Output debugging info about the symbol-block beginning. */
e2a12aca 1801 (*debug_hooks->begin_block) (last_linenum, n);
3cf2715d 1802
be1bb652
RH
1803 /* Mark this block as output. */
1804 TREE_ASM_WRITTEN (NOTE_BLOCK (insn)) = 1;
1805 }
1806 break;
18c038b9 1807
be1bb652
RH
1808 case NOTE_INSN_BLOCK_END:
1809 if (debug_info_level == DINFO_LEVEL_NORMAL
1810 || debug_info_level == DINFO_LEVEL_VERBOSE
1811 || write_symbols == DWARF_DEBUG
7a0c8d71
DR
1812 || write_symbols == DWARF2_DEBUG
1813 || write_symbols == VMS_AND_DWARF2_DEBUG
1814 || write_symbols == VMS_DEBUG)
be1bb652
RH
1815 {
1816 int n = BLOCK_NUMBER (NOTE_BLOCK (insn));
3cf2715d 1817
be1bb652
RH
1818 app_disable ();
1819
1820 /* End of a symbol-block. */
1821 --block_depth;
1822 if (block_depth < 0)
1823 abort ();
3cf2715d 1824
e2a12aca 1825 (*debug_hooks->end_block) (high_block_linenum, n);
be1bb652
RH
1826 }
1827 break;
1828
1829 case NOTE_INSN_DELETED_LABEL:
1830 /* Emit the label. We may have deleted the CODE_LABEL because
1831 the label could be proved to be unreachable, though still
1832 referenced (in the form of having its address taken. */
8215347e 1833 ASM_OUTPUT_DEBUG_LABEL (file, "L", CODE_LABEL_NUMBER (insn));
be1bb652 1834 break;
3cf2715d 1835
014a1138
JZ
1836 case NOTE_INSN_VAR_LOCATION:
1837 (*debug_hooks->var_location) (insn);
1838 break;
1839
21835d9b
JJ
1840 case 0:
1841 break;
1842
be1bb652
RH
1843 default:
1844 if (NOTE_LINE_NUMBER (insn) <= 0)
1845 abort ();
f5d927c0 1846 break;
3cf2715d
DE
1847 }
1848 break;
1849
1850 case BARRIER:
f73ad30e 1851#if defined (DWARF2_UNWIND_INFO)
fbfa55b0 1852 if (dwarf2out_do_frame ())
be1bb652 1853 dwarf2out_frame_debug (insn);
3cf2715d
DE
1854#endif
1855 break;
1856
1857 case CODE_LABEL:
1dd8faa8
R
1858 /* The target port might emit labels in the output function for
1859 some insn, e.g. sh.c output_branchy_insn. */
de7987a6
R
1860 if (CODE_LABEL_NUMBER (insn) <= max_labelno)
1861 {
1862 int align = LABEL_TO_ALIGNMENT (insn);
50b2596f 1863#ifdef ASM_OUTPUT_MAX_SKIP_ALIGN
9e423e6d 1864 int max_skip = LABEL_TO_MAX_SKIP (insn);
50b2596f 1865#endif
fc470718 1866
1dd8faa8 1867 if (align && NEXT_INSN (insn))
40cdfca6 1868 {
9e423e6d 1869#ifdef ASM_OUTPUT_MAX_SKIP_ALIGN
40cdfca6 1870 ASM_OUTPUT_MAX_SKIP_ALIGN (file, align, max_skip);
8e16ab99
SF
1871#else
1872#ifdef ASM_OUTPUT_ALIGN_WITH_NOP
1873 ASM_OUTPUT_ALIGN_WITH_NOP (file, align);
9e423e6d 1874#else
40cdfca6 1875 ASM_OUTPUT_ALIGN (file, align);
8e16ab99 1876#endif
9e423e6d 1877#endif
40cdfca6 1878 }
de7987a6 1879 }
9ef4c6ef 1880#ifdef HAVE_cc0
3cf2715d 1881 CC_STATUS_INIT;
9ef4c6ef
JC
1882 /* If this label is reached from only one place, set the condition
1883 codes from the instruction just before the branch. */
7ad7f828
JC
1884
1885 /* Disabled because some insns set cc_status in the C output code
1886 and NOTICE_UPDATE_CC alone can set incorrect status. */
1887 if (0 /* optimize && LABEL_NUSES (insn) == 1*/)
9ef4c6ef
JC
1888 {
1889 rtx jump = LABEL_REFS (insn);
1890 rtx barrier = prev_nonnote_insn (insn);
1891 rtx prev;
1892 /* If the LABEL_REFS field of this label has been set to point
1893 at a branch, the predecessor of the branch is a regular
1894 insn, and that branch is the only way to reach this label,
1895 set the condition codes based on the branch and its
1896 predecessor. */
1897 if (barrier && GET_CODE (barrier) == BARRIER
1898 && jump && GET_CODE (jump) == JUMP_INSN
1899 && (prev = prev_nonnote_insn (jump))
1900 && GET_CODE (prev) == INSN)
1901 {
1902 NOTICE_UPDATE_CC (PATTERN (prev), prev);
1903 NOTICE_UPDATE_CC (PATTERN (jump), jump);
1904 }
1905 }
1906#endif
3cf2715d
DE
1907 if (prescan > 0)
1908 break;
03ffa171 1909
e1772ac0
NB
1910 if (LABEL_NAME (insn))
1911 (*debug_hooks->label) (insn);
1912
750054a2
CT
1913 /* If we are doing the optimization that partitions hot & cold
1914 basic blocks into separate sections of the .o file, we need
1915 to ensure the jump table ends up in the correct section... */
1916
1917 if (flag_reorder_blocks_and_partition)
1918 {
1919 rtx tmp_table, tmp_label;
1920 if (GET_CODE (insn) == CODE_LABEL
1921 && tablejump_p (NEXT_INSN (insn), &tmp_label, &tmp_table))
1922 {
1923 /* Do nothing; Do NOT change the current section. */
1924 }
1925 else if (scan_ahead_for_unlikely_executed_note (insn))
1926 unlikely_text_section ();
1927 else
1928 {
1929 if (in_unlikely_text_section ())
1930 text_section ();
1931 }
1932 }
1933
3cf2715d
DE
1934 if (app_on)
1935 {
51723711 1936 fputs (ASM_APP_OFF, file);
3cf2715d
DE
1937 app_on = 0;
1938 }
1939 if (NEXT_INSN (insn) != 0
1940 && GET_CODE (NEXT_INSN (insn)) == JUMP_INSN)
1941 {
1942 rtx nextbody = PATTERN (NEXT_INSN (insn));
1943
1944 /* If this label is followed by a jump-table,
1945 make sure we put the label in the read-only section. Also
1946 possibly write the label and jump table together. */
1947
1948 if (GET_CODE (nextbody) == ADDR_VEC
1949 || GET_CODE (nextbody) == ADDR_DIFF_VEC)
1950 {
e0d80184
DM
1951#if defined(ASM_OUTPUT_ADDR_VEC) || defined(ASM_OUTPUT_ADDR_DIFF_VEC)
1952 /* In this case, the case vector is being moved by the
1953 target, so don't output the label at all. Leave that
1954 to the back end macros. */
1955#else
75197b37
BS
1956 if (! JUMP_TABLES_IN_TEXT_SECTION)
1957 {
340f7e7c
RH
1958 int log_align;
1959
75197b37 1960 readonly_data_section ();
340f7e7c
RH
1961
1962#ifdef ADDR_VEC_ALIGN
3e4eece3 1963 log_align = ADDR_VEC_ALIGN (NEXT_INSN (insn));
340f7e7c
RH
1964#else
1965 log_align = exact_log2 (BIGGEST_ALIGNMENT / BITS_PER_UNIT);
1966#endif
1967 ASM_OUTPUT_ALIGN (file, log_align);
75197b37
BS
1968 }
1969 else
1970 function_section (current_function_decl);
1971
3cf2715d
DE
1972#ifdef ASM_OUTPUT_CASE_LABEL
1973 ASM_OUTPUT_CASE_LABEL (file, "L", CODE_LABEL_NUMBER (insn),
1974 NEXT_INSN (insn));
1975#else
5fd9b178 1976 targetm.asm_out.internal_label (file, "L", CODE_LABEL_NUMBER (insn));
e0d80184 1977#endif
3cf2715d
DE
1978#endif
1979 break;
1980 }
1981 }
0dc36574
ZW
1982 if (LABEL_ALT_ENTRY_P (insn))
1983 output_alternate_entry_point (file, insn);
8cd0faaf 1984 else
5fd9b178 1985 targetm.asm_out.internal_label (file, "L", CODE_LABEL_NUMBER (insn));
3cf2715d
DE
1986 break;
1987
1988 default:
1989 {
b3694847 1990 rtx body = PATTERN (insn);
3cf2715d 1991 int insn_code_number;
9b3142b3 1992 const char *template;
3cf2715d
DE
1993 rtx note;
1994
1995 /* An INSN, JUMP_INSN or CALL_INSN.
1996 First check for special kinds that recog doesn't recognize. */
1997
6614fd40 1998 if (GET_CODE (body) == USE /* These are just declarations. */
3cf2715d
DE
1999 || GET_CODE (body) == CLOBBER)
2000 break;
2001
2002#ifdef HAVE_cc0
2003 /* If there is a REG_CC_SETTER note on this insn, it means that
2004 the setting of the condition code was done in the delay slot
2005 of the insn that branched here. So recover the cc status
2006 from the insn that set it. */
2007
2008 note = find_reg_note (insn, REG_CC_SETTER, NULL_RTX);
2009 if (note)
2010 {
2011 NOTICE_UPDATE_CC (PATTERN (XEXP (note, 0)), XEXP (note, 0));
2012 cc_prev_status = cc_status;
2013 }
2014#endif
2015
2016 /* Detect insns that are really jump-tables
2017 and output them as such. */
2018
2019 if (GET_CODE (body) == ADDR_VEC || GET_CODE (body) == ADDR_DIFF_VEC)
2020 {
7f7f8214 2021#if !(defined(ASM_OUTPUT_ADDR_VEC) || defined(ASM_OUTPUT_ADDR_DIFF_VEC))
b3694847 2022 int vlen, idx;
7f7f8214 2023#endif
3cf2715d
DE
2024
2025 if (prescan > 0)
2026 break;
2027
2028 if (app_on)
2029 {
51723711 2030 fputs (ASM_APP_OFF, file);
3cf2715d
DE
2031 app_on = 0;
2032 }
2033
e0d80184
DM
2034#if defined(ASM_OUTPUT_ADDR_VEC) || defined(ASM_OUTPUT_ADDR_DIFF_VEC)
2035 if (GET_CODE (body) == ADDR_VEC)
2036 {
2037#ifdef ASM_OUTPUT_ADDR_VEC
2038 ASM_OUTPUT_ADDR_VEC (PREV_INSN (insn), body);
2039#else
f5d927c0 2040 abort ();
e0d80184
DM
2041#endif
2042 }
2043 else
2044 {
2045#ifdef ASM_OUTPUT_ADDR_DIFF_VEC
2046 ASM_OUTPUT_ADDR_DIFF_VEC (PREV_INSN (insn), body);
2047#else
f5d927c0 2048 abort ();
e0d80184
DM
2049#endif
2050 }
2051#else
3cf2715d
DE
2052 vlen = XVECLEN (body, GET_CODE (body) == ADDR_DIFF_VEC);
2053 for (idx = 0; idx < vlen; idx++)
2054 {
2055 if (GET_CODE (body) == ADDR_VEC)
2056 {
2057#ifdef ASM_OUTPUT_ADDR_VEC_ELT
2058 ASM_OUTPUT_ADDR_VEC_ELT
2059 (file, CODE_LABEL_NUMBER (XEXP (XVECEXP (body, 0, idx), 0)));
2060#else
2061 abort ();
2062#endif
2063 }
2064 else
2065 {
2066#ifdef ASM_OUTPUT_ADDR_DIFF_ELT
2067 ASM_OUTPUT_ADDR_DIFF_ELT
2068 (file,
33f7f353 2069 body,
3cf2715d
DE
2070 CODE_LABEL_NUMBER (XEXP (XVECEXP (body, 1, idx), 0)),
2071 CODE_LABEL_NUMBER (XEXP (XEXP (body, 0), 0)));
2072#else
2073 abort ();
2074#endif
2075 }
2076 }
2077#ifdef ASM_OUTPUT_CASE_END
2078 ASM_OUTPUT_CASE_END (file,
2079 CODE_LABEL_NUMBER (PREV_INSN (insn)),
2080 insn);
e0d80184 2081#endif
3cf2715d
DE
2082#endif
2083
4d1065ed 2084 function_section (current_function_decl);
3cf2715d
DE
2085
2086 break;
2087 }
0435312e
JH
2088 /* Output this line note if it is the first or the last line
2089 note in a row. */
2090 if (notice_source_line (insn))
2091 {
2092 (*debug_hooks->source_line) (last_linenum, last_filename);
2093 }
3cf2715d 2094
3cf2715d
DE
2095 if (GET_CODE (body) == ASM_INPUT)
2096 {
36d7136e
RH
2097 const char *string = XSTR (body, 0);
2098
3cf2715d
DE
2099 /* There's no telling what that did to the condition codes. */
2100 CC_STATUS_INIT;
2101 if (prescan > 0)
2102 break;
36d7136e
RH
2103
2104 if (string[0])
3cf2715d 2105 {
36d7136e
RH
2106 if (! app_on)
2107 {
2108 fputs (ASM_APP_ON, file);
2109 app_on = 1;
2110 }
2111 fprintf (asm_out_file, "\t%s\n", string);
3cf2715d 2112 }
3cf2715d
DE
2113 break;
2114 }
2115
2116 /* Detect `asm' construct with operands. */
2117 if (asm_noperands (body) >= 0)
2118 {
22bf4422 2119 unsigned int noperands = asm_noperands (body);
703ad42b 2120 rtx *ops = alloca (noperands * sizeof (rtx));
3cce094d 2121 const char *string;
3cf2715d
DE
2122
2123 /* There's no telling what that did to the condition codes. */
2124 CC_STATUS_INIT;
2125 if (prescan > 0)
2126 break;
2127
3cf2715d 2128 /* Get out the operand values. */
df4ae160 2129 string = decode_asm_operands (body, ops, NULL, NULL, NULL);
3cf2715d
DE
2130 /* Inhibit aborts on what would otherwise be compiler bugs. */
2131 insn_noperands = noperands;
2132 this_is_asm_operands = insn;
2133
ad7e39ca
AO
2134#ifdef FINAL_PRESCAN_INSN
2135 FINAL_PRESCAN_INSN (insn, ops, insn_noperands);
2136#endif
2137
3cf2715d 2138 /* Output the insn using them. */
36d7136e
RH
2139 if (string[0])
2140 {
2141 if (! app_on)
2142 {
2143 fputs (ASM_APP_ON, file);
2144 app_on = 1;
2145 }
2146 output_asm_insn (string, ops);
2147 }
2148
3cf2715d
DE
2149 this_is_asm_operands = 0;
2150 break;
2151 }
2152
2153 if (prescan <= 0 && app_on)
2154 {
51723711 2155 fputs (ASM_APP_OFF, file);
3cf2715d
DE
2156 app_on = 0;
2157 }
2158
2159 if (GET_CODE (body) == SEQUENCE)
2160 {
2161 /* A delayed-branch sequence */
b3694847 2162 int i;
3cf2715d
DE
2163 rtx next;
2164
2165 if (prescan > 0)
2166 break;
2167 final_sequence = body;
2168
d660cefe
RS
2169 /* Record the delay slots' frame information before the branch.
2170 This is needed for delayed calls: see execute_cfa_program(). */
2171#if defined (DWARF2_UNWIND_INFO)
2172 if (dwarf2out_do_frame ())
2173 for (i = 1; i < XVECLEN (body, 0); i++)
2174 dwarf2out_frame_debug (XVECEXP (body, 0, i));
2175#endif
2176
3cf2715d
DE
2177 /* The first insn in this SEQUENCE might be a JUMP_INSN that will
2178 force the restoration of a comparison that was previously
2179 thought unnecessary. If that happens, cancel this sequence
2180 and cause that insn to be restored. */
2181
589fe865 2182 next = final_scan_insn (XVECEXP (body, 0, 0), file, 0, prescan, 1, seen);
3cf2715d
DE
2183 if (next != XVECEXP (body, 0, 1))
2184 {
2185 final_sequence = 0;
2186 return next;
2187 }
2188
2189 for (i = 1; i < XVECLEN (body, 0); i++)
c7eee2df
RK
2190 {
2191 rtx insn = XVECEXP (body, 0, i);
2192 rtx next = NEXT_INSN (insn);
2193 /* We loop in case any instruction in a delay slot gets
2194 split. */
2195 do
589fe865 2196 insn = final_scan_insn (insn, file, 0, prescan, 1, seen);
c7eee2df
RK
2197 while (insn != next);
2198 }
3cf2715d
DE
2199#ifdef DBR_OUTPUT_SEQEND
2200 DBR_OUTPUT_SEQEND (file);
2201#endif
2202 final_sequence = 0;
2203
2204 /* If the insn requiring the delay slot was a CALL_INSN, the
2205 insns in the delay slot are actually executed before the
2206 called function. Hence we don't preserve any CC-setting
2207 actions in these insns and the CC must be marked as being
2208 clobbered by the function. */
2209 if (GET_CODE (XVECEXP (body, 0, 0)) == CALL_INSN)
b729186a
JL
2210 {
2211 CC_STATUS_INIT;
2212 }
3cf2715d
DE
2213 break;
2214 }
2215
2216 /* We have a real machine instruction as rtl. */
2217
2218 body = PATTERN (insn);
2219
2220#ifdef HAVE_cc0
f5d927c0 2221 set = single_set (insn);
b88c92cc 2222
3cf2715d
DE
2223 /* Check for redundant test and compare instructions
2224 (when the condition codes are already set up as desired).
2225 This is done only when optimizing; if not optimizing,
2226 it should be possible for the user to alter a variable
2227 with the debugger in between statements
2228 and the next statement should reexamine the variable
2229 to compute the condition codes. */
2230
30f5e9f5 2231 if (optimize)
3cf2715d 2232 {
30f5e9f5
RK
2233 if (set
2234 && GET_CODE (SET_DEST (set)) == CC0
2235 && insn != last_ignored_compare)
3cf2715d 2236 {
30f5e9f5 2237 if (GET_CODE (SET_SRC (set)) == SUBREG)
49d801d3 2238 SET_SRC (set) = alter_subreg (&SET_SRC (set));
30f5e9f5
RK
2239 else if (GET_CODE (SET_SRC (set)) == COMPARE)
2240 {
2241 if (GET_CODE (XEXP (SET_SRC (set), 0)) == SUBREG)
2242 XEXP (SET_SRC (set), 0)
49d801d3 2243 = alter_subreg (&XEXP (SET_SRC (set), 0));
30f5e9f5
RK
2244 if (GET_CODE (XEXP (SET_SRC (set), 1)) == SUBREG)
2245 XEXP (SET_SRC (set), 1)
49d801d3 2246 = alter_subreg (&XEXP (SET_SRC (set), 1));
30f5e9f5
RK
2247 }
2248 if ((cc_status.value1 != 0
2249 && rtx_equal_p (SET_SRC (set), cc_status.value1))
2250 || (cc_status.value2 != 0
2251 && rtx_equal_p (SET_SRC (set), cc_status.value2)))
3cf2715d 2252 {
30f5e9f5 2253 /* Don't delete insn if it has an addressing side-effect. */
ff81832f 2254 if (! FIND_REG_INC_NOTE (insn, NULL_RTX)
30f5e9f5
RK
2255 /* or if anything in it is volatile. */
2256 && ! volatile_refs_p (PATTERN (insn)))
2257 {
2258 /* We don't really delete the insn; just ignore it. */
2259 last_ignored_compare = insn;
2260 break;
2261 }
3cf2715d
DE
2262 }
2263 }
2264 }
2265#endif
2266
3cf2715d
DE
2267#ifndef STACK_REGS
2268 /* Don't bother outputting obvious no-ops, even without -O.
2269 This optimization is fast and doesn't interfere with debugging.
2270 Don't do this if the insn is in a delay slot, since this
2271 will cause an improper number of delay insns to be written. */
2272 if (final_sequence == 0
2273 && prescan >= 0
2274 && GET_CODE (insn) == INSN && GET_CODE (body) == SET
2275 && GET_CODE (SET_SRC (body)) == REG
2276 && GET_CODE (SET_DEST (body)) == REG
2277 && REGNO (SET_SRC (body)) == REGNO (SET_DEST (body)))
2278 break;
2279#endif
2280
2281#ifdef HAVE_cc0
2282 /* If this is a conditional branch, maybe modify it
2283 if the cc's are in a nonstandard state
2284 so that it accomplishes the same thing that it would
2285 do straightforwardly if the cc's were set up normally. */
2286
2287 if (cc_status.flags != 0
2288 && GET_CODE (insn) == JUMP_INSN
2289 && GET_CODE (body) == SET
2290 && SET_DEST (body) == pc_rtx
2291 && GET_CODE (SET_SRC (body)) == IF_THEN_ELSE
ec8e098d 2292 && COMPARISON_P (XEXP (SET_SRC (body), 0))
fff752ad 2293 && XEXP (XEXP (SET_SRC (body), 0), 0) == cc0_rtx
3cf2715d
DE
2294 /* This is done during prescan; it is not done again
2295 in final scan when prescan has been done. */
2296 && prescan >= 0)
2297 {
2298 /* This function may alter the contents of its argument
2299 and clear some of the cc_status.flags bits.
2300 It may also return 1 meaning condition now always true
2301 or -1 meaning condition now always false
2302 or 2 meaning condition nontrivial but altered. */
b3694847 2303 int result = alter_cond (XEXP (SET_SRC (body), 0));
3cf2715d
DE
2304 /* If condition now has fixed value, replace the IF_THEN_ELSE
2305 with its then-operand or its else-operand. */
2306 if (result == 1)
2307 SET_SRC (body) = XEXP (SET_SRC (body), 1);
2308 if (result == -1)
2309 SET_SRC (body) = XEXP (SET_SRC (body), 2);
2310
2311 /* The jump is now either unconditional or a no-op.
2312 If it has become a no-op, don't try to output it.
2313 (It would not be recognized.) */
2314 if (SET_SRC (body) == pc_rtx)
2315 {
ca6c03ca 2316 delete_insn (insn);
3cf2715d
DE
2317 break;
2318 }
2319 else if (GET_CODE (SET_SRC (body)) == RETURN)
2320 /* Replace (set (pc) (return)) with (return). */
2321 PATTERN (insn) = body = SET_SRC (body);
2322
2323 /* Rerecognize the instruction if it has changed. */
2324 if (result != 0)
2325 INSN_CODE (insn) = -1;
2326 }
2327
2328 /* Make same adjustments to instructions that examine the
462da2af
SC
2329 condition codes without jumping and instructions that
2330 handle conditional moves (if this machine has either one). */
3cf2715d
DE
2331
2332 if (cc_status.flags != 0
b88c92cc 2333 && set != 0)
3cf2715d 2334 {
462da2af 2335 rtx cond_rtx, then_rtx, else_rtx;
f5d927c0 2336
462da2af 2337 if (GET_CODE (insn) != JUMP_INSN
b88c92cc 2338 && GET_CODE (SET_SRC (set)) == IF_THEN_ELSE)
462da2af 2339 {
b88c92cc
RK
2340 cond_rtx = XEXP (SET_SRC (set), 0);
2341 then_rtx = XEXP (SET_SRC (set), 1);
2342 else_rtx = XEXP (SET_SRC (set), 2);
462da2af
SC
2343 }
2344 else
2345 {
b88c92cc 2346 cond_rtx = SET_SRC (set);
462da2af
SC
2347 then_rtx = const_true_rtx;
2348 else_rtx = const0_rtx;
2349 }
f5d927c0 2350
462da2af 2351 switch (GET_CODE (cond_rtx))
3cf2715d
DE
2352 {
2353 case GTU:
2354 case GT:
2355 case LTU:
2356 case LT:
2357 case GEU:
2358 case GE:
2359 case LEU:
2360 case LE:
2361 case EQ:
2362 case NE:
2363 {
b3694847 2364 int result;
462da2af 2365 if (XEXP (cond_rtx, 0) != cc0_rtx)
3cf2715d 2366 break;
462da2af 2367 result = alter_cond (cond_rtx);
3cf2715d 2368 if (result == 1)
b88c92cc 2369 validate_change (insn, &SET_SRC (set), then_rtx, 0);
3cf2715d 2370 else if (result == -1)
b88c92cc 2371 validate_change (insn, &SET_SRC (set), else_rtx, 0);
3cf2715d
DE
2372 else if (result == 2)
2373 INSN_CODE (insn) = -1;
b88c92cc 2374 if (SET_DEST (set) == SET_SRC (set))
ca6c03ca 2375 delete_insn (insn);
3cf2715d 2376 }
e9a25f70
JL
2377 break;
2378
2379 default:
2380 break;
3cf2715d
DE
2381 }
2382 }
462da2af 2383
3cf2715d
DE
2384#endif
2385
ede7cd44 2386#ifdef HAVE_peephole
3cf2715d
DE
2387 /* Do machine-specific peephole optimizations if desired. */
2388
2389 if (optimize && !flag_no_peephole && !nopeepholes)
2390 {
2391 rtx next = peephole (insn);
2392 /* When peepholing, if there were notes within the peephole,
2393 emit them before the peephole. */
2394 if (next != 0 && next != NEXT_INSN (insn))
2395 {
2396 rtx prev = PREV_INSN (insn);
3cf2715d
DE
2397
2398 for (note = NEXT_INSN (insn); note != next;
2399 note = NEXT_INSN (note))
589fe865 2400 final_scan_insn (note, file, optimize, prescan, nopeepholes, seen);
3cf2715d
DE
2401
2402 /* In case this is prescan, put the notes
2403 in proper position for later rescan. */
2404 note = NEXT_INSN (insn);
2405 PREV_INSN (note) = prev;
2406 NEXT_INSN (prev) = note;
2407 NEXT_INSN (PREV_INSN (next)) = insn;
2408 PREV_INSN (insn) = PREV_INSN (next);
2409 NEXT_INSN (insn) = next;
2410 PREV_INSN (next) = insn;
2411 }
2412
2413 /* PEEPHOLE might have changed this. */
2414 body = PATTERN (insn);
2415 }
ede7cd44 2416#endif
3cf2715d
DE
2417
2418 /* Try to recognize the instruction.
2419 If successful, verify that the operands satisfy the
2420 constraints for the instruction. Crash if they don't,
2421 since `reload' should have changed them so that they do. */
2422
2423 insn_code_number = recog_memoized (insn);
0304f787 2424 cleanup_subreg_operands (insn);
3cf2715d 2425
dd3f0101
KH
2426 /* Dump the insn in the assembly for debugging. */
2427 if (flag_dump_rtl_in_asm)
2428 {
2429 print_rtx_head = ASM_COMMENT_START;
2430 print_rtl_single (asm_out_file, insn);
2431 print_rtx_head = "";
2432 }
b9f22704 2433
6c698a6d 2434 if (! constrain_operands_cached (1))
3cf2715d 2435 fatal_insn_not_found (insn);
3cf2715d
DE
2436
2437 /* Some target machines need to prescan each insn before
2438 it is output. */
2439
2440#ifdef FINAL_PRESCAN_INSN
1ccbefce 2441 FINAL_PRESCAN_INSN (insn, recog_data.operand, recog_data.n_operands);
3cf2715d
DE
2442#endif
2443
afe48e06
RH
2444#ifdef HAVE_conditional_execution
2445 if (GET_CODE (PATTERN (insn)) == COND_EXEC)
2446 current_insn_predicate = COND_EXEC_TEST (PATTERN (insn));
2447 else
2448 current_insn_predicate = NULL_RTX;
2449#endif
2450
3cf2715d
DE
2451#ifdef HAVE_cc0
2452 cc_prev_status = cc_status;
2453
2454 /* Update `cc_status' for this instruction.
2455 The instruction's output routine may change it further.
2456 If the output routine for a jump insn needs to depend
2457 on the cc status, it should look at cc_prev_status. */
2458
2459 NOTICE_UPDATE_CC (body, insn);
2460#endif
2461
b1a9f6a0 2462 current_output_insn = debug_insn = insn;
3cf2715d 2463
f73ad30e 2464#if defined (DWARF2_UNWIND_INFO)
fbfa55b0 2465 if (GET_CODE (insn) == CALL_INSN && dwarf2out_do_frame ())
b57d9225
JM
2466 dwarf2out_frame_debug (insn);
2467#endif
2468
4bbf910e
RH
2469 /* Find the proper template for this insn. */
2470 template = get_insn_template (insn_code_number, insn);
3cf2715d 2471
4bbf910e
RH
2472 /* If the C code returns 0, it means that it is a jump insn
2473 which follows a deleted test insn, and that test insn
2474 needs to be reinserted. */
3cf2715d
DE
2475 if (template == 0)
2476 {
efd0378b
HPN
2477 rtx prev;
2478
4bbf910e
RH
2479 if (prev_nonnote_insn (insn) != last_ignored_compare)
2480 abort ();
efd0378b
HPN
2481
2482 /* We have already processed the notes between the setter and
2483 the user. Make sure we don't process them again, this is
2484 particularly important if one of the notes is a block
2485 scope note or an EH note. */
2486 for (prev = insn;
2487 prev != last_ignored_compare;
2488 prev = PREV_INSN (prev))
2489 {
2490 if (GET_CODE (prev) == NOTE)
ca6c03ca 2491 delete_insn (prev); /* Use delete_note. */
efd0378b
HPN
2492 }
2493
2494 return prev;
3cf2715d
DE
2495 }
2496
2497 /* If the template is the string "#", it means that this insn must
2498 be split. */
2499 if (template[0] == '#' && template[1] == '\0')
2500 {
2501 rtx new = try_split (body, insn, 0);
2502
2503 /* If we didn't split the insn, go away. */
2504 if (new == insn && PATTERN (new) == body)
c725bd79 2505 fatal_insn ("could not split insn", insn);
f5d927c0 2506
3d14e82f
JW
2507#ifdef HAVE_ATTR_length
2508 /* This instruction should have been split in shorten_branches,
2509 to ensure that we would have valid length info for the
2510 splitees. */
2511 abort ();
2512#endif
2513
3cf2715d
DE
2514 return new;
2515 }
f5d927c0 2516
3cf2715d
DE
2517 if (prescan > 0)
2518 break;
2519
ce152ef8
AM
2520#ifdef IA64_UNWIND_INFO
2521 IA64_UNWIND_EMIT (asm_out_file, insn);
2522#endif
3cf2715d
DE
2523 /* Output assembler code from the template. */
2524
1ccbefce 2525 output_asm_insn (template, recog_data.operand);
3cf2715d 2526
d660cefe
RS
2527 /* If necessary, report the effect that the instruction has on
2528 the unwind info. We've already done this for delay slots
2529 and call instructions. */
0021b564 2530#if defined (DWARF2_UNWIND_INFO)
d660cefe
RS
2531 if (GET_CODE (insn) == INSN
2532#if !defined (HAVE_prologue)
2533 && !ACCUMULATE_OUTGOING_ARGS
2534#endif
2535 && final_sequence == 0
fbfa55b0
RH
2536 && dwarf2out_do_frame ())
2537 dwarf2out_frame_debug (insn);
0021b564 2538#endif
469ac993 2539
3cf2715d 2540#if 0
6001794d
KH
2541 /* It's not at all clear why we did this and doing so used to
2542 interfere with tests that used REG_WAS_0 notes, which are
2543 now gone, so let's try with this out. */
3cf2715d
DE
2544
2545 /* Mark this insn as having been output. */
2546 INSN_DELETED_P (insn) = 1;
2547#endif
2548
4a8d0c9c
RH
2549 /* Emit information for vtable gc. */
2550 note = find_reg_note (insn, REG_VTABLE_REF, NULL_RTX);
4a8d0c9c 2551
b1a9f6a0 2552 current_output_insn = debug_insn = 0;
3cf2715d
DE
2553 }
2554 }
2555 return NEXT_INSN (insn);
2556}
2557\f
2558/* Output debugging info to the assembler file FILE
2559 based on the NOTE-insn INSN, assumed to be a line number. */
2560
0435312e 2561static bool
6cf9ac28 2562notice_source_line (rtx insn)
3cf2715d 2563{
0435312e
JH
2564 const char *filename = insn_file (insn);
2565 int linenum = insn_line (insn);
3cf2715d 2566
0435312e
JH
2567 if (filename && (filename != last_filename || last_linenum != linenum))
2568 {
2569 last_filename = filename;
2570 last_linenum = linenum;
2571 high_block_linenum = MAX (last_linenum, high_block_linenum);
2572 high_function_linenum = MAX (last_linenum, high_function_linenum);
2573 return true;
2574 }
2575 return false;
3cf2715d
DE
2576}
2577\f
0304f787
JL
2578/* For each operand in INSN, simplify (subreg (reg)) so that it refers
2579 directly to the desired hard register. */
f5d927c0 2580
0304f787 2581void
6cf9ac28 2582cleanup_subreg_operands (rtx insn)
0304f787 2583{
f62a15e3 2584 int i;
6c698a6d 2585 extract_insn_cached (insn);
1ccbefce 2586 for (i = 0; i < recog_data.n_operands; i++)
0304f787 2587 {
2067c116 2588 /* The following test cannot use recog_data.operand when testing
9f4524f2
RE
2589 for a SUBREG: the underlying object might have been changed
2590 already if we are inside a match_operator expression that
2591 matches the else clause. Instead we test the underlying
2592 expression directly. */
2593 if (GET_CODE (*recog_data.operand_loc[i]) == SUBREG)
49d801d3 2594 recog_data.operand[i] = alter_subreg (recog_data.operand_loc[i]);
1ccbefce 2595 else if (GET_CODE (recog_data.operand[i]) == PLUS
04337620
BS
2596 || GET_CODE (recog_data.operand[i]) == MULT
2597 || GET_CODE (recog_data.operand[i]) == MEM)
49d801d3 2598 recog_data.operand[i] = walk_alter_subreg (recog_data.operand_loc[i]);
0304f787
JL
2599 }
2600
1ccbefce 2601 for (i = 0; i < recog_data.n_dups; i++)
0304f787 2602 {
1ccbefce 2603 if (GET_CODE (*recog_data.dup_loc[i]) == SUBREG)
49d801d3 2604 *recog_data.dup_loc[i] = alter_subreg (recog_data.dup_loc[i]);
1ccbefce 2605 else if (GET_CODE (*recog_data.dup_loc[i]) == PLUS
04337620
BS
2606 || GET_CODE (*recog_data.dup_loc[i]) == MULT
2607 || GET_CODE (*recog_data.dup_loc[i]) == MEM)
49d801d3 2608 *recog_data.dup_loc[i] = walk_alter_subreg (recog_data.dup_loc[i]);
0304f787
JL
2609 }
2610}
2611
3cf2715d
DE
2612/* If X is a SUBREG, replace it with a REG or a MEM,
2613 based on the thing it is a subreg of. */
2614
2615rtx
6cf9ac28 2616alter_subreg (rtx *xp)
3cf2715d 2617{
49d801d3 2618 rtx x = *xp;
b3694847 2619 rtx y = SUBREG_REG (x);
f5963e61 2620
49d801d3
JH
2621 /* simplify_subreg does not remove subreg from volatile references.
2622 We are required to. */
2623 if (GET_CODE (y) == MEM)
2624 *xp = adjust_address (y, GET_MODE (x), SUBREG_BYTE (x));
2625 else
fea54805
RK
2626 {
2627 rtx new = simplify_subreg (GET_MODE (x), y, GET_MODE (y),
2628 SUBREG_BYTE (x));
2629
2630 if (new != 0)
2631 *xp = new;
2632 /* Simplify_subreg can't handle some REG cases, but we have to. */
2633 else if (GET_CODE (y) == REG)
2634 {
7687c5b8 2635 unsigned int regno = subreg_hard_regno (x, 1);
a560d4d4 2636 *xp = gen_rtx_REG_offset (y, GET_MODE (x), regno, SUBREG_BYTE (x));
fea54805
RK
2637 }
2638 else
2639 abort ();
2640 }
2641
49d801d3 2642 return *xp;
3cf2715d
DE
2643}
2644
2645/* Do alter_subreg on all the SUBREGs contained in X. */
2646
2647static rtx
6cf9ac28 2648walk_alter_subreg (rtx *xp)
3cf2715d 2649{
49d801d3 2650 rtx x = *xp;
3cf2715d
DE
2651 switch (GET_CODE (x))
2652 {
2653 case PLUS:
2654 case MULT:
49d801d3
JH
2655 XEXP (x, 0) = walk_alter_subreg (&XEXP (x, 0));
2656 XEXP (x, 1) = walk_alter_subreg (&XEXP (x, 1));
3cf2715d
DE
2657 break;
2658
2659 case MEM:
49d801d3 2660 XEXP (x, 0) = walk_alter_subreg (&XEXP (x, 0));
3cf2715d
DE
2661 break;
2662
2663 case SUBREG:
49d801d3 2664 return alter_subreg (xp);
f5d927c0 2665
e9a25f70
JL
2666 default:
2667 break;
3cf2715d
DE
2668 }
2669
5bc72aeb 2670 return *xp;
3cf2715d
DE
2671}
2672\f
2673#ifdef HAVE_cc0
2674
2675/* Given BODY, the body of a jump instruction, alter the jump condition
2676 as required by the bits that are set in cc_status.flags.
2677 Not all of the bits there can be handled at this level in all cases.
2678
2679 The value is normally 0.
2680 1 means that the condition has become always true.
2681 -1 means that the condition has become always false.
2682 2 means that COND has been altered. */
2683
2684static int
6cf9ac28 2685alter_cond (rtx cond)
3cf2715d
DE
2686{
2687 int value = 0;
2688
2689 if (cc_status.flags & CC_REVERSED)
2690 {
2691 value = 2;
2692 PUT_CODE (cond, swap_condition (GET_CODE (cond)));
2693 }
2694
2695 if (cc_status.flags & CC_INVERTED)
2696 {
2697 value = 2;
2698 PUT_CODE (cond, reverse_condition (GET_CODE (cond)));
2699 }
2700
2701 if (cc_status.flags & CC_NOT_POSITIVE)
2702 switch (GET_CODE (cond))
2703 {
2704 case LE:
2705 case LEU:
2706 case GEU:
2707 /* Jump becomes unconditional. */
2708 return 1;
2709
2710 case GT:
2711 case GTU:
2712 case LTU:
2713 /* Jump becomes no-op. */
2714 return -1;
2715
2716 case GE:
2717 PUT_CODE (cond, EQ);
2718 value = 2;
2719 break;
2720
2721 case LT:
2722 PUT_CODE (cond, NE);
2723 value = 2;
2724 break;
f5d927c0 2725
e9a25f70
JL
2726 default:
2727 break;
3cf2715d
DE
2728 }
2729
2730 if (cc_status.flags & CC_NOT_NEGATIVE)
2731 switch (GET_CODE (cond))
2732 {
2733 case GE:
2734 case GEU:
2735 /* Jump becomes unconditional. */
2736 return 1;
2737
2738 case LT:
2739 case LTU:
2740 /* Jump becomes no-op. */
2741 return -1;
2742
2743 case LE:
2744 case LEU:
2745 PUT_CODE (cond, EQ);
2746 value = 2;
2747 break;
2748
2749 case GT:
2750 case GTU:
2751 PUT_CODE (cond, NE);
2752 value = 2;
2753 break;
f5d927c0 2754
e9a25f70
JL
2755 default:
2756 break;
3cf2715d
DE
2757 }
2758
2759 if (cc_status.flags & CC_NO_OVERFLOW)
2760 switch (GET_CODE (cond))
2761 {
2762 case GEU:
2763 /* Jump becomes unconditional. */
2764 return 1;
2765
2766 case LEU:
2767 PUT_CODE (cond, EQ);
2768 value = 2;
2769 break;
2770
2771 case GTU:
2772 PUT_CODE (cond, NE);
2773 value = 2;
2774 break;
2775
2776 case LTU:
2777 /* Jump becomes no-op. */
2778 return -1;
f5d927c0 2779
e9a25f70
JL
2780 default:
2781 break;
3cf2715d
DE
2782 }
2783
2784 if (cc_status.flags & (CC_Z_IN_NOT_N | CC_Z_IN_N))
2785 switch (GET_CODE (cond))
2786 {
e9a25f70 2787 default:
3cf2715d
DE
2788 abort ();
2789
2790 case NE:
2791 PUT_CODE (cond, cc_status.flags & CC_Z_IN_N ? GE : LT);
2792 value = 2;
2793 break;
2794
2795 case EQ:
2796 PUT_CODE (cond, cc_status.flags & CC_Z_IN_N ? LT : GE);
2797 value = 2;
2798 break;
2799 }
2800
2801 if (cc_status.flags & CC_NOT_SIGNED)
2802 /* The flags are valid if signed condition operators are converted
2803 to unsigned. */
2804 switch (GET_CODE (cond))
2805 {
2806 case LE:
2807 PUT_CODE (cond, LEU);
2808 value = 2;
2809 break;
2810
2811 case LT:
2812 PUT_CODE (cond, LTU);
2813 value = 2;
2814 break;
2815
2816 case GT:
2817 PUT_CODE (cond, GTU);
2818 value = 2;
2819 break;
2820
2821 case GE:
2822 PUT_CODE (cond, GEU);
2823 value = 2;
2824 break;
e9a25f70
JL
2825
2826 default:
2827 break;
3cf2715d
DE
2828 }
2829
2830 return value;
2831}
2832#endif
2833\f
2834/* Report inconsistency between the assembler template and the operands.
2835 In an `asm', it's the user's fault; otherwise, the compiler's fault. */
2836
2837void
e34d07f2 2838output_operand_lossage (const char *msgid, ...)
3cf2715d 2839{
a52453cc
PT
2840 char *fmt_string;
2841 char *new_message;
fd478a0a 2842 const char *pfx_str;
e34d07f2 2843 va_list ap;
6cf9ac28 2844
e34d07f2 2845 va_start (ap, msgid);
a52453cc
PT
2846
2847 pfx_str = this_is_asm_operands ? _("invalid `asm': ") : "output_operand: ";
2848 asprintf (&fmt_string, "%s%s", pfx_str, _(msgid));
2849 vasprintf (&new_message, fmt_string, ap);
dd3f0101 2850
3cf2715d 2851 if (this_is_asm_operands)
a52453cc 2852 error_for_asm (this_is_asm_operands, "%s", new_message);
3cf2715d 2853 else
a52453cc
PT
2854 internal_error ("%s", new_message);
2855
2856 free (fmt_string);
2857 free (new_message);
e34d07f2 2858 va_end (ap);
3cf2715d
DE
2859}
2860\f
2861/* Output of assembler code from a template, and its subroutines. */
2862
0d4903b8
RK
2863/* Annotate the assembly with a comment describing the pattern and
2864 alternative used. */
2865
2866static void
6cf9ac28 2867output_asm_name (void)
0d4903b8
RK
2868{
2869 if (debug_insn)
2870 {
2871 int num = INSN_CODE (debug_insn);
2872 fprintf (asm_out_file, "\t%s %d\t%s",
2873 ASM_COMMENT_START, INSN_UID (debug_insn),
2874 insn_data[num].name);
2875 if (insn_data[num].n_alternatives > 1)
2876 fprintf (asm_out_file, "/%d", which_alternative + 1);
2877#ifdef HAVE_ATTR_length
2878 fprintf (asm_out_file, "\t[length = %d]",
2879 get_attr_length (debug_insn));
2880#endif
2881 /* Clear this so only the first assembler insn
2882 of any rtl insn will get the special comment for -dp. */
2883 debug_insn = 0;
2884 }
2885}
2886
998d7deb
RH
2887/* If OP is a REG or MEM and we can find a MEM_EXPR corresponding to it
2888 or its address, return that expr . Set *PADDRESSP to 1 if the expr
c5adc06a
RK
2889 corresponds to the address of the object and 0 if to the object. */
2890
2891static tree
6cf9ac28 2892get_mem_expr_from_op (rtx op, int *paddressp)
c5adc06a 2893{
998d7deb 2894 tree expr;
c5adc06a
RK
2895 int inner_addressp;
2896
2897 *paddressp = 0;
2898
a560d4d4
JH
2899 if (GET_CODE (op) == REG)
2900 return REG_EXPR (op);
c5adc06a
RK
2901 else if (GET_CODE (op) != MEM)
2902 return 0;
2903
998d7deb
RH
2904 if (MEM_EXPR (op) != 0)
2905 return MEM_EXPR (op);
c5adc06a
RK
2906
2907 /* Otherwise we have an address, so indicate it and look at the address. */
2908 *paddressp = 1;
2909 op = XEXP (op, 0);
2910
2911 /* First check if we have a decl for the address, then look at the right side
2912 if it is a PLUS. Otherwise, strip off arithmetic and keep looking.
2913 But don't allow the address to itself be indirect. */
998d7deb
RH
2914 if ((expr = get_mem_expr_from_op (op, &inner_addressp)) && ! inner_addressp)
2915 return expr;
c5adc06a 2916 else if (GET_CODE (op) == PLUS
998d7deb
RH
2917 && (expr = get_mem_expr_from_op (XEXP (op, 1), &inner_addressp)))
2918 return expr;
c5adc06a 2919
ec8e098d
PB
2920 while (GET_RTX_CLASS (GET_CODE (op)) == RTX_UNARY
2921 || GET_RTX_CLASS (GET_CODE (op)) == RTX_BIN_ARITH)
c5adc06a
RK
2922 op = XEXP (op, 0);
2923
998d7deb
RH
2924 expr = get_mem_expr_from_op (op, &inner_addressp);
2925 return inner_addressp ? 0 : expr;
c5adc06a 2926}
ff81832f 2927
4f9b4029
RK
2928/* Output operand names for assembler instructions. OPERANDS is the
2929 operand vector, OPORDER is the order to write the operands, and NOPS
2930 is the number of operands to write. */
2931
2932static void
6cf9ac28 2933output_asm_operand_names (rtx *operands, int *oporder, int nops)
4f9b4029
RK
2934{
2935 int wrote = 0;
2936 int i;
2937
2938 for (i = 0; i < nops; i++)
2939 {
2940 int addressp;
a560d4d4
JH
2941 rtx op = operands[oporder[i]];
2942 tree expr = get_mem_expr_from_op (op, &addressp);
4f9b4029 2943
a560d4d4
JH
2944 fprintf (asm_out_file, "%c%s",
2945 wrote ? ',' : '\t', wrote ? "" : ASM_COMMENT_START);
2946 wrote = 1;
998d7deb 2947 if (expr)
4f9b4029 2948 {
a560d4d4 2949 fprintf (asm_out_file, "%s",
998d7deb
RH
2950 addressp ? "*" : "");
2951 print_mem_expr (asm_out_file, expr);
4f9b4029
RK
2952 wrote = 1;
2953 }
a560d4d4
JH
2954 else if (REG_P (op) && ORIGINAL_REGNO (op)
2955 && ORIGINAL_REGNO (op) != REGNO (op))
2956 fprintf (asm_out_file, " tmp%i", ORIGINAL_REGNO (op));
4f9b4029
RK
2957 }
2958}
2959
3cf2715d
DE
2960/* Output text from TEMPLATE to the assembler output file,
2961 obeying %-directions to substitute operands taken from
2962 the vector OPERANDS.
2963
2964 %N (for N a digit) means print operand N in usual manner.
2965 %lN means require operand N to be a CODE_LABEL or LABEL_REF
2966 and print the label name with no punctuation.
2967 %cN means require operand N to be a constant
2968 and print the constant expression with no punctuation.
2969 %aN means expect operand N to be a memory address
2970 (not a memory reference!) and print a reference
2971 to that address.
2972 %nN means expect operand N to be a constant
2973 and print a constant expression for minus the value
2974 of the operand, with no other punctuation. */
2975
2976void
6cf9ac28 2977output_asm_insn (const char *template, rtx *operands)
3cf2715d 2978{
b3694847
SS
2979 const char *p;
2980 int c;
8554d9a4
JJ
2981#ifdef ASSEMBLER_DIALECT
2982 int dialect = 0;
2983#endif
0d4903b8 2984 int oporder[MAX_RECOG_OPERANDS];
4f9b4029 2985 char opoutput[MAX_RECOG_OPERANDS];
0d4903b8 2986 int ops = 0;
3cf2715d
DE
2987
2988 /* An insn may return a null string template
2989 in a case where no assembler code is needed. */
2990 if (*template == 0)
2991 return;
2992
4f9b4029 2993 memset (opoutput, 0, sizeof opoutput);
3cf2715d
DE
2994 p = template;
2995 putc ('\t', asm_out_file);
2996
2997#ifdef ASM_OUTPUT_OPCODE
2998 ASM_OUTPUT_OPCODE (asm_out_file, p);
2999#endif
3000
b729186a 3001 while ((c = *p++))
3cf2715d
DE
3002 switch (c)
3003 {
3cf2715d 3004 case '\n':
4f9b4029
RK
3005 if (flag_verbose_asm)
3006 output_asm_operand_names (operands, oporder, ops);
0d4903b8
RK
3007 if (flag_print_asm_name)
3008 output_asm_name ();
3009
4f9b4029
RK
3010 ops = 0;
3011 memset (opoutput, 0, sizeof opoutput);
3012
3cf2715d 3013 putc (c, asm_out_file);
cb649530 3014#ifdef ASM_OUTPUT_OPCODE
3cf2715d
DE
3015 while ((c = *p) == '\t')
3016 {
3017 putc (c, asm_out_file);
3018 p++;
3019 }
3020 ASM_OUTPUT_OPCODE (asm_out_file, p);
3cf2715d 3021#endif
cb649530 3022 break;
3cf2715d
DE
3023
3024#ifdef ASSEMBLER_DIALECT
3025 case '{':
b729186a 3026 {
b3694847 3027 int i;
f5d927c0 3028
8554d9a4
JJ
3029 if (dialect)
3030 output_operand_lossage ("nested assembly dialect alternatives");
3031 else
3032 dialect = 1;
3033
b729186a
JL
3034 /* If we want the first dialect, do nothing. Otherwise, skip
3035 DIALECT_NUMBER of strings ending with '|'. */
3036 for (i = 0; i < dialect_number; i++)
3037 {
463a8384 3038 while (*p && *p != '}' && *p++ != '|')
b729186a 3039 ;
463a8384
BS
3040 if (*p == '}')
3041 break;
b729186a
JL
3042 if (*p == '|')
3043 p++;
3044 }
8554d9a4
JJ
3045
3046 if (*p == '\0')
3047 output_operand_lossage ("unterminated assembly dialect alternative");
b729186a 3048 }
3cf2715d
DE
3049 break;
3050
3051 case '|':
8554d9a4
JJ
3052 if (dialect)
3053 {
3054 /* Skip to close brace. */
3055 do
3056 {
3057 if (*p == '\0')
3058 {
3059 output_operand_lossage ("unterminated assembly dialect alternative");
3060 break;
3061 }
ff81832f 3062 }
8554d9a4
JJ
3063 while (*p++ != '}');
3064 dialect = 0;
3065 }
3066 else
3067 putc (c, asm_out_file);
3cf2715d
DE
3068 break;
3069
3070 case '}':
8554d9a4
JJ
3071 if (! dialect)
3072 putc (c, asm_out_file);
3073 dialect = 0;
3cf2715d
DE
3074 break;
3075#endif
3076
3077 case '%':
3078 /* %% outputs a single %. */
3079 if (*p == '%')
3080 {
3081 p++;
3082 putc (c, asm_out_file);
3083 }
3084 /* %= outputs a number which is unique to each insn in the entire
3085 compilation. This is useful for making local labels that are
3086 referred to more than once in a given insn. */
3087 else if (*p == '=')
3088 {
3089 p++;
3090 fprintf (asm_out_file, "%d", insn_counter);
3091 }
3092 /* % followed by a letter and some digits
3093 outputs an operand in a special way depending on the letter.
3094 Letters `acln' are implemented directly.
3095 Other letters are passed to `output_operand' so that
3096 the PRINT_OPERAND macro can define them. */
0df6c2c7 3097 else if (ISALPHA (*p))
3cf2715d
DE
3098 {
3099 int letter = *p++;
3100 c = atoi (p);
3101
0df6c2c7 3102 if (! ISDIGIT (*p))
a52453cc 3103 output_operand_lossage ("operand number missing after %%-letter");
0d4903b8
RK
3104 else if (this_is_asm_operands
3105 && (c < 0 || (unsigned int) c >= insn_noperands))
3cf2715d
DE
3106 output_operand_lossage ("operand number out of range");
3107 else if (letter == 'l')
3108 output_asm_label (operands[c]);
3109 else if (letter == 'a')
3110 output_address (operands[c]);
3111 else if (letter == 'c')
3112 {
3113 if (CONSTANT_ADDRESS_P (operands[c]))
3114 output_addr_const (asm_out_file, operands[c]);
3115 else
3116 output_operand (operands[c], 'c');
3117 }
3118 else if (letter == 'n')
3119 {
3120 if (GET_CODE (operands[c]) == CONST_INT)
21e3a81b 3121 fprintf (asm_out_file, HOST_WIDE_INT_PRINT_DEC,
3cf2715d
DE
3122 - INTVAL (operands[c]));
3123 else
3124 {
3125 putc ('-', asm_out_file);
3126 output_addr_const (asm_out_file, operands[c]);
3127 }
3128 }
3129 else
3130 output_operand (operands[c], letter);
f5d927c0 3131
4f9b4029
RK
3132 if (!opoutput[c])
3133 oporder[ops++] = c;
3134 opoutput[c] = 1;
0d4903b8 3135
0df6c2c7 3136 while (ISDIGIT (c = *p))
f5d927c0 3137 p++;
3cf2715d
DE
3138 }
3139 /* % followed by a digit outputs an operand the default way. */
0df6c2c7 3140 else if (ISDIGIT (*p))
3cf2715d
DE
3141 {
3142 c = atoi (p);
f5d927c0
KH
3143 if (this_is_asm_operands
3144 && (c < 0 || (unsigned int) c >= insn_noperands))
3cf2715d
DE
3145 output_operand_lossage ("operand number out of range");
3146 else
3147 output_operand (operands[c], 0);
0d4903b8 3148
4f9b4029
RK
3149 if (!opoutput[c])
3150 oporder[ops++] = c;
3151 opoutput[c] = 1;
3152
0df6c2c7 3153 while (ISDIGIT (c = *p))
f5d927c0 3154 p++;
3cf2715d
DE
3155 }
3156 /* % followed by punctuation: output something for that
3157 punctuation character alone, with no operand.
3158 The PRINT_OPERAND macro decides what is actually done. */
3159#ifdef PRINT_OPERAND_PUNCT_VALID_P
f5d927c0 3160 else if (PRINT_OPERAND_PUNCT_VALID_P ((unsigned char) *p))
3cf2715d
DE
3161 output_operand (NULL_RTX, *p++);
3162#endif
3163 else
3164 output_operand_lossage ("invalid %%-code");
3165 break;
3166
3167 default:
3168 putc (c, asm_out_file);
3169 }
3170
0d4903b8
RK
3171 /* Write out the variable names for operands, if we know them. */
3172 if (flag_verbose_asm)
4f9b4029 3173 output_asm_operand_names (operands, oporder, ops);
0d4903b8
RK
3174 if (flag_print_asm_name)
3175 output_asm_name ();
3cf2715d
DE
3176
3177 putc ('\n', asm_out_file);
3178}
3179\f
3180/* Output a LABEL_REF, or a bare CODE_LABEL, as an assembler symbol. */
3181
3182void
6cf9ac28 3183output_asm_label (rtx x)
3cf2715d
DE
3184{
3185 char buf[256];
3186
3187 if (GET_CODE (x) == LABEL_REF)
be1bb652
RH
3188 x = XEXP (x, 0);
3189 if (GET_CODE (x) == CODE_LABEL
3190 || (GET_CODE (x) == NOTE
3191 && NOTE_LINE_NUMBER (x) == NOTE_INSN_DELETED_LABEL))
3cf2715d
DE
3192 ASM_GENERATE_INTERNAL_LABEL (buf, "L", CODE_LABEL_NUMBER (x));
3193 else
a52453cc 3194 output_operand_lossage ("`%%l' operand isn't a label");
3cf2715d
DE
3195
3196 assemble_name (asm_out_file, buf);
3197}
3198
3199/* Print operand X using machine-dependent assembler syntax.
3200 The macro PRINT_OPERAND is defined just to control this function.
3201 CODE is a non-digit that preceded the operand-number in the % spec,
3202 such as 'z' if the spec was `%z3'. CODE is 0 if there was no char
3203 between the % and the digits.
3204 When CODE is a non-letter, X is 0.
3205
3206 The meanings of the letters are machine-dependent and controlled
3207 by PRINT_OPERAND. */
3208
3209static void
6cf9ac28 3210output_operand (rtx x, int code ATTRIBUTE_UNUSED)
3cf2715d
DE
3211{
3212 if (x && GET_CODE (x) == SUBREG)
49d801d3 3213 x = alter_subreg (&x);
3cf2715d
DE
3214
3215 /* If X is a pseudo-register, abort now rather than writing trash to the
3216 assembler file. */
3217
3218 if (x && GET_CODE (x) == REG && REGNO (x) >= FIRST_PSEUDO_REGISTER)
3219 abort ();
3220
3221 PRINT_OPERAND (asm_out_file, x, code);
3222}
3223
3224/* Print a memory reference operand for address X
3225 using machine-dependent assembler syntax.
3226 The macro PRINT_OPERAND_ADDRESS exists just to control this function. */
3227
3228void
6cf9ac28 3229output_address (rtx x)
3cf2715d 3230{
49d801d3 3231 walk_alter_subreg (&x);
3cf2715d
DE
3232 PRINT_OPERAND_ADDRESS (asm_out_file, x);
3233}
3234\f
3235/* Print an integer constant expression in assembler syntax.
3236 Addition and subtraction are the only arithmetic
3237 that may appear in these expressions. */
3238
3239void
6cf9ac28 3240output_addr_const (FILE *file, rtx x)
3cf2715d
DE
3241{
3242 char buf[256];
3243
3244 restart:
3245 switch (GET_CODE (x))
3246 {
3247 case PC:
eac50d7a 3248 putc ('.', file);
3cf2715d
DE
3249 break;
3250
3251 case SYMBOL_REF:
99c8c61c
AO
3252#ifdef ASM_OUTPUT_SYMBOL_REF
3253 ASM_OUTPUT_SYMBOL_REF (file, x);
3254#else
3cf2715d 3255 assemble_name (file, XSTR (x, 0));
99c8c61c 3256#endif
3cf2715d
DE
3257 break;
3258
3259 case LABEL_REF:
422be3c3
AO
3260 x = XEXP (x, 0);
3261 /* Fall through. */
3cf2715d
DE
3262 case CODE_LABEL:
3263 ASM_GENERATE_INTERNAL_LABEL (buf, "L", CODE_LABEL_NUMBER (x));
2f0b7af6
GK
3264#ifdef ASM_OUTPUT_LABEL_REF
3265 ASM_OUTPUT_LABEL_REF (file, buf);
3266#else
3cf2715d 3267 assemble_name (file, buf);
2f0b7af6 3268#endif
3cf2715d
DE
3269 break;
3270
3271 case CONST_INT:
21e3a81b 3272 fprintf (file, HOST_WIDE_INT_PRINT_DEC, INTVAL (x));
3cf2715d
DE
3273 break;
3274
3275 case CONST:
3276 /* This used to output parentheses around the expression,
3277 but that does not work on the 386 (either ATT or BSD assembler). */
3278 output_addr_const (file, XEXP (x, 0));
3279 break;
3280
3281 case CONST_DOUBLE:
3282 if (GET_MODE (x) == VOIDmode)
3283 {
3284 /* We can use %d if the number is one word and positive. */
3285 if (CONST_DOUBLE_HIGH (x))
21e3a81b 3286 fprintf (file, HOST_WIDE_INT_PRINT_DOUBLE_HEX,
3cf2715d 3287 CONST_DOUBLE_HIGH (x), CONST_DOUBLE_LOW (x));
f5d927c0 3288 else if (CONST_DOUBLE_LOW (x) < 0)
21e3a81b 3289 fprintf (file, HOST_WIDE_INT_PRINT_HEX, CONST_DOUBLE_LOW (x));
3cf2715d 3290 else
21e3a81b 3291 fprintf (file, HOST_WIDE_INT_PRINT_DEC, CONST_DOUBLE_LOW (x));
3cf2715d
DE
3292 }
3293 else
3294 /* We can't handle floating point constants;
3295 PRINT_OPERAND must handle them. */
3296 output_operand_lossage ("floating constant misused");
3297 break;
3298
3299 case PLUS:
3300 /* Some assemblers need integer constants to appear last (eg masm). */
3301 if (GET_CODE (XEXP (x, 0)) == CONST_INT)
3302 {
3303 output_addr_const (file, XEXP (x, 1));
3304 if (INTVAL (XEXP (x, 0)) >= 0)
3305 fprintf (file, "+");
3306 output_addr_const (file, XEXP (x, 0));
3307 }
3308 else
3309 {
3310 output_addr_const (file, XEXP (x, 0));
08106825
AO
3311 if (GET_CODE (XEXP (x, 1)) != CONST_INT
3312 || INTVAL (XEXP (x, 1)) >= 0)
3cf2715d
DE
3313 fprintf (file, "+");
3314 output_addr_const (file, XEXP (x, 1));
3315 }
3316 break;
3317
3318 case MINUS:
3319 /* Avoid outputting things like x-x or x+5-x,
3320 since some assemblers can't handle that. */
3321 x = simplify_subtraction (x);
3322 if (GET_CODE (x) != MINUS)
3323 goto restart;
3324
3325 output_addr_const (file, XEXP (x, 0));
3326 fprintf (file, "-");
301d03af
RS
3327 if ((GET_CODE (XEXP (x, 1)) == CONST_INT && INTVAL (XEXP (x, 1)) >= 0)
3328 || GET_CODE (XEXP (x, 1)) == PC
3329 || GET_CODE (XEXP (x, 1)) == SYMBOL_REF)
3330 output_addr_const (file, XEXP (x, 1));
3331 else
3cf2715d 3332 {
17b53c33 3333 fputs (targetm.asm_out.open_paren, file);
3cf2715d 3334 output_addr_const (file, XEXP (x, 1));
17b53c33 3335 fputs (targetm.asm_out.close_paren, file);
3cf2715d 3336 }
3cf2715d
DE
3337 break;
3338
3339 case ZERO_EXTEND:
3340 case SIGN_EXTEND:
fdf473ae 3341 case SUBREG:
3cf2715d
DE
3342 output_addr_const (file, XEXP (x, 0));
3343 break;
3344
3345 default:
422be3c3
AO
3346#ifdef OUTPUT_ADDR_CONST_EXTRA
3347 OUTPUT_ADDR_CONST_EXTRA (file, x, fail);
3348 break;
3349
3350 fail:
3351#endif
3cf2715d
DE
3352 output_operand_lossage ("invalid expression as operand");
3353 }
3354}
3355\f
3356/* A poor man's fprintf, with the added features of %I, %R, %L, and %U.
3357 %R prints the value of REGISTER_PREFIX.
3358 %L prints the value of LOCAL_LABEL_PREFIX.
3359 %U prints the value of USER_LABEL_PREFIX.
3360 %I prints the value of IMMEDIATE_PREFIX.
3361 %O runs ASM_OUTPUT_OPCODE to transform what follows in the string.
b1721339 3362 Also supported are %d, %i, %u, %x, %X, %o, %c, %s and %%.
3cf2715d
DE
3363
3364 We handle alternate assembler dialects here, just like output_asm_insn. */
3365
3366void
e34d07f2 3367asm_fprintf (FILE *file, const char *p, ...)
3cf2715d 3368{
3cf2715d
DE
3369 char buf[10];
3370 char *q, c;
e34d07f2 3371 va_list argptr;
6cf9ac28 3372
e34d07f2 3373 va_start (argptr, p);
3cf2715d
DE
3374
3375 buf[0] = '%';
3376
b729186a 3377 while ((c = *p++))
3cf2715d
DE
3378 switch (c)
3379 {
3380#ifdef ASSEMBLER_DIALECT
3381 case '{':
b729186a
JL
3382 {
3383 int i;
3cf2715d 3384
b729186a
JL
3385 /* If we want the first dialect, do nothing. Otherwise, skip
3386 DIALECT_NUMBER of strings ending with '|'. */
3387 for (i = 0; i < dialect_number; i++)
3388 {
3389 while (*p && *p++ != '|')
3390 ;
3391
3392 if (*p == '|')
3393 p++;
f5d927c0 3394 }
b729186a 3395 }
3cf2715d
DE
3396 break;
3397
3398 case '|':
3399 /* Skip to close brace. */
3400 while (*p && *p++ != '}')
3401 ;
3402 break;
3403
3404 case '}':
3405 break;
3406#endif
3407
3408 case '%':
3409 c = *p++;
3410 q = &buf[1];
b1721339
KG
3411 while (strchr ("-+ #0", c))
3412 {
3413 *q++ = c;
3414 c = *p++;
3415 }
0df6c2c7 3416 while (ISDIGIT (c) || c == '.')
3cf2715d
DE
3417 {
3418 *q++ = c;
3419 c = *p++;
3420 }
3421 switch (c)
3422 {
3423 case '%':
b1721339 3424 putc ('%', file);
3cf2715d
DE
3425 break;
3426
3427 case 'd': case 'i': case 'u':
b1721339
KG
3428 case 'x': case 'X': case 'o':
3429 case 'c':
3cf2715d
DE
3430 *q++ = c;
3431 *q = 0;
3432 fprintf (file, buf, va_arg (argptr, int));
3433 break;
3434
3435 case 'w':
b1721339
KG
3436 /* This is a prefix to the 'd', 'i', 'u', 'x', 'X', and
3437 'o' cases, but we do not check for those cases. It
3438 means that the value is a HOST_WIDE_INT, which may be
3439 either `long' or `long long'. */
85f015e1
KG
3440 memcpy (q, HOST_WIDE_INT_PRINT, strlen (HOST_WIDE_INT_PRINT));
3441 q += strlen (HOST_WIDE_INT_PRINT);
3cf2715d
DE
3442 *q++ = *p++;
3443 *q = 0;
3444 fprintf (file, buf, va_arg (argptr, HOST_WIDE_INT));
3445 break;
3446
3447 case 'l':
3448 *q++ = c;
b1721339
KG
3449#ifdef HAVE_LONG_LONG
3450 if (*p == 'l')
3451 {
3452 *q++ = *p++;
3453 *q++ = *p++;
3454 *q = 0;
3455 fprintf (file, buf, va_arg (argptr, long long));
3456 }
3457 else
3458#endif
3459 {
3460 *q++ = *p++;
3461 *q = 0;
3462 fprintf (file, buf, va_arg (argptr, long));
3463 }
6cf9ac28 3464
3cf2715d
DE
3465 break;
3466
3467 case 's':
3468 *q++ = c;
3469 *q = 0;
3470 fprintf (file, buf, va_arg (argptr, char *));
3471 break;
3472
3473 case 'O':
3474#ifdef ASM_OUTPUT_OPCODE
3475 ASM_OUTPUT_OPCODE (asm_out_file, p);
3476#endif
3477 break;
3478
3479 case 'R':
3480#ifdef REGISTER_PREFIX
3481 fprintf (file, "%s", REGISTER_PREFIX);
3482#endif
3483 break;
3484
3485 case 'I':
3486#ifdef IMMEDIATE_PREFIX
3487 fprintf (file, "%s", IMMEDIATE_PREFIX);
3488#endif
3489 break;
3490
3491 case 'L':
3492#ifdef LOCAL_LABEL_PREFIX
3493 fprintf (file, "%s", LOCAL_LABEL_PREFIX);
3494#endif
3495 break;
3496
3497 case 'U':
19283265 3498 fputs (user_label_prefix, file);
3cf2715d
DE
3499 break;
3500
fe0503ea 3501#ifdef ASM_FPRINTF_EXTENSIONS
7ef0daad 3502 /* Uppercase letters are reserved for general use by asm_fprintf
fe0503ea
NC
3503 and so are not available to target specific code. In order to
3504 prevent the ASM_FPRINTF_EXTENSIONS macro from using them then,
3505 they are defined here. As they get turned into real extensions
3506 to asm_fprintf they should be removed from this list. */
3507 case 'A': case 'B': case 'C': case 'D': case 'E':
3508 case 'F': case 'G': case 'H': case 'J': case 'K':
3509 case 'M': case 'N': case 'P': case 'Q': case 'S':
3510 case 'T': case 'V': case 'W': case 'Y': case 'Z':
3511 break;
f5d927c0 3512
fe0503ea
NC
3513 ASM_FPRINTF_EXTENSIONS (file, argptr, p)
3514#endif
3cf2715d
DE
3515 default:
3516 abort ();
3517 }
3518 break;
3519
3520 default:
b1721339 3521 putc (c, file);
3cf2715d 3522 }
e34d07f2 3523 va_end (argptr);
3cf2715d
DE
3524}
3525\f
3526/* Split up a CONST_DOUBLE or integer constant rtx
3527 into two rtx's for single words,
3528 storing in *FIRST the word that comes first in memory in the target
3529 and in *SECOND the other. */
3530
3531void
6cf9ac28 3532split_double (rtx value, rtx *first, rtx *second)
3cf2715d
DE
3533{
3534 if (GET_CODE (value) == CONST_INT)
3535 {
5a1a6efd 3536 if (HOST_BITS_PER_WIDE_INT >= (2 * BITS_PER_WORD))
f76b9db2 3537 {
5a1a6efd 3538 /* In this case the CONST_INT holds both target words.
27eef9ce
JC
3539 Extract the bits from it into two word-sized pieces.
3540 Sign extend each half to HOST_WIDE_INT. */
7f251dee
AO
3541 unsigned HOST_WIDE_INT low, high;
3542 unsigned HOST_WIDE_INT mask, sign_bit, sign_extend;
3543
3544 /* Set sign_bit to the most significant bit of a word. */
3545 sign_bit = 1;
3546 sign_bit <<= BITS_PER_WORD - 1;
3547
3548 /* Set mask so that all bits of the word are set. We could
3549 have used 1 << BITS_PER_WORD instead of basing the
3550 calculation on sign_bit. However, on machines where
3551 HOST_BITS_PER_WIDE_INT == BITS_PER_WORD, it could cause a
3552 compiler warning, even though the code would never be
3553 executed. */
3554 mask = sign_bit << 1;
3555 mask--;
3556
3557 /* Set sign_extend as any remaining bits. */
3558 sign_extend = ~mask;
f5d927c0 3559
7f251dee
AO
3560 /* Pick the lower word and sign-extend it. */
3561 low = INTVAL (value);
3562 low &= mask;
3563 if (low & sign_bit)
3564 low |= sign_extend;
3565
3566 /* Pick the higher word, shifted to the least significant
3567 bits, and sign-extend it. */
3568 high = INTVAL (value);
3569 high >>= BITS_PER_WORD - 1;
3570 high >>= 1;
3571 high &= mask;
3572 if (high & sign_bit)
3573 high |= sign_extend;
3574
3575 /* Store the words in the target machine order. */
5a1a6efd
RK
3576 if (WORDS_BIG_ENDIAN)
3577 {
7f251dee
AO
3578 *first = GEN_INT (high);
3579 *second = GEN_INT (low);
5a1a6efd
RK
3580 }
3581 else
3582 {
7f251dee
AO
3583 *first = GEN_INT (low);
3584 *second = GEN_INT (high);
5a1a6efd 3585 }
f76b9db2
ILT
3586 }
3587 else
3588 {
5a1a6efd
RK
3589 /* The rule for using CONST_INT for a wider mode
3590 is that we regard the value as signed.
3591 So sign-extend it. */
3592 rtx high = (INTVAL (value) < 0 ? constm1_rtx : const0_rtx);
3593 if (WORDS_BIG_ENDIAN)
3594 {
3595 *first = high;
3596 *second = value;
3597 }
3598 else
3599 {
3600 *first = value;
3601 *second = high;
3602 }
f76b9db2 3603 }
3cf2715d
DE
3604 }
3605 else if (GET_CODE (value) != CONST_DOUBLE)
3606 {
f76b9db2
ILT
3607 if (WORDS_BIG_ENDIAN)
3608 {
3609 *first = const0_rtx;
3610 *second = value;
3611 }
3612 else
3613 {
3614 *first = value;
3615 *second = const0_rtx;
3616 }
3cf2715d
DE
3617 }
3618 else if (GET_MODE (value) == VOIDmode
3619 /* This is the old way we did CONST_DOUBLE integers. */
3620 || GET_MODE_CLASS (GET_MODE (value)) == MODE_INT)
3621 {
3622 /* In an integer, the words are defined as most and least significant.
3623 So order them by the target's convention. */
f76b9db2
ILT
3624 if (WORDS_BIG_ENDIAN)
3625 {
3626 *first = GEN_INT (CONST_DOUBLE_HIGH (value));
3627 *second = GEN_INT (CONST_DOUBLE_LOW (value));
3628 }
3629 else
3630 {
3631 *first = GEN_INT (CONST_DOUBLE_LOW (value));
3632 *second = GEN_INT (CONST_DOUBLE_HIGH (value));
3633 }
3cf2715d
DE
3634 }
3635 else
3636 {
f5d927c0
KH
3637 REAL_VALUE_TYPE r;
3638 long l[2];
3cf2715d
DE
3639 REAL_VALUE_FROM_CONST_DOUBLE (r, value);
3640
3641 /* Note, this converts the REAL_VALUE_TYPE to the target's
3642 format, splits up the floating point double and outputs
3643 exactly 32 bits of it into each of l[0] and l[1] --
0f41302f 3644 not necessarily BITS_PER_WORD bits. */
3cf2715d
DE
3645 REAL_VALUE_TO_TARGET_DOUBLE (r, l);
3646
b5a3eb84
JW
3647 /* If 32 bits is an entire word for the target, but not for the host,
3648 then sign-extend on the host so that the number will look the same
3649 way on the host that it would on the target. See for instance
3650 simplify_unary_operation. The #if is needed to avoid compiler
3651 warnings. */
3652
3653#if HOST_BITS_PER_LONG > 32
3654 if (BITS_PER_WORD < HOST_BITS_PER_LONG && BITS_PER_WORD == 32)
3655 {
3656 if (l[0] & ((long) 1 << 31))
3657 l[0] |= ((long) (-1) << 32);
3658 if (l[1] & ((long) 1 << 31))
3659 l[1] |= ((long) (-1) << 32);
3660 }
3661#endif
3662
3cf2715d
DE
3663 *first = GEN_INT ((HOST_WIDE_INT) l[0]);
3664 *second = GEN_INT ((HOST_WIDE_INT) l[1]);
3cf2715d
DE
3665 }
3666}
3667\f
3668/* Return nonzero if this function has no function calls. */
3669
3670int
6cf9ac28 3671leaf_function_p (void)
3cf2715d
DE
3672{
3673 rtx insn;
b660f82f 3674 rtx link;
3cf2715d 3675
70f4f91c 3676 if (current_function_profile || profile_arc_flag)
3cf2715d
DE
3677 return 0;
3678
3679 for (insn = get_insns (); insn; insn = NEXT_INSN (insn))
3680 {
7d167afd
JJ
3681 if (GET_CODE (insn) == CALL_INSN
3682 && ! SIBLING_CALL_P (insn))
3cf2715d
DE
3683 return 0;
3684 if (GET_CODE (insn) == INSN
3685 && GET_CODE (PATTERN (insn)) == SEQUENCE
0a1c58a2
JL
3686 && GET_CODE (XVECEXP (PATTERN (insn), 0, 0)) == CALL_INSN
3687 && ! SIBLING_CALL_P (XVECEXP (PATTERN (insn), 0, 0)))
3cf2715d
DE
3688 return 0;
3689 }
b660f82f
JW
3690 for (link = current_function_epilogue_delay_list;
3691 link;
3692 link = XEXP (link, 1))
3cf2715d 3693 {
b660f82f
JW
3694 insn = XEXP (link, 0);
3695
3696 if (GET_CODE (insn) == CALL_INSN
7d167afd 3697 && ! SIBLING_CALL_P (insn))
3cf2715d 3698 return 0;
b660f82f
JW
3699 if (GET_CODE (insn) == INSN
3700 && GET_CODE (PATTERN (insn)) == SEQUENCE
3701 && GET_CODE (XVECEXP (PATTERN (insn), 0, 0)) == CALL_INSN
3702 && ! SIBLING_CALL_P (XVECEXP (PATTERN (insn), 0, 0)))
3cf2715d
DE
3703 return 0;
3704 }
3705
3706 return 1;
3707}
3708
09da1532 3709/* Return 1 if branch is a forward branch.
ef6257cd
JH
3710 Uses insn_shuid array, so it works only in the final pass. May be used by
3711 output templates to customary add branch prediction hints.
3712 */
3713int
6cf9ac28 3714final_forward_branch_p (rtx insn)
ef6257cd
JH
3715{
3716 int insn_id, label_id;
3717 if (!uid_shuid)
3718 abort ();
3719 insn_id = INSN_SHUID (insn);
3720 label_id = INSN_SHUID (JUMP_LABEL (insn));
3721 /* We've hit some insns that does not have id information available. */
3722 if (!insn_id || !label_id)
3723 abort ();
3724 return insn_id < label_id;
3725}
3726
3cf2715d
DE
3727/* On some machines, a function with no call insns
3728 can run faster if it doesn't create its own register window.
3729 When output, the leaf function should use only the "output"
3730 registers. Ordinarily, the function would be compiled to use
3731 the "input" registers to find its arguments; it is a candidate
3732 for leaf treatment if it uses only the "input" registers.
3733 Leaf function treatment means renumbering so the function
3734 uses the "output" registers instead. */
3735
3736#ifdef LEAF_REGISTERS
3737
3cf2715d
DE
3738/* Return 1 if this function uses only the registers that can be
3739 safely renumbered. */
3740
3741int
6cf9ac28 3742only_leaf_regs_used (void)
3cf2715d
DE
3743{
3744 int i;
4977bab6 3745 const char *const permitted_reg_in_leaf_functions = LEAF_REGISTERS;
3cf2715d
DE
3746
3747 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
e5e809f4
JL
3748 if ((regs_ever_live[i] || global_regs[i])
3749 && ! permitted_reg_in_leaf_functions[i])
3750 return 0;
3751
3752 if (current_function_uses_pic_offset_table
3753 && pic_offset_table_rtx != 0
3754 && GET_CODE (pic_offset_table_rtx) == REG
3755 && ! permitted_reg_in_leaf_functions[REGNO (pic_offset_table_rtx)])
3756 return 0;
3757
3cf2715d
DE
3758 return 1;
3759}
3760
3761/* Scan all instructions and renumber all registers into those
3762 available in leaf functions. */
3763
3764static void
6cf9ac28 3765leaf_renumber_regs (rtx first)
3cf2715d
DE
3766{
3767 rtx insn;
3768
3769 /* Renumber only the actual patterns.
3770 The reg-notes can contain frame pointer refs,
3771 and renumbering them could crash, and should not be needed. */
3772 for (insn = first; insn; insn = NEXT_INSN (insn))
2c3c49de 3773 if (INSN_P (insn))
3cf2715d 3774 leaf_renumber_regs_insn (PATTERN (insn));
f5d927c0
KH
3775 for (insn = current_function_epilogue_delay_list;
3776 insn;
3777 insn = XEXP (insn, 1))
2c3c49de 3778 if (INSN_P (XEXP (insn, 0)))
3cf2715d
DE
3779 leaf_renumber_regs_insn (PATTERN (XEXP (insn, 0)));
3780}
3781
3782/* Scan IN_RTX and its subexpressions, and renumber all regs into those
3783 available in leaf functions. */
3784
3785void
6cf9ac28 3786leaf_renumber_regs_insn (rtx in_rtx)
3cf2715d 3787{
b3694847
SS
3788 int i, j;
3789 const char *format_ptr;
3cf2715d
DE
3790
3791 if (in_rtx == 0)
3792 return;
3793
3794 /* Renumber all input-registers into output-registers.
3795 renumbered_regs would be 1 for an output-register;
3796 they */
3797
3798 if (GET_CODE (in_rtx) == REG)
3799 {
3800 int newreg;
3801
3802 /* Don't renumber the same reg twice. */
3803 if (in_rtx->used)
3804 return;
3805
3806 newreg = REGNO (in_rtx);
3807 /* Don't try to renumber pseudo regs. It is possible for a pseudo reg
3808 to reach here as part of a REG_NOTE. */
3809 if (newreg >= FIRST_PSEUDO_REGISTER)
3810 {
3811 in_rtx->used = 1;
3812 return;
3813 }
3814 newreg = LEAF_REG_REMAP (newreg);
3815 if (newreg < 0)
3816 abort ();
3817 regs_ever_live[REGNO (in_rtx)] = 0;
3818 regs_ever_live[newreg] = 1;
3819 REGNO (in_rtx) = newreg;
3820 in_rtx->used = 1;
3821 }
3822
2c3c49de 3823 if (INSN_P (in_rtx))
3cf2715d
DE
3824 {
3825 /* Inside a SEQUENCE, we find insns.
3826 Renumber just the patterns of these insns,
3827 just as we do for the top-level insns. */
3828 leaf_renumber_regs_insn (PATTERN (in_rtx));
3829 return;
3830 }
3831
3832 format_ptr = GET_RTX_FORMAT (GET_CODE (in_rtx));
3833
3834 for (i = 0; i < GET_RTX_LENGTH (GET_CODE (in_rtx)); i++)
3835 switch (*format_ptr++)
3836 {
3837 case 'e':
3838 leaf_renumber_regs_insn (XEXP (in_rtx, i));
3839 break;
3840
3841 case 'E':
3842 if (NULL != XVEC (in_rtx, i))
3843 {
3844 for (j = 0; j < XVECLEN (in_rtx, i); j++)
3845 leaf_renumber_regs_insn (XVECEXP (in_rtx, i, j));
3846 }
3847 break;
3848
3849 case 'S':
3850 case 's':
3851 case '0':
3852 case 'i':
3853 case 'w':
3854 case 'n':
3855 case 'u':
3856 break;
3857
3858 default:
3859 abort ();
3860 }
3861}
3862#endif
6a08f7b3
DP
3863
3864
3865/* When -gused is used, emit debug info for only used symbols. But in
3866 addition to the standard intercepted debug_hooks there are some direct
3867 calls into this file, i.e., dbxout_symbol, dbxout_parms, and dbxout_reg_params.
3868 Those routines may also be called from a higher level intercepted routine. So
3869 to prevent recording data for an inner call to one of these for an intercept,
5d3cc252 3870 we maintain an intercept nesting counter (debug_nesting). We only save the
6a08f7b3
DP
3871 intercepted arguments if the nesting is 1. */
3872int debug_nesting = 0;
3873
3874static tree *symbol_queue;
3875int symbol_queue_index = 0;
3876static int symbol_queue_size = 0;
3877
3878/* Generate the symbols for any queued up type symbols we encountered
3879 while generating the type info for some originally used symbol.
3880 This might generate additional entries in the queue. Only when
3881 the nesting depth goes to 0 is this routine called. */
3882
3883void
6cf9ac28 3884debug_flush_symbol_queue (void)
6a08f7b3
DP
3885{
3886 int i;
6cf9ac28 3887
6a08f7b3
DP
3888 /* Make sure that additionally queued items are not flushed
3889 prematurely. */
6cf9ac28 3890
6a08f7b3 3891 ++debug_nesting;
6cf9ac28 3892
6a08f7b3
DP
3893 for (i = 0; i < symbol_queue_index; ++i)
3894 {
3895 /* If we pushed queued symbols then such symbols are must be
3896 output no matter what anyone else says. Specifically,
3897 we need to make sure dbxout_symbol() thinks the symbol was
3898 used and also we need to override TYPE_DECL_SUPPRESS_DEBUG
3899 which may be set for outside reasons. */
3900 int saved_tree_used = TREE_USED (symbol_queue[i]);
3901 int saved_suppress_debug = TYPE_DECL_SUPPRESS_DEBUG (symbol_queue[i]);
3902 TREE_USED (symbol_queue[i]) = 1;
3903 TYPE_DECL_SUPPRESS_DEBUG (symbol_queue[i]) = 0;
3904
3905#ifdef DBX_DEBUGGING_INFO
3906 dbxout_symbol (symbol_queue[i], 0);
3907#endif
3908
3909 TREE_USED (symbol_queue[i]) = saved_tree_used;
3910 TYPE_DECL_SUPPRESS_DEBUG (symbol_queue[i]) = saved_suppress_debug;
3911 }
3912
3913 symbol_queue_index = 0;
6cf9ac28 3914 --debug_nesting;
6a08f7b3
DP
3915}
3916
3917/* Queue a type symbol needed as part of the definition of a decl
3918 symbol. These symbols are generated when debug_flush_symbol_queue()
3919 is called. */
3920
6cf9ac28 3921void
6a08f7b3
DP
3922debug_queue_symbol (tree decl)
3923{
6cf9ac28 3924 if (symbol_queue_index >= symbol_queue_size)
6a08f7b3
DP
3925 {
3926 symbol_queue_size += 10;
703ad42b
KG
3927 symbol_queue = xrealloc (symbol_queue,
3928 symbol_queue_size * sizeof (tree));
6a08f7b3
DP
3929 }
3930
3931 symbol_queue[symbol_queue_index++] = decl;
6cf9ac28 3932}
6a08f7b3 3933
f9da5064 3934/* Free symbol queue. */
6a08f7b3 3935void
6cf9ac28 3936debug_free_queue (void)
6a08f7b3
DP
3937{
3938 if (symbol_queue)
3939 {
3940 free (symbol_queue);
3941 symbol_queue = NULL;
3942 symbol_queue_size = 0;
3943 }
3944}