]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/store-motion.c
[Ada] Add missing dot at the end of lang.opt doc for -fdump-scos
[thirdparty/gcc.git] / gcc / store-motion.c
CommitLineData
4b673aa1 1/* Store motion via Lazy Code Motion on the reverse CFG.
fbd26352 2 Copyright (C) 1997-2019 Free Software Foundation, Inc.
4b673aa1 3
4This file is part of GCC.
5
6GCC is free software; you can redistribute it and/or modify it under
7the terms of the GNU General Public License as published by the Free
8Software Foundation; either version 3, or (at your option) any later
9version.
10
11GCC is distributed in the hope that it will be useful, but WITHOUT ANY
12WARRANTY; without even the implied warranty of MERCHANTABILITY or
13FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14for more details.
15
16You should have received a copy of the GNU General Public License
17along with GCC; see the file COPYING3. If not see
18<http://www.gnu.org/licenses/>. */
19
20#include "config.h"
21#include "system.h"
22#include "coretypes.h"
9ef16211 23#include "backend.h"
9ef16211 24#include "rtl.h"
7c29e30e 25#include "tree.h"
26#include "predict.h"
9ef16211 27#include "df.h"
4b673aa1 28#include "toplev.h"
29
94ea8568 30#include "cfgrtl.h"
31#include "cfganal.h"
32#include "lcm.h"
33#include "cfgcleanup.h"
4b673aa1 34#include "expr.h"
4b673aa1 35#include "tree-pass.h"
4b673aa1 36#include "dbgcnt.h"
65a67d18 37#include "rtl-iter.h"
0a87e29e 38#include "print-rtl.h"
4b673aa1 39
acf70424 40/* This pass implements downward store motion.
41 As of May 1, 2009, the pass is not enabled by default on any target,
42 but bootstrap completes on ia64 and x86_64 with the pass enabled. */
43
44/* TODO:
45 - remove_reachable_equiv_notes is an incomprehensible pile of goo and
46 a compile time hog that needs a rewrite (maybe cache st_exprs to
47 invalidate REG_EQUAL/REG_EQUIV notes for?).
48 - pattern_regs in st_expr should be a regset (on its own obstack).
f1f41a6c 49 - store_motion_mems should be a vec instead of a list.
acf70424 50 - there should be an alloc pool for struct st_expr objects.
51 - investigate whether it is helpful to make the address of an st_expr
52 a cselib VALUE.
53 - when GIMPLE alias information is exported, the effectiveness of this
54 pass should be re-evaluated.
55*/
56
57/* This is a list of store expressions (MEMs). The structure is used
58 as an expression table to track stores which look interesting, and
59 might be moveable towards the exit block. */
60
61struct st_expr
4b673aa1 62{
acf70424 63 /* Pattern of this mem. */
64 rtx pattern;
65 /* List of registers mentioned by the mem. */
97f50a27 66 vec<rtx> pattern_regs;
acf70424 67 /* INSN list of stores that are locally anticipatable. */
d36dce67 68 vec<rtx_insn *> antic_stores;
acf70424 69 /* INSN list of stores that are locally available. */
0a87e29e 70 vec<rtx_insn *> avail_stores;
acf70424 71 /* Next in the list. */
72 struct st_expr * next;
73 /* Store ID in the dataflow bitmaps. */
74 int index;
75 /* Hash value for the hash table. */
76 unsigned int hash_index;
77 /* Register holding the stored expression when a store is moved.
78 This field is also used as a cache in find_moveable_store, see
79 LAST_AVAIL_CHECK_FAILURE below. */
80 rtx reaching_reg;
4b673aa1 81};
82
83/* Head of the list of load/store memory refs. */
acf70424 84static struct st_expr * store_motion_mems = NULL;
4b673aa1 85
acf70424 86/* These bitmaps will hold the local dataflow properties per basic block. */
87static sbitmap *st_kill, *st_avloc, *st_antloc, *st_transp;
4b673aa1 88
89/* Nonzero for expressions which should be inserted on a specific edge. */
acf70424 90static sbitmap *st_insert_map;
4b673aa1 91
92/* Nonzero for expressions which should be deleted in a specific block. */
acf70424 93static sbitmap *st_delete_map;
94
95/* Global holding the number of store expressions we are dealing with. */
96static int num_stores;
4b673aa1 97
98/* Contains the edge_list returned by pre_edge_lcm. */
99static struct edge_list *edge_list;
100
d9dd21a8 101/* Hashtable helpers. */
102
770ff93b 103struct st_expr_hasher : nofree_ptr_hash <st_expr>
d9dd21a8 104{
9969c043 105 static inline hashval_t hash (const st_expr *);
106 static inline bool equal (const st_expr *, const st_expr *);
d9dd21a8 107};
108
109inline hashval_t
9969c043 110st_expr_hasher::hash (const st_expr *x)
4b673aa1 111{
112 int do_not_record_p = 0;
4b673aa1 113 return hash_rtx (x->pattern, GET_MODE (x->pattern), &do_not_record_p, NULL, false);
114}
115
d9dd21a8 116inline bool
9969c043 117st_expr_hasher::equal (const st_expr *ptr1, const st_expr *ptr2)
4b673aa1 118{
4b673aa1 119 return exp_equiv_p (ptr1->pattern, ptr2->pattern, 0, true);
120}
121
d9dd21a8 122/* Hashtable for the load/store memory refs. */
c1f445d2 123static hash_table<st_expr_hasher> *store_motion_mems_table;
d9dd21a8 124
acf70424 125/* This will search the st_expr list for a matching expression. If it
4b673aa1 126 doesn't find one, we create one and initialize it. */
127
acf70424 128static struct st_expr *
129st_expr_entry (rtx x)
4b673aa1 130{
131 int do_not_record_p = 0;
acf70424 132 struct st_expr * ptr;
4b673aa1 133 unsigned int hash;
d9dd21a8 134 st_expr **slot;
acf70424 135 struct st_expr e;
4b673aa1 136
137 hash = hash_rtx (x, GET_MODE (x), &do_not_record_p,
138 NULL, /*have_reg_qty=*/false);
139
140 e.pattern = x;
c1f445d2 141 slot = store_motion_mems_table->find_slot_with_hash (&e, hash, INSERT);
4b673aa1 142 if (*slot)
d9dd21a8 143 return *slot;
4b673aa1 144
acf70424 145 ptr = XNEW (struct st_expr);
4b673aa1 146
acf70424 147 ptr->next = store_motion_mems;
4b673aa1 148 ptr->pattern = x;
97f50a27 149 ptr->pattern_regs.create (0);
d36dce67 150 ptr->antic_stores.create (0);
0a87e29e 151 ptr->avail_stores.create (0);
4b673aa1 152 ptr->reaching_reg = NULL_RTX;
4b673aa1 153 ptr->index = 0;
154 ptr->hash_index = hash;
acf70424 155 store_motion_mems = ptr;
4b673aa1 156 *slot = ptr;
157
158 return ptr;
159}
160
acf70424 161/* Free up an individual st_expr entry. */
4b673aa1 162
163static void
acf70424 164free_st_expr_entry (struct st_expr * ptr)
4b673aa1 165{
d36dce67 166 ptr->antic_stores.release ();
167 ptr->avail_stores.release ();
97f50a27 168 ptr->pattern_regs.release ();
4b673aa1 169
170 free (ptr);
171}
172
acf70424 173/* Free up all memory associated with the st_expr list. */
4b673aa1 174
175static void
acf70424 176free_store_motion_mems (void)
4b673aa1 177{
c1f445d2 178 delete store_motion_mems_table;
179 store_motion_mems_table = NULL;
4b673aa1 180
acf70424 181 while (store_motion_mems)
4b673aa1 182 {
acf70424 183 struct st_expr * tmp = store_motion_mems;
184 store_motion_mems = store_motion_mems->next;
185 free_st_expr_entry (tmp);
4b673aa1 186 }
acf70424 187 store_motion_mems = NULL;
4b673aa1 188}
189
190/* Assign each element of the list of mems a monotonically increasing value. */
191
192static int
acf70424 193enumerate_store_motion_mems (void)
4b673aa1 194{
acf70424 195 struct st_expr * ptr;
4b673aa1 196 int n = 0;
197
acf70424 198 for (ptr = store_motion_mems; ptr != NULL; ptr = ptr->next)
4b673aa1 199 ptr->index = n++;
200
201 return n;
202}
203
204/* Return first item in the list. */
205
acf70424 206static inline struct st_expr *
207first_st_expr (void)
4b673aa1 208{
acf70424 209 return store_motion_mems;
4b673aa1 210}
211
212/* Return the next item in the list after the specified one. */
213
acf70424 214static inline struct st_expr *
215next_st_expr (struct st_expr * ptr)
4b673aa1 216{
217 return ptr->next;
218}
219
acf70424 220/* Dump debugging info about the store_motion_mems list. */
4b673aa1 221
222static void
acf70424 223print_store_motion_mems (FILE * file)
4b673aa1 224{
acf70424 225 struct st_expr * ptr;
4b673aa1 226
acf70424 227 fprintf (dump_file, "STORE_MOTION list of MEM exprs considered:\n");
4b673aa1 228
acf70424 229 for (ptr = first_st_expr (); ptr != NULL; ptr = next_st_expr (ptr))
4b673aa1 230 {
231 fprintf (file, " Pattern (%3d): ", ptr->index);
232
233 print_rtl (file, ptr->pattern);
234
acf70424 235 fprintf (file, "\n ANTIC stores : ");
d36dce67 236 print_rtx_insn_vec (file, ptr->antic_stores);
4b673aa1 237
acf70424 238 fprintf (file, "\n AVAIL stores : ");
4b673aa1 239
0a87e29e 240 print_rtx_insn_vec (file, ptr->avail_stores);
4b673aa1 241
242 fprintf (file, "\n\n");
243 }
244
245 fprintf (file, "\n");
246}
247\f
4b673aa1 248/* Return zero if some of the registers in list X are killed
249 due to set of registers in bitmap REGS_SET. */
250
251static bool
97f50a27 252store_ops_ok (const vec<rtx> &x, int *regs_set)
4b673aa1 253{
97f50a27 254 unsigned int i;
255 rtx temp;
256 FOR_EACH_VEC_ELT (x, i, temp)
257 if (regs_set[REGNO (temp)])
258 return false;
4b673aa1 259
260 return true;
261}
262
acf70424 263/* Returns a list of registers mentioned in X.
264 FIXME: A regset would be prettier and less expensive. */
265
97f50a27 266static void
267extract_mentioned_regs (rtx x, vec<rtx> *mentioned_regs)
4b673aa1 268{
65a67d18 269 subrtx_var_iterator::array_type array;
270 FOR_EACH_SUBRTX_VAR (iter, array, x, NONCONST)
271 {
272 rtx x = *iter;
273 if (REG_P (x))
97f50a27 274 mentioned_regs->safe_push (x);
65a67d18 275 }
4b673aa1 276}
277
278/* Check to see if the load X is aliased with STORE_PATTERN.
279 AFTER is true if we are checking the case when STORE_PATTERN occurs
280 after the X. */
281
282static bool
283load_kills_store (const_rtx x, const_rtx store_pattern, int after)
284{
285 if (after)
286 return anti_dependence (x, store_pattern);
287 else
376a287d 288 return true_dependence (store_pattern, GET_MODE (store_pattern), x);
4b673aa1 289}
290
acf70424 291/* Go through the entire rtx X, looking for any loads which might alias
4b673aa1 292 STORE_PATTERN. Return true if found.
293 AFTER is true if we are checking the case when STORE_PATTERN occurs
294 after the insn X. */
295
296static bool
297find_loads (const_rtx x, const_rtx store_pattern, int after)
298{
299 const char * fmt;
300 int i, j;
301 int ret = false;
302
303 if (!x)
304 return false;
305
306 if (GET_CODE (x) == SET)
307 x = SET_SRC (x);
308
309 if (MEM_P (x))
310 {
311 if (load_kills_store (x, store_pattern, after))
312 return true;
313 }
314
315 /* Recursively process the insn. */
316 fmt = GET_RTX_FORMAT (GET_CODE (x));
317
318 for (i = GET_RTX_LENGTH (GET_CODE (x)) - 1; i >= 0 && !ret; i--)
319 {
320 if (fmt[i] == 'e')
321 ret |= find_loads (XEXP (x, i), store_pattern, after);
322 else if (fmt[i] == 'E')
323 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
324 ret |= find_loads (XVECEXP (x, i, j), store_pattern, after);
325 }
326 return ret;
327}
328
329/* Go through pattern PAT looking for any loads which might kill the
330 store in X. Return true if found.
331 AFTER is true if we are checking the case when loads kill X occurs
332 after the insn for PAT. */
333
334static inline bool
335store_killed_in_pat (const_rtx x, const_rtx pat, int after)
336{
337 if (GET_CODE (pat) == SET)
338 {
339 rtx dest = SET_DEST (pat);
340
341 if (GET_CODE (dest) == ZERO_EXTRACT)
342 dest = XEXP (dest, 0);
343
344 /* Check for memory stores to aliased objects. */
345 if (MEM_P (dest)
346 && !exp_equiv_p (dest, x, 0, true))
347 {
348 if (after)
349 {
350 if (output_dependence (dest, x))
351 return true;
352 }
353 else
354 {
355 if (output_dependence (x, dest))
356 return true;
357 }
358 }
359 }
360
361 if (find_loads (pat, x, after))
362 return true;
363
364 return false;
365}
366
367/* Check if INSN kills the store pattern X (is aliased with it).
368 AFTER is true if we are checking the case when store X occurs
369 after the insn. Return true if it does. */
370
371static bool
97f50a27 372store_killed_in_insn (const_rtx x, const vec<rtx> &x_regs,
373 const rtx_insn *insn, int after)
4b673aa1 374{
97f50a27 375 const_rtx note, pat;
4b673aa1 376
9a5bb191 377 if (! NONDEBUG_INSN_P (insn))
4b673aa1 378 return false;
379
380 if (CALL_P (insn))
381 {
382 /* A normal or pure call might read from pattern,
383 but a const call will not. */
384 if (!RTL_CONST_CALL_P (insn))
385 return true;
386
387 /* But even a const call reads its parameters. Check whether the
388 base of some of registers used in mem is stack pointer. */
97f50a27 389 rtx temp;
390 unsigned int i;
391 FOR_EACH_VEC_ELT (x_regs, i, temp)
392 if (may_be_sp_based_p (temp))
86e87ef6 393 return true;
4b673aa1 394
395 return false;
396 }
397
398 pat = PATTERN (insn);
399 if (GET_CODE (pat) == SET)
400 {
401 if (store_killed_in_pat (x, pat, after))
402 return true;
403 }
404 else if (GET_CODE (pat) == PARALLEL)
405 {
406 int i;
407
408 for (i = 0; i < XVECLEN (pat, 0); i++)
409 if (store_killed_in_pat (x, XVECEXP (pat, 0, i), after))
410 return true;
411 }
412 else if (find_loads (PATTERN (insn), x, after))
413 return true;
414
415 /* If this insn has a REG_EQUAL or REG_EQUIV note referencing a memory
416 location aliased with X, then this insn kills X. */
417 note = find_reg_equal_equiv_note (insn);
418 if (! note)
419 return false;
420 note = XEXP (note, 0);
421
422 /* However, if the note represents a must alias rather than a may
423 alias relationship, then it does not kill X. */
424 if (exp_equiv_p (note, x, 0, true))
425 return false;
426
427 /* See if there are any aliased loads in the note. */
428 return find_loads (note, x, after);
429}
430
431/* Returns true if the expression X is loaded or clobbered on or after INSN
432 within basic block BB. REGS_SET_AFTER is bitmap of registers set in
433 or after the insn. X_REGS is list of registers mentioned in X. If the store
434 is killed, return the last insn in that it occurs in FAIL_INSN. */
435
436static bool
97f50a27 437store_killed_after (const_rtx x, const vec<rtx> &x_regs,
438 const rtx_insn *insn, const_basic_block bb,
4b673aa1 439 int *regs_set_after, rtx *fail_insn)
440{
59fc3e48 441 rtx_insn *last = BB_END (bb), *act;
4b673aa1 442
443 if (!store_ops_ok (x_regs, regs_set_after))
444 {
445 /* We do not know where it will happen. */
446 if (fail_insn)
447 *fail_insn = NULL_RTX;
448 return true;
449 }
450
451 /* Scan from the end, so that fail_insn is determined correctly. */
452 for (act = last; act != PREV_INSN (insn); act = PREV_INSN (act))
453 if (store_killed_in_insn (x, x_regs, act, false))
454 {
455 if (fail_insn)
456 *fail_insn = act;
457 return true;
458 }
459
460 return false;
461}
462
463/* Returns true if the expression X is loaded or clobbered on or before INSN
464 within basic block BB. X_REGS is list of registers mentioned in X.
465 REGS_SET_BEFORE is bitmap of registers set before or in this insn. */
466static bool
97f50a27 467store_killed_before (const_rtx x, const vec<rtx> &x_regs,
468 const rtx_insn *insn, const_basic_block bb,
469 int *regs_set_before)
4b673aa1 470{
59fc3e48 471 rtx_insn *first = BB_HEAD (bb);
4b673aa1 472
473 if (!store_ops_ok (x_regs, regs_set_before))
474 return true;
475
476 for ( ; insn != PREV_INSN (first); insn = PREV_INSN (insn))
477 if (store_killed_in_insn (x, x_regs, insn, true))
478 return true;
479
480 return false;
481}
482
acf70424 483/* The last insn in the basic block that compute_store_table is processing,
484 where store_killed_after is true for X.
485 Since we go through the basic block from BB_END to BB_HEAD, this is
486 also the available store at the end of the basic block. Therefore
487 this is in effect a cache, to avoid calling store_killed_after for
488 equivalent aliasing store expressions.
489 This value is only meaningful during the computation of the store
490 table. We hi-jack the REACHING_REG field of struct st_expr to save
491 a bit of memory. */
492#define LAST_AVAIL_CHECK_FAILURE(x) ((x)->reaching_reg)
493
4b673aa1 494/* Determine whether INSN is MEM store pattern that we will consider moving.
495 REGS_SET_BEFORE is bitmap of registers set before (and including) the
496 current insn, REGS_SET_AFTER is bitmap of registers set after (and
497 including) the insn in this basic block. We must be passing through BB from
498 head to end, as we are using this fact to speed things up.
499
500 The results are stored this way:
501
acf70424 502 -- the first anticipatable expression is added into ANTIC_STORES
4b673aa1 503 -- if the processed expression is not anticipatable, NULL_RTX is added
504 there instead, so that we can use it as indicator that no further
505 expression of this type may be anticipatable
acf70424 506 -- if the expression is available, it is added as head of AVAIL_STORES;
4b673aa1 507 consequently, all of them but this head are dead and may be deleted.
508 -- if the expression is not available, the insn due to that it fails to be
acf70424 509 available is stored in REACHING_REG (via LAST_AVAIL_CHECK_FAILURE).
4b673aa1 510
511 The things are complicated a bit by fact that there already may be stores
512 to the same MEM from other blocks; also caller must take care of the
513 necessary cleanup of the temporary markers after end of the basic block.
514 */
515
516static void
59fc3e48 517find_moveable_store (rtx_insn *insn, int *regs_set_before, int *regs_set_after)
4b673aa1 518{
acf70424 519 struct st_expr * ptr;
54267fdf 520 rtx dest, set;
4b673aa1 521 int check_anticipatable, check_available;
522 basic_block bb = BLOCK_FOR_INSN (insn);
523
524 set = single_set (insn);
525 if (!set)
526 return;
527
528 dest = SET_DEST (set);
529
530 if (! MEM_P (dest) || MEM_VOLATILE_P (dest)
531 || GET_MODE (dest) == BLKmode)
532 return;
533
534 if (side_effects_p (dest))
535 return;
536
537 /* If we are handling exceptions, we must be careful with memory references
cbeb677e 538 that may trap. If we are not, the behavior is undefined, so we may just
4b673aa1 539 continue. */
cbeb677e 540 if (cfun->can_throw_non_call_exceptions && may_trap_p (dest))
4b673aa1 541 return;
542
543 /* Even if the destination cannot trap, the source may. In this case we'd
544 need to handle updating the REG_EH_REGION note. */
545 if (find_reg_note (insn, REG_EH_REGION, NULL_RTX))
546 return;
547
548 /* Make sure that the SET_SRC of this store insns can be assigned to
549 a register, or we will fail later on in replace_store_insn, which
550 assumes that we can do this. But sometimes the target machine has
551 oddities like MEM read-modify-write instruction. See for example
552 PR24257. */
9c9680b5 553 if (!can_assign_to_reg_without_clobbers_p (SET_SRC (set),
554 GET_MODE (SET_SRC (set))))
4b673aa1 555 return;
556
acf70424 557 ptr = st_expr_entry (dest);
97f50a27 558 if (ptr->pattern_regs.is_empty ())
559 extract_mentioned_regs (dest, &ptr->pattern_regs);
4b673aa1 560
561 /* Do not check for anticipatability if we either found one anticipatable
562 store already, or tested for one and found out that it was killed. */
563 check_anticipatable = 0;
d36dce67 564 if (ptr->antic_stores.is_empty ())
4b673aa1 565 check_anticipatable = 1;
566 else
567 {
d36dce67 568 rtx_insn *tmp = ptr->antic_stores.last ();
4b673aa1 569 if (tmp != NULL_RTX
570 && BLOCK_FOR_INSN (tmp) != bb)
571 check_anticipatable = 1;
572 }
573 if (check_anticipatable)
574 {
54267fdf 575 rtx_insn *tmp;
4b673aa1 576 if (store_killed_before (dest, ptr->pattern_regs, insn, bb, regs_set_before))
54267fdf 577 tmp = NULL;
4b673aa1 578 else
579 tmp = insn;
d36dce67 580 ptr->antic_stores.safe_push (tmp);
4b673aa1 581 }
582
583 /* It is not necessary to check whether store is available if we did
584 it successfully before; if we failed before, do not bother to check
585 until we reach the insn that caused us to fail. */
586 check_available = 0;
0a87e29e 587 if (ptr->avail_stores.is_empty ())
4b673aa1 588 check_available = 1;
589 else
590 {
0a87e29e 591 rtx_insn *tmp = ptr->avail_stores.last ();
4b673aa1 592 if (BLOCK_FOR_INSN (tmp) != bb)
593 check_available = 1;
594 }
595 if (check_available)
596 {
597 /* Check that we have already reached the insn at that the check
598 failed last time. */
599 if (LAST_AVAIL_CHECK_FAILURE (ptr))
600 {
54267fdf 601 rtx_insn *tmp;
4b673aa1 602 for (tmp = BB_END (bb);
603 tmp != insn && tmp != LAST_AVAIL_CHECK_FAILURE (ptr);
604 tmp = PREV_INSN (tmp))
605 continue;
606 if (tmp == insn)
607 check_available = 0;
608 }
609 else
610 check_available = store_killed_after (dest, ptr->pattern_regs, insn,
611 bb, regs_set_after,
612 &LAST_AVAIL_CHECK_FAILURE (ptr));
613 }
614 if (!check_available)
0a87e29e 615 ptr->avail_stores.safe_push (insn);
4b673aa1 616}
617
618/* Find available and anticipatable stores. */
619
620static int
621compute_store_table (void)
622{
623 int ret;
624 basic_block bb;
59fc3e48 625 rtx_insn *insn;
54267fdf 626 rtx_insn *tmp;
be10bb5a 627 df_ref def;
4b673aa1 628 int *last_set_in, *already_set;
acf70424 629 struct st_expr * ptr, **prev_next_ptr_ptr;
4b673aa1 630 unsigned int max_gcse_regno = max_reg_num ();
631
acf70424 632 store_motion_mems = NULL;
c1f445d2 633 store_motion_mems_table = new hash_table<st_expr_hasher> (13);
4b673aa1 634 last_set_in = XCNEWVEC (int, max_gcse_regno);
635 already_set = XNEWVEC (int, max_gcse_regno);
636
637 /* Find all the stores we care about. */
fc00614f 638 FOR_EACH_BB_FN (bb, cfun)
4b673aa1 639 {
640 /* First compute the registers set in this block. */
4b673aa1 641 FOR_BB_INSNS (bb, insn)
642 {
acf70424 643
9a5bb191 644 if (! NONDEBUG_INSN_P (insn))
4b673aa1 645 continue;
646
be10bb5a 647 FOR_EACH_INSN_DEF (def, insn)
648 last_set_in[DF_REF_REGNO (def)] = INSN_UID (insn);
4b673aa1 649 }
650
651 /* Now find the stores. */
652 memset (already_set, 0, sizeof (int) * max_gcse_regno);
4b673aa1 653 FOR_BB_INSNS (bb, insn)
654 {
9a5bb191 655 if (! NONDEBUG_INSN_P (insn))
4b673aa1 656 continue;
657
be10bb5a 658 FOR_EACH_INSN_DEF (def, insn)
659 already_set[DF_REF_REGNO (def)] = INSN_UID (insn);
4b673aa1 660
661 /* Now that we've marked regs, look for stores. */
662 find_moveable_store (insn, already_set, last_set_in);
663
664 /* Unmark regs that are no longer set. */
be10bb5a 665 FOR_EACH_INSN_DEF (def, insn)
666 if (last_set_in[DF_REF_REGNO (def)] == INSN_UID (insn))
667 last_set_in[DF_REF_REGNO (def)] = 0;
4b673aa1 668 }
669
382ecba7 670 if (flag_checking)
671 {
672 /* last_set_in should now be all-zero. */
673 for (unsigned regno = 0; regno < max_gcse_regno; regno++)
674 gcc_assert (!last_set_in[regno]);
675 }
4b673aa1 676
677 /* Clear temporary marks. */
acf70424 678 for (ptr = first_st_expr (); ptr != NULL; ptr = next_st_expr (ptr))
4b673aa1 679 {
acf70424 680 LAST_AVAIL_CHECK_FAILURE (ptr) = NULL_RTX;
d36dce67 681 if (!ptr->antic_stores.is_empty ()
682 && (tmp = ptr->antic_stores.last ()) == NULL)
683 ptr->antic_stores.pop ();
4b673aa1 684 }
685 }
686
687 /* Remove the stores that are not available anywhere, as there will
688 be no opportunity to optimize them. */
acf70424 689 for (ptr = store_motion_mems, prev_next_ptr_ptr = &store_motion_mems;
4b673aa1 690 ptr != NULL;
691 ptr = *prev_next_ptr_ptr)
692 {
0a87e29e 693 if (ptr->avail_stores.is_empty ())
4b673aa1 694 {
695 *prev_next_ptr_ptr = ptr->next;
c1f445d2 696 store_motion_mems_table->remove_elt_with_hash (ptr, ptr->hash_index);
acf70424 697 free_st_expr_entry (ptr);
4b673aa1 698 }
699 else
700 prev_next_ptr_ptr = &ptr->next;
701 }
702
acf70424 703 ret = enumerate_store_motion_mems ();
4b673aa1 704
705 if (dump_file)
acf70424 706 print_store_motion_mems (dump_file);
4b673aa1 707
708 free (last_set_in);
709 free (already_set);
710 return ret;
711}
712
acf70424 713/* In all code following after this, REACHING_REG has its original
714 meaning again. Avoid confusion, and undef the accessor macro for
715 the temporary marks usage in compute_store_table. */
716#undef LAST_AVAIL_CHECK_FAILURE
717
4b673aa1 718/* Insert an instruction at the beginning of a basic block, and update
719 the BB_HEAD if needed. */
720
721static void
59fc3e48 722insert_insn_start_basic_block (rtx_insn *insn, basic_block bb)
4b673aa1 723{
724 /* Insert at start of successor block. */
59fc3e48 725 rtx_insn *prev = PREV_INSN (BB_HEAD (bb));
726 rtx_insn *before = BB_HEAD (bb);
4b673aa1 727 while (before != 0)
728 {
729 if (! LABEL_P (before)
730 && !NOTE_INSN_BASIC_BLOCK_P (before))
731 break;
732 prev = before;
733 if (prev == BB_END (bb))
734 break;
735 before = NEXT_INSN (before);
736 }
737
738 insn = emit_insn_after_noloc (insn, prev, bb);
739
740 if (dump_file)
741 {
742 fprintf (dump_file, "STORE_MOTION insert store at start of BB %d:\n",
743 bb->index);
744 print_inline_rtx (dump_file, insn, 6);
745 fprintf (dump_file, "\n");
746 }
747}
748
acf70424 749/* This routine will insert a store on an edge. EXPR is the st_expr entry for
4b673aa1 750 the memory reference, and E is the edge to insert it on. Returns nonzero
751 if an edge insertion was performed. */
752
753static int
acf70424 754insert_store (struct st_expr * expr, edge e)
4b673aa1 755{
59fc3e48 756 rtx reg;
757 rtx_insn *insn;
4b673aa1 758 basic_block bb;
759 edge tmp;
760 edge_iterator ei;
761
762 /* We did all the deleted before this insert, so if we didn't delete a
763 store, then we haven't set the reaching reg yet either. */
764 if (expr->reaching_reg == NULL_RTX)
765 return 0;
766
767 if (e->flags & EDGE_FAKE)
768 return 0;
769
770 reg = expr->reaching_reg;
f9a00e9e 771 insn = gen_move_insn (copy_rtx (expr->pattern), reg);
4b673aa1 772
773 /* If we are inserting this expression on ALL predecessor edges of a BB,
774 insert it at the start of the BB, and reset the insert bits on the other
775 edges so we don't try to insert it on the other edges. */
776 bb = e->dest;
777 FOR_EACH_EDGE (tmp, ei, e->dest->preds)
778 if (!(tmp->flags & EDGE_FAKE))
779 {
780 int index = EDGE_INDEX (edge_list, tmp->src, tmp->dest);
48e1416a 781
4b673aa1 782 gcc_assert (index != EDGE_INDEX_NO_EDGE);
08b7917c 783 if (! bitmap_bit_p (st_insert_map[index], expr->index))
4b673aa1 784 break;
785 }
786
787 /* If tmp is NULL, we found an insertion on every edge, blank the
788 insertion vector for these edges, and insert at the start of the BB. */
34154e27 789 if (!tmp && bb != EXIT_BLOCK_PTR_FOR_FN (cfun))
4b673aa1 790 {
791 FOR_EACH_EDGE (tmp, ei, e->dest->preds)
792 {
793 int index = EDGE_INDEX (edge_list, tmp->src, tmp->dest);
08b7917c 794 bitmap_clear_bit (st_insert_map[index], expr->index);
4b673aa1 795 }
796 insert_insn_start_basic_block (insn, bb);
797 return 0;
798 }
799
800 /* We can't put stores in the front of blocks pointed to by abnormal
801 edges since that may put a store where one didn't used to be. */
802 gcc_assert (!(e->flags & EDGE_ABNORMAL));
803
804 insert_insn_on_edge (insn, e);
805
806 if (dump_file)
807 {
808 fprintf (dump_file, "STORE_MOTION insert insn on edge (%d, %d):\n",
809 e->src->index, e->dest->index);
810 print_inline_rtx (dump_file, insn, 6);
811 fprintf (dump_file, "\n");
812 }
813
814 return 1;
815}
816
817/* Remove any REG_EQUAL or REG_EQUIV notes containing a reference to the
818 memory location in SMEXPR set in basic block BB.
819
820 This could be rather expensive. */
821
822static void
acf70424 823remove_reachable_equiv_notes (basic_block bb, struct st_expr *smexpr)
4b673aa1 824{
825 edge_iterator *stack, ei;
826 int sp;
827 edge act;
3c6549f8 828 auto_sbitmap visited (last_basic_block_for_fn (cfun));
d36dce67 829 rtx note;
59fc3e48 830 rtx_insn *insn;
4b673aa1 831 rtx mem = smexpr->pattern;
832
a28770e1 833 stack = XNEWVEC (edge_iterator, n_basic_blocks_for_fn (cfun));
4b673aa1 834 sp = 0;
835 ei = ei_start (bb->succs);
836
53c5d9d4 837 bitmap_clear (visited);
4b673aa1 838
532ae8f2 839 act = (EDGE_COUNT (ei_container (ei))
840 ? EDGE_I (ei_container (ei), 0)
841 : NULL);
842 for (;;)
4b673aa1 843 {
844 if (!act)
845 {
846 if (!sp)
847 {
848 free (stack);
4b673aa1 849 return;
850 }
851 act = ei_edge (stack[--sp]);
852 }
853 bb = act->dest;
854
34154e27 855 if (bb == EXIT_BLOCK_PTR_FOR_FN (cfun)
08b7917c 856 || bitmap_bit_p (visited, bb->index))
4b673aa1 857 {
858 if (!ei_end_p (ei))
859 ei_next (&ei);
860 act = (! ei_end_p (ei)) ? ei_edge (ei) : NULL;
861 continue;
862 }
08b7917c 863 bitmap_set_bit (visited, bb->index);
4b673aa1 864
d36dce67 865 rtx_insn *last;
08b7917c 866 if (bitmap_bit_p (st_antloc[bb->index], smexpr->index))
4b673aa1 867 {
d36dce67 868 unsigned int i;
869 FOR_EACH_VEC_ELT_REVERSE (smexpr->antic_stores, i, last)
870 if (BLOCK_FOR_INSN (last) == bb)
871 break;
4b673aa1 872 }
873 else
874 last = NEXT_INSN (BB_END (bb));
875
876 for (insn = BB_HEAD (bb); insn != last; insn = NEXT_INSN (insn))
9a5bb191 877 if (NONDEBUG_INSN_P (insn))
4b673aa1 878 {
879 note = find_reg_equal_equiv_note (insn);
880 if (!note || !exp_equiv_p (XEXP (note, 0), mem, 0, true))
881 continue;
882
883 if (dump_file)
532ae8f2 884 fprintf (dump_file,
885 "STORE_MOTION drop REG_EQUAL note at insn %d:\n",
4b673aa1 886 INSN_UID (insn));
887 remove_note (insn, note);
888 }
889
890 if (!ei_end_p (ei))
891 ei_next (&ei);
892 act = (! ei_end_p (ei)) ? ei_edge (ei) : NULL;
893
894 if (EDGE_COUNT (bb->succs) > 0)
895 {
896 if (act)
897 stack[sp++] = ei;
898 ei = ei_start (bb->succs);
532ae8f2 899 act = (EDGE_COUNT (ei_container (ei))
900 ? EDGE_I (ei_container (ei), 0)
901 : NULL);
4b673aa1 902 }
903 }
904}
905
906/* This routine will replace a store with a SET to a specified register. */
907
908static void
50fc2d35 909replace_store_insn (rtx reg, rtx_insn *del, basic_block bb,
910 struct st_expr *smexpr)
4b673aa1 911{
59fc3e48 912 rtx_insn *insn;
d36dce67 913 rtx mem, note, set;
4b673aa1 914
42202832 915 insn = prepare_copy_insn (reg, SET_SRC (single_set (del)));
4b673aa1 916
d36dce67 917 unsigned int i;
918 rtx_insn *temp;
919 FOR_EACH_VEC_ELT_REVERSE (smexpr->antic_stores, i, temp)
920 if (temp == del)
4b673aa1 921 {
d36dce67 922 smexpr->antic_stores[i] = insn;
4b673aa1 923 break;
924 }
925
926 /* Move the notes from the deleted insn to its replacement. */
927 REG_NOTES (insn) = REG_NOTES (del);
928
929 /* Emit the insn AFTER all the notes are transferred.
930 This is cheaper since we avoid df rescanning for the note change. */
931 insn = emit_insn_after (insn, del);
932
933 if (dump_file)
934 {
935 fprintf (dump_file,
936 "STORE_MOTION delete insn in BB %d:\n ", bb->index);
937 print_inline_rtx (dump_file, del, 6);
938 fprintf (dump_file, "\nSTORE_MOTION replaced with insn:\n ");
939 print_inline_rtx (dump_file, insn, 6);
940 fprintf (dump_file, "\n");
941 }
942
943 delete_insn (del);
944
945 /* Now we must handle REG_EQUAL notes whose contents is equal to the mem;
946 they are no longer accurate provided that they are reached by this
947 definition, so drop them. */
42202832 948 mem = smexpr->pattern;
4b673aa1 949 for (; insn != NEXT_INSN (BB_END (bb)); insn = NEXT_INSN (insn))
9a5bb191 950 if (NONDEBUG_INSN_P (insn))
4b673aa1 951 {
952 set = single_set (insn);
953 if (!set)
954 continue;
955 if (exp_equiv_p (SET_DEST (set), mem, 0, true))
956 return;
957 note = find_reg_equal_equiv_note (insn);
958 if (!note || !exp_equiv_p (XEXP (note, 0), mem, 0, true))
959 continue;
960
961 if (dump_file)
962 fprintf (dump_file, "STORE_MOTION drop REG_EQUAL note at insn %d:\n",
963 INSN_UID (insn));
964 remove_note (insn, note);
965 }
966 remove_reachable_equiv_notes (bb, smexpr);
967}
968
969
970/* Delete a store, but copy the value that would have been stored into
971 the reaching_reg for later storing. */
972
973static void
acf70424 974delete_store (struct st_expr * expr, basic_block bb)
4b673aa1 975{
50fc2d35 976 rtx reg;
4b673aa1 977
978 if (expr->reaching_reg == NULL_RTX)
979 expr->reaching_reg = gen_reg_rtx_and_attrs (expr->pattern);
980
981 reg = expr->reaching_reg;
982
0a87e29e 983 unsigned int len = expr->avail_stores.length ();
984 for (unsigned int i = len - 1; i < len; i--)
4b673aa1 985 {
0a87e29e 986 rtx_insn *del = expr->avail_stores[i];
4b673aa1 987 if (BLOCK_FOR_INSN (del) == bb)
988 {
989 /* We know there is only one since we deleted redundant
990 ones during the available computation. */
991 replace_store_insn (reg, del, bb, expr);
992 break;
993 }
994 }
995}
996
997/* Fill in available, anticipatable, transparent and kill vectors in
998 STORE_DATA, based on lists of available and anticipatable stores. */
999static void
1000build_store_vectors (void)
1001{
1002 basic_block bb;
1003 int *regs_set_in_block;
91a55c11 1004 rtx_insn *insn;
acf70424 1005 struct st_expr * ptr;
4b673aa1 1006 unsigned int max_gcse_regno = max_reg_num ();
1007
1008 /* Build the gen_vector. This is any store in the table which is not killed
1009 by aliasing later in its block. */
fe672ac0 1010 st_avloc = sbitmap_vector_alloc (last_basic_block_for_fn (cfun),
1011 num_stores);
1012 bitmap_vector_clear (st_avloc, last_basic_block_for_fn (cfun));
4b673aa1 1013
fe672ac0 1014 st_antloc = sbitmap_vector_alloc (last_basic_block_for_fn (cfun),
1015 num_stores);
1016 bitmap_vector_clear (st_antloc, last_basic_block_for_fn (cfun));
4b673aa1 1017
acf70424 1018 for (ptr = first_st_expr (); ptr != NULL; ptr = next_st_expr (ptr))
4b673aa1 1019 {
0a87e29e 1020 unsigned int len = ptr->avail_stores.length ();
1021 for (unsigned int i = len - 1; i < len; i--)
4b673aa1 1022 {
0a87e29e 1023 insn = ptr->avail_stores[i];
4b673aa1 1024 bb = BLOCK_FOR_INSN (insn);
1025
1026 /* If we've already seen an available expression in this block,
1027 we can delete this one (It occurs earlier in the block). We'll
1028 copy the SRC expression to an unused register in case there
1029 are any side effects. */
08b7917c 1030 if (bitmap_bit_p (st_avloc[bb->index], ptr->index))
4b673aa1 1031 {
1032 rtx r = gen_reg_rtx_and_attrs (ptr->pattern);
1033 if (dump_file)
1034 fprintf (dump_file, "Removing redundant store:\n");
0a87e29e 1035 replace_store_insn (r, insn, bb, ptr);
4b673aa1 1036 continue;
1037 }
08b7917c 1038 bitmap_set_bit (st_avloc[bb->index], ptr->index);
4b673aa1 1039 }
1040
d36dce67 1041 unsigned int i;
1042 FOR_EACH_VEC_ELT_REVERSE (ptr->antic_stores, i, insn)
4b673aa1 1043 {
4b673aa1 1044 bb = BLOCK_FOR_INSN (insn);
08b7917c 1045 bitmap_set_bit (st_antloc[bb->index], ptr->index);
4b673aa1 1046 }
1047 }
1048
fe672ac0 1049 st_kill = sbitmap_vector_alloc (last_basic_block_for_fn (cfun), num_stores);
1050 bitmap_vector_clear (st_kill, last_basic_block_for_fn (cfun));
4b673aa1 1051
fe672ac0 1052 st_transp = sbitmap_vector_alloc (last_basic_block_for_fn (cfun), num_stores);
1053 bitmap_vector_clear (st_transp, last_basic_block_for_fn (cfun));
4b673aa1 1054 regs_set_in_block = XNEWVEC (int, max_gcse_regno);
1055
fc00614f 1056 FOR_EACH_BB_FN (bb, cfun)
4b673aa1 1057 {
4689625c 1058 memset (regs_set_in_block, 0, sizeof (int) * max_gcse_regno);
1059
4b673aa1 1060 FOR_BB_INSNS (bb, insn)
9a5bb191 1061 if (NONDEBUG_INSN_P (insn))
4b673aa1 1062 {
be10bb5a 1063 df_ref def;
1064 FOR_EACH_INSN_DEF (def, insn)
4b673aa1 1065 {
be10bb5a 1066 unsigned int ref_regno = DF_REF_REGNO (def);
4b673aa1 1067 if (ref_regno < max_gcse_regno)
be10bb5a 1068 regs_set_in_block[DF_REF_REGNO (def)] = 1;
4b673aa1 1069 }
1070 }
1071
acf70424 1072 for (ptr = first_st_expr (); ptr != NULL; ptr = next_st_expr (ptr))
4b673aa1 1073 {
1074 if (store_killed_after (ptr->pattern, ptr->pattern_regs, BB_HEAD (bb),
1075 bb, regs_set_in_block, NULL))
1076 {
1077 /* It should not be necessary to consider the expression
1078 killed if it is both anticipatable and available. */
08b7917c 1079 if (!bitmap_bit_p (st_antloc[bb->index], ptr->index)
1080 || !bitmap_bit_p (st_avloc[bb->index], ptr->index))
1081 bitmap_set_bit (st_kill[bb->index], ptr->index);
4b673aa1 1082 }
1083 else
08b7917c 1084 bitmap_set_bit (st_transp[bb->index], ptr->index);
4b673aa1 1085 }
1086 }
1087
1088 free (regs_set_in_block);
1089
1090 if (dump_file)
1091 {
fe672ac0 1092 dump_bitmap_vector (dump_file, "st_antloc", "", st_antloc,
1093 last_basic_block_for_fn (cfun));
1094 dump_bitmap_vector (dump_file, "st_kill", "", st_kill,
1095 last_basic_block_for_fn (cfun));
1096 dump_bitmap_vector (dump_file, "st_transp", "", st_transp,
1097 last_basic_block_for_fn (cfun));
1098 dump_bitmap_vector (dump_file, "st_avloc", "", st_avloc,
1099 last_basic_block_for_fn (cfun));
4b673aa1 1100 }
1101}
1102
1103/* Free memory used by store motion. */
1104
1105static void
1106free_store_memory (void)
1107{
acf70424 1108 free_store_motion_mems ();
1109
1110 if (st_avloc)
1111 sbitmap_vector_free (st_avloc);
1112 if (st_kill)
1113 sbitmap_vector_free (st_kill);
1114 if (st_transp)
1115 sbitmap_vector_free (st_transp);
4b673aa1 1116 if (st_antloc)
1117 sbitmap_vector_free (st_antloc);
acf70424 1118 if (st_insert_map)
1119 sbitmap_vector_free (st_insert_map);
1120 if (st_delete_map)
1121 sbitmap_vector_free (st_delete_map);
4b673aa1 1122
acf70424 1123 st_avloc = st_kill = st_transp = st_antloc = NULL;
1124 st_insert_map = st_delete_map = NULL;
4b673aa1 1125}
1126
1127/* Perform store motion. Much like gcse, except we move expressions the
1128 other way by looking at the flowgraph in reverse.
1129 Return non-zero if transformations are performed by the pass. */
1130
1131static int
1132one_store_motion_pass (void)
1133{
1134 basic_block bb;
1135 int x;
acf70424 1136 struct st_expr * ptr;
1137 int did_edge_inserts = 0;
1138 int n_stores_deleted = 0;
1139 int n_stores_created = 0;
4b673aa1 1140
1141 init_alias_analysis ();
1142
1143 /* Find all the available and anticipatable stores. */
1144 num_stores = compute_store_table ();
1145 if (num_stores == 0)
1146 {
c1f445d2 1147 delete store_motion_mems_table;
1148 store_motion_mems_table = NULL;
4b673aa1 1149 end_alias_analysis ();
1150 return 0;
1151 }
1152
1153 /* Now compute kill & transp vectors. */
1154 build_store_vectors ();
1155 add_noreturn_fake_exit_edges ();
1156 connect_infinite_loops_to_exit ();
1157
acf70424 1158 edge_list = pre_edge_rev_lcm (num_stores, st_transp, st_avloc,
1159 st_antloc, st_kill, &st_insert_map,
1160 &st_delete_map);
4b673aa1 1161
1162 /* Now we want to insert the new stores which are going to be needed. */
acf70424 1163 for (ptr = first_st_expr (); ptr != NULL; ptr = next_st_expr (ptr))
4b673aa1 1164 {
1165 /* If any of the edges we have above are abnormal, we can't move this
1166 store. */
1167 for (x = NUM_EDGES (edge_list) - 1; x >= 0; x--)
08b7917c 1168 if (bitmap_bit_p (st_insert_map[x], ptr->index)
4b673aa1 1169 && (INDEX_EDGE (edge_list, x)->flags & EDGE_ABNORMAL))
1170 break;
1171
1172 if (x >= 0)
1173 {
1174 if (dump_file != NULL)
1175 fprintf (dump_file,
1176 "Can't replace store %d: abnormal edge from %d to %d\n",
1177 ptr->index, INDEX_EDGE (edge_list, x)->src->index,
1178 INDEX_EDGE (edge_list, x)->dest->index);
1179 continue;
1180 }
48e1416a 1181
4b673aa1 1182 /* Now we want to insert the new stores which are going to be needed. */
1183
fc00614f 1184 FOR_EACH_BB_FN (bb, cfun)
08b7917c 1185 if (bitmap_bit_p (st_delete_map[bb->index], ptr->index))
4b673aa1 1186 {
1187 delete_store (ptr, bb);
acf70424 1188 n_stores_deleted++;
4b673aa1 1189 }
1190
1191 for (x = 0; x < NUM_EDGES (edge_list); x++)
08b7917c 1192 if (bitmap_bit_p (st_insert_map[x], ptr->index))
4b673aa1 1193 {
acf70424 1194 did_edge_inserts |= insert_store (ptr, INDEX_EDGE (edge_list, x));
1195 n_stores_created++;
4b673aa1 1196 }
1197 }
1198
acf70424 1199 if (did_edge_inserts)
4b673aa1 1200 commit_edge_insertions ();
1201
1202 free_store_memory ();
1203 free_edge_list (edge_list);
1204 remove_fake_exit_edges ();
1205 end_alias_analysis ();
1206
1207 if (dump_file)
1208 {
1209 fprintf (dump_file, "STORE_MOTION of %s, %d basic blocks, ",
a28770e1 1210 current_function_name (), n_basic_blocks_for_fn (cfun));
acf70424 1211 fprintf (dump_file, "%d insns deleted, %d insns created\n",
1212 n_stores_deleted, n_stores_created);
4b673aa1 1213 }
1214
acf70424 1215 return (n_stores_deleted > 0 || n_stores_created > 0);
4b673aa1 1216}
1217
1218\f
4b673aa1 1219static unsigned int
1220execute_rtl_store_motion (void)
1221{
1222 delete_unreachable_blocks ();
4b673aa1 1223 df_analyze ();
1224 flag_rerun_cse_after_global_opts |= one_store_motion_pass ();
1225 return 0;
1226}
1227
cbe8bda8 1228namespace {
1229
1230const pass_data pass_data_rtl_store_motion =
4b673aa1 1231{
cbe8bda8 1232 RTL_PASS, /* type */
1233 "store_motion", /* name */
1234 OPTGROUP_NONE, /* optinfo_flags */
cbe8bda8 1235 TV_LSM, /* tv_id */
1236 PROP_cfglayout, /* properties_required */
1237 0, /* properties_provided */
1238 0, /* properties_destroyed */
1239 0, /* todo_flags_start */
8b88439e 1240 TODO_df_finish, /* todo_flags_finish */
4b673aa1 1241};
cbe8bda8 1242
1243class pass_rtl_store_motion : public rtl_opt_pass
1244{
1245public:
9af5ce0c 1246 pass_rtl_store_motion (gcc::context *ctxt)
1247 : rtl_opt_pass (pass_data_rtl_store_motion, ctxt)
cbe8bda8 1248 {}
1249
1250 /* opt_pass methods: */
31315c24 1251 virtual bool gate (function *);
65b0537f 1252 virtual unsigned int execute (function *)
1253 {
1254 return execute_rtl_store_motion ();
1255 }
cbe8bda8 1256
1257}; // class pass_rtl_store_motion
1258
31315c24 1259bool
1260pass_rtl_store_motion::gate (function *fun)
1261{
1262 return optimize > 0 && flag_gcse_sm
1263 && !fun->calls_setjmp
1264 && optimize_function_for_speed_p (fun)
1265 && dbg_cnt (store_motion);
1266}
1267
cbe8bda8 1268} // anon namespace
1269
1270rtl_opt_pass *
1271make_pass_rtl_store_motion (gcc::context *ctxt)
1272{
1273 return new pass_rtl_store_motion (ctxt);
1274}