]> git.ipfire.org Git - thirdparty/kernel/stable.git/blob - drivers/gpu/drm/i915/i915_dma.c
drm/i915/skl: Add support to load SKL CSR firmware.
[thirdparty/kernel/stable.git] / drivers / gpu / drm / i915 / i915_dma.c
1 /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
3 /*
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
27 */
28
29 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
31 #include <linux/async.h>
32 #include <drm/drmP.h>
33 #include <drm/drm_crtc_helper.h>
34 #include <drm/drm_fb_helper.h>
35 #include <drm/drm_legacy.h>
36 #include "intel_drv.h"
37 #include <drm/i915_drm.h>
38 #include "i915_drv.h"
39 #include "i915_vgpu.h"
40 #include "i915_trace.h"
41 #include <linux/pci.h>
42 #include <linux/console.h>
43 #include <linux/vt.h>
44 #include <linux/vgaarb.h>
45 #include <linux/acpi.h>
46 #include <linux/pnp.h>
47 #include <linux/vga_switcheroo.h>
48 #include <linux/slab.h>
49 #include <acpi/video.h>
50 #include <linux/pm.h>
51 #include <linux/pm_runtime.h>
52 #include <linux/oom.h>
53
54
55 static int i915_getparam(struct drm_device *dev, void *data,
56 struct drm_file *file_priv)
57 {
58 struct drm_i915_private *dev_priv = dev->dev_private;
59 drm_i915_getparam_t *param = data;
60 int value;
61
62 switch (param->param) {
63 case I915_PARAM_IRQ_ACTIVE:
64 case I915_PARAM_ALLOW_BATCHBUFFER:
65 case I915_PARAM_LAST_DISPATCH:
66 /* Reject all old ums/dri params. */
67 return -ENODEV;
68 case I915_PARAM_CHIPSET_ID:
69 value = dev->pdev->device;
70 break;
71 case I915_PARAM_REVISION:
72 value = dev->pdev->revision;
73 break;
74 case I915_PARAM_HAS_GEM:
75 value = 1;
76 break;
77 case I915_PARAM_NUM_FENCES_AVAIL:
78 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
79 break;
80 case I915_PARAM_HAS_OVERLAY:
81 value = dev_priv->overlay ? 1 : 0;
82 break;
83 case I915_PARAM_HAS_PAGEFLIPPING:
84 value = 1;
85 break;
86 case I915_PARAM_HAS_EXECBUF2:
87 /* depends on GEM */
88 value = 1;
89 break;
90 case I915_PARAM_HAS_BSD:
91 value = intel_ring_initialized(&dev_priv->ring[VCS]);
92 break;
93 case I915_PARAM_HAS_BLT:
94 value = intel_ring_initialized(&dev_priv->ring[BCS]);
95 break;
96 case I915_PARAM_HAS_VEBOX:
97 value = intel_ring_initialized(&dev_priv->ring[VECS]);
98 break;
99 case I915_PARAM_HAS_BSD2:
100 value = intel_ring_initialized(&dev_priv->ring[VCS2]);
101 break;
102 case I915_PARAM_HAS_RELAXED_FENCING:
103 value = 1;
104 break;
105 case I915_PARAM_HAS_COHERENT_RINGS:
106 value = 1;
107 break;
108 case I915_PARAM_HAS_EXEC_CONSTANTS:
109 value = INTEL_INFO(dev)->gen >= 4;
110 break;
111 case I915_PARAM_HAS_RELAXED_DELTA:
112 value = 1;
113 break;
114 case I915_PARAM_HAS_GEN7_SOL_RESET:
115 value = 1;
116 break;
117 case I915_PARAM_HAS_LLC:
118 value = HAS_LLC(dev);
119 break;
120 case I915_PARAM_HAS_WT:
121 value = HAS_WT(dev);
122 break;
123 case I915_PARAM_HAS_ALIASING_PPGTT:
124 value = USES_PPGTT(dev);
125 break;
126 case I915_PARAM_HAS_WAIT_TIMEOUT:
127 value = 1;
128 break;
129 case I915_PARAM_HAS_SEMAPHORES:
130 value = i915_semaphore_is_enabled(dev);
131 break;
132 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
133 value = 1;
134 break;
135 case I915_PARAM_HAS_SECURE_BATCHES:
136 value = capable(CAP_SYS_ADMIN);
137 break;
138 case I915_PARAM_HAS_PINNED_BATCHES:
139 value = 1;
140 break;
141 case I915_PARAM_HAS_EXEC_NO_RELOC:
142 value = 1;
143 break;
144 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
145 value = 1;
146 break;
147 case I915_PARAM_CMD_PARSER_VERSION:
148 value = i915_cmd_parser_get_version();
149 break;
150 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
151 value = 1;
152 break;
153 case I915_PARAM_MMAP_VERSION:
154 value = 1;
155 break;
156 case I915_PARAM_SUBSLICE_TOTAL:
157 value = INTEL_INFO(dev)->subslice_total;
158 if (!value)
159 return -ENODEV;
160 break;
161 case I915_PARAM_EU_TOTAL:
162 value = INTEL_INFO(dev)->eu_total;
163 if (!value)
164 return -ENODEV;
165 break;
166 default:
167 DRM_DEBUG("Unknown parameter %d\n", param->param);
168 return -EINVAL;
169 }
170
171 if (copy_to_user(param->value, &value, sizeof(int))) {
172 DRM_ERROR("copy_to_user failed\n");
173 return -EFAULT;
174 }
175
176 return 0;
177 }
178
179 static int i915_setparam(struct drm_device *dev, void *data,
180 struct drm_file *file_priv)
181 {
182 struct drm_i915_private *dev_priv = dev->dev_private;
183 drm_i915_setparam_t *param = data;
184
185 switch (param->param) {
186 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
187 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
188 case I915_SETPARAM_ALLOW_BATCHBUFFER:
189 /* Reject all old ums/dri params. */
190 return -ENODEV;
191
192 case I915_SETPARAM_NUM_USED_FENCES:
193 if (param->value > dev_priv->num_fence_regs ||
194 param->value < 0)
195 return -EINVAL;
196 /* Userspace can use first N regs */
197 dev_priv->fence_reg_start = param->value;
198 break;
199 default:
200 DRM_DEBUG_DRIVER("unknown parameter %d\n",
201 param->param);
202 return -EINVAL;
203 }
204
205 return 0;
206 }
207
208 static int i915_get_bridge_dev(struct drm_device *dev)
209 {
210 struct drm_i915_private *dev_priv = dev->dev_private;
211
212 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
213 if (!dev_priv->bridge_dev) {
214 DRM_ERROR("bridge device not found\n");
215 return -1;
216 }
217 return 0;
218 }
219
220 #define MCHBAR_I915 0x44
221 #define MCHBAR_I965 0x48
222 #define MCHBAR_SIZE (4*4096)
223
224 #define DEVEN_REG 0x54
225 #define DEVEN_MCHBAR_EN (1 << 28)
226
227 /* Allocate space for the MCH regs if needed, return nonzero on error */
228 static int
229 intel_alloc_mchbar_resource(struct drm_device *dev)
230 {
231 struct drm_i915_private *dev_priv = dev->dev_private;
232 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
233 u32 temp_lo, temp_hi = 0;
234 u64 mchbar_addr;
235 int ret;
236
237 if (INTEL_INFO(dev)->gen >= 4)
238 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
239 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
240 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
241
242 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
243 #ifdef CONFIG_PNP
244 if (mchbar_addr &&
245 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
246 return 0;
247 #endif
248
249 /* Get some space for it */
250 dev_priv->mch_res.name = "i915 MCHBAR";
251 dev_priv->mch_res.flags = IORESOURCE_MEM;
252 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
253 &dev_priv->mch_res,
254 MCHBAR_SIZE, MCHBAR_SIZE,
255 PCIBIOS_MIN_MEM,
256 0, pcibios_align_resource,
257 dev_priv->bridge_dev);
258 if (ret) {
259 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
260 dev_priv->mch_res.start = 0;
261 return ret;
262 }
263
264 if (INTEL_INFO(dev)->gen >= 4)
265 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
266 upper_32_bits(dev_priv->mch_res.start));
267
268 pci_write_config_dword(dev_priv->bridge_dev, reg,
269 lower_32_bits(dev_priv->mch_res.start));
270 return 0;
271 }
272
273 /* Setup MCHBAR if possible, return true if we should disable it again */
274 static void
275 intel_setup_mchbar(struct drm_device *dev)
276 {
277 struct drm_i915_private *dev_priv = dev->dev_private;
278 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
279 u32 temp;
280 bool enabled;
281
282 if (IS_VALLEYVIEW(dev))
283 return;
284
285 dev_priv->mchbar_need_disable = false;
286
287 if (IS_I915G(dev) || IS_I915GM(dev)) {
288 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
289 enabled = !!(temp & DEVEN_MCHBAR_EN);
290 } else {
291 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
292 enabled = temp & 1;
293 }
294
295 /* If it's already enabled, don't have to do anything */
296 if (enabled)
297 return;
298
299 if (intel_alloc_mchbar_resource(dev))
300 return;
301
302 dev_priv->mchbar_need_disable = true;
303
304 /* Space is allocated or reserved, so enable it. */
305 if (IS_I915G(dev) || IS_I915GM(dev)) {
306 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
307 temp | DEVEN_MCHBAR_EN);
308 } else {
309 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
310 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
311 }
312 }
313
314 static void
315 intel_teardown_mchbar(struct drm_device *dev)
316 {
317 struct drm_i915_private *dev_priv = dev->dev_private;
318 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
319 u32 temp;
320
321 if (dev_priv->mchbar_need_disable) {
322 if (IS_I915G(dev) || IS_I915GM(dev)) {
323 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
324 temp &= ~DEVEN_MCHBAR_EN;
325 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
326 } else {
327 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
328 temp &= ~1;
329 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
330 }
331 }
332
333 if (dev_priv->mch_res.start)
334 release_resource(&dev_priv->mch_res);
335 }
336
337 /* true = enable decode, false = disable decoder */
338 static unsigned int i915_vga_set_decode(void *cookie, bool state)
339 {
340 struct drm_device *dev = cookie;
341
342 intel_modeset_vga_set_state(dev, state);
343 if (state)
344 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
345 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
346 else
347 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
348 }
349
350 static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
351 {
352 struct drm_device *dev = pci_get_drvdata(pdev);
353 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
354
355 if (state == VGA_SWITCHEROO_ON) {
356 pr_info("switched on\n");
357 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
358 /* i915 resume handler doesn't set to D0 */
359 pci_set_power_state(dev->pdev, PCI_D0);
360 i915_resume_legacy(dev);
361 dev->switch_power_state = DRM_SWITCH_POWER_ON;
362 } else {
363 pr_err("switched off\n");
364 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
365 i915_suspend_legacy(dev, pmm);
366 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
367 }
368 }
369
370 static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
371 {
372 struct drm_device *dev = pci_get_drvdata(pdev);
373
374 /*
375 * FIXME: open_count is protected by drm_global_mutex but that would lead to
376 * locking inversion with the driver load path. And the access here is
377 * completely racy anyway. So don't bother with locking for now.
378 */
379 return dev->open_count == 0;
380 }
381
382 static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
383 .set_gpu_state = i915_switcheroo_set_state,
384 .reprobe = NULL,
385 .can_switch = i915_switcheroo_can_switch,
386 };
387
388 static int i915_load_modeset_init(struct drm_device *dev)
389 {
390 struct drm_i915_private *dev_priv = dev->dev_private;
391 int ret;
392
393 ret = intel_parse_bios(dev);
394 if (ret)
395 DRM_INFO("failed to find VBIOS tables\n");
396
397 /* If we have > 1 VGA cards, then we need to arbitrate access
398 * to the common VGA resources.
399 *
400 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
401 * then we do not take part in VGA arbitration and the
402 * vga_client_register() fails with -ENODEV.
403 */
404 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
405 if (ret && ret != -ENODEV)
406 goto out;
407
408 intel_register_dsm_handler();
409
410 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
411 if (ret)
412 goto cleanup_vga_client;
413
414 /* Initialise stolen first so that we may reserve preallocated
415 * objects for the BIOS to KMS transition.
416 */
417 ret = i915_gem_init_stolen(dev);
418 if (ret)
419 goto cleanup_vga_switcheroo;
420
421 intel_power_domains_init_hw(dev_priv);
422
423 ret = intel_irq_install(dev_priv);
424 if (ret)
425 goto cleanup_gem_stolen;
426
427 /* Important: The output setup functions called by modeset_init need
428 * working irqs for e.g. gmbus and dp aux transfers. */
429 intel_modeset_init(dev);
430
431 ret = i915_gem_init(dev);
432 if (ret)
433 goto cleanup_irq;
434
435 intel_modeset_gem_init(dev);
436
437 /* Always safe in the mode setting case. */
438 /* FIXME: do pre/post-mode set stuff in core KMS code */
439 dev->vblank_disable_allowed = true;
440 if (INTEL_INFO(dev)->num_pipes == 0)
441 return 0;
442
443 ret = intel_fbdev_init(dev);
444 if (ret)
445 goto cleanup_gem;
446
447 /* Only enable hotplug handling once the fbdev is fully set up. */
448 intel_hpd_init(dev_priv);
449
450 /*
451 * Some ports require correctly set-up hpd registers for detection to
452 * work properly (leading to ghost connected connector status), e.g. VGA
453 * on gm45. Hence we can only set up the initial fbdev config after hpd
454 * irqs are fully enabled. Now we should scan for the initial config
455 * only once hotplug handling is enabled, but due to screwed-up locking
456 * around kms/fbdev init we can't protect the fdbev initial config
457 * scanning against hotplug events. Hence do this first and ignore the
458 * tiny window where we will loose hotplug notifactions.
459 */
460 async_schedule(intel_fbdev_initial_config, dev_priv);
461
462 drm_kms_helper_poll_init(dev);
463
464 return 0;
465
466 cleanup_gem:
467 mutex_lock(&dev->struct_mutex);
468 i915_gem_cleanup_ringbuffer(dev);
469 i915_gem_context_fini(dev);
470 mutex_unlock(&dev->struct_mutex);
471 cleanup_irq:
472 drm_irq_uninstall(dev);
473 cleanup_gem_stolen:
474 i915_gem_cleanup_stolen(dev);
475 cleanup_vga_switcheroo:
476 vga_switcheroo_unregister_client(dev->pdev);
477 cleanup_vga_client:
478 vga_client_register(dev->pdev, NULL, NULL, NULL);
479 out:
480 return ret;
481 }
482
483 #if IS_ENABLED(CONFIG_FB)
484 static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
485 {
486 struct apertures_struct *ap;
487 struct pci_dev *pdev = dev_priv->dev->pdev;
488 bool primary;
489 int ret;
490
491 ap = alloc_apertures(1);
492 if (!ap)
493 return -ENOMEM;
494
495 ap->ranges[0].base = dev_priv->gtt.mappable_base;
496 ap->ranges[0].size = dev_priv->gtt.mappable_end;
497
498 primary =
499 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
500
501 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
502
503 kfree(ap);
504
505 return ret;
506 }
507 #else
508 static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
509 {
510 return 0;
511 }
512 #endif
513
514 #if !defined(CONFIG_VGA_CONSOLE)
515 static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
516 {
517 return 0;
518 }
519 #elif !defined(CONFIG_DUMMY_CONSOLE)
520 static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
521 {
522 return -ENODEV;
523 }
524 #else
525 static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
526 {
527 int ret = 0;
528
529 DRM_INFO("Replacing VGA console driver\n");
530
531 console_lock();
532 if (con_is_bound(&vga_con))
533 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
534 if (ret == 0) {
535 ret = do_unregister_con_driver(&vga_con);
536
537 /* Ignore "already unregistered". */
538 if (ret == -ENODEV)
539 ret = 0;
540 }
541 console_unlock();
542
543 return ret;
544 }
545 #endif
546
547 static void i915_dump_device_info(struct drm_i915_private *dev_priv)
548 {
549 const struct intel_device_info *info = &dev_priv->info;
550
551 #define PRINT_S(name) "%s"
552 #define SEP_EMPTY
553 #define PRINT_FLAG(name) info->name ? #name "," : ""
554 #define SEP_COMMA ,
555 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
556 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
557 info->gen,
558 dev_priv->dev->pdev->device,
559 dev_priv->dev->pdev->revision,
560 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
561 #undef PRINT_S
562 #undef SEP_EMPTY
563 #undef PRINT_FLAG
564 #undef SEP_COMMA
565 }
566
567 static void cherryview_sseu_info_init(struct drm_device *dev)
568 {
569 struct drm_i915_private *dev_priv = dev->dev_private;
570 struct intel_device_info *info;
571 u32 fuse, eu_dis;
572
573 info = (struct intel_device_info *)&dev_priv->info;
574 fuse = I915_READ(CHV_FUSE_GT);
575
576 info->slice_total = 1;
577
578 if (!(fuse & CHV_FGT_DISABLE_SS0)) {
579 info->subslice_per_slice++;
580 eu_dis = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
581 CHV_FGT_EU_DIS_SS0_R1_MASK);
582 info->eu_total += 8 - hweight32(eu_dis);
583 }
584
585 if (!(fuse & CHV_FGT_DISABLE_SS1)) {
586 info->subslice_per_slice++;
587 eu_dis = fuse & (CHV_FGT_EU_DIS_SS1_R0_MASK |
588 CHV_FGT_EU_DIS_SS1_R1_MASK);
589 info->eu_total += 8 - hweight32(eu_dis);
590 }
591
592 info->subslice_total = info->subslice_per_slice;
593 /*
594 * CHV expected to always have a uniform distribution of EU
595 * across subslices.
596 */
597 info->eu_per_subslice = info->subslice_total ?
598 info->eu_total / info->subslice_total :
599 0;
600 /*
601 * CHV supports subslice power gating on devices with more than
602 * one subslice, and supports EU power gating on devices with
603 * more than one EU pair per subslice.
604 */
605 info->has_slice_pg = 0;
606 info->has_subslice_pg = (info->subslice_total > 1);
607 info->has_eu_pg = (info->eu_per_subslice > 2);
608 }
609
610 static void gen9_sseu_info_init(struct drm_device *dev)
611 {
612 struct drm_i915_private *dev_priv = dev->dev_private;
613 struct intel_device_info *info;
614 int s_max = 3, ss_max = 4, eu_max = 8;
615 int s, ss;
616 u32 fuse2, s_enable, ss_disable, eu_disable;
617 u8 eu_mask = 0xff;
618
619 /*
620 * BXT has a single slice. BXT also has at most 6 EU per subslice,
621 * and therefore only the lowest 6 bits of the 8-bit EU disable
622 * fields are valid.
623 */
624 if (IS_BROXTON(dev)) {
625 s_max = 1;
626 eu_max = 6;
627 eu_mask = 0x3f;
628 }
629
630 info = (struct intel_device_info *)&dev_priv->info;
631 fuse2 = I915_READ(GEN8_FUSE2);
632 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >>
633 GEN8_F2_S_ENA_SHIFT;
634 ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >>
635 GEN9_F2_SS_DIS_SHIFT;
636
637 info->slice_total = hweight32(s_enable);
638 /*
639 * The subslice disable field is global, i.e. it applies
640 * to each of the enabled slices.
641 */
642 info->subslice_per_slice = ss_max - hweight32(ss_disable);
643 info->subslice_total = info->slice_total *
644 info->subslice_per_slice;
645
646 /*
647 * Iterate through enabled slices and subslices to
648 * count the total enabled EU.
649 */
650 for (s = 0; s < s_max; s++) {
651 if (!(s_enable & (0x1 << s)))
652 /* skip disabled slice */
653 continue;
654
655 eu_disable = I915_READ(GEN9_EU_DISABLE(s));
656 for (ss = 0; ss < ss_max; ss++) {
657 int eu_per_ss;
658
659 if (ss_disable & (0x1 << ss))
660 /* skip disabled subslice */
661 continue;
662
663 eu_per_ss = eu_max - hweight8((eu_disable >> (ss*8)) &
664 eu_mask);
665
666 /*
667 * Record which subslice(s) has(have) 7 EUs. we
668 * can tune the hash used to spread work among
669 * subslices if they are unbalanced.
670 */
671 if (eu_per_ss == 7)
672 info->subslice_7eu[s] |= 1 << ss;
673
674 info->eu_total += eu_per_ss;
675 }
676 }
677
678 /*
679 * SKL is expected to always have a uniform distribution
680 * of EU across subslices with the exception that any one
681 * EU in any one subslice may be fused off for die
682 * recovery. BXT is expected to be perfectly uniform in EU
683 * distribution.
684 */
685 info->eu_per_subslice = info->subslice_total ?
686 DIV_ROUND_UP(info->eu_total,
687 info->subslice_total) : 0;
688 /*
689 * SKL supports slice power gating on devices with more than
690 * one slice, and supports EU power gating on devices with
691 * more than one EU pair per subslice. BXT supports subslice
692 * power gating on devices with more than one subslice, and
693 * supports EU power gating on devices with more than one EU
694 * pair per subslice.
695 */
696 info->has_slice_pg = (IS_SKYLAKE(dev) && (info->slice_total > 1));
697 info->has_subslice_pg = (IS_BROXTON(dev) && (info->subslice_total > 1));
698 info->has_eu_pg = (info->eu_per_subslice > 2);
699 }
700
701 /*
702 * Determine various intel_device_info fields at runtime.
703 *
704 * Use it when either:
705 * - it's judged too laborious to fill n static structures with the limit
706 * when a simple if statement does the job,
707 * - run-time checks (eg read fuse/strap registers) are needed.
708 *
709 * This function needs to be called:
710 * - after the MMIO has been setup as we are reading registers,
711 * - after the PCH has been detected,
712 * - before the first usage of the fields it can tweak.
713 */
714 static void intel_device_info_runtime_init(struct drm_device *dev)
715 {
716 struct drm_i915_private *dev_priv = dev->dev_private;
717 struct intel_device_info *info;
718 enum pipe pipe;
719
720 info = (struct intel_device_info *)&dev_priv->info;
721
722 if (IS_BROXTON(dev)) {
723 info->num_sprites[PIPE_A] = 3;
724 info->num_sprites[PIPE_B] = 3;
725 info->num_sprites[PIPE_C] = 2;
726 } else if (IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen == 9)
727 for_each_pipe(dev_priv, pipe)
728 info->num_sprites[pipe] = 2;
729 else
730 for_each_pipe(dev_priv, pipe)
731 info->num_sprites[pipe] = 1;
732
733 if (i915.disable_display) {
734 DRM_INFO("Display disabled (module parameter)\n");
735 info->num_pipes = 0;
736 } else if (info->num_pipes > 0 &&
737 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
738 !IS_VALLEYVIEW(dev)) {
739 u32 fuse_strap = I915_READ(FUSE_STRAP);
740 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
741
742 /*
743 * SFUSE_STRAP is supposed to have a bit signalling the display
744 * is fused off. Unfortunately it seems that, at least in
745 * certain cases, fused off display means that PCH display
746 * reads don't land anywhere. In that case, we read 0s.
747 *
748 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
749 * should be set when taking over after the firmware.
750 */
751 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
752 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
753 (dev_priv->pch_type == PCH_CPT &&
754 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
755 DRM_INFO("Display fused off, disabling\n");
756 info->num_pipes = 0;
757 }
758 }
759
760 /* Initialize slice/subslice/EU info */
761 if (IS_CHERRYVIEW(dev))
762 cherryview_sseu_info_init(dev);
763 else if (INTEL_INFO(dev)->gen >= 9)
764 gen9_sseu_info_init(dev);
765
766 DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total);
767 DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total);
768 DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice);
769 DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total);
770 DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice);
771 DRM_DEBUG_DRIVER("has slice power gating: %s\n",
772 info->has_slice_pg ? "y" : "n");
773 DRM_DEBUG_DRIVER("has subslice power gating: %s\n",
774 info->has_subslice_pg ? "y" : "n");
775 DRM_DEBUG_DRIVER("has EU power gating: %s\n",
776 info->has_eu_pg ? "y" : "n");
777 }
778
779 /**
780 * i915_driver_load - setup chip and create an initial config
781 * @dev: DRM device
782 * @flags: startup flags
783 *
784 * The driver load routine has to do several things:
785 * - drive output discovery via intel_modeset_init()
786 * - initialize the memory manager
787 * - allocate initial config memory
788 * - setup the DRM framebuffer with the allocated memory
789 */
790 int i915_driver_load(struct drm_device *dev, unsigned long flags)
791 {
792 struct drm_i915_private *dev_priv;
793 struct intel_device_info *info, *device_info;
794 int ret = 0, mmio_bar, mmio_size;
795 uint32_t aperture_size;
796
797 info = (struct intel_device_info *) flags;
798
799 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
800 if (dev_priv == NULL)
801 return -ENOMEM;
802
803 dev->dev_private = dev_priv;
804 dev_priv->dev = dev;
805
806 /* Setup the write-once "constant" device info */
807 device_info = (struct intel_device_info *)&dev_priv->info;
808 memcpy(device_info, info, sizeof(dev_priv->info));
809 device_info->device_id = dev->pdev->device;
810
811 spin_lock_init(&dev_priv->irq_lock);
812 spin_lock_init(&dev_priv->gpu_error.lock);
813 mutex_init(&dev_priv->backlight_lock);
814 spin_lock_init(&dev_priv->uncore.lock);
815 spin_lock_init(&dev_priv->mm.object_stat_lock);
816 spin_lock_init(&dev_priv->mmio_flip_lock);
817 mutex_init(&dev_priv->dpio_lock);
818 mutex_init(&dev_priv->modeset_restore_lock);
819 mutex_init(&dev_priv->csr_lock);
820
821 intel_pm_setup(dev);
822
823 intel_display_crc_init(dev);
824
825 i915_dump_device_info(dev_priv);
826
827 /* Not all pre-production machines fall into this category, only the
828 * very first ones. Almost everything should work, except for maybe
829 * suspend/resume. And we don't implement workarounds that affect only
830 * pre-production machines. */
831 if (IS_HSW_EARLY_SDV(dev))
832 DRM_INFO("This is an early pre-production Haswell machine. "
833 "It may not be fully functional.\n");
834
835 if (i915_get_bridge_dev(dev)) {
836 ret = -EIO;
837 goto free_priv;
838 }
839
840 mmio_bar = IS_GEN2(dev) ? 1 : 0;
841 /* Before gen4, the registers and the GTT are behind different BARs.
842 * However, from gen4 onwards, the registers and the GTT are shared
843 * in the same BAR, so we want to restrict this ioremap from
844 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
845 * the register BAR remains the same size for all the earlier
846 * generations up to Ironlake.
847 */
848 if (info->gen < 5)
849 mmio_size = 512*1024;
850 else
851 mmio_size = 2*1024*1024;
852
853 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
854 if (!dev_priv->regs) {
855 DRM_ERROR("failed to map registers\n");
856 ret = -EIO;
857 goto put_bridge;
858 }
859
860 /* This must be called before any calls to HAS_PCH_* */
861 intel_detect_pch(dev);
862
863 intel_uncore_init(dev);
864
865 /* Load CSR Firmware for SKL */
866 intel_csr_ucode_init(dev);
867
868 ret = i915_gem_gtt_init(dev);
869 if (ret)
870 goto out_freecsr;
871
872 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
873 * otherwise the vga fbdev driver falls over. */
874 ret = i915_kick_out_firmware_fb(dev_priv);
875 if (ret) {
876 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
877 goto out_gtt;
878 }
879
880 ret = i915_kick_out_vgacon(dev_priv);
881 if (ret) {
882 DRM_ERROR("failed to remove conflicting VGA console\n");
883 goto out_gtt;
884 }
885
886 pci_set_master(dev->pdev);
887
888 /* overlay on gen2 is broken and can't address above 1G */
889 if (IS_GEN2(dev))
890 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
891
892 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
893 * using 32bit addressing, overwriting memory if HWS is located
894 * above 4GB.
895 *
896 * The documentation also mentions an issue with undefined
897 * behaviour if any general state is accessed within a page above 4GB,
898 * which also needs to be handled carefully.
899 */
900 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
901 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
902
903 aperture_size = dev_priv->gtt.mappable_end;
904
905 dev_priv->gtt.mappable =
906 io_mapping_create_wc(dev_priv->gtt.mappable_base,
907 aperture_size);
908 if (dev_priv->gtt.mappable == NULL) {
909 ret = -EIO;
910 goto out_gtt;
911 }
912
913 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
914 aperture_size);
915
916 /* The i915 workqueue is primarily used for batched retirement of
917 * requests (and thus managing bo) once the task has been completed
918 * by the GPU. i915_gem_retire_requests() is called directly when we
919 * need high-priority retirement, such as waiting for an explicit
920 * bo.
921 *
922 * It is also used for periodic low-priority events, such as
923 * idle-timers and recording error state.
924 *
925 * All tasks on the workqueue are expected to acquire the dev mutex
926 * so there is no point in running more than one instance of the
927 * workqueue at any time. Use an ordered one.
928 */
929 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
930 if (dev_priv->wq == NULL) {
931 DRM_ERROR("Failed to create our workqueue.\n");
932 ret = -ENOMEM;
933 goto out_mtrrfree;
934 }
935
936 dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
937 if (dev_priv->dp_wq == NULL) {
938 DRM_ERROR("Failed to create our dp workqueue.\n");
939 ret = -ENOMEM;
940 goto out_freewq;
941 }
942
943 dev_priv->gpu_error.hangcheck_wq =
944 alloc_ordered_workqueue("i915-hangcheck", 0);
945 if (dev_priv->gpu_error.hangcheck_wq == NULL) {
946 DRM_ERROR("Failed to create our hangcheck workqueue.\n");
947 ret = -ENOMEM;
948 goto out_freedpwq;
949 }
950
951 intel_irq_init(dev_priv);
952 intel_uncore_sanitize(dev);
953
954 /* Try to make sure MCHBAR is enabled before poking at it */
955 intel_setup_mchbar(dev);
956 intel_setup_gmbus(dev);
957 intel_opregion_setup(dev);
958
959 intel_setup_bios(dev);
960
961 i915_gem_load(dev);
962
963 /* On the 945G/GM, the chipset reports the MSI capability on the
964 * integrated graphics even though the support isn't actually there
965 * according to the published specs. It doesn't appear to function
966 * correctly in testing on 945G.
967 * This may be a side effect of MSI having been made available for PEG
968 * and the registers being closely associated.
969 *
970 * According to chipset errata, on the 965GM, MSI interrupts may
971 * be lost or delayed, but we use them anyways to avoid
972 * stuck interrupts on some machines.
973 */
974 if (!IS_I945G(dev) && !IS_I945GM(dev))
975 pci_enable_msi(dev->pdev);
976
977 intel_device_info_runtime_init(dev);
978
979 if (INTEL_INFO(dev)->num_pipes) {
980 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
981 if (ret)
982 goto out_gem_unload;
983 }
984
985 intel_power_domains_init(dev_priv);
986
987 ret = i915_load_modeset_init(dev);
988 if (ret < 0) {
989 DRM_ERROR("failed to init modeset\n");
990 goto out_power_well;
991 }
992
993 /*
994 * Notify a valid surface after modesetting,
995 * when running inside a VM.
996 */
997 if (intel_vgpu_active(dev))
998 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
999
1000 i915_setup_sysfs(dev);
1001
1002 if (INTEL_INFO(dev)->num_pipes) {
1003 /* Must be done after probing outputs */
1004 intel_opregion_init(dev);
1005 acpi_video_register();
1006 }
1007
1008 if (IS_GEN5(dev))
1009 intel_gpu_ips_init(dev_priv);
1010
1011 intel_runtime_pm_enable(dev_priv);
1012
1013 i915_audio_component_init(dev_priv);
1014
1015 return 0;
1016
1017 out_power_well:
1018 intel_power_domains_fini(dev_priv);
1019 drm_vblank_cleanup(dev);
1020 out_gem_unload:
1021 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1022 unregister_shrinker(&dev_priv->mm.shrinker);
1023
1024 if (dev->pdev->msi_enabled)
1025 pci_disable_msi(dev->pdev);
1026
1027 intel_teardown_gmbus(dev);
1028 intel_teardown_mchbar(dev);
1029 pm_qos_remove_request(&dev_priv->pm_qos);
1030 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
1031 out_freedpwq:
1032 destroy_workqueue(dev_priv->dp_wq);
1033 out_freewq:
1034 destroy_workqueue(dev_priv->wq);
1035 out_mtrrfree:
1036 arch_phys_wc_del(dev_priv->gtt.mtrr);
1037 io_mapping_free(dev_priv->gtt.mappable);
1038 out_gtt:
1039 i915_global_gtt_cleanup(dev);
1040 out_freecsr:
1041 intel_csr_ucode_fini(dev);
1042 intel_uncore_fini(dev);
1043 pci_iounmap(dev->pdev, dev_priv->regs);
1044 put_bridge:
1045 pci_dev_put(dev_priv->bridge_dev);
1046 free_priv:
1047 if (dev_priv->requests)
1048 kmem_cache_destroy(dev_priv->requests);
1049 if (dev_priv->vmas)
1050 kmem_cache_destroy(dev_priv->vmas);
1051 if (dev_priv->objects)
1052 kmem_cache_destroy(dev_priv->objects);
1053 kfree(dev_priv);
1054 return ret;
1055 }
1056
1057 int i915_driver_unload(struct drm_device *dev)
1058 {
1059 struct drm_i915_private *dev_priv = dev->dev_private;
1060 int ret;
1061
1062 i915_audio_component_cleanup(dev_priv);
1063
1064 ret = i915_gem_suspend(dev);
1065 if (ret) {
1066 DRM_ERROR("failed to idle hardware: %d\n", ret);
1067 return ret;
1068 }
1069
1070 intel_power_domains_fini(dev_priv);
1071
1072 intel_gpu_ips_teardown();
1073
1074 i915_teardown_sysfs(dev);
1075
1076 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1077 unregister_shrinker(&dev_priv->mm.shrinker);
1078
1079 io_mapping_free(dev_priv->gtt.mappable);
1080 arch_phys_wc_del(dev_priv->gtt.mtrr);
1081
1082 acpi_video_unregister();
1083
1084 intel_fbdev_fini(dev);
1085
1086 drm_vblank_cleanup(dev);
1087
1088 intel_modeset_cleanup(dev);
1089
1090 /*
1091 * free the memory space allocated for the child device
1092 * config parsed from VBT
1093 */
1094 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1095 kfree(dev_priv->vbt.child_dev);
1096 dev_priv->vbt.child_dev = NULL;
1097 dev_priv->vbt.child_dev_num = 0;
1098 }
1099
1100 vga_switcheroo_unregister_client(dev->pdev);
1101 vga_client_register(dev->pdev, NULL, NULL, NULL);
1102
1103 /* Free error state after interrupts are fully disabled. */
1104 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1105 i915_destroy_error_state(dev);
1106
1107 if (dev->pdev->msi_enabled)
1108 pci_disable_msi(dev->pdev);
1109
1110 intel_opregion_fini(dev);
1111
1112 /* Flush any outstanding unpin_work. */
1113 flush_workqueue(dev_priv->wq);
1114
1115 mutex_lock(&dev->struct_mutex);
1116 i915_gem_cleanup_ringbuffer(dev);
1117 i915_gem_context_fini(dev);
1118 mutex_unlock(&dev->struct_mutex);
1119 i915_gem_cleanup_stolen(dev);
1120
1121 intel_csr_ucode_fini(dev);
1122
1123 intel_teardown_gmbus(dev);
1124 intel_teardown_mchbar(dev);
1125
1126 destroy_workqueue(dev_priv->dp_wq);
1127 destroy_workqueue(dev_priv->wq);
1128 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
1129 pm_qos_remove_request(&dev_priv->pm_qos);
1130
1131 i915_global_gtt_cleanup(dev);
1132
1133 intel_uncore_fini(dev);
1134 if (dev_priv->regs != NULL)
1135 pci_iounmap(dev->pdev, dev_priv->regs);
1136
1137 if (dev_priv->requests)
1138 kmem_cache_destroy(dev_priv->requests);
1139 if (dev_priv->vmas)
1140 kmem_cache_destroy(dev_priv->vmas);
1141 if (dev_priv->objects)
1142 kmem_cache_destroy(dev_priv->objects);
1143
1144 pci_dev_put(dev_priv->bridge_dev);
1145 kfree(dev_priv);
1146
1147 return 0;
1148 }
1149
1150 int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1151 {
1152 int ret;
1153
1154 ret = i915_gem_open(dev, file);
1155 if (ret)
1156 return ret;
1157
1158 return 0;
1159 }
1160
1161 /**
1162 * i915_driver_lastclose - clean up after all DRM clients have exited
1163 * @dev: DRM device
1164 *
1165 * Take care of cleaning up after all DRM clients have exited. In the
1166 * mode setting case, we want to restore the kernel's initial mode (just
1167 * in case the last client left us in a bad state).
1168 *
1169 * Additionally, in the non-mode setting case, we'll tear down the GTT
1170 * and DMA structures, since the kernel won't be using them, and clea
1171 * up any GEM state.
1172 */
1173 void i915_driver_lastclose(struct drm_device *dev)
1174 {
1175 intel_fbdev_restore_mode(dev);
1176 vga_switcheroo_process_delayed_switch();
1177 }
1178
1179 void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1180 {
1181 mutex_lock(&dev->struct_mutex);
1182 i915_gem_context_close(dev, file);
1183 i915_gem_release(dev, file);
1184 mutex_unlock(&dev->struct_mutex);
1185
1186 intel_modeset_preclose(dev, file);
1187 }
1188
1189 void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1190 {
1191 struct drm_i915_file_private *file_priv = file->driver_priv;
1192
1193 if (file_priv && file_priv->bsd_ring)
1194 file_priv->bsd_ring = NULL;
1195 kfree(file_priv);
1196 }
1197
1198 static int
1199 i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
1200 struct drm_file *file)
1201 {
1202 return -ENODEV;
1203 }
1204
1205 const struct drm_ioctl_desc i915_ioctls[] = {
1206 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1207 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1208 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1209 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1210 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1211 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1212 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
1213 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1214 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1215 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1216 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1217 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
1218 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1219 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1220 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1221 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1222 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1223 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1224 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
1225 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1226 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1227 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1228 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1229 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1230 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1231 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1232 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1233 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1234 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1235 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1236 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1237 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1238 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1239 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1240 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1241 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1242 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1243 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1244 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
1245 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1246 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1247 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1248 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1249 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1250 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1251 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1252 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1253 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1254 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1255 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1256 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1257 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1258 };
1259
1260 int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
1261
1262 /*
1263 * This is really ugly: Because old userspace abused the linux agp interface to
1264 * manage the gtt, we need to claim that all intel devices are agp. For
1265 * otherwise the drm core refuses to initialize the agp support code.
1266 */
1267 int i915_driver_device_is_agp(struct drm_device *dev)
1268 {
1269 return 1;
1270 }