]> git.ipfire.org Git - thirdparty/kernel/stable.git/commitdiff
arm64/sysreg: Convert ID_ISAR6_EL1 to automatic generation
authorJames Morse <james.morse@arm.com>
Wed, 30 Nov 2022 17:16:27 +0000 (17:16 +0000)
committerWill Deacon <will@kernel.org>
Thu, 1 Dec 2022 15:53:16 +0000 (15:53 +0000)
Convert ID_ISAR6_EL1 to be automatically generated as per DDI0487I.a,
no functional changes.

Reviewed-by: Mark Brown <broonie@kernel.org>
Signed-off-by: James Morse <james.morse@arm.com>
Link: https://lore.kernel.org/r/20221130171637.718182-29-james.morse@arm.com
Signed-off-by: Will Deacon <will@kernel.org>
arch/arm64/include/asm/sysreg.h
arch/arm64/tools/sysreg

index 04a6e44427a9d4d60e3921da4d263b122ec109b6..03f38890cb2b74a0e73074feb4efc19f33b0b466 100644 (file)
 #define SYS_ID_AFR0_EL1                        sys_reg(3, 0, 0, 1, 3)
 #define SYS_ID_MMFR5_EL1               sys_reg(3, 0, 0, 3, 6)
 
-#define SYS_ID_ISAR6_EL1               sys_reg(3, 0, 0, 2, 7)
-
 #define SYS_MVFR0_EL1                  sys_reg(3, 0, 0, 3, 0)
 #define SYS_MVFR1_EL1                  sys_reg(3, 0, 0, 3, 1)
 #define SYS_MVFR2_EL1                  sys_reg(3, 0, 0, 3, 2)
 
 #define ID_DFR1_EL1_MTPMU_SHIFT                0
 
-#define ID_ISAR6_EL1_I8MM_SHIFT                24
-#define ID_ISAR6_EL1_BF16_SHIFT                20
-#define ID_ISAR6_EL1_SPECRES_SHIFT     16
-#define ID_ISAR6_EL1_SB_SHIFT          12
-#define ID_ISAR6_EL1_FHM_SHIFT         8
-#define ID_ISAR6_EL1_DP_SHIFT          4
-#define ID_ISAR6_EL1_JSCVT_SHIFT       0
-
 #define ID_MMFR5_EL1_ETS_SHIFT         0
 
 #define ID_PFR0_EL1_DIT_SHIFT          24
index 43e765a2c68f0da1af28e9f34f495e7cbad8e18d..aa6b3f5316f0c3ea62f502069397fe9912f153a9 100644 (file)
@@ -455,6 +455,38 @@ Enum       3:0     SEVL
 EndEnum
 EndSysreg
 
+Sysreg ID_ISAR6_EL1    3       0       0       2       7
+Res0   63:28
+Enum   27:24   I8MM
+       0b0000  NI
+       0b0001  IMP
+EndEnum
+Enum   23:20   BF16
+       0b0000  NI
+       0b0001  IMP
+EndEnum
+Enum   19:16   SPECRES
+       0b0000  NI
+       0b0001  IMP
+EndEnum
+Enum   15:12   SB
+       0b0000  NI
+       0b0001  IMP
+EndEnum
+Enum   11:8    FHM
+       0b0000  NI
+       0b0001  IMP
+EndEnum
+Enum   7:4     DP
+       0b0000  NI
+       0b0001  IMP
+EndEnum
+Enum   3:0     JSCVT
+       0b0000  NI
+       0b0001  IMP
+EndEnum
+EndSysreg
+
 Sysreg ID_MMFR4_EL1    3       0       0       2       6
 Res0   63:32
 Enum   31:28   EVT