]> git.ipfire.org Git - thirdparty/qemu.git/blame - exec.c
exec: Rename ram_ptr variable
[thirdparty/qemu.git] / exec.c
CommitLineData
54936004 1/*
5b6dd868 2 * Virtual page mapping
5fafdf24 3 *
54936004
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
54936004 18 */
14a48c1d 19
7b31bbc2 20#include "qemu/osdep.h"
a8d25326 21#include "qemu-common.h"
da34e65c 22#include "qapi/error.h"
54936004 23
f348b6d1 24#include "qemu/cutils.h"
6180a181 25#include "cpu.h"
63c91552 26#include "exec/exec-all.h"
51180423 27#include "exec/target_page.h"
dcb32f1d 28#include "tcg/tcg.h"
741da0d3 29#include "hw/qdev-core.h"
c7e002c5 30#include "hw/qdev-properties.h"
4485bd26 31#if !defined(CONFIG_USER_ONLY)
47c8ca53 32#include "hw/boards.h"
33c11879 33#include "hw/xen/xen.h"
4485bd26 34#endif
9c17d615 35#include "sysemu/kvm.h"
2ff3de68 36#include "sysemu/sysemu.h"
14a48c1d 37#include "sysemu/tcg.h"
1de7afc9
PB
38#include "qemu/timer.h"
39#include "qemu/config-file.h"
75a34036 40#include "qemu/error-report.h"
b6b71cb5 41#include "qemu/qemu-print.h"
53a5960a 42#if defined(CONFIG_USER_ONLY)
a9c94277 43#include "qemu.h"
432d268c 44#else /* !CONFIG_USER_ONLY */
741da0d3 45#include "exec/memory.h"
df43d49c 46#include "exec/ioport.h"
741da0d3 47#include "sysemu/dma.h"
b58c5c2d 48#include "sysemu/hostmem.h"
79ca7a1b 49#include "sysemu/hw_accel.h"
741da0d3 50#include "exec/address-spaces.h"
9c17d615 51#include "sysemu/xen-mapcache.h"
0ab8ed18 52#include "trace-root.h"
d3a5038c 53
e2fa71f5 54#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
e2fa71f5
DDAG
55#include <linux/falloc.h>
56#endif
57
53a5960a 58#endif
0dc3f44a 59#include "qemu/rcu_queue.h"
4840f10e 60#include "qemu/main-loop.h"
5b6dd868 61#include "translate-all.h"
7615936e 62#include "sysemu/replay.h"
0cac1b66 63
022c62cb 64#include "exec/memory-internal.h"
220c3ebd 65#include "exec/ram_addr.h"
508127e2 66#include "exec/log.h"
67d95c15 67
61c490e2
BM
68#include "qemu/pmem.h"
69
9dfeca7c
BR
70#include "migration/vmstate.h"
71
b35ba30f 72#include "qemu/range.h"
794e8f30
MT
73#ifndef _WIN32
74#include "qemu/mmap-alloc.h"
75#endif
b35ba30f 76
be9b23c4
PX
77#include "monitor/monitor.h"
78
db7b5426 79//#define DEBUG_SUBPAGE
1196be37 80
e2eef170 81#if !defined(CONFIG_USER_ONLY)
0dc3f44a
MD
82/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
83 * are protected by the ramlist lock.
84 */
0d53d9fe 85RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
62152b8a
AK
86
87static MemoryRegion *system_memory;
309cb471 88static MemoryRegion *system_io;
62152b8a 89
f6790af6
AK
90AddressSpace address_space_io;
91AddressSpace address_space_memory;
2673a5da 92
acc9d80b 93static MemoryRegion io_mem_unassigned;
e2eef170 94#endif
9fa3e853 95
f481ee2d
PB
96CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
97
6a00d601
FB
98/* current CPU in the current thread. It is only valid inside
99 cpu_exec() */
f240eb6f 100__thread CPUState *current_cpu;
6a00d601 101
a0be0c58
YZ
102uintptr_t qemu_host_page_size;
103intptr_t qemu_host_page_mask;
a0be0c58 104
e2eef170 105#if !defined(CONFIG_USER_ONLY)
fe3dada3
PB
106/* 0 = Do not count executed instructions.
107 1 = Precise instruction counting.
108 2 = Adaptive rate instruction counting. */
109int use_icount;
4346ae3e 110
1db8abb1
PB
111typedef struct PhysPageEntry PhysPageEntry;
112
113struct PhysPageEntry {
9736e55b 114 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
8b795765 115 uint32_t skip : 6;
9736e55b 116 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
8b795765 117 uint32_t ptr : 26;
1db8abb1
PB
118};
119
8b795765
MT
120#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
121
03f49957 122/* Size of the L2 (and L3, etc) page tables. */
57271d63 123#define ADDR_SPACE_BITS 64
03f49957 124
026736ce 125#define P_L2_BITS 9
03f49957
PB
126#define P_L2_SIZE (1 << P_L2_BITS)
127
128#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
129
130typedef PhysPageEntry Node[P_L2_SIZE];
0475d94f 131
53cb28cb 132typedef struct PhysPageMap {
79e2b9ae
PB
133 struct rcu_head rcu;
134
53cb28cb
MA
135 unsigned sections_nb;
136 unsigned sections_nb_alloc;
137 unsigned nodes_nb;
138 unsigned nodes_nb_alloc;
139 Node *nodes;
140 MemoryRegionSection *sections;
141} PhysPageMap;
142
1db8abb1 143struct AddressSpaceDispatch {
729633c2 144 MemoryRegionSection *mru_section;
1db8abb1
PB
145 /* This is a multi-level map on the physical address space.
146 * The bottom level has pointers to MemoryRegionSections.
147 */
148 PhysPageEntry phys_map;
53cb28cb 149 PhysPageMap map;
1db8abb1
PB
150};
151
90260c6c
JK
152#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
153typedef struct subpage_t {
154 MemoryRegion iomem;
16620684 155 FlatView *fv;
90260c6c 156 hwaddr base;
2615fabd 157 uint16_t sub_section[];
90260c6c
JK
158} subpage_t;
159
b41aac4f 160#define PHYS_SECTION_UNASSIGNED 0
5312bd8b 161
e2eef170 162static void io_mem_init(void);
62152b8a 163static void memory_map_init(void);
9458a9a1 164static void tcg_log_global_after_sync(MemoryListener *listener);
09daed84 165static void tcg_commit(MemoryListener *listener);
e2eef170 166
32857f4d
PM
167/**
168 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
169 * @cpu: the CPU whose AddressSpace this is
170 * @as: the AddressSpace itself
171 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
172 * @tcg_as_listener: listener for tracking changes to the AddressSpace
173 */
174struct CPUAddressSpace {
175 CPUState *cpu;
176 AddressSpace *as;
177 struct AddressSpaceDispatch *memory_dispatch;
178 MemoryListener tcg_as_listener;
179};
180
8deaf12c
GH
181struct DirtyBitmapSnapshot {
182 ram_addr_t start;
183 ram_addr_t end;
184 unsigned long dirty[];
185};
186
6658ffb8 187#endif
fd6ce8f6 188
6d9a1304 189#if !defined(CONFIG_USER_ONLY)
d6f2ea22 190
53cb28cb 191static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
d6f2ea22 192{
101420b8 193 static unsigned alloc_hint = 16;
53cb28cb 194 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
c95cfd04 195 map->nodes_nb_alloc = MAX(alloc_hint, map->nodes_nb + nodes);
53cb28cb 196 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
101420b8 197 alloc_hint = map->nodes_nb_alloc;
d6f2ea22 198 }
f7bf5461
AK
199}
200
db94604b 201static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
f7bf5461
AK
202{
203 unsigned i;
8b795765 204 uint32_t ret;
db94604b
PB
205 PhysPageEntry e;
206 PhysPageEntry *p;
f7bf5461 207
53cb28cb 208 ret = map->nodes_nb++;
db94604b 209 p = map->nodes[ret];
f7bf5461 210 assert(ret != PHYS_MAP_NODE_NIL);
53cb28cb 211 assert(ret != map->nodes_nb_alloc);
db94604b
PB
212
213 e.skip = leaf ? 0 : 1;
214 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
03f49957 215 for (i = 0; i < P_L2_SIZE; ++i) {
db94604b 216 memcpy(&p[i], &e, sizeof(e));
d6f2ea22 217 }
f7bf5461 218 return ret;
d6f2ea22
AK
219}
220
53cb28cb 221static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
56b15076 222 hwaddr *index, uint64_t *nb, uint16_t leaf,
2999097b 223 int level)
f7bf5461
AK
224{
225 PhysPageEntry *p;
03f49957 226 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
108c49b8 227
9736e55b 228 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
db94604b 229 lp->ptr = phys_map_node_alloc(map, level == 0);
92e873b9 230 }
db94604b 231 p = map->nodes[lp->ptr];
03f49957 232 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
f7bf5461 233
03f49957 234 while (*nb && lp < &p[P_L2_SIZE]) {
07f07b31 235 if ((*index & (step - 1)) == 0 && *nb >= step) {
9736e55b 236 lp->skip = 0;
c19e8800 237 lp->ptr = leaf;
07f07b31
AK
238 *index += step;
239 *nb -= step;
2999097b 240 } else {
53cb28cb 241 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
2999097b
AK
242 }
243 ++lp;
f7bf5461
AK
244 }
245}
246
ac1970fb 247static void phys_page_set(AddressSpaceDispatch *d,
56b15076 248 hwaddr index, uint64_t nb,
2999097b 249 uint16_t leaf)
f7bf5461 250{
2999097b 251 /* Wildly overreserve - it doesn't matter much. */
53cb28cb 252 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
5cd2c5b6 253
53cb28cb 254 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
92e873b9
FB
255}
256
b35ba30f
MT
257/* Compact a non leaf page entry. Simply detect that the entry has a single child,
258 * and update our entry so we can skip it and go directly to the destination.
259 */
efee678d 260static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
b35ba30f
MT
261{
262 unsigned valid_ptr = P_L2_SIZE;
263 int valid = 0;
264 PhysPageEntry *p;
265 int i;
266
267 if (lp->ptr == PHYS_MAP_NODE_NIL) {
268 return;
269 }
270
271 p = nodes[lp->ptr];
272 for (i = 0; i < P_L2_SIZE; i++) {
273 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
274 continue;
275 }
276
277 valid_ptr = i;
278 valid++;
279 if (p[i].skip) {
efee678d 280 phys_page_compact(&p[i], nodes);
b35ba30f
MT
281 }
282 }
283
284 /* We can only compress if there's only one child. */
285 if (valid != 1) {
286 return;
287 }
288
289 assert(valid_ptr < P_L2_SIZE);
290
291 /* Don't compress if it won't fit in the # of bits we have. */
526ca236
WY
292 if (P_L2_LEVELS >= (1 << 6) &&
293 lp->skip + p[valid_ptr].skip >= (1 << 6)) {
b35ba30f
MT
294 return;
295 }
296
297 lp->ptr = p[valid_ptr].ptr;
298 if (!p[valid_ptr].skip) {
299 /* If our only child is a leaf, make this a leaf. */
300 /* By design, we should have made this node a leaf to begin with so we
301 * should never reach here.
302 * But since it's so simple to handle this, let's do it just in case we
303 * change this rule.
304 */
305 lp->skip = 0;
306 } else {
307 lp->skip += p[valid_ptr].skip;
308 }
309}
310
8629d3fc 311void address_space_dispatch_compact(AddressSpaceDispatch *d)
b35ba30f 312{
b35ba30f 313 if (d->phys_map.skip) {
efee678d 314 phys_page_compact(&d->phys_map, d->map.nodes);
b35ba30f
MT
315 }
316}
317
29cb533d
FZ
318static inline bool section_covers_addr(const MemoryRegionSection *section,
319 hwaddr addr)
320{
321 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
322 * the section must cover the entire address space.
323 */
258dfaaa 324 return int128_gethi(section->size) ||
29cb533d 325 range_covers_byte(section->offset_within_address_space,
258dfaaa 326 int128_getlo(section->size), addr);
29cb533d
FZ
327}
328
003a0cf2 329static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
92e873b9 330{
003a0cf2
PX
331 PhysPageEntry lp = d->phys_map, *p;
332 Node *nodes = d->map.nodes;
333 MemoryRegionSection *sections = d->map.sections;
97115a8d 334 hwaddr index = addr >> TARGET_PAGE_BITS;
31ab2b4a 335 int i;
f1f6e3b8 336
9736e55b 337 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
c19e8800 338 if (lp.ptr == PHYS_MAP_NODE_NIL) {
9affd6fc 339 return &sections[PHYS_SECTION_UNASSIGNED];
31ab2b4a 340 }
9affd6fc 341 p = nodes[lp.ptr];
03f49957 342 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
5312bd8b 343 }
b35ba30f 344
29cb533d 345 if (section_covers_addr(&sections[lp.ptr], addr)) {
b35ba30f
MT
346 return &sections[lp.ptr];
347 } else {
348 return &sections[PHYS_SECTION_UNASSIGNED];
349 }
f3705d53
AK
350}
351
79e2b9ae 352/* Called from RCU critical section */
c7086b4a 353static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
90260c6c
JK
354 hwaddr addr,
355 bool resolve_subpage)
9f029603 356{
729633c2 357 MemoryRegionSection *section = atomic_read(&d->mru_section);
90260c6c
JK
358 subpage_t *subpage;
359
07c114bb
PB
360 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
361 !section_covers_addr(section, addr)) {
003a0cf2 362 section = phys_page_find(d, addr);
07c114bb 363 atomic_set(&d->mru_section, section);
729633c2 364 }
90260c6c
JK
365 if (resolve_subpage && section->mr->subpage) {
366 subpage = container_of(section->mr, subpage_t, iomem);
53cb28cb 367 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
90260c6c
JK
368 }
369 return section;
9f029603
JK
370}
371
79e2b9ae 372/* Called from RCU critical section */
90260c6c 373static MemoryRegionSection *
c7086b4a 374address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
90260c6c 375 hwaddr *plen, bool resolve_subpage)
149f54b5
PB
376{
377 MemoryRegionSection *section;
965eb2fc 378 MemoryRegion *mr;
a87f3954 379 Int128 diff;
149f54b5 380
c7086b4a 381 section = address_space_lookup_region(d, addr, resolve_subpage);
149f54b5
PB
382 /* Compute offset within MemoryRegionSection */
383 addr -= section->offset_within_address_space;
384
385 /* Compute offset within MemoryRegion */
386 *xlat = addr + section->offset_within_region;
387
965eb2fc 388 mr = section->mr;
b242e0e0
PB
389
390 /* MMIO registers can be expected to perform full-width accesses based only
391 * on their address, without considering adjacent registers that could
392 * decode to completely different MemoryRegions. When such registers
393 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
394 * regions overlap wildly. For this reason we cannot clamp the accesses
395 * here.
396 *
397 * If the length is small (as is the case for address_space_ldl/stl),
398 * everything works fine. If the incoming length is large, however,
399 * the caller really has to do the clamping through memory_access_size.
400 */
965eb2fc 401 if (memory_region_is_ram(mr)) {
e4a511f8 402 diff = int128_sub(section->size, int128_make64(addr));
965eb2fc
PB
403 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
404 }
149f54b5
PB
405 return section;
406}
90260c6c 407
a411c84b
PB
408/**
409 * address_space_translate_iommu - translate an address through an IOMMU
410 * memory region and then through the target address space.
411 *
412 * @iommu_mr: the IOMMU memory region that we start the translation from
413 * @addr: the address to be translated through the MMU
414 * @xlat: the translated address offset within the destination memory region.
415 * It cannot be %NULL.
416 * @plen_out: valid read/write length of the translated address. It
417 * cannot be %NULL.
418 * @page_mask_out: page mask for the translated address. This
419 * should only be meaningful for IOMMU translated
420 * addresses, since there may be huge pages that this bit
421 * would tell. It can be %NULL if we don't care about it.
422 * @is_write: whether the translation operation is for write
423 * @is_mmio: whether this can be MMIO, set true if it can
424 * @target_as: the address space targeted by the IOMMU
2f7b009c 425 * @attrs: transaction attributes
a411c84b
PB
426 *
427 * This function is called from RCU critical section. It is the common
428 * part of flatview_do_translate and address_space_translate_cached.
429 */
430static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
431 hwaddr *xlat,
432 hwaddr *plen_out,
433 hwaddr *page_mask_out,
434 bool is_write,
435 bool is_mmio,
2f7b009c
PM
436 AddressSpace **target_as,
437 MemTxAttrs attrs)
a411c84b
PB
438{
439 MemoryRegionSection *section;
440 hwaddr page_mask = (hwaddr)-1;
441
442 do {
443 hwaddr addr = *xlat;
444 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
2c91bcf2
PM
445 int iommu_idx = 0;
446 IOMMUTLBEntry iotlb;
447
448 if (imrc->attrs_to_index) {
449 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
450 }
451
452 iotlb = imrc->translate(iommu_mr, addr, is_write ?
453 IOMMU_WO : IOMMU_RO, iommu_idx);
a411c84b
PB
454
455 if (!(iotlb.perm & (1 << is_write))) {
456 goto unassigned;
457 }
458
459 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
460 | (addr & iotlb.addr_mask));
461 page_mask &= iotlb.addr_mask;
462 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
463 *target_as = iotlb.target_as;
464
465 section = address_space_translate_internal(
466 address_space_to_dispatch(iotlb.target_as), addr, xlat,
467 plen_out, is_mmio);
468
469 iommu_mr = memory_region_get_iommu(section->mr);
470 } while (unlikely(iommu_mr));
471
472 if (page_mask_out) {
473 *page_mask_out = page_mask;
474 }
475 return *section;
476
477unassigned:
478 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
479}
480
d5e5fafd
PX
481/**
482 * flatview_do_translate - translate an address in FlatView
483 *
484 * @fv: the flat view that we want to translate on
485 * @addr: the address to be translated in above address space
486 * @xlat: the translated address offset within memory region. It
487 * cannot be @NULL.
488 * @plen_out: valid read/write length of the translated address. It
489 * can be @NULL when we don't care about it.
490 * @page_mask_out: page mask for the translated address. This
491 * should only be meaningful for IOMMU translated
492 * addresses, since there may be huge pages that this bit
493 * would tell. It can be @NULL if we don't care about it.
494 * @is_write: whether the translation operation is for write
495 * @is_mmio: whether this can be MMIO, set true if it can
ad2804d9 496 * @target_as: the address space targeted by the IOMMU
49e14aa8 497 * @attrs: memory transaction attributes
d5e5fafd
PX
498 *
499 * This function is called from RCU critical section
500 */
16620684
AK
501static MemoryRegionSection flatview_do_translate(FlatView *fv,
502 hwaddr addr,
503 hwaddr *xlat,
d5e5fafd
PX
504 hwaddr *plen_out,
505 hwaddr *page_mask_out,
16620684
AK
506 bool is_write,
507 bool is_mmio,
49e14aa8
PM
508 AddressSpace **target_as,
509 MemTxAttrs attrs)
052c8fa9 510{
052c8fa9 511 MemoryRegionSection *section;
3df9d748 512 IOMMUMemoryRegion *iommu_mr;
d5e5fafd
PX
513 hwaddr plen = (hwaddr)(-1);
514
ad2804d9
PB
515 if (!plen_out) {
516 plen_out = &plen;
d5e5fafd 517 }
052c8fa9 518
a411c84b
PB
519 section = address_space_translate_internal(
520 flatview_to_dispatch(fv), addr, xlat,
521 plen_out, is_mmio);
052c8fa9 522
a411c84b
PB
523 iommu_mr = memory_region_get_iommu(section->mr);
524 if (unlikely(iommu_mr)) {
525 return address_space_translate_iommu(iommu_mr, xlat,
526 plen_out, page_mask_out,
527 is_write, is_mmio,
2f7b009c 528 target_as, attrs);
052c8fa9 529 }
d5e5fafd 530 if (page_mask_out) {
a411c84b
PB
531 /* Not behind an IOMMU, use default page size. */
532 *page_mask_out = ~TARGET_PAGE_MASK;
d5e5fafd
PX
533 }
534
a764040c 535 return *section;
052c8fa9
JW
536}
537
538/* Called from RCU critical section */
a764040c 539IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
7446eb07 540 bool is_write, MemTxAttrs attrs)
90260c6c 541{
a764040c 542 MemoryRegionSection section;
076a93d7 543 hwaddr xlat, page_mask;
30951157 544
076a93d7
PX
545 /*
546 * This can never be MMIO, and we don't really care about plen,
547 * but page mask.
548 */
549 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
49e14aa8
PM
550 NULL, &page_mask, is_write, false, &as,
551 attrs);
30951157 552
a764040c
PX
553 /* Illegal translation */
554 if (section.mr == &io_mem_unassigned) {
555 goto iotlb_fail;
556 }
30951157 557
a764040c
PX
558 /* Convert memory region offset into address space offset */
559 xlat += section.offset_within_address_space -
560 section.offset_within_region;
561
a764040c 562 return (IOMMUTLBEntry) {
e76bb18f 563 .target_as = as,
076a93d7
PX
564 .iova = addr & ~page_mask,
565 .translated_addr = xlat & ~page_mask,
566 .addr_mask = page_mask,
a764040c
PX
567 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
568 .perm = IOMMU_RW,
569 };
570
571iotlb_fail:
572 return (IOMMUTLBEntry) {0};
573}
574
575/* Called from RCU critical section */
16620684 576MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
efa99a2f
PM
577 hwaddr *plen, bool is_write,
578 MemTxAttrs attrs)
a764040c
PX
579{
580 MemoryRegion *mr;
581 MemoryRegionSection section;
16620684 582 AddressSpace *as = NULL;
a764040c
PX
583
584 /* This can be MMIO, so setup MMIO bit. */
d5e5fafd 585 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
49e14aa8 586 is_write, true, &as, attrs);
a764040c
PX
587 mr = section.mr;
588
fe680d0d 589 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
a87f3954 590 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
23820dbf 591 *plen = MIN(page, *plen);
a87f3954
PB
592 }
593
30951157 594 return mr;
90260c6c
JK
595}
596
1f871c5e
PM
597typedef struct TCGIOMMUNotifier {
598 IOMMUNotifier n;
599 MemoryRegion *mr;
600 CPUState *cpu;
601 int iommu_idx;
602 bool active;
603} TCGIOMMUNotifier;
604
605static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
606{
607 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
608
609 if (!notifier->active) {
610 return;
611 }
612 tlb_flush(notifier->cpu);
613 notifier->active = false;
614 /* We leave the notifier struct on the list to avoid reallocating it later.
615 * Generally the number of IOMMUs a CPU deals with will be small.
616 * In any case we can't unregister the iommu notifier from a notify
617 * callback.
618 */
619}
620
621static void tcg_register_iommu_notifier(CPUState *cpu,
622 IOMMUMemoryRegion *iommu_mr,
623 int iommu_idx)
624{
625 /* Make sure this CPU has an IOMMU notifier registered for this
626 * IOMMU/IOMMU index combination, so that we can flush its TLB
627 * when the IOMMU tells us the mappings we've cached have changed.
628 */
629 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
630 TCGIOMMUNotifier *notifier;
549d4005
EA
631 Error *err = NULL;
632 int i, ret;
1f871c5e
PM
633
634 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
5601be3b 635 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
1f871c5e
PM
636 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
637 break;
638 }
639 }
640 if (i == cpu->iommu_notifiers->len) {
641 /* Not found, add a new entry at the end of the array */
642 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
5601be3b
PM
643 notifier = g_new0(TCGIOMMUNotifier, 1);
644 g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i) = notifier;
1f871c5e
PM
645
646 notifier->mr = mr;
647 notifier->iommu_idx = iommu_idx;
648 notifier->cpu = cpu;
649 /* Rather than trying to register interest in the specific part
650 * of the iommu's address space that we've accessed and then
651 * expand it later as subsequent accesses touch more of it, we
652 * just register interest in the whole thing, on the assumption
653 * that iommu reconfiguration will be rare.
654 */
655 iommu_notifier_init(&notifier->n,
656 tcg_iommu_unmap_notify,
657 IOMMU_NOTIFIER_UNMAP,
658 0,
659 HWADDR_MAX,
660 iommu_idx);
549d4005
EA
661 ret = memory_region_register_iommu_notifier(notifier->mr, &notifier->n,
662 &err);
663 if (ret) {
664 error_report_err(err);
665 exit(1);
666 }
1f871c5e
PM
667 }
668
669 if (!notifier->active) {
670 notifier->active = true;
671 }
672}
673
674static void tcg_iommu_free_notifier_list(CPUState *cpu)
675{
676 /* Destroy the CPU's notifier list */
677 int i;
678 TCGIOMMUNotifier *notifier;
679
680 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
5601be3b 681 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
1f871c5e 682 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
5601be3b 683 g_free(notifier);
1f871c5e
PM
684 }
685 g_array_free(cpu->iommu_notifiers, true);
686}
687
79e2b9ae 688/* Called from RCU critical section */
90260c6c 689MemoryRegionSection *
d7898cda 690address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
1f871c5e
PM
691 hwaddr *xlat, hwaddr *plen,
692 MemTxAttrs attrs, int *prot)
90260c6c 693{
30951157 694 MemoryRegionSection *section;
1f871c5e
PM
695 IOMMUMemoryRegion *iommu_mr;
696 IOMMUMemoryRegionClass *imrc;
697 IOMMUTLBEntry iotlb;
698 int iommu_idx;
f35e44e7 699 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
d7898cda 700
1f871c5e
PM
701 for (;;) {
702 section = address_space_translate_internal(d, addr, &addr, plen, false);
703
704 iommu_mr = memory_region_get_iommu(section->mr);
705 if (!iommu_mr) {
706 break;
707 }
708
709 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
710
711 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
712 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
713 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
714 * doesn't short-cut its translation table walk.
715 */
716 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
717 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
718 | (addr & iotlb.addr_mask));
719 /* Update the caller's prot bits to remove permissions the IOMMU
720 * is giving us a failure response for. If we get down to no
721 * permissions left at all we can give up now.
722 */
723 if (!(iotlb.perm & IOMMU_RO)) {
724 *prot &= ~(PAGE_READ | PAGE_EXEC);
725 }
726 if (!(iotlb.perm & IOMMU_WO)) {
727 *prot &= ~PAGE_WRITE;
728 }
729
730 if (!*prot) {
731 goto translate_fail;
732 }
733
734 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
735 }
30951157 736
3df9d748 737 assert(!memory_region_is_iommu(section->mr));
1f871c5e 738 *xlat = addr;
30951157 739 return section;
1f871c5e
PM
740
741translate_fail:
742 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
90260c6c 743}
5b6dd868 744#endif
fd6ce8f6 745
b170fce3 746#if !defined(CONFIG_USER_ONLY)
5b6dd868
BS
747
748static int cpu_common_post_load(void *opaque, int version_id)
fd6ce8f6 749{
259186a7 750 CPUState *cpu = opaque;
a513fe19 751
5b6dd868
BS
752 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
753 version_id is increased. */
259186a7 754 cpu->interrupt_request &= ~0x01;
d10eb08f 755 tlb_flush(cpu);
5b6dd868 756
15a356c4
PD
757 /* loadvm has just updated the content of RAM, bypassing the
758 * usual mechanisms that ensure we flush TBs for writes to
759 * memory we've translated code from. So we must flush all TBs,
760 * which will now be stale.
761 */
762 tb_flush(cpu);
763
5b6dd868 764 return 0;
a513fe19 765}
7501267e 766
6c3bff0e
PD
767static int cpu_common_pre_load(void *opaque)
768{
769 CPUState *cpu = opaque;
770
adee6424 771 cpu->exception_index = -1;
6c3bff0e
PD
772
773 return 0;
774}
775
776static bool cpu_common_exception_index_needed(void *opaque)
777{
778 CPUState *cpu = opaque;
779
adee6424 780 return tcg_enabled() && cpu->exception_index != -1;
6c3bff0e
PD
781}
782
783static const VMStateDescription vmstate_cpu_common_exception_index = {
784 .name = "cpu_common/exception_index",
785 .version_id = 1,
786 .minimum_version_id = 1,
5cd8cada 787 .needed = cpu_common_exception_index_needed,
6c3bff0e
PD
788 .fields = (VMStateField[]) {
789 VMSTATE_INT32(exception_index, CPUState),
790 VMSTATE_END_OF_LIST()
791 }
792};
793
bac05aa9
AS
794static bool cpu_common_crash_occurred_needed(void *opaque)
795{
796 CPUState *cpu = opaque;
797
798 return cpu->crash_occurred;
799}
800
801static const VMStateDescription vmstate_cpu_common_crash_occurred = {
802 .name = "cpu_common/crash_occurred",
803 .version_id = 1,
804 .minimum_version_id = 1,
805 .needed = cpu_common_crash_occurred_needed,
806 .fields = (VMStateField[]) {
807 VMSTATE_BOOL(crash_occurred, CPUState),
808 VMSTATE_END_OF_LIST()
809 }
810};
811
1a1562f5 812const VMStateDescription vmstate_cpu_common = {
5b6dd868
BS
813 .name = "cpu_common",
814 .version_id = 1,
815 .minimum_version_id = 1,
6c3bff0e 816 .pre_load = cpu_common_pre_load,
5b6dd868 817 .post_load = cpu_common_post_load,
35d08458 818 .fields = (VMStateField[]) {
259186a7
AF
819 VMSTATE_UINT32(halted, CPUState),
820 VMSTATE_UINT32(interrupt_request, CPUState),
5b6dd868 821 VMSTATE_END_OF_LIST()
6c3bff0e 822 },
5cd8cada
JQ
823 .subsections = (const VMStateDescription*[]) {
824 &vmstate_cpu_common_exception_index,
bac05aa9 825 &vmstate_cpu_common_crash_occurred,
5cd8cada 826 NULL
5b6dd868
BS
827 }
828};
1a1562f5 829
5b6dd868 830#endif
ea041c0e 831
38d8f5c8 832CPUState *qemu_get_cpu(int index)
ea041c0e 833{
bdc44640 834 CPUState *cpu;
ea041c0e 835
bdc44640 836 CPU_FOREACH(cpu) {
55e5c285 837 if (cpu->cpu_index == index) {
bdc44640 838 return cpu;
55e5c285 839 }
ea041c0e 840 }
5b6dd868 841
bdc44640 842 return NULL;
ea041c0e
FB
843}
844
09daed84 845#if !defined(CONFIG_USER_ONLY)
80ceb07a
PX
846void cpu_address_space_init(CPUState *cpu, int asidx,
847 const char *prefix, MemoryRegion *mr)
09daed84 848{
12ebc9a7 849 CPUAddressSpace *newas;
80ceb07a 850 AddressSpace *as = g_new0(AddressSpace, 1);
87a621d8 851 char *as_name;
80ceb07a
PX
852
853 assert(mr);
87a621d8
PX
854 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
855 address_space_init(as, mr, as_name);
856 g_free(as_name);
12ebc9a7
PM
857
858 /* Target code should have set num_ases before calling us */
859 assert(asidx < cpu->num_ases);
860
56943e8c
PM
861 if (asidx == 0) {
862 /* address space 0 gets the convenience alias */
863 cpu->as = as;
864 }
865
12ebc9a7
PM
866 /* KVM cannot currently support multiple address spaces. */
867 assert(asidx == 0 || !kvm_enabled());
09daed84 868
12ebc9a7
PM
869 if (!cpu->cpu_ases) {
870 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
09daed84 871 }
32857f4d 872
12ebc9a7
PM
873 newas = &cpu->cpu_ases[asidx];
874 newas->cpu = cpu;
875 newas->as = as;
56943e8c 876 if (tcg_enabled()) {
9458a9a1 877 newas->tcg_as_listener.log_global_after_sync = tcg_log_global_after_sync;
12ebc9a7
PM
878 newas->tcg_as_listener.commit = tcg_commit;
879 memory_listener_register(&newas->tcg_as_listener, as);
56943e8c 880 }
09daed84 881}
651a5bc0
PM
882
883AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
884{
885 /* Return the AddressSpace corresponding to the specified index */
886 return cpu->cpu_ases[asidx].as;
887}
09daed84
EI
888#endif
889
7bbc124e 890void cpu_exec_unrealizefn(CPUState *cpu)
1c59eb39 891{
9dfeca7c
BR
892 CPUClass *cc = CPU_GET_CLASS(cpu);
893
267f685b 894 cpu_list_remove(cpu);
9dfeca7c
BR
895
896 if (cc->vmsd != NULL) {
897 vmstate_unregister(NULL, cc->vmsd, cpu);
898 }
899 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
900 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
901 }
1f871c5e
PM
902#ifndef CONFIG_USER_ONLY
903 tcg_iommu_free_notifier_list(cpu);
904#endif
1c59eb39
BR
905}
906
c7e002c5
FZ
907Property cpu_common_props[] = {
908#ifndef CONFIG_USER_ONLY
909 /* Create a memory property for softmmu CPU object,
2e5b09fd 910 * so users can wire up its memory. (This can't go in hw/core/cpu.c
c7e002c5
FZ
911 * because that file is compiled only once for both user-mode
912 * and system builds.) The default if no link is set up is to use
913 * the system address space.
914 */
915 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
916 MemoryRegion *),
917#endif
918 DEFINE_PROP_END_OF_LIST(),
919};
920
39e329e3 921void cpu_exec_initfn(CPUState *cpu)
ea041c0e 922{
56943e8c 923 cpu->as = NULL;
12ebc9a7 924 cpu->num_ases = 0;
56943e8c 925
291135b5 926#ifndef CONFIG_USER_ONLY
291135b5 927 cpu->thread_id = qemu_get_thread_id();
6731d864
PC
928 cpu->memory = system_memory;
929 object_ref(OBJECT(cpu->memory));
291135b5 930#endif
39e329e3
LV
931}
932
ce5b1bbf 933void cpu_exec_realizefn(CPUState *cpu, Error **errp)
39e329e3 934{
55c3ceef 935 CPUClass *cc = CPU_GET_CLASS(cpu);
2dda6354 936 static bool tcg_target_initialized;
291135b5 937
267f685b 938 cpu_list_add(cpu);
1bc7e522 939
2dda6354
EC
940 if (tcg_enabled() && !tcg_target_initialized) {
941 tcg_target_initialized = true;
55c3ceef
RH
942 cc->tcg_initialize();
943 }
5005e253 944 tlb_init(cpu);
55c3ceef 945
30865f31
EC
946 qemu_plugin_vcpu_init_hook(cpu);
947
1bc7e522 948#ifndef CONFIG_USER_ONLY
e0d47944 949 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
741da0d3 950 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
e0d47944 951 }
b170fce3 952 if (cc->vmsd != NULL) {
741da0d3 953 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
b170fce3 954 }
1f871c5e 955
5601be3b 956 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier *));
741da0d3 957#endif
ea041c0e
FB
958}
959
c1c8cfe5 960const char *parse_cpu_option(const char *cpu_option)
2278b939
IM
961{
962 ObjectClass *oc;
963 CPUClass *cc;
964 gchar **model_pieces;
965 const char *cpu_type;
966
c1c8cfe5 967 model_pieces = g_strsplit(cpu_option, ",", 2);
5b863f3e
EH
968 if (!model_pieces[0]) {
969 error_report("-cpu option cannot be empty");
970 exit(1);
971 }
2278b939
IM
972
973 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
974 if (oc == NULL) {
975 error_report("unable to find CPU model '%s'", model_pieces[0]);
976 g_strfreev(model_pieces);
977 exit(EXIT_FAILURE);
978 }
979
980 cpu_type = object_class_get_name(oc);
981 cc = CPU_CLASS(oc);
982 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
983 g_strfreev(model_pieces);
984 return cpu_type;
985}
986
c40d4792 987#if defined(CONFIG_USER_ONLY)
8bca9a03 988void tb_invalidate_phys_addr(target_ulong addr)
1e7855a5 989{
406bc339 990 mmap_lock();
ce9f5e27 991 tb_invalidate_phys_page_range(addr, addr + 1);
406bc339
PK
992 mmap_unlock();
993}
8bca9a03
PB
994
995static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
996{
997 tb_invalidate_phys_addr(pc);
998}
406bc339 999#else
8bca9a03
PB
1000void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1001{
1002 ram_addr_t ram_addr;
1003 MemoryRegion *mr;
1004 hwaddr l = 1;
1005
c40d4792
PB
1006 if (!tcg_enabled()) {
1007 return;
1008 }
1009
694ea274 1010 RCU_READ_LOCK_GUARD();
8bca9a03
PB
1011 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1012 if (!(memory_region_is_ram(mr)
1013 || memory_region_is_romd(mr))) {
8bca9a03
PB
1014 return;
1015 }
1016 ram_addr = memory_region_get_ram_addr(mr) + addr;
ce9f5e27 1017 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1);
8bca9a03
PB
1018}
1019
406bc339
PK
1020static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1021{
b55f54bc
MF
1022 /*
1023 * There may not be a virtual to physical translation for the pc
1024 * right now, but there may exist cached TB for this pc.
1025 * Flush the whole TB cache to force re-translation of such TBs.
1026 * This is heavyweight, but we're debugging anyway.
1027 */
1028 tb_flush(cpu);
1e7855a5 1029}
406bc339 1030#endif
d720b93d 1031
74841f04 1032#ifndef CONFIG_USER_ONLY
6658ffb8 1033/* Add a watchpoint. */
75a34036 1034int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
a1d1bb31 1035 int flags, CPUWatchpoint **watchpoint)
6658ffb8 1036{
c0ce998e 1037 CPUWatchpoint *wp;
6658ffb8 1038
05068c0d 1039 /* forbid ranges which are empty or run off the end of the address space */
07e2863d 1040 if (len == 0 || (addr + len - 1) < addr) {
75a34036
AF
1041 error_report("tried to set invalid watchpoint at %"
1042 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
b4051334
AL
1043 return -EINVAL;
1044 }
7267c094 1045 wp = g_malloc(sizeof(*wp));
a1d1bb31
AL
1046
1047 wp->vaddr = addr;
05068c0d 1048 wp->len = len;
a1d1bb31
AL
1049 wp->flags = flags;
1050
2dc9f411 1051 /* keep all GDB-injected watchpoints in front */
ff4700b0
AF
1052 if (flags & BP_GDB) {
1053 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1054 } else {
1055 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1056 }
6658ffb8 1057
31b030d4 1058 tlb_flush_page(cpu, addr);
a1d1bb31
AL
1059
1060 if (watchpoint)
1061 *watchpoint = wp;
1062 return 0;
6658ffb8
PB
1063}
1064
a1d1bb31 1065/* Remove a specific watchpoint. */
75a34036 1066int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
a1d1bb31 1067 int flags)
6658ffb8 1068{
a1d1bb31 1069 CPUWatchpoint *wp;
6658ffb8 1070
ff4700b0 1071 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
05068c0d 1072 if (addr == wp->vaddr && len == wp->len
6e140f28 1073 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
75a34036 1074 cpu_watchpoint_remove_by_ref(cpu, wp);
6658ffb8
PB
1075 return 0;
1076 }
1077 }
a1d1bb31 1078 return -ENOENT;
6658ffb8
PB
1079}
1080
a1d1bb31 1081/* Remove a specific watchpoint by reference. */
75a34036 1082void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
a1d1bb31 1083{
ff4700b0 1084 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
7d03f82f 1085
31b030d4 1086 tlb_flush_page(cpu, watchpoint->vaddr);
a1d1bb31 1087
7267c094 1088 g_free(watchpoint);
a1d1bb31
AL
1089}
1090
1091/* Remove all matching watchpoints. */
75a34036 1092void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
a1d1bb31 1093{
c0ce998e 1094 CPUWatchpoint *wp, *next;
a1d1bb31 1095
ff4700b0 1096 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
75a34036
AF
1097 if (wp->flags & mask) {
1098 cpu_watchpoint_remove_by_ref(cpu, wp);
1099 }
c0ce998e 1100 }
7d03f82f 1101}
05068c0d
PM
1102
1103/* Return true if this watchpoint address matches the specified
1104 * access (ie the address range covered by the watchpoint overlaps
1105 * partially or completely with the address range covered by the
1106 * access).
1107 */
56ad8b00
RH
1108static inline bool watchpoint_address_matches(CPUWatchpoint *wp,
1109 vaddr addr, vaddr len)
05068c0d
PM
1110{
1111 /* We know the lengths are non-zero, but a little caution is
1112 * required to avoid errors in the case where the range ends
1113 * exactly at the top of the address space and so addr + len
1114 * wraps round to zero.
1115 */
1116 vaddr wpend = wp->vaddr + wp->len - 1;
1117 vaddr addrend = addr + len - 1;
1118
1119 return !(addr > wpend || wp->vaddr > addrend);
1120}
1121
56ad8b00
RH
1122/* Return flags for watchpoints that match addr + prot. */
1123int cpu_watchpoint_address_matches(CPUState *cpu, vaddr addr, vaddr len)
1124{
1125 CPUWatchpoint *wp;
1126 int ret = 0;
1127
1128 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
1129 if (watchpoint_address_matches(wp, addr, TARGET_PAGE_SIZE)) {
1130 ret |= wp->flags;
1131 }
1132 }
1133 return ret;
1134}
74841f04 1135#endif /* !CONFIG_USER_ONLY */
7d03f82f 1136
a1d1bb31 1137/* Add a breakpoint. */
b3310ab3 1138int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
a1d1bb31 1139 CPUBreakpoint **breakpoint)
4c3a88a2 1140{
c0ce998e 1141 CPUBreakpoint *bp;
3b46e624 1142
7267c094 1143 bp = g_malloc(sizeof(*bp));
4c3a88a2 1144
a1d1bb31
AL
1145 bp->pc = pc;
1146 bp->flags = flags;
1147
2dc9f411 1148 /* keep all GDB-injected breakpoints in front */
00b941e5 1149 if (flags & BP_GDB) {
f0c3c505 1150 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
00b941e5 1151 } else {
f0c3c505 1152 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
00b941e5 1153 }
3b46e624 1154
f0c3c505 1155 breakpoint_invalidate(cpu, pc);
a1d1bb31 1156
00b941e5 1157 if (breakpoint) {
a1d1bb31 1158 *breakpoint = bp;
00b941e5 1159 }
4c3a88a2 1160 return 0;
4c3a88a2
FB
1161}
1162
a1d1bb31 1163/* Remove a specific breakpoint. */
b3310ab3 1164int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
a1d1bb31 1165{
a1d1bb31
AL
1166 CPUBreakpoint *bp;
1167
f0c3c505 1168 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
a1d1bb31 1169 if (bp->pc == pc && bp->flags == flags) {
b3310ab3 1170 cpu_breakpoint_remove_by_ref(cpu, bp);
a1d1bb31
AL
1171 return 0;
1172 }
7d03f82f 1173 }
a1d1bb31 1174 return -ENOENT;
7d03f82f
EI
1175}
1176
a1d1bb31 1177/* Remove a specific breakpoint by reference. */
b3310ab3 1178void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
4c3a88a2 1179{
f0c3c505
AF
1180 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1181
1182 breakpoint_invalidate(cpu, breakpoint->pc);
a1d1bb31 1183
7267c094 1184 g_free(breakpoint);
a1d1bb31
AL
1185}
1186
1187/* Remove all matching breakpoints. */
b3310ab3 1188void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
a1d1bb31 1189{
c0ce998e 1190 CPUBreakpoint *bp, *next;
a1d1bb31 1191
f0c3c505 1192 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
b3310ab3
AF
1193 if (bp->flags & mask) {
1194 cpu_breakpoint_remove_by_ref(cpu, bp);
1195 }
c0ce998e 1196 }
4c3a88a2
FB
1197}
1198
c33a346e
FB
1199/* enable or disable single step mode. EXCP_DEBUG is returned by the
1200 CPU loop after each instruction */
3825b28f 1201void cpu_single_step(CPUState *cpu, int enabled)
c33a346e 1202{
ed2803da
AF
1203 if (cpu->singlestep_enabled != enabled) {
1204 cpu->singlestep_enabled = enabled;
1205 if (kvm_enabled()) {
38e478ec 1206 kvm_update_guest_debug(cpu, 0);
ed2803da 1207 } else {
ccbb4d44 1208 /* must flush all the translated code to avoid inconsistencies */
e22a25c9 1209 /* XXX: only flush what is necessary */
bbd77c18 1210 tb_flush(cpu);
e22a25c9 1211 }
c33a346e 1212 }
c33a346e
FB
1213}
1214
a47dddd7 1215void cpu_abort(CPUState *cpu, const char *fmt, ...)
7501267e
FB
1216{
1217 va_list ap;
493ae1f0 1218 va_list ap2;
7501267e
FB
1219
1220 va_start(ap, fmt);
493ae1f0 1221 va_copy(ap2, ap);
7501267e
FB
1222 fprintf(stderr, "qemu: fatal: ");
1223 vfprintf(stderr, fmt, ap);
1224 fprintf(stderr, "\n");
90c84c56 1225 cpu_dump_state(cpu, stderr, CPU_DUMP_FPU | CPU_DUMP_CCOP);
013a2942 1226 if (qemu_log_separate()) {
fc59d2d8 1227 FILE *logfile = qemu_log_lock();
93fcfe39
AL
1228 qemu_log("qemu: fatal: ");
1229 qemu_log_vprintf(fmt, ap2);
1230 qemu_log("\n");
a0762859 1231 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
31b1a7b4 1232 qemu_log_flush();
fc59d2d8 1233 qemu_log_unlock(logfile);
93fcfe39 1234 qemu_log_close();
924edcae 1235 }
493ae1f0 1236 va_end(ap2);
f9373291 1237 va_end(ap);
7615936e 1238 replay_finish();
fd052bf6
RV
1239#if defined(CONFIG_USER_ONLY)
1240 {
1241 struct sigaction act;
1242 sigfillset(&act.sa_mask);
1243 act.sa_handler = SIG_DFL;
8347c185 1244 act.sa_flags = 0;
fd052bf6
RV
1245 sigaction(SIGABRT, &act, NULL);
1246 }
1247#endif
7501267e
FB
1248 abort();
1249}
1250
0124311e 1251#if !defined(CONFIG_USER_ONLY)
0dc3f44a 1252/* Called from RCU critical section */
041603fe
PB
1253static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1254{
1255 RAMBlock *block;
1256
43771539 1257 block = atomic_rcu_read(&ram_list.mru_block);
9b8424d5 1258 if (block && addr - block->offset < block->max_length) {
68851b98 1259 return block;
041603fe 1260 }
99e15582 1261 RAMBLOCK_FOREACH(block) {
9b8424d5 1262 if (addr - block->offset < block->max_length) {
041603fe
PB
1263 goto found;
1264 }
1265 }
1266
1267 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1268 abort();
1269
1270found:
43771539
PB
1271 /* It is safe to write mru_block outside the iothread lock. This
1272 * is what happens:
1273 *
1274 * mru_block = xxx
1275 * rcu_read_unlock()
1276 * xxx removed from list
1277 * rcu_read_lock()
1278 * read mru_block
1279 * mru_block = NULL;
1280 * call_rcu(reclaim_ramblock, xxx);
1281 * rcu_read_unlock()
1282 *
1283 * atomic_rcu_set is not needed here. The block was already published
1284 * when it was placed into the list. Here we're just making an extra
1285 * copy of the pointer.
1286 */
041603fe
PB
1287 ram_list.mru_block = block;
1288 return block;
1289}
1290
a2f4d5be 1291static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
d24981d3 1292{
9a13565d 1293 CPUState *cpu;
041603fe 1294 ram_addr_t start1;
a2f4d5be
JQ
1295 RAMBlock *block;
1296 ram_addr_t end;
1297
f28d0dfd 1298 assert(tcg_enabled());
a2f4d5be
JQ
1299 end = TARGET_PAGE_ALIGN(start + length);
1300 start &= TARGET_PAGE_MASK;
d24981d3 1301
694ea274 1302 RCU_READ_LOCK_GUARD();
041603fe
PB
1303 block = qemu_get_ram_block(start);
1304 assert(block == qemu_get_ram_block(end - 1));
1240be24 1305 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
9a13565d
PC
1306 CPU_FOREACH(cpu) {
1307 tlb_reset_dirty(cpu, start1, length);
1308 }
d24981d3
JQ
1309}
1310
5579c7f3 1311/* Note: start and end must be within the same ram block. */
03eebc9e
SH
1312bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1313 ram_addr_t length,
1314 unsigned client)
1ccde1cb 1315{
5b82b703 1316 DirtyMemoryBlocks *blocks;
03eebc9e 1317 unsigned long end, page;
5b82b703 1318 bool dirty = false;
077874e0
PX
1319 RAMBlock *ramblock;
1320 uint64_t mr_offset, mr_size;
03eebc9e
SH
1321
1322 if (length == 0) {
1323 return false;
1324 }
f23db169 1325
03eebc9e
SH
1326 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1327 page = start >> TARGET_PAGE_BITS;
5b82b703 1328
694ea274
DDAG
1329 WITH_RCU_READ_LOCK_GUARD() {
1330 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1331 ramblock = qemu_get_ram_block(start);
1332 /* Range sanity check on the ramblock */
1333 assert(start >= ramblock->offset &&
1334 start + length <= ramblock->offset + ramblock->used_length);
5b82b703 1335
694ea274
DDAG
1336 while (page < end) {
1337 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1338 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1339 unsigned long num = MIN(end - page,
1340 DIRTY_MEMORY_BLOCK_SIZE - offset);
5b82b703 1341
694ea274
DDAG
1342 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1343 offset, num);
1344 page += num;
1345 }
5b82b703 1346
694ea274
DDAG
1347 mr_offset = (ram_addr_t)(page << TARGET_PAGE_BITS) - ramblock->offset;
1348 mr_size = (end - page) << TARGET_PAGE_BITS;
1349 memory_region_clear_dirty_bitmap(ramblock->mr, mr_offset, mr_size);
5b82b703
SH
1350 }
1351
03eebc9e 1352 if (dirty && tcg_enabled()) {
a2f4d5be 1353 tlb_reset_dirty_range_all(start, length);
5579c7f3 1354 }
03eebc9e
SH
1355
1356 return dirty;
1ccde1cb
FB
1357}
1358
8deaf12c 1359DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
5dea4079 1360 (MemoryRegion *mr, hwaddr offset, hwaddr length, unsigned client)
8deaf12c
GH
1361{
1362 DirtyMemoryBlocks *blocks;
5dea4079 1363 ram_addr_t start = memory_region_get_ram_addr(mr) + offset;
8deaf12c
GH
1364 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1365 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1366 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1367 DirtyBitmapSnapshot *snap;
1368 unsigned long page, end, dest;
1369
1370 snap = g_malloc0(sizeof(*snap) +
1371 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1372 snap->start = first;
1373 snap->end = last;
1374
1375 page = first >> TARGET_PAGE_BITS;
1376 end = last >> TARGET_PAGE_BITS;
1377 dest = 0;
1378
694ea274
DDAG
1379 WITH_RCU_READ_LOCK_GUARD() {
1380 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
8deaf12c 1381
694ea274
DDAG
1382 while (page < end) {
1383 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1384 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1385 unsigned long num = MIN(end - page,
1386 DIRTY_MEMORY_BLOCK_SIZE - offset);
8deaf12c 1387
694ea274
DDAG
1388 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1389 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1390 offset >>= BITS_PER_LEVEL;
8deaf12c 1391
694ea274
DDAG
1392 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1393 blocks->blocks[idx] + offset,
1394 num);
1395 page += num;
1396 dest += num >> BITS_PER_LEVEL;
1397 }
8deaf12c
GH
1398 }
1399
8deaf12c
GH
1400 if (tcg_enabled()) {
1401 tlb_reset_dirty_range_all(start, length);
1402 }
1403
077874e0
PX
1404 memory_region_clear_dirty_bitmap(mr, offset, length);
1405
8deaf12c
GH
1406 return snap;
1407}
1408
1409bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1410 ram_addr_t start,
1411 ram_addr_t length)
1412{
1413 unsigned long page, end;
1414
1415 assert(start >= snap->start);
1416 assert(start + length <= snap->end);
1417
1418 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1419 page = (start - snap->start) >> TARGET_PAGE_BITS;
1420
1421 while (page < end) {
1422 if (test_bit(page, snap->dirty)) {
1423 return true;
1424 }
1425 page++;
1426 }
1427 return false;
1428}
1429
79e2b9ae 1430/* Called from RCU critical section */
bb0e627a 1431hwaddr memory_region_section_get_iotlb(CPUState *cpu,
8f5db641 1432 MemoryRegionSection *section)
e5548617 1433{
8f5db641
RH
1434 AddressSpaceDispatch *d = flatview_to_dispatch(section->fv);
1435 return section - d->map.sections;
e5548617 1436}
9fa3e853
FB
1437#endif /* defined(CONFIG_USER_ONLY) */
1438
e2eef170 1439#if !defined(CONFIG_USER_ONLY)
8da3ff18 1440
b797ab1a
WY
1441static int subpage_register(subpage_t *mmio, uint32_t start, uint32_t end,
1442 uint16_t section);
16620684 1443static subpage_t *subpage_init(FlatView *fv, hwaddr base);
54688b1e 1444
06329cce 1445static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
a2b257d6 1446 qemu_anon_ram_alloc;
91138037
MA
1447
1448/*
1449 * Set a custom physical guest memory alloator.
1450 * Accelerators with unusual needs may need this. Hopefully, we can
1451 * get rid of it eventually.
1452 */
06329cce 1453void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
91138037
MA
1454{
1455 phys_mem_alloc = alloc;
1456}
1457
53cb28cb
MA
1458static uint16_t phys_section_add(PhysPageMap *map,
1459 MemoryRegionSection *section)
5312bd8b 1460{
68f3f65b
PB
1461 /* The physical section number is ORed with a page-aligned
1462 * pointer to produce the iotlb entries. Thus it should
1463 * never overflow into the page-aligned value.
1464 */
53cb28cb 1465 assert(map->sections_nb < TARGET_PAGE_SIZE);
68f3f65b 1466
53cb28cb
MA
1467 if (map->sections_nb == map->sections_nb_alloc) {
1468 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1469 map->sections = g_renew(MemoryRegionSection, map->sections,
1470 map->sections_nb_alloc);
5312bd8b 1471 }
53cb28cb 1472 map->sections[map->sections_nb] = *section;
dfde4e6e 1473 memory_region_ref(section->mr);
53cb28cb 1474 return map->sections_nb++;
5312bd8b
AK
1475}
1476
058bc4b5
PB
1477static void phys_section_destroy(MemoryRegion *mr)
1478{
55b4e80b
DS
1479 bool have_sub_page = mr->subpage;
1480
dfde4e6e
PB
1481 memory_region_unref(mr);
1482
55b4e80b 1483 if (have_sub_page) {
058bc4b5 1484 subpage_t *subpage = container_of(mr, subpage_t, iomem);
b4fefef9 1485 object_unref(OBJECT(&subpage->iomem));
058bc4b5
PB
1486 g_free(subpage);
1487 }
1488}
1489
6092666e 1490static void phys_sections_free(PhysPageMap *map)
5312bd8b 1491{
9affd6fc
PB
1492 while (map->sections_nb > 0) {
1493 MemoryRegionSection *section = &map->sections[--map->sections_nb];
058bc4b5
PB
1494 phys_section_destroy(section->mr);
1495 }
9affd6fc
PB
1496 g_free(map->sections);
1497 g_free(map->nodes);
5312bd8b
AK
1498}
1499
9950322a 1500static void register_subpage(FlatView *fv, MemoryRegionSection *section)
0f0cb164 1501{
9950322a 1502 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
0f0cb164 1503 subpage_t *subpage;
a8170e5e 1504 hwaddr base = section->offset_within_address_space
0f0cb164 1505 & TARGET_PAGE_MASK;
003a0cf2 1506 MemoryRegionSection *existing = phys_page_find(d, base);
0f0cb164
AK
1507 MemoryRegionSection subsection = {
1508 .offset_within_address_space = base,
052e87b0 1509 .size = int128_make64(TARGET_PAGE_SIZE),
0f0cb164 1510 };
a8170e5e 1511 hwaddr start, end;
0f0cb164 1512
f3705d53 1513 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
0f0cb164 1514
f3705d53 1515 if (!(existing->mr->subpage)) {
16620684
AK
1516 subpage = subpage_init(fv, base);
1517 subsection.fv = fv;
0f0cb164 1518 subsection.mr = &subpage->iomem;
ac1970fb 1519 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
53cb28cb 1520 phys_section_add(&d->map, &subsection));
0f0cb164 1521 } else {
f3705d53 1522 subpage = container_of(existing->mr, subpage_t, iomem);
0f0cb164
AK
1523 }
1524 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
052e87b0 1525 end = start + int128_get64(section->size) - 1;
53cb28cb
MA
1526 subpage_register(subpage, start, end,
1527 phys_section_add(&d->map, section));
0f0cb164
AK
1528}
1529
1530
9950322a 1531static void register_multipage(FlatView *fv,
052e87b0 1532 MemoryRegionSection *section)
33417e70 1533{
9950322a 1534 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
a8170e5e 1535 hwaddr start_addr = section->offset_within_address_space;
53cb28cb 1536 uint16_t section_index = phys_section_add(&d->map, section);
052e87b0
PB
1537 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1538 TARGET_PAGE_BITS));
dd81124b 1539
733d5ef5
PB
1540 assert(num_pages);
1541 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
33417e70
FB
1542}
1543
494d1997
WY
1544/*
1545 * The range in *section* may look like this:
1546 *
1547 * |s|PPPPPPP|s|
1548 *
1549 * where s stands for subpage and P for page.
1550 */
8629d3fc 1551void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
0f0cb164 1552{
494d1997 1553 MemoryRegionSection remain = *section;
052e87b0 1554 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
0f0cb164 1555
494d1997
WY
1556 /* register first subpage */
1557 if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
1558 uint64_t left = TARGET_PAGE_ALIGN(remain.offset_within_address_space)
1559 - remain.offset_within_address_space;
733d5ef5 1560
494d1997 1561 MemoryRegionSection now = remain;
052e87b0 1562 now.size = int128_min(int128_make64(left), now.size);
9950322a 1563 register_subpage(fv, &now);
494d1997
WY
1564 if (int128_eq(remain.size, now.size)) {
1565 return;
1566 }
052e87b0
PB
1567 remain.size = int128_sub(remain.size, now.size);
1568 remain.offset_within_address_space += int128_get64(now.size);
1569 remain.offset_within_region += int128_get64(now.size);
494d1997
WY
1570 }
1571
1572 /* register whole pages */
1573 if (int128_ge(remain.size, page_size)) {
1574 MemoryRegionSection now = remain;
1575 now.size = int128_and(now.size, int128_neg(page_size));
1576 register_multipage(fv, &now);
1577 if (int128_eq(remain.size, now.size)) {
1578 return;
69b67646 1579 }
494d1997
WY
1580 remain.size = int128_sub(remain.size, now.size);
1581 remain.offset_within_address_space += int128_get64(now.size);
1582 remain.offset_within_region += int128_get64(now.size);
0f0cb164 1583 }
494d1997
WY
1584
1585 /* register last subpage */
1586 register_subpage(fv, &remain);
0f0cb164
AK
1587}
1588
62a2744c
SY
1589void qemu_flush_coalesced_mmio_buffer(void)
1590{
1591 if (kvm_enabled())
1592 kvm_flush_coalesced_mmio_buffer();
1593}
1594
b2a8658e
UD
1595void qemu_mutex_lock_ramlist(void)
1596{
1597 qemu_mutex_lock(&ram_list.mutex);
1598}
1599
1600void qemu_mutex_unlock_ramlist(void)
1601{
1602 qemu_mutex_unlock(&ram_list.mutex);
1603}
1604
be9b23c4
PX
1605void ram_block_dump(Monitor *mon)
1606{
1607 RAMBlock *block;
1608 char *psize;
1609
694ea274 1610 RCU_READ_LOCK_GUARD();
be9b23c4
PX
1611 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1612 "Block Name", "PSize", "Offset", "Used", "Total");
1613 RAMBLOCK_FOREACH(block) {
1614 psize = size_to_str(block->page_size);
1615 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1616 " 0x%016" PRIx64 "\n", block->idstr, psize,
1617 (uint64_t)block->offset,
1618 (uint64_t)block->used_length,
1619 (uint64_t)block->max_length);
1620 g_free(psize);
1621 }
be9b23c4
PX
1622}
1623
9c607668
AK
1624#ifdef __linux__
1625/*
1626 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1627 * may or may not name the same files / on the same filesystem now as
1628 * when we actually open and map them. Iterate over the file
1629 * descriptors instead, and use qemu_fd_getpagesize().
1630 */
905b7ee4 1631static int find_min_backend_pagesize(Object *obj, void *opaque)
9c607668 1632{
9c607668
AK
1633 long *hpsize_min = opaque;
1634
1635 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
7d5489e6
DG
1636 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1637 long hpsize = host_memory_backend_pagesize(backend);
2b108085 1638
7d5489e6 1639 if (host_memory_backend_is_mapped(backend) && (hpsize < *hpsize_min)) {
0de6e2a3 1640 *hpsize_min = hpsize;
9c607668
AK
1641 }
1642 }
1643
1644 return 0;
1645}
1646
905b7ee4
DH
1647static int find_max_backend_pagesize(Object *obj, void *opaque)
1648{
1649 long *hpsize_max = opaque;
1650
1651 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
1652 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1653 long hpsize = host_memory_backend_pagesize(backend);
1654
1655 if (host_memory_backend_is_mapped(backend) && (hpsize > *hpsize_max)) {
1656 *hpsize_max = hpsize;
1657 }
1658 }
1659
1660 return 0;
1661}
1662
1663/*
1664 * TODO: We assume right now that all mapped host memory backends are
1665 * used as RAM, however some might be used for different purposes.
1666 */
1667long qemu_minrampagesize(void)
9c607668
AK
1668{
1669 long hpsize = LONG_MAX;
1670 long mainrampagesize;
1671 Object *memdev_root;
aa570207 1672 MachineState *ms = MACHINE(qdev_get_machine());
9c607668 1673
0de6e2a3 1674 mainrampagesize = qemu_mempath_getpagesize(mem_path);
9c607668
AK
1675
1676 /* it's possible we have memory-backend objects with
1677 * hugepage-backed RAM. these may get mapped into system
1678 * address space via -numa parameters or memory hotplug
1679 * hooks. we want to take these into account, but we
1680 * also want to make sure these supported hugepage
1681 * sizes are applicable across the entire range of memory
1682 * we may boot from, so we take the min across all
1683 * backends, and assume normal pages in cases where a
1684 * backend isn't backed by hugepages.
1685 */
1686 memdev_root = object_resolve_path("/objects", NULL);
1687 if (memdev_root) {
905b7ee4 1688 object_child_foreach(memdev_root, find_min_backend_pagesize, &hpsize);
9c607668
AK
1689 }
1690 if (hpsize == LONG_MAX) {
1691 /* No additional memory regions found ==> Report main RAM page size */
1692 return mainrampagesize;
1693 }
1694
1695 /* If NUMA is disabled or the NUMA nodes are not backed with a
1696 * memory-backend, then there is at least one node using "normal" RAM,
1697 * so if its page size is smaller we have got to report that size instead.
1698 */
1699 if (hpsize > mainrampagesize &&
aa570207
TX
1700 (ms->numa_state == NULL ||
1701 ms->numa_state->num_nodes == 0 ||
7e721e7b 1702 ms->numa_state->nodes[0].node_memdev == NULL)) {
9c607668
AK
1703 static bool warned;
1704 if (!warned) {
1705 error_report("Huge page support disabled (n/a for main memory).");
1706 warned = true;
1707 }
1708 return mainrampagesize;
1709 }
1710
1711 return hpsize;
1712}
905b7ee4
DH
1713
1714long qemu_maxrampagesize(void)
1715{
1716 long pagesize = qemu_mempath_getpagesize(mem_path);
1717 Object *memdev_root = object_resolve_path("/objects", NULL);
1718
1719 if (memdev_root) {
1720 object_child_foreach(memdev_root, find_max_backend_pagesize,
1721 &pagesize);
1722 }
1723 return pagesize;
1724}
9c607668 1725#else
905b7ee4
DH
1726long qemu_minrampagesize(void)
1727{
038adc2f 1728 return qemu_real_host_page_size;
905b7ee4
DH
1729}
1730long qemu_maxrampagesize(void)
9c607668 1731{
038adc2f 1732 return qemu_real_host_page_size;
9c607668
AK
1733}
1734#endif
1735
d5dbde46 1736#ifdef CONFIG_POSIX
d6af99c9
HZ
1737static int64_t get_file_size(int fd)
1738{
72d41eb4
SH
1739 int64_t size;
1740#if defined(__linux__)
1741 struct stat st;
1742
1743 if (fstat(fd, &st) < 0) {
1744 return -errno;
1745 }
1746
1747 /* Special handling for devdax character devices */
1748 if (S_ISCHR(st.st_mode)) {
1749 g_autofree char *subsystem_path = NULL;
1750 g_autofree char *subsystem = NULL;
1751
1752 subsystem_path = g_strdup_printf("/sys/dev/char/%d:%d/subsystem",
1753 major(st.st_rdev), minor(st.st_rdev));
1754 subsystem = g_file_read_link(subsystem_path, NULL);
1755
1756 if (subsystem && g_str_has_suffix(subsystem, "/dax")) {
1757 g_autofree char *size_path = NULL;
1758 g_autofree char *size_str = NULL;
1759
1760 size_path = g_strdup_printf("/sys/dev/char/%d:%d/size",
1761 major(st.st_rdev), minor(st.st_rdev));
1762
1763 if (g_file_get_contents(size_path, &size_str, NULL, NULL)) {
1764 return g_ascii_strtoll(size_str, NULL, 0);
1765 }
1766 }
1767 }
1768#endif /* defined(__linux__) */
1769
1770 /* st.st_size may be zero for special files yet lseek(2) works */
1771 size = lseek(fd, 0, SEEK_END);
d6af99c9
HZ
1772 if (size < 0) {
1773 return -errno;
1774 }
1775 return size;
1776}
1777
8d37b030
MAL
1778static int file_ram_open(const char *path,
1779 const char *region_name,
1780 bool *created,
1781 Error **errp)
c902760f
MT
1782{
1783 char *filename;
8ca761f6
PF
1784 char *sanitized_name;
1785 char *c;
5c3ece79 1786 int fd = -1;
c902760f 1787
8d37b030 1788 *created = false;
fd97fd44
MA
1789 for (;;) {
1790 fd = open(path, O_RDWR);
1791 if (fd >= 0) {
1792 /* @path names an existing file, use it */
1793 break;
8d31d6b6 1794 }
fd97fd44
MA
1795 if (errno == ENOENT) {
1796 /* @path names a file that doesn't exist, create it */
1797 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1798 if (fd >= 0) {
8d37b030 1799 *created = true;
fd97fd44
MA
1800 break;
1801 }
1802 } else if (errno == EISDIR) {
1803 /* @path names a directory, create a file there */
1804 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
8d37b030 1805 sanitized_name = g_strdup(region_name);
fd97fd44
MA
1806 for (c = sanitized_name; *c != '\0'; c++) {
1807 if (*c == '/') {
1808 *c = '_';
1809 }
1810 }
8ca761f6 1811
fd97fd44
MA
1812 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1813 sanitized_name);
1814 g_free(sanitized_name);
8d31d6b6 1815
fd97fd44
MA
1816 fd = mkstemp(filename);
1817 if (fd >= 0) {
1818 unlink(filename);
1819 g_free(filename);
1820 break;
1821 }
1822 g_free(filename);
8d31d6b6 1823 }
fd97fd44
MA
1824 if (errno != EEXIST && errno != EINTR) {
1825 error_setg_errno(errp, errno,
1826 "can't open backing store %s for guest RAM",
1827 path);
8d37b030 1828 return -1;
fd97fd44
MA
1829 }
1830 /*
1831 * Try again on EINTR and EEXIST. The latter happens when
1832 * something else creates the file between our two open().
1833 */
8d31d6b6 1834 }
c902760f 1835
8d37b030
MAL
1836 return fd;
1837}
1838
1839static void *file_ram_alloc(RAMBlock *block,
1840 ram_addr_t memory,
1841 int fd,
1842 bool truncate,
1843 Error **errp)
1844{
56e477a5 1845 Error *err = NULL;
5cc8767d 1846 MachineState *ms = MACHINE(qdev_get_machine());
8d37b030
MAL
1847 void *area;
1848
863e9621 1849 block->page_size = qemu_fd_getpagesize(fd);
98376843
HZ
1850 if (block->mr->align % block->page_size) {
1851 error_setg(errp, "alignment 0x%" PRIx64
1852 " must be multiples of page size 0x%zx",
1853 block->mr->align, block->page_size);
1854 return NULL;
61362b71
DH
1855 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1856 error_setg(errp, "alignment 0x%" PRIx64
1857 " must be a power of two", block->mr->align);
1858 return NULL;
98376843
HZ
1859 }
1860 block->mr->align = MAX(block->page_size, block->mr->align);
8360668e
HZ
1861#if defined(__s390x__)
1862 if (kvm_enabled()) {
1863 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1864 }
1865#endif
fd97fd44 1866
863e9621 1867 if (memory < block->page_size) {
fd97fd44 1868 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
863e9621
DDAG
1869 "or larger than page size 0x%zx",
1870 memory, block->page_size);
8d37b030 1871 return NULL;
1775f111
HZ
1872 }
1873
863e9621 1874 memory = ROUND_UP(memory, block->page_size);
c902760f
MT
1875
1876 /*
1877 * ftruncate is not supported by hugetlbfs in older
1878 * hosts, so don't bother bailing out on errors.
1879 * If anything goes wrong with it under other filesystems,
1880 * mmap will fail.
d6af99c9
HZ
1881 *
1882 * Do not truncate the non-empty backend file to avoid corrupting
1883 * the existing data in the file. Disabling shrinking is not
1884 * enough. For example, the current vNVDIMM implementation stores
1885 * the guest NVDIMM labels at the end of the backend file. If the
1886 * backend file is later extended, QEMU will not be able to find
1887 * those labels. Therefore, extending the non-empty backend file
1888 * is disabled as well.
c902760f 1889 */
8d37b030 1890 if (truncate && ftruncate(fd, memory)) {
9742bf26 1891 perror("ftruncate");
7f56e740 1892 }
c902760f 1893
d2f39add 1894 area = qemu_ram_mmap(fd, memory, block->mr->align,
2ac0f162 1895 block->flags & RAM_SHARED, block->flags & RAM_PMEM);
c902760f 1896 if (area == MAP_FAILED) {
7f56e740 1897 error_setg_errno(errp, errno,
fd97fd44 1898 "unable to map backing store for guest RAM");
8d37b030 1899 return NULL;
c902760f 1900 }
ef36fa14
MT
1901
1902 if (mem_prealloc) {
56e477a5
MA
1903 os_mem_prealloc(fd, area, memory, ms->smp.cpus, &err);
1904 if (err) {
1905 error_propagate(errp, err);
53adb9d4 1906 qemu_ram_munmap(fd, area, memory);
8d37b030 1907 return NULL;
056b68af 1908 }
ef36fa14
MT
1909 }
1910
04b16653 1911 block->fd = fd;
c902760f
MT
1912 return area;
1913}
1914#endif
1915
154cc9ea
DDAG
1916/* Allocate space within the ram_addr_t space that governs the
1917 * dirty bitmaps.
1918 * Called with the ramlist lock held.
1919 */
d17b5288 1920static ram_addr_t find_ram_offset(ram_addr_t size)
04b16653
AW
1921{
1922 RAMBlock *block, *next_block;
3e837b2c 1923 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
04b16653 1924
49cd9ac6
SH
1925 assert(size != 0); /* it would hand out same offset multiple times */
1926
0dc3f44a 1927 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
04b16653 1928 return 0;
0d53d9fe 1929 }
04b16653 1930
99e15582 1931 RAMBLOCK_FOREACH(block) {
154cc9ea 1932 ram_addr_t candidate, next = RAM_ADDR_MAX;
04b16653 1933
801110ab
DDAG
1934 /* Align blocks to start on a 'long' in the bitmap
1935 * which makes the bitmap sync'ing take the fast path.
1936 */
154cc9ea 1937 candidate = block->offset + block->max_length;
801110ab 1938 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
04b16653 1939
154cc9ea
DDAG
1940 /* Search for the closest following block
1941 * and find the gap.
1942 */
99e15582 1943 RAMBLOCK_FOREACH(next_block) {
154cc9ea 1944 if (next_block->offset >= candidate) {
04b16653
AW
1945 next = MIN(next, next_block->offset);
1946 }
1947 }
154cc9ea
DDAG
1948
1949 /* If it fits remember our place and remember the size
1950 * of gap, but keep going so that we might find a smaller
1951 * gap to fill so avoiding fragmentation.
1952 */
1953 if (next - candidate >= size && next - candidate < mingap) {
1954 offset = candidate;
1955 mingap = next - candidate;
04b16653 1956 }
154cc9ea
DDAG
1957
1958 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
04b16653 1959 }
3e837b2c
AW
1960
1961 if (offset == RAM_ADDR_MAX) {
1962 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1963 (uint64_t)size);
1964 abort();
1965 }
1966
154cc9ea
DDAG
1967 trace_find_ram_offset(size, offset);
1968
04b16653
AW
1969 return offset;
1970}
1971
c136180c 1972static unsigned long last_ram_page(void)
d17b5288
AW
1973{
1974 RAMBlock *block;
1975 ram_addr_t last = 0;
1976
694ea274 1977 RCU_READ_LOCK_GUARD();
99e15582 1978 RAMBLOCK_FOREACH(block) {
62be4e3a 1979 last = MAX(last, block->offset + block->max_length);
0d53d9fe 1980 }
b8c48993 1981 return last >> TARGET_PAGE_BITS;
d17b5288
AW
1982}
1983
ddb97f1d
JB
1984static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1985{
1986 int ret;
ddb97f1d
JB
1987
1988 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
47c8ca53 1989 if (!machine_dump_guest_core(current_machine)) {
ddb97f1d
JB
1990 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1991 if (ret) {
1992 perror("qemu_madvise");
1993 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1994 "but dump_guest_core=off specified\n");
1995 }
1996 }
1997}
1998
422148d3
DDAG
1999const char *qemu_ram_get_idstr(RAMBlock *rb)
2000{
2001 return rb->idstr;
2002}
2003
754cb9c0
YK
2004void *qemu_ram_get_host_addr(RAMBlock *rb)
2005{
2006 return rb->host;
2007}
2008
2009ram_addr_t qemu_ram_get_offset(RAMBlock *rb)
2010{
2011 return rb->offset;
2012}
2013
2014ram_addr_t qemu_ram_get_used_length(RAMBlock *rb)
2015{
2016 return rb->used_length;
2017}
2018
463a4ac2
DDAG
2019bool qemu_ram_is_shared(RAMBlock *rb)
2020{
2021 return rb->flags & RAM_SHARED;
2022}
2023
2ce16640
DDAG
2024/* Note: Only set at the start of postcopy */
2025bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
2026{
2027 return rb->flags & RAM_UF_ZEROPAGE;
2028}
2029
2030void qemu_ram_set_uf_zeroable(RAMBlock *rb)
2031{
2032 rb->flags |= RAM_UF_ZEROPAGE;
2033}
2034
b895de50
CLG
2035bool qemu_ram_is_migratable(RAMBlock *rb)
2036{
2037 return rb->flags & RAM_MIGRATABLE;
2038}
2039
2040void qemu_ram_set_migratable(RAMBlock *rb)
2041{
2042 rb->flags |= RAM_MIGRATABLE;
2043}
2044
2045void qemu_ram_unset_migratable(RAMBlock *rb)
2046{
2047 rb->flags &= ~RAM_MIGRATABLE;
2048}
2049
ae3a7047 2050/* Called with iothread lock held. */
fa53a0e5 2051void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
20cfe881 2052{
fa53a0e5 2053 RAMBlock *block;
20cfe881 2054
c5705a77
AK
2055 assert(new_block);
2056 assert(!new_block->idstr[0]);
84b89d78 2057
09e5ab63
AL
2058 if (dev) {
2059 char *id = qdev_get_dev_path(dev);
84b89d78
CM
2060 if (id) {
2061 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
7267c094 2062 g_free(id);
84b89d78
CM
2063 }
2064 }
2065 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2066
694ea274 2067 RCU_READ_LOCK_GUARD();
99e15582 2068 RAMBLOCK_FOREACH(block) {
fa53a0e5
GA
2069 if (block != new_block &&
2070 !strcmp(block->idstr, new_block->idstr)) {
84b89d78
CM
2071 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2072 new_block->idstr);
2073 abort();
2074 }
2075 }
c5705a77
AK
2076}
2077
ae3a7047 2078/* Called with iothread lock held. */
fa53a0e5 2079void qemu_ram_unset_idstr(RAMBlock *block)
20cfe881 2080{
ae3a7047
MD
2081 /* FIXME: arch_init.c assumes that this is not called throughout
2082 * migration. Ignore the problem since hot-unplug during migration
2083 * does not work anyway.
2084 */
20cfe881
HT
2085 if (block) {
2086 memset(block->idstr, 0, sizeof(block->idstr));
2087 }
2088}
2089
863e9621
DDAG
2090size_t qemu_ram_pagesize(RAMBlock *rb)
2091{
2092 return rb->page_size;
2093}
2094
67f11b5c
DDAG
2095/* Returns the largest size of page in use */
2096size_t qemu_ram_pagesize_largest(void)
2097{
2098 RAMBlock *block;
2099 size_t largest = 0;
2100
99e15582 2101 RAMBLOCK_FOREACH(block) {
67f11b5c
DDAG
2102 largest = MAX(largest, qemu_ram_pagesize(block));
2103 }
2104
2105 return largest;
2106}
2107
8490fc78
LC
2108static int memory_try_enable_merging(void *addr, size_t len)
2109{
75cc7f01 2110 if (!machine_mem_merge(current_machine)) {
8490fc78
LC
2111 /* disabled by the user */
2112 return 0;
2113 }
2114
2115 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2116}
2117
62be4e3a
MT
2118/* Only legal before guest might have detected the memory size: e.g. on
2119 * incoming migration, or right after reset.
2120 *
2121 * As memory core doesn't know how is memory accessed, it is up to
2122 * resize callback to update device state and/or add assertions to detect
2123 * misuse, if necessary.
2124 */
fa53a0e5 2125int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
62be4e3a 2126{
62be4e3a
MT
2127 assert(block);
2128
4ed023ce 2129 newsize = HOST_PAGE_ALIGN(newsize);
129ddaf3 2130
62be4e3a
MT
2131 if (block->used_length == newsize) {
2132 return 0;
2133 }
2134
2135 if (!(block->flags & RAM_RESIZEABLE)) {
2136 error_setg_errno(errp, EINVAL,
2137 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2138 " in != 0x" RAM_ADDR_FMT, block->idstr,
2139 newsize, block->used_length);
2140 return -EINVAL;
2141 }
2142
2143 if (block->max_length < newsize) {
2144 error_setg_errno(errp, EINVAL,
2145 "Length too large: %s: 0x" RAM_ADDR_FMT
2146 " > 0x" RAM_ADDR_FMT, block->idstr,
2147 newsize, block->max_length);
2148 return -EINVAL;
2149 }
2150
2151 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2152 block->used_length = newsize;
58d2707e
PB
2153 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2154 DIRTY_CLIENTS_ALL);
62be4e3a
MT
2155 memory_region_set_size(block->mr, newsize);
2156 if (block->resized) {
2157 block->resized(block->idstr, newsize, block->host);
2158 }
2159 return 0;
2160}
2161
61c490e2
BM
2162/*
2163 * Trigger sync on the given ram block for range [start, start + length]
2164 * with the backing store if one is available.
2165 * Otherwise no-op.
2166 * @Note: this is supposed to be a synchronous op.
2167 */
2168void qemu_ram_writeback(RAMBlock *block, ram_addr_t start, ram_addr_t length)
2169{
2170 void *addr = ramblock_ptr(block, start);
2171
2172 /* The requested range should fit in within the block range */
2173 g_assert((start + length) <= block->used_length);
2174
2175#ifdef CONFIG_LIBPMEM
2176 /* The lack of support for pmem should not block the sync */
2177 if (ramblock_is_pmem(block)) {
2178 pmem_persist(addr, length);
2179 return;
2180 }
2181#endif
2182 if (block->fd >= 0) {
2183 /**
2184 * Case there is no support for PMEM or the memory has not been
2185 * specified as persistent (or is not one) - use the msync.
2186 * Less optimal but still achieves the same goal
2187 */
2188 if (qemu_msync(addr, length, block->fd)) {
2189 warn_report("%s: failed to sync memory range: start: "
2190 RAM_ADDR_FMT " length: " RAM_ADDR_FMT,
2191 __func__, start, length);
2192 }
2193 }
2194}
2195
5b82b703
SH
2196/* Called with ram_list.mutex held */
2197static void dirty_memory_extend(ram_addr_t old_ram_size,
2198 ram_addr_t new_ram_size)
2199{
2200 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2201 DIRTY_MEMORY_BLOCK_SIZE);
2202 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2203 DIRTY_MEMORY_BLOCK_SIZE);
2204 int i;
2205
2206 /* Only need to extend if block count increased */
2207 if (new_num_blocks <= old_num_blocks) {
2208 return;
2209 }
2210
2211 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2212 DirtyMemoryBlocks *old_blocks;
2213 DirtyMemoryBlocks *new_blocks;
2214 int j;
2215
2216 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2217 new_blocks = g_malloc(sizeof(*new_blocks) +
2218 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2219
2220 if (old_num_blocks) {
2221 memcpy(new_blocks->blocks, old_blocks->blocks,
2222 old_num_blocks * sizeof(old_blocks->blocks[0]));
2223 }
2224
2225 for (j = old_num_blocks; j < new_num_blocks; j++) {
2226 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2227 }
2228
2229 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2230
2231 if (old_blocks) {
2232 g_free_rcu(old_blocks, rcu);
2233 }
2234 }
2235}
2236
06329cce 2237static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
c5705a77 2238{
e1c57ab8 2239 RAMBlock *block;
0d53d9fe 2240 RAMBlock *last_block = NULL;
2152f5ca 2241 ram_addr_t old_ram_size, new_ram_size;
37aa7a0e 2242 Error *err = NULL;
2152f5ca 2243
b8c48993 2244 old_ram_size = last_ram_page();
c5705a77 2245
b2a8658e 2246 qemu_mutex_lock_ramlist();
9b8424d5 2247 new_block->offset = find_ram_offset(new_block->max_length);
e1c57ab8
PB
2248
2249 if (!new_block->host) {
2250 if (xen_enabled()) {
9b8424d5 2251 xen_ram_alloc(new_block->offset, new_block->max_length,
37aa7a0e
MA
2252 new_block->mr, &err);
2253 if (err) {
2254 error_propagate(errp, err);
2255 qemu_mutex_unlock_ramlist();
39c350ee 2256 return;
37aa7a0e 2257 }
e1c57ab8 2258 } else {
9b8424d5 2259 new_block->host = phys_mem_alloc(new_block->max_length,
06329cce 2260 &new_block->mr->align, shared);
39228250 2261 if (!new_block->host) {
ef701d7b
HT
2262 error_setg_errno(errp, errno,
2263 "cannot set up guest memory '%s'",
2264 memory_region_name(new_block->mr));
2265 qemu_mutex_unlock_ramlist();
39c350ee 2266 return;
39228250 2267 }
9b8424d5 2268 memory_try_enable_merging(new_block->host, new_block->max_length);
6977dfe6 2269 }
c902760f 2270 }
94a6b54f 2271
dd631697
LZ
2272 new_ram_size = MAX(old_ram_size,
2273 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2274 if (new_ram_size > old_ram_size) {
5b82b703 2275 dirty_memory_extend(old_ram_size, new_ram_size);
dd631697 2276 }
0d53d9fe
MD
2277 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2278 * QLIST (which has an RCU-friendly variant) does not have insertion at
2279 * tail, so save the last element in last_block.
2280 */
99e15582 2281 RAMBLOCK_FOREACH(block) {
0d53d9fe 2282 last_block = block;
9b8424d5 2283 if (block->max_length < new_block->max_length) {
abb26d63
PB
2284 break;
2285 }
2286 }
2287 if (block) {
0dc3f44a 2288 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
0d53d9fe 2289 } else if (last_block) {
0dc3f44a 2290 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
0d53d9fe 2291 } else { /* list is empty */
0dc3f44a 2292 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
abb26d63 2293 }
0d6d3c87 2294 ram_list.mru_block = NULL;
94a6b54f 2295
0dc3f44a
MD
2296 /* Write list before version */
2297 smp_wmb();
f798b07f 2298 ram_list.version++;
b2a8658e 2299 qemu_mutex_unlock_ramlist();
f798b07f 2300
9b8424d5 2301 cpu_physical_memory_set_dirty_range(new_block->offset,
58d2707e
PB
2302 new_block->used_length,
2303 DIRTY_CLIENTS_ALL);
94a6b54f 2304
a904c911
PB
2305 if (new_block->host) {
2306 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2307 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
c2cd627d 2308 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
a904c911 2309 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
0987d735 2310 ram_block_notify_add(new_block->host, new_block->max_length);
e1c57ab8 2311 }
94a6b54f 2312}
e9a1ab19 2313
d5dbde46 2314#ifdef CONFIG_POSIX
38b3362d 2315RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
cbfc0171 2316 uint32_t ram_flags, int fd,
38b3362d 2317 Error **errp)
e1c57ab8
PB
2318{
2319 RAMBlock *new_block;
ef701d7b 2320 Error *local_err = NULL;
8d37b030 2321 int64_t file_size;
e1c57ab8 2322
a4de8552
JH
2323 /* Just support these ram flags by now. */
2324 assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0);
2325
e1c57ab8 2326 if (xen_enabled()) {
7f56e740 2327 error_setg(errp, "-mem-path not supported with Xen");
528f46af 2328 return NULL;
e1c57ab8
PB
2329 }
2330
e45e7ae2
MAL
2331 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2332 error_setg(errp,
2333 "host lacks kvm mmu notifiers, -mem-path unsupported");
2334 return NULL;
2335 }
2336
e1c57ab8
PB
2337 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2338 /*
2339 * file_ram_alloc() needs to allocate just like
2340 * phys_mem_alloc, but we haven't bothered to provide
2341 * a hook there.
2342 */
7f56e740
PB
2343 error_setg(errp,
2344 "-mem-path not supported with this accelerator");
528f46af 2345 return NULL;
e1c57ab8
PB
2346 }
2347
4ed023ce 2348 size = HOST_PAGE_ALIGN(size);
8d37b030
MAL
2349 file_size = get_file_size(fd);
2350 if (file_size > 0 && file_size < size) {
2351 error_setg(errp, "backing store %s size 0x%" PRIx64
2352 " does not match 'size' option 0x" RAM_ADDR_FMT,
2353 mem_path, file_size, size);
8d37b030
MAL
2354 return NULL;
2355 }
2356
e1c57ab8
PB
2357 new_block = g_malloc0(sizeof(*new_block));
2358 new_block->mr = mr;
9b8424d5
MT
2359 new_block->used_length = size;
2360 new_block->max_length = size;
cbfc0171 2361 new_block->flags = ram_flags;
8d37b030 2362 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
7f56e740
PB
2363 if (!new_block->host) {
2364 g_free(new_block);
528f46af 2365 return NULL;
7f56e740
PB
2366 }
2367
cbfc0171 2368 ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED);
ef701d7b
HT
2369 if (local_err) {
2370 g_free(new_block);
2371 error_propagate(errp, local_err);
528f46af 2372 return NULL;
ef701d7b 2373 }
528f46af 2374 return new_block;
38b3362d
MAL
2375
2376}
2377
2378
2379RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
cbfc0171 2380 uint32_t ram_flags, const char *mem_path,
38b3362d
MAL
2381 Error **errp)
2382{
2383 int fd;
2384 bool created;
2385 RAMBlock *block;
2386
2387 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2388 if (fd < 0) {
2389 return NULL;
2390 }
2391
cbfc0171 2392 block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp);
38b3362d
MAL
2393 if (!block) {
2394 if (created) {
2395 unlink(mem_path);
2396 }
2397 close(fd);
2398 return NULL;
2399 }
2400
2401 return block;
e1c57ab8 2402}
0b183fc8 2403#endif
e1c57ab8 2404
62be4e3a 2405static
528f46af
FZ
2406RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2407 void (*resized)(const char*,
2408 uint64_t length,
2409 void *host),
06329cce 2410 void *host, bool resizeable, bool share,
528f46af 2411 MemoryRegion *mr, Error **errp)
e1c57ab8
PB
2412{
2413 RAMBlock *new_block;
ef701d7b 2414 Error *local_err = NULL;
e1c57ab8 2415
4ed023ce
DDAG
2416 size = HOST_PAGE_ALIGN(size);
2417 max_size = HOST_PAGE_ALIGN(max_size);
e1c57ab8
PB
2418 new_block = g_malloc0(sizeof(*new_block));
2419 new_block->mr = mr;
62be4e3a 2420 new_block->resized = resized;
9b8424d5
MT
2421 new_block->used_length = size;
2422 new_block->max_length = max_size;
62be4e3a 2423 assert(max_size >= size);
e1c57ab8 2424 new_block->fd = -1;
038adc2f 2425 new_block->page_size = qemu_real_host_page_size;
e1c57ab8
PB
2426 new_block->host = host;
2427 if (host) {
7bd4f430 2428 new_block->flags |= RAM_PREALLOC;
e1c57ab8 2429 }
62be4e3a
MT
2430 if (resizeable) {
2431 new_block->flags |= RAM_RESIZEABLE;
2432 }
06329cce 2433 ram_block_add(new_block, &local_err, share);
ef701d7b
HT
2434 if (local_err) {
2435 g_free(new_block);
2436 error_propagate(errp, local_err);
528f46af 2437 return NULL;
ef701d7b 2438 }
528f46af 2439 return new_block;
e1c57ab8
PB
2440}
2441
528f46af 2442RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
62be4e3a
MT
2443 MemoryRegion *mr, Error **errp)
2444{
06329cce
MA
2445 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2446 false, mr, errp);
62be4e3a
MT
2447}
2448
06329cce
MA
2449RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2450 MemoryRegion *mr, Error **errp)
6977dfe6 2451{
06329cce
MA
2452 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2453 share, mr, errp);
62be4e3a
MT
2454}
2455
528f46af 2456RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
62be4e3a
MT
2457 void (*resized)(const char*,
2458 uint64_t length,
2459 void *host),
2460 MemoryRegion *mr, Error **errp)
2461{
06329cce
MA
2462 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2463 false, mr, errp);
6977dfe6
YT
2464}
2465
43771539
PB
2466static void reclaim_ramblock(RAMBlock *block)
2467{
2468 if (block->flags & RAM_PREALLOC) {
2469 ;
2470 } else if (xen_enabled()) {
2471 xen_invalidate_map_cache_entry(block->host);
2472#ifndef _WIN32
2473 } else if (block->fd >= 0) {
53adb9d4 2474 qemu_ram_munmap(block->fd, block->host, block->max_length);
43771539
PB
2475 close(block->fd);
2476#endif
2477 } else {
2478 qemu_anon_ram_free(block->host, block->max_length);
2479 }
2480 g_free(block);
2481}
2482
f1060c55 2483void qemu_ram_free(RAMBlock *block)
e9a1ab19 2484{
85bc2a15
MAL
2485 if (!block) {
2486 return;
2487 }
2488
0987d735
PB
2489 if (block->host) {
2490 ram_block_notify_remove(block->host, block->max_length);
2491 }
2492
b2a8658e 2493 qemu_mutex_lock_ramlist();
f1060c55
FZ
2494 QLIST_REMOVE_RCU(block, next);
2495 ram_list.mru_block = NULL;
2496 /* Write list before version */
2497 smp_wmb();
2498 ram_list.version++;
2499 call_rcu(block, reclaim_ramblock, rcu);
b2a8658e 2500 qemu_mutex_unlock_ramlist();
e9a1ab19
FB
2501}
2502
cd19cfa2
HY
2503#ifndef _WIN32
2504void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2505{
2506 RAMBlock *block;
2507 ram_addr_t offset;
2508 int flags;
2509 void *area, *vaddr;
2510
99e15582 2511 RAMBLOCK_FOREACH(block) {
cd19cfa2 2512 offset = addr - block->offset;
9b8424d5 2513 if (offset < block->max_length) {
1240be24 2514 vaddr = ramblock_ptr(block, offset);
7bd4f430 2515 if (block->flags & RAM_PREALLOC) {
cd19cfa2 2516 ;
dfeaf2ab
MA
2517 } else if (xen_enabled()) {
2518 abort();
cd19cfa2
HY
2519 } else {
2520 flags = MAP_FIXED;
3435f395 2521 if (block->fd >= 0) {
dbcb8981
PB
2522 flags |= (block->flags & RAM_SHARED ?
2523 MAP_SHARED : MAP_PRIVATE);
3435f395
MA
2524 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2525 flags, block->fd, offset);
cd19cfa2 2526 } else {
2eb9fbaa
MA
2527 /*
2528 * Remap needs to match alloc. Accelerators that
2529 * set phys_mem_alloc never remap. If they did,
2530 * we'd need a remap hook here.
2531 */
2532 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2533
cd19cfa2
HY
2534 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2535 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2536 flags, -1, 0);
cd19cfa2
HY
2537 }
2538 if (area != vaddr) {
493d89bf
AF
2539 error_report("Could not remap addr: "
2540 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2541 length, addr);
cd19cfa2
HY
2542 exit(1);
2543 }
8490fc78 2544 memory_try_enable_merging(vaddr, length);
ddb97f1d 2545 qemu_ram_setup_dump(vaddr, length);
cd19cfa2 2546 }
cd19cfa2
HY
2547 }
2548 }
2549}
2550#endif /* !_WIN32 */
2551
1b5ec234 2552/* Return a host pointer to ram allocated with qemu_ram_alloc.
ae3a7047
MD
2553 * This should not be used for general purpose DMA. Use address_space_map
2554 * or address_space_rw instead. For local memory (e.g. video ram) that the
2555 * device owns, use memory_region_get_ram_ptr.
0dc3f44a 2556 *
49b24afc 2557 * Called within RCU critical section.
1b5ec234 2558 */
0878d0e1 2559void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
1b5ec234 2560{
3655cb9c
GA
2561 RAMBlock *block = ram_block;
2562
2563 if (block == NULL) {
2564 block = qemu_get_ram_block(addr);
0878d0e1 2565 addr -= block->offset;
3655cb9c 2566 }
ae3a7047
MD
2567
2568 if (xen_enabled() && block->host == NULL) {
0d6d3c87
PB
2569 /* We need to check if the requested address is in the RAM
2570 * because we don't want to map the entire memory in QEMU.
2571 * In that case just map until the end of the page.
2572 */
2573 if (block->offset == 0) {
1ff7c598 2574 return xen_map_cache(addr, 0, 0, false);
0d6d3c87 2575 }
ae3a7047 2576
1ff7c598 2577 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
0d6d3c87 2578 }
0878d0e1 2579 return ramblock_ptr(block, addr);
dc828ca1
PB
2580}
2581
0878d0e1 2582/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
ae3a7047 2583 * but takes a size argument.
0dc3f44a 2584 *
e81bcda5 2585 * Called within RCU critical section.
ae3a7047 2586 */
3655cb9c 2587static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
f5aa69bd 2588 hwaddr *size, bool lock)
38bee5dc 2589{
3655cb9c 2590 RAMBlock *block = ram_block;
8ab934f9
SS
2591 if (*size == 0) {
2592 return NULL;
2593 }
e81bcda5 2594
3655cb9c
GA
2595 if (block == NULL) {
2596 block = qemu_get_ram_block(addr);
0878d0e1 2597 addr -= block->offset;
3655cb9c 2598 }
0878d0e1 2599 *size = MIN(*size, block->max_length - addr);
e81bcda5
PB
2600
2601 if (xen_enabled() && block->host == NULL) {
2602 /* We need to check if the requested address is in the RAM
2603 * because we don't want to map the entire memory in QEMU.
2604 * In that case just map the requested area.
2605 */
2606 if (block->offset == 0) {
f5aa69bd 2607 return xen_map_cache(addr, *size, lock, lock);
38bee5dc
SS
2608 }
2609
f5aa69bd 2610 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
38bee5dc 2611 }
e81bcda5 2612
0878d0e1 2613 return ramblock_ptr(block, addr);
38bee5dc
SS
2614}
2615
f90bb71b
DDAG
2616/* Return the offset of a hostpointer within a ramblock */
2617ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2618{
2619 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2620 assert((uintptr_t)host >= (uintptr_t)rb->host);
2621 assert(res < rb->max_length);
2622
2623 return res;
2624}
2625
422148d3
DDAG
2626/*
2627 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2628 * in that RAMBlock.
2629 *
2630 * ptr: Host pointer to look up
2631 * round_offset: If true round the result offset down to a page boundary
2632 * *ram_addr: set to result ram_addr
2633 * *offset: set to result offset within the RAMBlock
2634 *
2635 * Returns: RAMBlock (or NULL if not found)
ae3a7047
MD
2636 *
2637 * By the time this function returns, the returned pointer is not protected
2638 * by RCU anymore. If the caller is not within an RCU critical section and
2639 * does not hold the iothread lock, it must have other means of protecting the
2640 * pointer, such as a reference to the region that includes the incoming
2641 * ram_addr_t.
2642 */
422148d3 2643RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
422148d3 2644 ram_addr_t *offset)
5579c7f3 2645{
94a6b54f
PB
2646 RAMBlock *block;
2647 uint8_t *host = ptr;
2648
868bb33f 2649 if (xen_enabled()) {
f615f396 2650 ram_addr_t ram_addr;
694ea274 2651 RCU_READ_LOCK_GUARD();
f615f396
PB
2652 ram_addr = xen_ram_addr_from_mapcache(ptr);
2653 block = qemu_get_ram_block(ram_addr);
422148d3 2654 if (block) {
d6b6aec4 2655 *offset = ram_addr - block->offset;
422148d3 2656 }
422148d3 2657 return block;
712c2b41
SS
2658 }
2659
694ea274 2660 RCU_READ_LOCK_GUARD();
0dc3f44a 2661 block = atomic_rcu_read(&ram_list.mru_block);
9b8424d5 2662 if (block && block->host && host - block->host < block->max_length) {
23887b79
PB
2663 goto found;
2664 }
2665
99e15582 2666 RAMBLOCK_FOREACH(block) {
432d268c
JN
2667 /* This case append when the block is not mapped. */
2668 if (block->host == NULL) {
2669 continue;
2670 }
9b8424d5 2671 if (host - block->host < block->max_length) {
23887b79 2672 goto found;
f471a17e 2673 }
94a6b54f 2674 }
432d268c 2675
1b5ec234 2676 return NULL;
23887b79
PB
2677
2678found:
422148d3
DDAG
2679 *offset = (host - block->host);
2680 if (round_offset) {
2681 *offset &= TARGET_PAGE_MASK;
2682 }
422148d3
DDAG
2683 return block;
2684}
2685
e3dd7493
DDAG
2686/*
2687 * Finds the named RAMBlock
2688 *
2689 * name: The name of RAMBlock to find
2690 *
2691 * Returns: RAMBlock (or NULL if not found)
2692 */
2693RAMBlock *qemu_ram_block_by_name(const char *name)
2694{
2695 RAMBlock *block;
2696
99e15582 2697 RAMBLOCK_FOREACH(block) {
e3dd7493
DDAG
2698 if (!strcmp(name, block->idstr)) {
2699 return block;
2700 }
2701 }
2702
2703 return NULL;
2704}
2705
422148d3
DDAG
2706/* Some of the softmmu routines need to translate from a host pointer
2707 (typically a TLB entry) back to a ram offset. */
07bdaa41 2708ram_addr_t qemu_ram_addr_from_host(void *ptr)
422148d3
DDAG
2709{
2710 RAMBlock *block;
f615f396 2711 ram_addr_t offset;
422148d3 2712
f615f396 2713 block = qemu_ram_block_from_host(ptr, false, &offset);
422148d3 2714 if (!block) {
07bdaa41 2715 return RAM_ADDR_INVALID;
422148d3
DDAG
2716 }
2717
07bdaa41 2718 return block->offset + offset;
e890261f 2719}
f471a17e 2720
0f459d16 2721/* Generate a debug exception if a watchpoint has been hit. */
0026348b
DH
2722void cpu_check_watchpoint(CPUState *cpu, vaddr addr, vaddr len,
2723 MemTxAttrs attrs, int flags, uintptr_t ra)
0f459d16 2724{
568496c0 2725 CPUClass *cc = CPU_GET_CLASS(cpu);
a1d1bb31 2726 CPUWatchpoint *wp;
0f459d16 2727
5aa1ef71 2728 assert(tcg_enabled());
ff4700b0 2729 if (cpu->watchpoint_hit) {
50b107c5
RH
2730 /*
2731 * We re-entered the check after replacing the TB.
2732 * Now raise the debug interrupt so that it will
2733 * trigger after the current instruction.
2734 */
2735 qemu_mutex_lock_iothread();
93afeade 2736 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
50b107c5 2737 qemu_mutex_unlock_iothread();
06d55cc1
AL
2738 return;
2739 }
0026348b
DH
2740
2741 addr = cc->adjust_watchpoint_address(cpu, addr, len);
ff4700b0 2742 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
56ad8b00 2743 if (watchpoint_address_matches(wp, addr, len)
05068c0d 2744 && (wp->flags & flags)) {
08225676
PM
2745 if (flags == BP_MEM_READ) {
2746 wp->flags |= BP_WATCHPOINT_HIT_READ;
2747 } else {
2748 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2749 }
0026348b 2750 wp->hitaddr = MAX(addr, wp->vaddr);
66b9b43c 2751 wp->hitattrs = attrs;
ff4700b0 2752 if (!cpu->watchpoint_hit) {
568496c0
SF
2753 if (wp->flags & BP_CPU &&
2754 !cc->debug_check_watchpoint(cpu, wp)) {
2755 wp->flags &= ~BP_WATCHPOINT_HIT;
2756 continue;
2757 }
ff4700b0 2758 cpu->watchpoint_hit = wp;
a5e99826 2759
0ac20318 2760 mmap_lock();
ae57db63 2761 tb_check_watchpoint(cpu, ra);
6e140f28 2762 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
27103424 2763 cpu->exception_index = EXCP_DEBUG;
0ac20318 2764 mmap_unlock();
0026348b 2765 cpu_loop_exit_restore(cpu, ra);
6e140f28 2766 } else {
9b990ee5
RH
2767 /* Force execution of one insn next time. */
2768 cpu->cflags_next_tb = 1 | curr_cflags();
0ac20318 2769 mmap_unlock();
0026348b
DH
2770 if (ra) {
2771 cpu_restore_state(cpu, ra, true);
2772 }
6886b980 2773 cpu_loop_exit_noexc(cpu);
6e140f28 2774 }
06d55cc1 2775 }
6e140f28
AL
2776 } else {
2777 wp->flags &= ~BP_WATCHPOINT_HIT;
0f459d16
PB
2778 }
2779 }
2780}
2781
b2a44fca 2782static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
0c249ff7 2783 MemTxAttrs attrs, uint8_t *buf, hwaddr len);
16620684 2784static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
0c249ff7
LZ
2785 const uint8_t *buf, hwaddr len);
2786static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
eace72b7 2787 bool is_write, MemTxAttrs attrs);
16620684 2788
f25a49e0
PM
2789static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2790 unsigned len, MemTxAttrs attrs)
db7b5426 2791{
acc9d80b 2792 subpage_t *subpage = opaque;
ff6cff75 2793 uint8_t buf[8];
5c9eb028 2794 MemTxResult res;
791af8c8 2795
db7b5426 2796#if defined(DEBUG_SUBPAGE)
016e9d62 2797 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
acc9d80b 2798 subpage, len, addr);
db7b5426 2799#endif
16620684 2800 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
5c9eb028
PM
2801 if (res) {
2802 return res;
f25a49e0 2803 }
6d3ede54
PM
2804 *data = ldn_p(buf, len);
2805 return MEMTX_OK;
db7b5426
BS
2806}
2807
f25a49e0
PM
2808static MemTxResult subpage_write(void *opaque, hwaddr addr,
2809 uint64_t value, unsigned len, MemTxAttrs attrs)
db7b5426 2810{
acc9d80b 2811 subpage_t *subpage = opaque;
ff6cff75 2812 uint8_t buf[8];
acc9d80b 2813
db7b5426 2814#if defined(DEBUG_SUBPAGE)
016e9d62 2815 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
acc9d80b
JK
2816 " value %"PRIx64"\n",
2817 __func__, subpage, len, addr, value);
db7b5426 2818#endif
6d3ede54 2819 stn_p(buf, len, value);
16620684 2820 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
db7b5426
BS
2821}
2822
c353e4cc 2823static bool subpage_accepts(void *opaque, hwaddr addr,
8372d383
PM
2824 unsigned len, bool is_write,
2825 MemTxAttrs attrs)
c353e4cc 2826{
acc9d80b 2827 subpage_t *subpage = opaque;
c353e4cc 2828#if defined(DEBUG_SUBPAGE)
016e9d62 2829 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
acc9d80b 2830 __func__, subpage, is_write ? 'w' : 'r', len, addr);
c353e4cc
PB
2831#endif
2832
16620684 2833 return flatview_access_valid(subpage->fv, addr + subpage->base,
eace72b7 2834 len, is_write, attrs);
c353e4cc
PB
2835}
2836
70c68e44 2837static const MemoryRegionOps subpage_ops = {
f25a49e0
PM
2838 .read_with_attrs = subpage_read,
2839 .write_with_attrs = subpage_write,
ff6cff75
PB
2840 .impl.min_access_size = 1,
2841 .impl.max_access_size = 8,
2842 .valid.min_access_size = 1,
2843 .valid.max_access_size = 8,
c353e4cc 2844 .valid.accepts = subpage_accepts,
70c68e44 2845 .endianness = DEVICE_NATIVE_ENDIAN,
db7b5426
BS
2846};
2847
b797ab1a
WY
2848static int subpage_register(subpage_t *mmio, uint32_t start, uint32_t end,
2849 uint16_t section)
db7b5426
BS
2850{
2851 int idx, eidx;
2852
2853 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2854 return -1;
2855 idx = SUBPAGE_IDX(start);
2856 eidx = SUBPAGE_IDX(end);
2857#if defined(DEBUG_SUBPAGE)
016e9d62
AK
2858 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2859 __func__, mmio, start, end, idx, eidx, section);
db7b5426 2860#endif
db7b5426 2861 for (; idx <= eidx; idx++) {
5312bd8b 2862 mmio->sub_section[idx] = section;
db7b5426
BS
2863 }
2864
2865 return 0;
2866}
2867
16620684 2868static subpage_t *subpage_init(FlatView *fv, hwaddr base)
db7b5426 2869{
c227f099 2870 subpage_t *mmio;
db7b5426 2871
b797ab1a 2872 /* mmio->sub_section is set to PHYS_SECTION_UNASSIGNED with g_malloc0 */
2615fabd 2873 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
16620684 2874 mmio->fv = fv;
1eec614b 2875 mmio->base = base;
2c9b15ca 2876 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
b4fefef9 2877 NULL, TARGET_PAGE_SIZE);
b3b00c78 2878 mmio->iomem.subpage = true;
db7b5426 2879#if defined(DEBUG_SUBPAGE)
016e9d62
AK
2880 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2881 mmio, base, TARGET_PAGE_SIZE);
db7b5426 2882#endif
db7b5426
BS
2883
2884 return mmio;
2885}
2886
16620684 2887static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
5312bd8b 2888{
16620684 2889 assert(fv);
5312bd8b 2890 MemoryRegionSection section = {
16620684 2891 .fv = fv,
5312bd8b
AK
2892 .mr = mr,
2893 .offset_within_address_space = 0,
2894 .offset_within_region = 0,
052e87b0 2895 .size = int128_2_64(),
5312bd8b
AK
2896 };
2897
53cb28cb 2898 return phys_section_add(map, &section);
5312bd8b
AK
2899}
2900
2d54f194
PM
2901MemoryRegionSection *iotlb_to_section(CPUState *cpu,
2902 hwaddr index, MemTxAttrs attrs)
aa102231 2903{
a54c87b6
PM
2904 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2905 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
32857f4d 2906 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
79e2b9ae 2907 MemoryRegionSection *sections = d->map.sections;
9d82b5a7 2908
2d54f194 2909 return &sections[index & ~TARGET_PAGE_MASK];
aa102231
AK
2910}
2911
e9179ce1
AK
2912static void io_mem_init(void)
2913{
2c9b15ca 2914 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
1f6245e5 2915 NULL, UINT64_MAX);
e9179ce1
AK
2916}
2917
8629d3fc 2918AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
00752703 2919{
53cb28cb
MA
2920 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2921 uint16_t n;
2922
16620684 2923 n = dummy_section(&d->map, fv, &io_mem_unassigned);
53cb28cb 2924 assert(n == PHYS_SECTION_UNASSIGNED);
00752703 2925
9736e55b 2926 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
66a6df1d
AK
2927
2928 return d;
00752703
PB
2929}
2930
66a6df1d 2931void address_space_dispatch_free(AddressSpaceDispatch *d)
79e2b9ae
PB
2932{
2933 phys_sections_free(&d->map);
2934 g_free(d);
2935}
2936
9458a9a1
PB
2937static void do_nothing(CPUState *cpu, run_on_cpu_data d)
2938{
2939}
2940
2941static void tcg_log_global_after_sync(MemoryListener *listener)
2942{
2943 CPUAddressSpace *cpuas;
2944
2945 /* Wait for the CPU to end the current TB. This avoids the following
2946 * incorrect race:
2947 *
2948 * vCPU migration
2949 * ---------------------- -------------------------
2950 * TLB check -> slow path
2951 * notdirty_mem_write
2952 * write to RAM
2953 * mark dirty
2954 * clear dirty flag
2955 * TLB check -> fast path
2956 * read memory
2957 * write to RAM
2958 *
2959 * by pushing the migration thread's memory read after the vCPU thread has
2960 * written the memory.
2961 */
86cf9e15
PD
2962 if (replay_mode == REPLAY_MODE_NONE) {
2963 /*
2964 * VGA can make calls to this function while updating the screen.
2965 * In record/replay mode this causes a deadlock, because
2966 * run_on_cpu waits for rr mutex. Therefore no races are possible
2967 * in this case and no need for making run_on_cpu when
2968 * record/replay is not enabled.
2969 */
2970 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2971 run_on_cpu(cpuas->cpu, do_nothing, RUN_ON_CPU_NULL);
2972 }
9458a9a1
PB
2973}
2974
1d71148e 2975static void tcg_commit(MemoryListener *listener)
50c1e149 2976{
32857f4d
PM
2977 CPUAddressSpace *cpuas;
2978 AddressSpaceDispatch *d;
117712c3 2979
f28d0dfd 2980 assert(tcg_enabled());
117712c3
AK
2981 /* since each CPU stores ram addresses in its TLB cache, we must
2982 reset the modified entries */
32857f4d
PM
2983 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2984 cpu_reloading_memory_map();
2985 /* The CPU and TLB are protected by the iothread lock.
2986 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2987 * may have split the RCU critical section.
2988 */
66a6df1d 2989 d = address_space_to_dispatch(cpuas->as);
f35e44e7 2990 atomic_rcu_set(&cpuas->memory_dispatch, d);
d10eb08f 2991 tlb_flush(cpuas->cpu);
50c1e149
AK
2992}
2993
62152b8a
AK
2994static void memory_map_init(void)
2995{
7267c094 2996 system_memory = g_malloc(sizeof(*system_memory));
03f49957 2997
57271d63 2998 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
7dca8043 2999 address_space_init(&address_space_memory, system_memory, "memory");
309cb471 3000
7267c094 3001 system_io = g_malloc(sizeof(*system_io));
3bb28b72
JK
3002 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3003 65536);
7dca8043 3004 address_space_init(&address_space_io, system_io, "I/O");
62152b8a
AK
3005}
3006
3007MemoryRegion *get_system_memory(void)
3008{
3009 return system_memory;
3010}
3011
309cb471
AK
3012MemoryRegion *get_system_io(void)
3013{
3014 return system_io;
3015}
3016
e2eef170
PB
3017#endif /* !defined(CONFIG_USER_ONLY) */
3018
13eb76e0
FB
3019/* physical memory access (slow version, mainly for debug) */
3020#if defined(CONFIG_USER_ONLY)
f17ec444 3021int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
0c249ff7 3022 uint8_t *buf, target_ulong len, int is_write)
13eb76e0 3023{
0c249ff7
LZ
3024 int flags;
3025 target_ulong l, page;
53a5960a 3026 void * p;
13eb76e0
FB
3027
3028 while (len > 0) {
3029 page = addr & TARGET_PAGE_MASK;
3030 l = (page + TARGET_PAGE_SIZE) - addr;
3031 if (l > len)
3032 l = len;
3033 flags = page_get_flags(page);
3034 if (!(flags & PAGE_VALID))
a68fe89c 3035 return -1;
13eb76e0
FB
3036 if (is_write) {
3037 if (!(flags & PAGE_WRITE))
a68fe89c 3038 return -1;
579a97f7 3039 /* XXX: this code should not depend on lock_user */
72fb7daa 3040 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
a68fe89c 3041 return -1;
72fb7daa
AJ
3042 memcpy(p, buf, l);
3043 unlock_user(p, addr, l);
13eb76e0
FB
3044 } else {
3045 if (!(flags & PAGE_READ))
a68fe89c 3046 return -1;
579a97f7 3047 /* XXX: this code should not depend on lock_user */
72fb7daa 3048 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
a68fe89c 3049 return -1;
72fb7daa 3050 memcpy(buf, p, l);
5b257578 3051 unlock_user(p, addr, 0);
13eb76e0
FB
3052 }
3053 len -= l;
3054 buf += l;
3055 addr += l;
3056 }
a68fe89c 3057 return 0;
13eb76e0 3058}
8df1cd07 3059
13eb76e0 3060#else
51d7a9eb 3061
845b6214 3062static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
a8170e5e 3063 hwaddr length)
51d7a9eb 3064{
e87f7778 3065 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
0878d0e1
PB
3066 addr += memory_region_get_ram_addr(mr);
3067
e87f7778
PB
3068 /* No early return if dirty_log_mask is or becomes 0, because
3069 * cpu_physical_memory_set_dirty_range will still call
3070 * xen_modified_memory.
3071 */
3072 if (dirty_log_mask) {
3073 dirty_log_mask =
3074 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
3075 }
3076 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
5aa1ef71 3077 assert(tcg_enabled());
e87f7778
PB
3078 tb_invalidate_phys_range(addr, addr + length);
3079 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
51d7a9eb 3080 }
e87f7778 3081 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
51d7a9eb
AP
3082}
3083
047be4ed
SH
3084void memory_region_flush_rom_device(MemoryRegion *mr, hwaddr addr, hwaddr size)
3085{
3086 /*
3087 * In principle this function would work on other memory region types too,
3088 * but the ROM device use case is the only one where this operation is
3089 * necessary. Other memory regions should use the
3090 * address_space_read/write() APIs.
3091 */
3092 assert(memory_region_is_romd(mr));
3093
3094 invalidate_and_set_dirty(mr, addr, size);
3095}
3096
23326164 3097static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
82f2563f 3098{
e1622f4b 3099 unsigned access_size_max = mr->ops->valid.max_access_size;
23326164
RH
3100
3101 /* Regions are assumed to support 1-4 byte accesses unless
3102 otherwise specified. */
23326164
RH
3103 if (access_size_max == 0) {
3104 access_size_max = 4;
3105 }
3106
3107 /* Bound the maximum access by the alignment of the address. */
3108 if (!mr->ops->impl.unaligned) {
3109 unsigned align_size_max = addr & -addr;
3110 if (align_size_max != 0 && align_size_max < access_size_max) {
3111 access_size_max = align_size_max;
3112 }
82f2563f 3113 }
23326164
RH
3114
3115 /* Don't attempt accesses larger than the maximum. */
3116 if (l > access_size_max) {
3117 l = access_size_max;
82f2563f 3118 }
6554f5c0 3119 l = pow2floor(l);
23326164
RH
3120
3121 return l;
82f2563f
PB
3122}
3123
4840f10e 3124static bool prepare_mmio_access(MemoryRegion *mr)
125b3806 3125{
4840f10e
JK
3126 bool unlocked = !qemu_mutex_iothread_locked();
3127 bool release_lock = false;
3128
3129 if (unlocked && mr->global_locking) {
3130 qemu_mutex_lock_iothread();
3131 unlocked = false;
3132 release_lock = true;
3133 }
125b3806 3134 if (mr->flush_coalesced_mmio) {
4840f10e
JK
3135 if (unlocked) {
3136 qemu_mutex_lock_iothread();
3137 }
125b3806 3138 qemu_flush_coalesced_mmio_buffer();
4840f10e
JK
3139 if (unlocked) {
3140 qemu_mutex_unlock_iothread();
3141 }
125b3806 3142 }
4840f10e
JK
3143
3144 return release_lock;
125b3806
PB
3145}
3146
a203ac70 3147/* Called within RCU critical section. */
16620684
AK
3148static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3149 MemTxAttrs attrs,
3150 const uint8_t *buf,
0c249ff7 3151 hwaddr len, hwaddr addr1,
16620684 3152 hwaddr l, MemoryRegion *mr)
13eb76e0 3153{
20804676 3154 uint8_t *ram_ptr;
791af8c8 3155 uint64_t val;
3b643495 3156 MemTxResult result = MEMTX_OK;
4840f10e 3157 bool release_lock = false;
3b46e624 3158
a203ac70 3159 for (;;) {
eb7eeb88
PB
3160 if (!memory_access_is_direct(mr, true)) {
3161 release_lock |= prepare_mmio_access(mr);
3162 l = memory_access_size(mr, l, addr1);
3163 /* XXX: could force current_cpu to NULL to avoid
3164 potential bugs */
9bf825bf 3165 val = ldn_he_p(buf, l);
3d9e7c3e 3166 result |= memory_region_dispatch_write(mr, addr1, val,
9bf825bf 3167 size_memop(l), attrs);
13eb76e0 3168 } else {
eb7eeb88 3169 /* RAM case */
20804676
PMD
3170 ram_ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
3171 memcpy(ram_ptr, buf, l);
eb7eeb88 3172 invalidate_and_set_dirty(mr, addr1, l);
13eb76e0 3173 }
4840f10e
JK
3174
3175 if (release_lock) {
3176 qemu_mutex_unlock_iothread();
3177 release_lock = false;
3178 }
3179
13eb76e0
FB
3180 len -= l;
3181 buf += l;
3182 addr += l;
a203ac70
PB
3183
3184 if (!len) {
3185 break;
3186 }
3187
3188 l = len;
efa99a2f 3189 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
13eb76e0 3190 }
fd8aaa76 3191
3b643495 3192 return result;
13eb76e0 3193}
8df1cd07 3194
4c6ebbb3 3195/* Called from RCU critical section. */
16620684 3196static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
0c249ff7 3197 const uint8_t *buf, hwaddr len)
ac1970fb 3198{
eb7eeb88 3199 hwaddr l;
eb7eeb88
PB
3200 hwaddr addr1;
3201 MemoryRegion *mr;
3202 MemTxResult result = MEMTX_OK;
eb7eeb88 3203
4c6ebbb3 3204 l = len;
efa99a2f 3205 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
4c6ebbb3
PB
3206 result = flatview_write_continue(fv, addr, attrs, buf, len,
3207 addr1, l, mr);
a203ac70
PB
3208
3209 return result;
3210}
3211
3212/* Called within RCU critical section. */
16620684
AK
3213MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3214 MemTxAttrs attrs, uint8_t *buf,
0c249ff7 3215 hwaddr len, hwaddr addr1, hwaddr l,
16620684 3216 MemoryRegion *mr)
a203ac70 3217{
20804676 3218 uint8_t *ram_ptr;
a203ac70
PB
3219 uint64_t val;
3220 MemTxResult result = MEMTX_OK;
3221 bool release_lock = false;
eb7eeb88 3222
a203ac70 3223 for (;;) {
eb7eeb88
PB
3224 if (!memory_access_is_direct(mr, false)) {
3225 /* I/O case */
3226 release_lock |= prepare_mmio_access(mr);
3227 l = memory_access_size(mr, l, addr1);
3d9e7c3e 3228 result |= memory_region_dispatch_read(mr, addr1, &val,
9bf825bf
TN
3229 size_memop(l), attrs);
3230 stn_he_p(buf, l, val);
eb7eeb88
PB
3231 } else {
3232 /* RAM case */
20804676
PMD
3233 ram_ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
3234 memcpy(buf, ram_ptr, l);
eb7eeb88
PB
3235 }
3236
3237 if (release_lock) {
3238 qemu_mutex_unlock_iothread();
3239 release_lock = false;
3240 }
3241
3242 len -= l;
3243 buf += l;
3244 addr += l;
a203ac70
PB
3245
3246 if (!len) {
3247 break;
3248 }
3249
3250 l = len;
efa99a2f 3251 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
a203ac70
PB
3252 }
3253
3254 return result;
3255}
3256
b2a44fca
PB
3257/* Called from RCU critical section. */
3258static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
0c249ff7 3259 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
a203ac70
PB
3260{
3261 hwaddr l;
3262 hwaddr addr1;
3263 MemoryRegion *mr;
eb7eeb88 3264
b2a44fca 3265 l = len;
efa99a2f 3266 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
b2a44fca
PB
3267 return flatview_read_continue(fv, addr, attrs, buf, len,
3268 addr1, l, mr);
ac1970fb
AK
3269}
3270
b2a44fca 3271MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
0c249ff7 3272 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
b2a44fca
PB
3273{
3274 MemTxResult result = MEMTX_OK;
3275 FlatView *fv;
3276
3277 if (len > 0) {
694ea274 3278 RCU_READ_LOCK_GUARD();
b2a44fca
PB
3279 fv = address_space_to_flatview(as);
3280 result = flatview_read(fv, addr, attrs, buf, len);
b2a44fca
PB
3281 }
3282
3283 return result;
3284}
3285
4c6ebbb3
PB
3286MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3287 MemTxAttrs attrs,
0c249ff7 3288 const uint8_t *buf, hwaddr len)
4c6ebbb3
PB
3289{
3290 MemTxResult result = MEMTX_OK;
3291 FlatView *fv;
3292
3293 if (len > 0) {
694ea274 3294 RCU_READ_LOCK_GUARD();
4c6ebbb3
PB
3295 fv = address_space_to_flatview(as);
3296 result = flatview_write(fv, addr, attrs, buf, len);
4c6ebbb3
PB
3297 }
3298
3299 return result;
3300}
3301
db84fd97 3302MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
0c249ff7 3303 uint8_t *buf, hwaddr len, bool is_write)
db84fd97
PB
3304{
3305 if (is_write) {
3306 return address_space_write(as, addr, attrs, buf, len);
3307 } else {
3308 return address_space_read_full(as, addr, attrs, buf, len);
3309 }
3310}
3311
a8170e5e 3312void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
0c249ff7 3313 hwaddr len, int is_write)
ac1970fb 3314{
5c9eb028
PM
3315 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3316 buf, len, is_write);
ac1970fb
AK
3317}
3318
582b55a9
AG
3319enum write_rom_type {
3320 WRITE_DATA,
3321 FLUSH_CACHE,
3322};
3323
75693e14
PM
3324static inline MemTxResult address_space_write_rom_internal(AddressSpace *as,
3325 hwaddr addr,
3326 MemTxAttrs attrs,
3327 const uint8_t *buf,
0c249ff7 3328 hwaddr len,
75693e14 3329 enum write_rom_type type)
d0ecd2aa 3330{
149f54b5 3331 hwaddr l;
20804676 3332 uint8_t *ram_ptr;
149f54b5 3333 hwaddr addr1;
5c8a00ce 3334 MemoryRegion *mr;
3b46e624 3335
694ea274 3336 RCU_READ_LOCK_GUARD();
d0ecd2aa 3337 while (len > 0) {
149f54b5 3338 l = len;
75693e14 3339 mr = address_space_translate(as, addr, &addr1, &l, true, attrs);
3b46e624 3340
5c8a00ce
PB
3341 if (!(memory_region_is_ram(mr) ||
3342 memory_region_is_romd(mr))) {
b242e0e0 3343 l = memory_access_size(mr, l, addr1);
d0ecd2aa 3344 } else {
d0ecd2aa 3345 /* ROM/RAM case */
20804676 3346 ram_ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
582b55a9
AG
3347 switch (type) {
3348 case WRITE_DATA:
20804676 3349 memcpy(ram_ptr, buf, l);
845b6214 3350 invalidate_and_set_dirty(mr, addr1, l);
582b55a9
AG
3351 break;
3352 case FLUSH_CACHE:
20804676 3353 flush_icache_range((uintptr_t)ram_ptr, (uintptr_t)ram_ptr + l);
582b55a9
AG
3354 break;
3355 }
d0ecd2aa
FB
3356 }
3357 len -= l;
3358 buf += l;
3359 addr += l;
3360 }
75693e14 3361 return MEMTX_OK;
d0ecd2aa
FB
3362}
3363
582b55a9 3364/* used for ROM loading : can write in RAM and ROM */
3c8133f9
PM
3365MemTxResult address_space_write_rom(AddressSpace *as, hwaddr addr,
3366 MemTxAttrs attrs,
0c249ff7 3367 const uint8_t *buf, hwaddr len)
582b55a9 3368{
3c8133f9
PM
3369 return address_space_write_rom_internal(as, addr, attrs,
3370 buf, len, WRITE_DATA);
582b55a9
AG
3371}
3372
0c249ff7 3373void cpu_flush_icache_range(hwaddr start, hwaddr len)
582b55a9
AG
3374{
3375 /*
3376 * This function should do the same thing as an icache flush that was
3377 * triggered from within the guest. For TCG we are always cache coherent,
3378 * so there is no need to flush anything. For KVM / Xen we need to flush
3379 * the host's instruction cache at least.
3380 */
3381 if (tcg_enabled()) {
3382 return;
3383 }
3384
75693e14
PM
3385 address_space_write_rom_internal(&address_space_memory,
3386 start, MEMTXATTRS_UNSPECIFIED,
3387 NULL, len, FLUSH_CACHE);
582b55a9
AG
3388}
3389
6d16c2f8 3390typedef struct {
d3e71559 3391 MemoryRegion *mr;
6d16c2f8 3392 void *buffer;
a8170e5e
AK
3393 hwaddr addr;
3394 hwaddr len;
c2cba0ff 3395 bool in_use;
6d16c2f8
AL
3396} BounceBuffer;
3397
3398static BounceBuffer bounce;
3399
ba223c29 3400typedef struct MapClient {
e95205e1 3401 QEMUBH *bh;
72cf2d4f 3402 QLIST_ENTRY(MapClient) link;
ba223c29
AL
3403} MapClient;
3404
38e047b5 3405QemuMutex map_client_list_lock;
b58deb34 3406static QLIST_HEAD(, MapClient) map_client_list
72cf2d4f 3407 = QLIST_HEAD_INITIALIZER(map_client_list);
ba223c29 3408
e95205e1
FZ
3409static void cpu_unregister_map_client_do(MapClient *client)
3410{
3411 QLIST_REMOVE(client, link);
3412 g_free(client);
3413}
3414
33b6c2ed
FZ
3415static void cpu_notify_map_clients_locked(void)
3416{
3417 MapClient *client;
3418
3419 while (!QLIST_EMPTY(&map_client_list)) {
3420 client = QLIST_FIRST(&map_client_list);
e95205e1
FZ
3421 qemu_bh_schedule(client->bh);
3422 cpu_unregister_map_client_do(client);
33b6c2ed
FZ
3423 }
3424}
3425
e95205e1 3426void cpu_register_map_client(QEMUBH *bh)
ba223c29 3427{
7267c094 3428 MapClient *client = g_malloc(sizeof(*client));
ba223c29 3429
38e047b5 3430 qemu_mutex_lock(&map_client_list_lock);
e95205e1 3431 client->bh = bh;
72cf2d4f 3432 QLIST_INSERT_HEAD(&map_client_list, client, link);
33b6c2ed
FZ
3433 if (!atomic_read(&bounce.in_use)) {
3434 cpu_notify_map_clients_locked();
3435 }
38e047b5 3436 qemu_mutex_unlock(&map_client_list_lock);
ba223c29
AL
3437}
3438
38e047b5 3439void cpu_exec_init_all(void)
ba223c29 3440{
38e047b5 3441 qemu_mutex_init(&ram_list.mutex);
20bccb82
PM
3442 /* The data structures we set up here depend on knowing the page size,
3443 * so no more changes can be made after this point.
3444 * In an ideal world, nothing we did before we had finished the
3445 * machine setup would care about the target page size, and we could
3446 * do this much later, rather than requiring board models to state
3447 * up front what their requirements are.
3448 */
3449 finalize_target_page_bits();
38e047b5 3450 io_mem_init();
680a4783 3451 memory_map_init();
38e047b5 3452 qemu_mutex_init(&map_client_list_lock);
ba223c29
AL
3453}
3454
e95205e1 3455void cpu_unregister_map_client(QEMUBH *bh)
ba223c29
AL
3456{
3457 MapClient *client;
3458
e95205e1
FZ
3459 qemu_mutex_lock(&map_client_list_lock);
3460 QLIST_FOREACH(client, &map_client_list, link) {
3461 if (client->bh == bh) {
3462 cpu_unregister_map_client_do(client);
3463 break;
3464 }
ba223c29 3465 }
e95205e1 3466 qemu_mutex_unlock(&map_client_list_lock);
ba223c29
AL
3467}
3468
3469static void cpu_notify_map_clients(void)
3470{
38e047b5 3471 qemu_mutex_lock(&map_client_list_lock);
33b6c2ed 3472 cpu_notify_map_clients_locked();
38e047b5 3473 qemu_mutex_unlock(&map_client_list_lock);
ba223c29
AL
3474}
3475
0c249ff7 3476static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
eace72b7 3477 bool is_write, MemTxAttrs attrs)
51644ab7 3478{
5c8a00ce 3479 MemoryRegion *mr;
51644ab7
PB
3480 hwaddr l, xlat;
3481
3482 while (len > 0) {
3483 l = len;
efa99a2f 3484 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
5c8a00ce
PB
3485 if (!memory_access_is_direct(mr, is_write)) {
3486 l = memory_access_size(mr, l, addr);
eace72b7 3487 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
51644ab7
PB
3488 return false;
3489 }
3490 }
3491
3492 len -= l;
3493 addr += l;
3494 }
3495 return true;
3496}
3497
16620684 3498bool address_space_access_valid(AddressSpace *as, hwaddr addr,
0c249ff7 3499 hwaddr len, bool is_write,
fddffa42 3500 MemTxAttrs attrs)
16620684 3501{
11e732a5
PB
3502 FlatView *fv;
3503 bool result;
3504
694ea274 3505 RCU_READ_LOCK_GUARD();
11e732a5 3506 fv = address_space_to_flatview(as);
eace72b7 3507 result = flatview_access_valid(fv, addr, len, is_write, attrs);
11e732a5 3508 return result;
16620684
AK
3509}
3510
715c31ec 3511static hwaddr
16620684 3512flatview_extend_translation(FlatView *fv, hwaddr addr,
53d0790d
PM
3513 hwaddr target_len,
3514 MemoryRegion *mr, hwaddr base, hwaddr len,
3515 bool is_write, MemTxAttrs attrs)
715c31ec
PB
3516{
3517 hwaddr done = 0;
3518 hwaddr xlat;
3519 MemoryRegion *this_mr;
3520
3521 for (;;) {
3522 target_len -= len;
3523 addr += len;
3524 done += len;
3525 if (target_len == 0) {
3526 return done;
3527 }
3528
3529 len = target_len;
16620684 3530 this_mr = flatview_translate(fv, addr, &xlat,
efa99a2f 3531 &len, is_write, attrs);
715c31ec
PB
3532 if (this_mr != mr || xlat != base + done) {
3533 return done;
3534 }
3535 }
3536}
3537
6d16c2f8
AL
3538/* Map a physical memory region into a host virtual address.
3539 * May map a subset of the requested range, given by and returned in *plen.
3540 * May return NULL if resources needed to perform the mapping are exhausted.
3541 * Use only for reads OR writes - not for read-modify-write operations.
ba223c29
AL
3542 * Use cpu_register_map_client() to know when retrying the map operation is
3543 * likely to succeed.
6d16c2f8 3544 */
ac1970fb 3545void *address_space_map(AddressSpace *as,
a8170e5e
AK
3546 hwaddr addr,
3547 hwaddr *plen,
f26404fb
PM
3548 bool is_write,
3549 MemTxAttrs attrs)
6d16c2f8 3550{
a8170e5e 3551 hwaddr len = *plen;
715c31ec
PB
3552 hwaddr l, xlat;
3553 MemoryRegion *mr;
e81bcda5 3554 void *ptr;
ad0c60fa 3555 FlatView *fv;
6d16c2f8 3556
e3127ae0
PB
3557 if (len == 0) {
3558 return NULL;
3559 }
38bee5dc 3560
e3127ae0 3561 l = len;
694ea274 3562 RCU_READ_LOCK_GUARD();
ad0c60fa 3563 fv = address_space_to_flatview(as);
efa99a2f 3564 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
41063e1e 3565
e3127ae0 3566 if (!memory_access_is_direct(mr, is_write)) {
c2cba0ff 3567 if (atomic_xchg(&bounce.in_use, true)) {
e3127ae0 3568 return NULL;
6d16c2f8 3569 }
e85d9db5
KW
3570 /* Avoid unbounded allocations */
3571 l = MIN(l, TARGET_PAGE_SIZE);
3572 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
e3127ae0
PB
3573 bounce.addr = addr;
3574 bounce.len = l;
d3e71559
PB
3575
3576 memory_region_ref(mr);
3577 bounce.mr = mr;
e3127ae0 3578 if (!is_write) {
16620684 3579 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
5c9eb028 3580 bounce.buffer, l);
8ab934f9 3581 }
6d16c2f8 3582
e3127ae0
PB
3583 *plen = l;
3584 return bounce.buffer;
3585 }
3586
e3127ae0 3587
d3e71559 3588 memory_region_ref(mr);
16620684 3589 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
53d0790d 3590 l, is_write, attrs);
f5aa69bd 3591 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
e81bcda5
PB
3592
3593 return ptr;
6d16c2f8
AL
3594}
3595
ac1970fb 3596/* Unmaps a memory region previously mapped by address_space_map().
6d16c2f8
AL
3597 * Will also mark the memory as dirty if is_write == 1. access_len gives
3598 * the amount of memory that was actually read or written by the caller.
3599 */
a8170e5e
AK
3600void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3601 int is_write, hwaddr access_len)
6d16c2f8
AL
3602{
3603 if (buffer != bounce.buffer) {
d3e71559
PB
3604 MemoryRegion *mr;
3605 ram_addr_t addr1;
3606
07bdaa41 3607 mr = memory_region_from_host(buffer, &addr1);
d3e71559 3608 assert(mr != NULL);
6d16c2f8 3609 if (is_write) {
845b6214 3610 invalidate_and_set_dirty(mr, addr1, access_len);
6d16c2f8 3611 }
868bb33f 3612 if (xen_enabled()) {
e41d7c69 3613 xen_invalidate_map_cache_entry(buffer);
050a0ddf 3614 }
d3e71559 3615 memory_region_unref(mr);
6d16c2f8
AL
3616 return;
3617 }
3618 if (is_write) {
5c9eb028
PM
3619 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3620 bounce.buffer, access_len);
6d16c2f8 3621 }
f8a83245 3622 qemu_vfree(bounce.buffer);
6d16c2f8 3623 bounce.buffer = NULL;
d3e71559 3624 memory_region_unref(bounce.mr);
c2cba0ff 3625 atomic_mb_set(&bounce.in_use, false);
ba223c29 3626 cpu_notify_map_clients();
6d16c2f8 3627}
d0ecd2aa 3628
a8170e5e
AK
3629void *cpu_physical_memory_map(hwaddr addr,
3630 hwaddr *plen,
ac1970fb
AK
3631 int is_write)
3632{
f26404fb
PM
3633 return address_space_map(&address_space_memory, addr, plen, is_write,
3634 MEMTXATTRS_UNSPECIFIED);
ac1970fb
AK
3635}
3636
a8170e5e
AK
3637void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3638 int is_write, hwaddr access_len)
ac1970fb
AK
3639{
3640 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3641}
3642
0ce265ff
PB
3643#define ARG1_DECL AddressSpace *as
3644#define ARG1 as
3645#define SUFFIX
3646#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
0ce265ff
PB
3647#define RCU_READ_LOCK(...) rcu_read_lock()
3648#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3649#include "memory_ldst.inc.c"
1e78bcc1 3650
1f4e496e
PB
3651int64_t address_space_cache_init(MemoryRegionCache *cache,
3652 AddressSpace *as,
3653 hwaddr addr,
3654 hwaddr len,
3655 bool is_write)
3656{
48564041
PB
3657 AddressSpaceDispatch *d;
3658 hwaddr l;
3659 MemoryRegion *mr;
3660
3661 assert(len > 0);
3662
3663 l = len;
3664 cache->fv = address_space_get_flatview(as);
3665 d = flatview_to_dispatch(cache->fv);
3666 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3667
3668 mr = cache->mrs.mr;
3669 memory_region_ref(mr);
3670 if (memory_access_is_direct(mr, is_write)) {
53d0790d
PM
3671 /* We don't care about the memory attributes here as we're only
3672 * doing this if we found actual RAM, which behaves the same
3673 * regardless of attributes; so UNSPECIFIED is fine.
3674 */
48564041 3675 l = flatview_extend_translation(cache->fv, addr, len, mr,
53d0790d
PM
3676 cache->xlat, l, is_write,
3677 MEMTXATTRS_UNSPECIFIED);
48564041
PB
3678 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3679 } else {
3680 cache->ptr = NULL;
3681 }
3682
3683 cache->len = l;
3684 cache->is_write = is_write;
3685 return l;
1f4e496e
PB
3686}
3687
3688void address_space_cache_invalidate(MemoryRegionCache *cache,
3689 hwaddr addr,
3690 hwaddr access_len)
3691{
48564041
PB
3692 assert(cache->is_write);
3693 if (likely(cache->ptr)) {
3694 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3695 }
1f4e496e
PB
3696}
3697
3698void address_space_cache_destroy(MemoryRegionCache *cache)
3699{
48564041
PB
3700 if (!cache->mrs.mr) {
3701 return;
3702 }
3703
3704 if (xen_enabled()) {
3705 xen_invalidate_map_cache_entry(cache->ptr);
3706 }
3707 memory_region_unref(cache->mrs.mr);
3708 flatview_unref(cache->fv);
3709 cache->mrs.mr = NULL;
3710 cache->fv = NULL;
3711}
3712
3713/* Called from RCU critical section. This function has the same
3714 * semantics as address_space_translate, but it only works on a
3715 * predefined range of a MemoryRegion that was mapped with
3716 * address_space_cache_init.
3717 */
3718static inline MemoryRegion *address_space_translate_cached(
3719 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
bc6b1cec 3720 hwaddr *plen, bool is_write, MemTxAttrs attrs)
48564041
PB
3721{
3722 MemoryRegionSection section;
3723 MemoryRegion *mr;
3724 IOMMUMemoryRegion *iommu_mr;
3725 AddressSpace *target_as;
3726
3727 assert(!cache->ptr);
3728 *xlat = addr + cache->xlat;
3729
3730 mr = cache->mrs.mr;
3731 iommu_mr = memory_region_get_iommu(mr);
3732 if (!iommu_mr) {
3733 /* MMIO region. */
3734 return mr;
3735 }
3736
3737 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3738 NULL, is_write, true,
2f7b009c 3739 &target_as, attrs);
48564041
PB
3740 return section.mr;
3741}
3742
3743/* Called from RCU critical section. address_space_read_cached uses this
3744 * out of line function when the target is an MMIO or IOMMU region.
3745 */
3746void
3747address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
0c249ff7 3748 void *buf, hwaddr len)
48564041
PB
3749{
3750 hwaddr addr1, l;
3751 MemoryRegion *mr;
3752
3753 l = len;
bc6b1cec
PM
3754 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3755 MEMTXATTRS_UNSPECIFIED);
48564041
PB
3756 flatview_read_continue(cache->fv,
3757 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3758 addr1, l, mr);
3759}
3760
3761/* Called from RCU critical section. address_space_write_cached uses this
3762 * out of line function when the target is an MMIO or IOMMU region.
3763 */
3764void
3765address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
0c249ff7 3766 const void *buf, hwaddr len)
48564041
PB
3767{
3768 hwaddr addr1, l;
3769 MemoryRegion *mr;
3770
3771 l = len;
bc6b1cec
PM
3772 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3773 MEMTXATTRS_UNSPECIFIED);
48564041
PB
3774 flatview_write_continue(cache->fv,
3775 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3776 addr1, l, mr);
1f4e496e
PB
3777}
3778
3779#define ARG1_DECL MemoryRegionCache *cache
3780#define ARG1 cache
48564041
PB
3781#define SUFFIX _cached_slow
3782#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
48564041
PB
3783#define RCU_READ_LOCK() ((void)0)
3784#define RCU_READ_UNLOCK() ((void)0)
1f4e496e
PB
3785#include "memory_ldst.inc.c"
3786
5e2972fd 3787/* virtual memory access for debug (includes writing to ROM) */
f17ec444 3788int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
0c249ff7 3789 uint8_t *buf, target_ulong len, int is_write)
13eb76e0 3790{
a8170e5e 3791 hwaddr phys_addr;
0c249ff7 3792 target_ulong l, page;
13eb76e0 3793
79ca7a1b 3794 cpu_synchronize_state(cpu);
13eb76e0 3795 while (len > 0) {
5232e4c7
PM
3796 int asidx;
3797 MemTxAttrs attrs;
3798
13eb76e0 3799 page = addr & TARGET_PAGE_MASK;
5232e4c7
PM
3800 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3801 asidx = cpu_asidx_from_attrs(cpu, attrs);
13eb76e0
FB
3802 /* if no physical page mapped, return an error */
3803 if (phys_addr == -1)
3804 return -1;
3805 l = (page + TARGET_PAGE_SIZE) - addr;
3806 if (l > len)
3807 l = len;
5e2972fd 3808 phys_addr += (addr & ~TARGET_PAGE_MASK);
2e38847b 3809 if (is_write) {
3c8133f9 3810 address_space_write_rom(cpu->cpu_ases[asidx].as, phys_addr,
ea7a5330 3811 attrs, buf, l);
2e38847b 3812 } else {
5232e4c7 3813 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
ea7a5330 3814 attrs, buf, l, 0);
2e38847b 3815 }
13eb76e0
FB
3816 len -= l;
3817 buf += l;
3818 addr += l;
3819 }
3820 return 0;
3821}
038629a6
DDAG
3822
3823/*
3824 * Allows code that needs to deal with migration bitmaps etc to still be built
3825 * target independent.
3826 */
20afaed9 3827size_t qemu_target_page_size(void)
038629a6 3828{
20afaed9 3829 return TARGET_PAGE_SIZE;
038629a6
DDAG
3830}
3831
46d702b1
JQ
3832int qemu_target_page_bits(void)
3833{
3834 return TARGET_PAGE_BITS;
3835}
3836
3837int qemu_target_page_bits_min(void)
3838{
3839 return TARGET_PAGE_BITS_MIN;
3840}
a68fe89c 3841#endif
13eb76e0 3842
98ed8ecf 3843bool target_words_bigendian(void)
8e4a424b
BS
3844{
3845#if defined(TARGET_WORDS_BIGENDIAN)
3846 return true;
3847#else
3848 return false;
3849#endif
3850}
3851
76f35538 3852#ifndef CONFIG_USER_ONLY
a8170e5e 3853bool cpu_physical_memory_is_io(hwaddr phys_addr)
76f35538 3854{
5c8a00ce 3855 MemoryRegion*mr;
149f54b5 3856 hwaddr l = 1;
41063e1e 3857 bool res;
76f35538 3858
694ea274 3859 RCU_READ_LOCK_GUARD();
5c8a00ce 3860 mr = address_space_translate(&address_space_memory,
bc6b1cec
PM
3861 phys_addr, &phys_addr, &l, false,
3862 MEMTXATTRS_UNSPECIFIED);
76f35538 3863
41063e1e 3864 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
41063e1e 3865 return res;
76f35538 3866}
bd2fa51f 3867
e3807054 3868int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
bd2fa51f
MH
3869{
3870 RAMBlock *block;
e3807054 3871 int ret = 0;
bd2fa51f 3872
694ea274 3873 RCU_READ_LOCK_GUARD();
99e15582 3874 RAMBLOCK_FOREACH(block) {
754cb9c0 3875 ret = func(block, opaque);
e3807054
DDAG
3876 if (ret) {
3877 break;
3878 }
bd2fa51f 3879 }
e3807054 3880 return ret;
bd2fa51f 3881}
d3a5038c
DDAG
3882
3883/*
3884 * Unmap pages of memory from start to start+length such that
3885 * they a) read as 0, b) Trigger whatever fault mechanism
3886 * the OS provides for postcopy.
3887 * The pages must be unmapped by the end of the function.
3888 * Returns: 0 on success, none-0 on failure
3889 *
3890 */
3891int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3892{
3893 int ret = -1;
3894
3895 uint8_t *host_startaddr = rb->host + start;
3896
619bd31d 3897 if (!QEMU_PTR_IS_ALIGNED(host_startaddr, rb->page_size)) {
d3a5038c
DDAG
3898 error_report("ram_block_discard_range: Unaligned start address: %p",
3899 host_startaddr);
3900 goto err;
3901 }
3902
3903 if ((start + length) <= rb->used_length) {
db144f70 3904 bool need_madvise, need_fallocate;
619bd31d 3905 if (!QEMU_IS_ALIGNED(length, rb->page_size)) {
72821d93
WY
3906 error_report("ram_block_discard_range: Unaligned length: %zx",
3907 length);
d3a5038c
DDAG
3908 goto err;
3909 }
3910
3911 errno = ENOTSUP; /* If we are missing MADVISE etc */
3912
db144f70
DDAG
3913 /* The logic here is messy;
3914 * madvise DONTNEED fails for hugepages
3915 * fallocate works on hugepages and shmem
3916 */
3917 need_madvise = (rb->page_size == qemu_host_page_size);
3918 need_fallocate = rb->fd != -1;
3919 if (need_fallocate) {
3920 /* For a file, this causes the area of the file to be zero'd
3921 * if read, and for hugetlbfs also causes it to be unmapped
3922 * so a userfault will trigger.
e2fa71f5
DDAG
3923 */
3924#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
3925 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
3926 start, length);
db144f70
DDAG
3927 if (ret) {
3928 ret = -errno;
3929 error_report("ram_block_discard_range: Failed to fallocate "
3930 "%s:%" PRIx64 " +%zx (%d)",
3931 rb->idstr, start, length, ret);
3932 goto err;
3933 }
3934#else
3935 ret = -ENOSYS;
3936 error_report("ram_block_discard_range: fallocate not available/file"
3937 "%s:%" PRIx64 " +%zx (%d)",
3938 rb->idstr, start, length, ret);
3939 goto err;
e2fa71f5
DDAG
3940#endif
3941 }
db144f70
DDAG
3942 if (need_madvise) {
3943 /* For normal RAM this causes it to be unmapped,
3944 * for shared memory it causes the local mapping to disappear
3945 * and to fall back on the file contents (which we just
3946 * fallocate'd away).
3947 */
3948#if defined(CONFIG_MADVISE)
3949 ret = madvise(host_startaddr, length, MADV_DONTNEED);
3950 if (ret) {
3951 ret = -errno;
3952 error_report("ram_block_discard_range: Failed to discard range "
3953 "%s:%" PRIx64 " +%zx (%d)",
3954 rb->idstr, start, length, ret);
3955 goto err;
3956 }
3957#else
3958 ret = -ENOSYS;
3959 error_report("ram_block_discard_range: MADVISE not available"
d3a5038c
DDAG
3960 "%s:%" PRIx64 " +%zx (%d)",
3961 rb->idstr, start, length, ret);
db144f70
DDAG
3962 goto err;
3963#endif
d3a5038c 3964 }
db144f70
DDAG
3965 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
3966 need_madvise, need_fallocate, ret);
d3a5038c
DDAG
3967 } else {
3968 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
3969 "/%zx/" RAM_ADDR_FMT")",
3970 rb->idstr, start, length, rb->used_length);
3971 }
3972
3973err:
3974 return ret;
3975}
3976
a4de8552
JH
3977bool ramblock_is_pmem(RAMBlock *rb)
3978{
3979 return rb->flags & RAM_PMEM;
3980}
3981
ec3f8c99 3982#endif
a0be0c58
YZ
3983
3984void page_size_init(void)
3985{
3986 /* NOTE: we can always suppose that qemu_host_page_size >=
3987 TARGET_PAGE_SIZE */
a0be0c58
YZ
3988 if (qemu_host_page_size == 0) {
3989 qemu_host_page_size = qemu_real_host_page_size;
3990 }
3991 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
3992 qemu_host_page_size = TARGET_PAGE_SIZE;
3993 }
3994 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
3995}
5e8fd947
AK
3996
3997#if !defined(CONFIG_USER_ONLY)
3998
b6b71cb5 3999static void mtree_print_phys_entries(int start, int end, int skip, int ptr)
5e8fd947
AK
4000{
4001 if (start == end - 1) {
b6b71cb5 4002 qemu_printf("\t%3d ", start);
5e8fd947 4003 } else {
b6b71cb5 4004 qemu_printf("\t%3d..%-3d ", start, end - 1);
5e8fd947 4005 }
b6b71cb5 4006 qemu_printf(" skip=%d ", skip);
5e8fd947 4007 if (ptr == PHYS_MAP_NODE_NIL) {
b6b71cb5 4008 qemu_printf(" ptr=NIL");
5e8fd947 4009 } else if (!skip) {
b6b71cb5 4010 qemu_printf(" ptr=#%d", ptr);
5e8fd947 4011 } else {
b6b71cb5 4012 qemu_printf(" ptr=[%d]", ptr);
5e8fd947 4013 }
b6b71cb5 4014 qemu_printf("\n");
5e8fd947
AK
4015}
4016
4017#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4018 int128_sub((size), int128_one())) : 0)
4019
b6b71cb5 4020void mtree_print_dispatch(AddressSpaceDispatch *d, MemoryRegion *root)
5e8fd947
AK
4021{
4022 int i;
4023
b6b71cb5
MA
4024 qemu_printf(" Dispatch\n");
4025 qemu_printf(" Physical sections\n");
5e8fd947
AK
4026
4027 for (i = 0; i < d->map.sections_nb; ++i) {
4028 MemoryRegionSection *s = d->map.sections + i;
4029 const char *names[] = { " [unassigned]", " [not dirty]",
4030 " [ROM]", " [watch]" };
4031
b6b71cb5
MA
4032 qemu_printf(" #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx
4033 " %s%s%s%s%s",
5e8fd947
AK
4034 i,
4035 s->offset_within_address_space,
4036 s->offset_within_address_space + MR_SIZE(s->mr->size),
4037 s->mr->name ? s->mr->name : "(noname)",
4038 i < ARRAY_SIZE(names) ? names[i] : "",
4039 s->mr == root ? " [ROOT]" : "",
4040 s == d->mru_section ? " [MRU]" : "",
4041 s->mr->is_iommu ? " [iommu]" : "");
4042
4043 if (s->mr->alias) {
b6b71cb5 4044 qemu_printf(" alias=%s", s->mr->alias->name ?
5e8fd947
AK
4045 s->mr->alias->name : "noname");
4046 }
b6b71cb5 4047 qemu_printf("\n");
5e8fd947
AK
4048 }
4049
b6b71cb5 4050 qemu_printf(" Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
5e8fd947
AK
4051 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4052 for (i = 0; i < d->map.nodes_nb; ++i) {
4053 int j, jprev;
4054 PhysPageEntry prev;
4055 Node *n = d->map.nodes + i;
4056
b6b71cb5 4057 qemu_printf(" [%d]\n", i);
5e8fd947
AK
4058
4059 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4060 PhysPageEntry *pe = *n + j;
4061
4062 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4063 continue;
4064 }
4065
b6b71cb5 4066 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
5e8fd947
AK
4067
4068 jprev = j;
4069 prev = *pe;
4070 }
4071
4072 if (jprev != ARRAY_SIZE(*n)) {
b6b71cb5 4073 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
5e8fd947
AK
4074 }
4075 }
4076}
4077
4078#endif