]> git.ipfire.org Git - thirdparty/u-boot.git/blob - include/configs/omapl138_lcdk.h
ARM: omapl138_lcdk: Enable USB
[thirdparty/u-boot.git] / include / configs / omapl138_lcdk.h
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
4 *
5 * Based on davinci_dvevm.h. Original Copyrights follow:
6 *
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
8 */
9
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 /*
14 * Board
15 */
16 #undef CONFIG_USE_SPIFLASH
17 #undef CONFIG_SYS_USE_NOR
18
19 /*
20 * SoC Configuration
21 */
22 #define CONFIG_MACH_OMAPL138_LCDK
23 #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
24 #define CONFIG_SYS_OSCIN_FREQ 24000000
25 #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
26 #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
27 #define CONFIG_SYS_HZ 1000
28 #define CONFIG_SKIP_LOWLEVEL_INIT
29
30 /*
31 * Memory Info
32 */
33 #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
34 #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
35 #define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
36 #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
37
38 #define CONFIG_SPL_BSS_START_ADDR DAVINCI_DDR_EMIF_DATA_BASE
39 #define CONFIG_SPL_BSS_MAX_SIZE 0x1080000
40
41 /* memtest start addr */
42 #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
43
44 /* memtest will be run on 16MB */
45 #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
46
47 #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
48 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
49 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
50 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
51 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
52 DAVINCI_SYSCFG_SUSPSRC_I2C)
53
54 /*
55 * PLL configuration
56 */
57
58 /* Requires CONFIG_SYS_DA850_PLL0_POSTDIV=0, set in Kconfig */
59 #define CONFIG_SYS_DA850_PLL0_PLLM 18
60 #define CONFIG_SYS_DA850_PLL1_PLLM 21
61
62 /*
63 * DDR2 memory configuration
64 */
65 #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
66 DV_DDR_PHY_EXT_STRBEN | \
67 (0x5 << DV_DDR_PHY_RD_LATENCY_SHIFT))
68
69 #define CONFIG_SYS_DA850_DDR2_SDBCR ( \
70 (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
71 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
72 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
73 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
74 (4 << DV_DDR_SDCR_CL_SHIFT) | \
75 (3 << DV_DDR_SDCR_IBANK_SHIFT) | \
76 (2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
77
78 /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
79 #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
80
81 #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
82 (19 << DV_DDR_SDTMR1_RFC_SHIFT) | \
83 (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
84 (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
85 (2 << DV_DDR_SDTMR1_WR_SHIFT) | \
86 (6 << DV_DDR_SDTMR1_RAS_SHIFT) | \
87 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
88 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
89 (1 << DV_DDR_SDTMR1_WTR_SHIFT))
90
91 #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
92 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
93 (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
94 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
95 (20 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
96 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
97 (1 << DV_DDR_SDTMR2_RTP_SHIFT) | \
98 (2 << DV_DDR_SDTMR2_CKE_SHIFT))
99
100 #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000492
101 #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
102
103 /*
104 * Serial Driver info
105 */
106 #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
107 #if !defined(CONFIG_DM_SERIAL)
108 #define CONFIG_SYS_NS16550_SERIAL
109 #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
110 #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
111 #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
112 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
113 #endif
114
115 #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
116 #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
117
118 #ifdef CONFIG_USE_SPIFLASH
119 #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
120 #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x30000
121 #endif
122
123 /*
124 * I2C Configuration
125 */
126 #define CONFIG_SYS_DAVINCI_I2C_SPEED 25000
127 #define CONFIG_SYS_DAVINCI_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
128 #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
129
130 /*
131 * Flash & Environment
132 */
133 #ifdef CONFIG_NAND
134 #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
135 #define CONFIG_ENV_SIZE (128 << 9)
136 #define CONFIG_SYS_NAND_USE_FLASH_BBT
137 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
138 #define CONFIG_SYS_NAND_PAGE_2K
139 #define CONFIG_SYS_NAND_CS 3
140 #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
141 #define CONFIG_SYS_NAND_MASK_CLE 0x10
142 #define CONFIG_SYS_NAND_MASK_ALE 0x8
143 #undef CONFIG_SYS_NAND_HW_ECC
144 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
145 #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
146 #define CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC
147 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
148 #define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
149 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
150 #define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K
151 #define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
152 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
153 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
154 CONFIG_SYS_NAND_U_BOOT_SIZE - \
155 CONFIG_SYS_MALLOC_LEN - \
156 GENERATED_GBL_DATA_SIZE)
157 #define CONFIG_SYS_NAND_ECCPOS { \
158 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \
159 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, \
160 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
161 54, 55, 56, 57, 58, 59, 60, 61, 62, 63 }
162 #define CONFIG_SYS_NAND_PAGE_COUNT 64
163 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
164 #define CONFIG_SYS_NAND_ECCSIZE 512
165 #define CONFIG_SYS_NAND_ECCBYTES 10
166 #define CONFIG_SYS_NAND_OOBSIZE 64
167 #define CONFIG_SPL_NAND_BASE
168 #define CONFIG_SPL_NAND_DRIVERS
169 #define CONFIG_SPL_NAND_ECC
170 #define CONFIG_SPL_NAND_LOAD
171 #endif
172
173 #ifdef CONFIG_SYS_USE_NOR
174 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
175 #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
176 #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
177 #define CONFIG_ENV_SIZE (128 << 10)
178 #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
179 #define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
180 #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
181 + 3)
182 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
183 #endif
184
185 #ifdef CONFIG_USE_SPIFLASH
186 #define CONFIG_ENV_SIZE (64 << 10)
187 #define CONFIG_ENV_OFFSET (256 << 10)
188 #define CONFIG_ENV_SECT_SIZE (64 << 10)
189 #endif
190
191 /*
192 * Network & Ethernet Configuration
193 */
194 #ifdef CONFIG_DRIVER_TI_EMAC
195 #undef CONFIG_DRIVER_TI_EMAC_USE_RMII
196 #define CONFIG_BOOTP_DEFAULT
197 #define CONFIG_BOOTP_DNS2
198 #define CONFIG_BOOTP_SEND_HOSTNAME
199 #define CONFIG_NET_RETRY_COUNT 10
200 #endif
201
202 /*
203 * U-Boot general configuration
204 */
205 #define CONFIG_BOOTFILE "zImage" /* Boot file name */
206 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
207 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
208 #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
209 #define CONFIG_MX_CYCLIC
210
211 /*
212 * USB Configs
213 */
214 #define CONFIG_USB_OHCI_NEW
215 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
216
217 /*
218 * Linux Information
219 */
220 #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
221 #define CONFIG_CMDLINE_TAG
222 #define CONFIG_REVISION_TAG
223 #define CONFIG_SETUP_MEMORY_TAGS
224 #define CONFIG_BOOTCOMMAND \
225 "run envboot; " \
226 "run mmcboot; "
227
228 #define DEFAULT_LINUX_BOOT_ENV \
229 "loadaddr=0xc0700000\0" \
230 "fdtaddr=0xc0600000\0" \
231 "scriptaddr=0xc0600000\0"
232
233 #include <environment/ti/mmc.h>
234
235 #define CONFIG_EXTRA_ENV_SETTINGS \
236 DEFAULT_LINUX_BOOT_ENV \
237 DEFAULT_MMC_TI_ARGS \
238 "bootpart=0:2\0" \
239 "bootdir=/boot\0" \
240 "bootfile=zImage\0" \
241 "fdtfile=da850-lcdk.dtb\0" \
242 "boot_fdt=yes\0" \
243 "boot_fit=0\0" \
244 "console=ttyS2,115200n8\0"
245
246 #ifdef CONFIG_CMD_BDI
247 #define CONFIG_CLOCKS
248 #endif
249
250 #if !defined(CONFIG_NAND) && \
251 !defined(CONFIG_SYS_USE_NOR) && \
252 !defined(CONFIG_USE_SPIFLASH)
253 #define CONFIG_ENV_SIZE (16 << 10)
254 #endif
255
256 /* SD/MMC */
257
258 #ifdef CONFIG_ENV_IS_IN_MMC
259 #undef CONFIG_ENV_SIZE
260 #undef CONFIG_ENV_OFFSET
261 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
262 #define CONFIG_ENV_OFFSET (51 << 9) /* Sector 51 */
263 #endif
264
265 #ifndef CONFIG_DIRECT_NOR_BOOT
266 /* defines for SPL */
267 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
268 CONFIG_SYS_MALLOC_LEN)
269 #define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
270 #define CONFIG_SPL_STACK 0x8001ff00
271 #define CONFIG_SPL_MAX_FOOTPRINT 32768
272 #define CONFIG_SPL_PAD_TO 32768
273 #endif
274
275 /* additions for new relocation code, must added to all boards */
276 #define CONFIG_SYS_SDRAM_BASE 0xc0000000
277 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
278 GENERATED_GBL_DATA_SIZE)
279
280 #include <asm/arch/hardware.h>
281
282 #endif /* __CONFIG_H */