]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/config/tc-arm.c
gas:
[thirdparty/binutils-gdb.git] / gas / config / tc-arm.c
CommitLineData
b99bd4ef 1/* tc-arm.c -- Assemble for the ARM
f17c130b 2 Copyright 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003,
ebd1c875 3 2004, 2005, 2006
b99bd4ef
NC
4 Free Software Foundation, Inc.
5 Contributed by Richard Earnshaw (rwe@pegasus.esprit.ec.org)
6 Modified by David Taylor (dtaylor@armltd.co.uk)
22d9c8c5 7 Cirrus coprocessor mods by Aldy Hernandez (aldyh@redhat.com)
34920d91
NC
8 Cirrus coprocessor fixes by Petko Manolov (petkan@nucleusys.com)
9 Cirrus coprocessor fixes by Vladimir Ivanov (vladitx@nucleusys.com)
b99bd4ef
NC
10
11 This file is part of GAS, the GNU Assembler.
12
13 GAS is free software; you can redistribute it and/or modify
14 it under the terms of the GNU General Public License as published by
15 the Free Software Foundation; either version 2, or (at your option)
16 any later version.
17
18 GAS is distributed in the hope that it will be useful,
19 but WITHOUT ANY WARRANTY; without even the implied warranty of
c19d1205 20 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
b99bd4ef
NC
21 GNU General Public License for more details.
22
23 You should have received a copy of the GNU General Public License
24 along with GAS; see the file COPYING. If not, write to the Free
699d2810
NC
25 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
26 02110-1301, USA. */
b99bd4ef 27
5287ad62 28#include <limits.h>
037e8744 29#include <stdarg.h>
c19d1205 30#define NO_RELOC 0
b99bd4ef 31#include "as.h"
3882b010 32#include "safe-ctype.h"
b99bd4ef
NC
33#include "subsegs.h"
34#include "obstack.h"
b99bd4ef 35
f263249b
RE
36#include "opcode/arm.h"
37
b99bd4ef
NC
38#ifdef OBJ_ELF
39#include "elf/arm.h"
40#include "dwarf2dbg.h"
a394c00f 41#include "dw2gencfi.h"
b99bd4ef
NC
42#endif
43
7ed4c4c5 44/* XXX Set this to 1 after the next binutils release. */
03b1477f
RE
45#define WARN_DEPRECATED 0
46
7ed4c4c5
NC
47#ifdef OBJ_ELF
48/* Must be at least the size of the largest unwind opcode (currently two). */
49#define ARM_OPCODE_CHUNK_SIZE 8
50
51/* This structure holds the unwinding state. */
52
53static struct
54{
c19d1205
ZW
55 symbolS * proc_start;
56 symbolS * table_entry;
57 symbolS * personality_routine;
58 int personality_index;
7ed4c4c5 59 /* The segment containing the function. */
c19d1205
ZW
60 segT saved_seg;
61 subsegT saved_subseg;
7ed4c4c5
NC
62 /* Opcodes generated from this function. */
63 unsigned char * opcodes;
c19d1205
ZW
64 int opcode_count;
65 int opcode_alloc;
7ed4c4c5 66 /* The number of bytes pushed to the stack. */
c19d1205 67 offsetT frame_size;
7ed4c4c5
NC
68 /* We don't add stack adjustment opcodes immediately so that we can merge
69 multiple adjustments. We can also omit the final adjustment
70 when using a frame pointer. */
c19d1205 71 offsetT pending_offset;
7ed4c4c5 72 /* These two fields are set by both unwind_movsp and unwind_setfp. They
c19d1205
ZW
73 hold the reg+offset to use when restoring sp from a frame pointer. */
74 offsetT fp_offset;
75 int fp_reg;
7ed4c4c5 76 /* Nonzero if an unwind_setfp directive has been seen. */
c19d1205 77 unsigned fp_used:1;
7ed4c4c5 78 /* Nonzero if the last opcode restores sp from fp_reg. */
c19d1205 79 unsigned sp_restored:1;
7ed4c4c5
NC
80} unwind;
81
8b1ad454
NC
82/* Bit N indicates that an R_ARM_NONE relocation has been output for
83 __aeabi_unwind_cpp_prN already if set. This enables dependencies to be
84 emitted only once per section, to save unnecessary bloat. */
85static unsigned int marked_pr_dependency = 0;
86
87#endif /* OBJ_ELF */
88
4962c51a
MS
89/* Results from operand parsing worker functions. */
90
91typedef enum
92{
93 PARSE_OPERAND_SUCCESS,
94 PARSE_OPERAND_FAIL,
95 PARSE_OPERAND_FAIL_NO_BACKTRACK
96} parse_operand_result;
97
33a392fb
PB
98enum arm_float_abi
99{
100 ARM_FLOAT_ABI_HARD,
101 ARM_FLOAT_ABI_SOFTFP,
102 ARM_FLOAT_ABI_SOFT
103};
104
c19d1205 105/* Types of processor to assemble for. */
b99bd4ef
NC
106#ifndef CPU_DEFAULT
107#if defined __XSCALE__
e74cfd16 108#define CPU_DEFAULT ARM_ARCH_XSCALE
b99bd4ef
NC
109#else
110#if defined __thumb__
e74cfd16 111#define CPU_DEFAULT ARM_ARCH_V5T
b99bd4ef
NC
112#endif
113#endif
114#endif
115
116#ifndef FPU_DEFAULT
c820d418
MM
117# ifdef TE_LINUX
118# define FPU_DEFAULT FPU_ARCH_FPA
119# elif defined (TE_NetBSD)
120# ifdef OBJ_ELF
121# define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, but VFP order. */
122# else
123 /* Legacy a.out format. */
124# define FPU_DEFAULT FPU_ARCH_FPA /* Soft-float, but FPA order. */
125# endif
4e7fd91e
PB
126# elif defined (TE_VXWORKS)
127# define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, VFP order. */
c820d418
MM
128# else
129 /* For backwards compatibility, default to FPA. */
130# define FPU_DEFAULT FPU_ARCH_FPA
131# endif
132#endif /* ifndef FPU_DEFAULT */
b99bd4ef 133
c19d1205 134#define streq(a, b) (strcmp (a, b) == 0)
b99bd4ef 135
e74cfd16
PB
136static arm_feature_set cpu_variant;
137static arm_feature_set arm_arch_used;
138static arm_feature_set thumb_arch_used;
b99bd4ef 139
b99bd4ef 140/* Flags stored in private area of BFD structure. */
c19d1205
ZW
141static int uses_apcs_26 = FALSE;
142static int atpcs = FALSE;
b34976b6
AM
143static int support_interwork = FALSE;
144static int uses_apcs_float = FALSE;
c19d1205 145static int pic_code = FALSE;
03b1477f
RE
146
147/* Variables that we set while parsing command-line options. Once all
148 options have been read we re-process these values to set the real
149 assembly flags. */
e74cfd16
PB
150static const arm_feature_set *legacy_cpu = NULL;
151static const arm_feature_set *legacy_fpu = NULL;
152
153static const arm_feature_set *mcpu_cpu_opt = NULL;
154static const arm_feature_set *mcpu_fpu_opt = NULL;
155static const arm_feature_set *march_cpu_opt = NULL;
156static const arm_feature_set *march_fpu_opt = NULL;
157static const arm_feature_set *mfpu_opt = NULL;
158
159/* Constants for known architecture features. */
160static const arm_feature_set fpu_default = FPU_DEFAULT;
161static const arm_feature_set fpu_arch_vfp_v1 = FPU_ARCH_VFP_V1;
162static const arm_feature_set fpu_arch_vfp_v2 = FPU_ARCH_VFP_V2;
5287ad62
JB
163static const arm_feature_set fpu_arch_vfp_v3 = FPU_ARCH_VFP_V3;
164static const arm_feature_set fpu_arch_neon_v1 = FPU_ARCH_NEON_V1;
e74cfd16
PB
165static const arm_feature_set fpu_arch_fpa = FPU_ARCH_FPA;
166static const arm_feature_set fpu_any_hard = FPU_ANY_HARD;
167static const arm_feature_set fpu_arch_maverick = FPU_ARCH_MAVERICK;
168static const arm_feature_set fpu_endian_pure = FPU_ARCH_ENDIAN_PURE;
169
170#ifdef CPU_DEFAULT
171static const arm_feature_set cpu_default = CPU_DEFAULT;
172#endif
173
174static const arm_feature_set arm_ext_v1 = ARM_FEATURE (ARM_EXT_V1, 0);
175static const arm_feature_set arm_ext_v2 = ARM_FEATURE (ARM_EXT_V1, 0);
176static const arm_feature_set arm_ext_v2s = ARM_FEATURE (ARM_EXT_V2S, 0);
177static const arm_feature_set arm_ext_v3 = ARM_FEATURE (ARM_EXT_V3, 0);
178static const arm_feature_set arm_ext_v3m = ARM_FEATURE (ARM_EXT_V3M, 0);
179static const arm_feature_set arm_ext_v4 = ARM_FEATURE (ARM_EXT_V4, 0);
180static const arm_feature_set arm_ext_v4t = ARM_FEATURE (ARM_EXT_V4T, 0);
181static const arm_feature_set arm_ext_v5 = ARM_FEATURE (ARM_EXT_V5, 0);
182static const arm_feature_set arm_ext_v4t_5 =
183 ARM_FEATURE (ARM_EXT_V4T | ARM_EXT_V5, 0);
184static const arm_feature_set arm_ext_v5t = ARM_FEATURE (ARM_EXT_V5T, 0);
185static const arm_feature_set arm_ext_v5e = ARM_FEATURE (ARM_EXT_V5E, 0);
186static const arm_feature_set arm_ext_v5exp = ARM_FEATURE (ARM_EXT_V5ExP, 0);
187static const arm_feature_set arm_ext_v5j = ARM_FEATURE (ARM_EXT_V5J, 0);
188static const arm_feature_set arm_ext_v6 = ARM_FEATURE (ARM_EXT_V6, 0);
189static const arm_feature_set arm_ext_v6k = ARM_FEATURE (ARM_EXT_V6K, 0);
190static const arm_feature_set arm_ext_v6z = ARM_FEATURE (ARM_EXT_V6Z, 0);
191static const arm_feature_set arm_ext_v6t2 = ARM_FEATURE (ARM_EXT_V6T2, 0);
62b3e311
PB
192static const arm_feature_set arm_ext_v6_notm = ARM_FEATURE (ARM_EXT_V6_NOTM, 0);
193static const arm_feature_set arm_ext_div = ARM_FEATURE (ARM_EXT_DIV, 0);
194static const arm_feature_set arm_ext_v7 = ARM_FEATURE (ARM_EXT_V7, 0);
195static const arm_feature_set arm_ext_v7a = ARM_FEATURE (ARM_EXT_V7A, 0);
196static const arm_feature_set arm_ext_v7r = ARM_FEATURE (ARM_EXT_V7R, 0);
197static const arm_feature_set arm_ext_v7m = ARM_FEATURE (ARM_EXT_V7M, 0);
e74cfd16
PB
198
199static const arm_feature_set arm_arch_any = ARM_ANY;
200static const arm_feature_set arm_arch_full = ARM_FEATURE (-1, -1);
201static const arm_feature_set arm_arch_t2 = ARM_ARCH_THUMB2;
202static const arm_feature_set arm_arch_none = ARM_ARCH_NONE;
203
204static const arm_feature_set arm_cext_iwmmxt =
205 ARM_FEATURE (0, ARM_CEXT_IWMMXT);
206static const arm_feature_set arm_cext_xscale =
207 ARM_FEATURE (0, ARM_CEXT_XSCALE);
208static const arm_feature_set arm_cext_maverick =
209 ARM_FEATURE (0, ARM_CEXT_MAVERICK);
210static const arm_feature_set fpu_fpa_ext_v1 = ARM_FEATURE (0, FPU_FPA_EXT_V1);
211static const arm_feature_set fpu_fpa_ext_v2 = ARM_FEATURE (0, FPU_FPA_EXT_V2);
212static const arm_feature_set fpu_vfp_ext_v1xd =
213 ARM_FEATURE (0, FPU_VFP_EXT_V1xD);
214static const arm_feature_set fpu_vfp_ext_v1 = ARM_FEATURE (0, FPU_VFP_EXT_V1);
215static const arm_feature_set fpu_vfp_ext_v2 = ARM_FEATURE (0, FPU_VFP_EXT_V2);
5287ad62
JB
216static const arm_feature_set fpu_vfp_ext_v3 = ARM_FEATURE (0, FPU_VFP_EXT_V3);
217static const arm_feature_set fpu_neon_ext_v1 = ARM_FEATURE (0, FPU_NEON_EXT_V1);
218static const arm_feature_set fpu_vfp_v3_or_neon_ext =
219 ARM_FEATURE (0, FPU_NEON_EXT_V1 | FPU_VFP_EXT_V3);
e74cfd16 220
33a392fb 221static int mfloat_abi_opt = -1;
e74cfd16
PB
222/* Record user cpu selection for object attributes. */
223static arm_feature_set selected_cpu = ARM_ARCH_NONE;
ee065d83
PB
224/* Must be long enough to hold any of the names in arm_cpus. */
225static char selected_cpu_name[16];
7cc69913 226#ifdef OBJ_ELF
deeaaff8
DJ
227# ifdef EABI_DEFAULT
228static int meabi_flags = EABI_DEFAULT;
229# else
d507cf36 230static int meabi_flags = EF_ARM_EABI_UNKNOWN;
deeaaff8 231# endif
7cc69913 232#endif
b99bd4ef 233
b99bd4ef 234#ifdef OBJ_ELF
c19d1205 235/* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
b99bd4ef
NC
236symbolS * GOT_symbol;
237#endif
238
b99bd4ef
NC
239/* 0: assemble for ARM,
240 1: assemble for Thumb,
241 2: assemble for Thumb even though target CPU does not support thumb
242 instructions. */
243static int thumb_mode = 0;
244
c19d1205
ZW
245/* If unified_syntax is true, we are processing the new unified
246 ARM/Thumb syntax. Important differences from the old ARM mode:
247
248 - Immediate operands do not require a # prefix.
249 - Conditional affixes always appear at the end of the
250 instruction. (For backward compatibility, those instructions
251 that formerly had them in the middle, continue to accept them
252 there.)
253 - The IT instruction may appear, and if it does is validated
254 against subsequent conditional affixes. It does not generate
255 machine code.
256
257 Important differences from the old Thumb mode:
258
259 - Immediate operands do not require a # prefix.
260 - Most of the V6T2 instructions are only available in unified mode.
261 - The .N and .W suffixes are recognized and honored (it is an error
262 if they cannot be honored).
263 - All instructions set the flags if and only if they have an 's' affix.
264 - Conditional affixes may be used. They are validated against
265 preceding IT instructions. Unlike ARM mode, you cannot use a
266 conditional affix except in the scope of an IT instruction. */
267
268static bfd_boolean unified_syntax = FALSE;
b99bd4ef 269
5287ad62
JB
270enum neon_el_type
271{
dcbf9037 272 NT_invtype,
5287ad62
JB
273 NT_untyped,
274 NT_integer,
275 NT_float,
276 NT_poly,
277 NT_signed,
dcbf9037 278 NT_unsigned
5287ad62
JB
279};
280
281struct neon_type_el
282{
283 enum neon_el_type type;
284 unsigned size;
285};
286
287#define NEON_MAX_TYPE_ELS 4
288
289struct neon_type
290{
291 struct neon_type_el el[NEON_MAX_TYPE_ELS];
292 unsigned elems;
293};
294
b99bd4ef
NC
295struct arm_it
296{
c19d1205 297 const char * error;
b99bd4ef 298 unsigned long instruction;
c19d1205
ZW
299 int size;
300 int size_req;
301 int cond;
037e8744
JB
302 /* "uncond_value" is set to the value in place of the conditional field in
303 unconditional versions of the instruction, or -1 if nothing is
304 appropriate. */
305 int uncond_value;
5287ad62 306 struct neon_type vectype;
0110f2b8
PB
307 /* Set to the opcode if the instruction needs relaxation.
308 Zero if the instruction is not relaxed. */
309 unsigned long relax;
b99bd4ef
NC
310 struct
311 {
312 bfd_reloc_code_real_type type;
c19d1205
ZW
313 expressionS exp;
314 int pc_rel;
b99bd4ef 315 } reloc;
b99bd4ef 316
c19d1205
ZW
317 struct
318 {
319 unsigned reg;
ca3f61f7 320 signed int imm;
dcbf9037 321 struct neon_type_el vectype;
ca3f61f7
NC
322 unsigned present : 1; /* Operand present. */
323 unsigned isreg : 1; /* Operand was a register. */
324 unsigned immisreg : 1; /* .imm field is a second register. */
5287ad62
JB
325 unsigned isscalar : 1; /* Operand is a (Neon) scalar. */
326 unsigned immisalign : 1; /* Immediate is an alignment specifier. */
327 /* Note: we abuse "regisimm" to mean "is Neon register" in VMOV
328 instructions. This allows us to disambiguate ARM <-> vector insns. */
329 unsigned regisimm : 1; /* 64-bit immediate, reg forms high 32 bits. */
037e8744 330 unsigned isvec : 1; /* Is a single, double or quad VFP/Neon reg. */
5287ad62 331 unsigned isquad : 1; /* Operand is Neon quad-precision register. */
037e8744 332 unsigned issingle : 1; /* Operand is VFP single-precision register. */
ca3f61f7
NC
333 unsigned hasreloc : 1; /* Operand has relocation suffix. */
334 unsigned writeback : 1; /* Operand has trailing ! */
335 unsigned preind : 1; /* Preindexed address. */
336 unsigned postind : 1; /* Postindexed address. */
337 unsigned negative : 1; /* Index register was negated. */
338 unsigned shifted : 1; /* Shift applied to operation. */
339 unsigned shift_kind : 3; /* Shift operation (enum shift_kind). */
c19d1205 340 } operands[6];
b99bd4ef
NC
341};
342
c19d1205 343static struct arm_it inst;
b99bd4ef
NC
344
345#define NUM_FLOAT_VALS 8
346
05d2d07e 347const char * fp_const[] =
b99bd4ef
NC
348{
349 "0.0", "1.0", "2.0", "3.0", "4.0", "5.0", "0.5", "10.0", 0
350};
351
c19d1205 352/* Number of littlenums required to hold an extended precision number. */
b99bd4ef
NC
353#define MAX_LITTLENUMS 6
354
355LITTLENUM_TYPE fp_values[NUM_FLOAT_VALS][MAX_LITTLENUMS];
356
357#define FAIL (-1)
358#define SUCCESS (0)
359
360#define SUFF_S 1
361#define SUFF_D 2
362#define SUFF_E 3
363#define SUFF_P 4
364
c19d1205
ZW
365#define CP_T_X 0x00008000
366#define CP_T_Y 0x00400000
b99bd4ef 367
c19d1205
ZW
368#define CONDS_BIT 0x00100000
369#define LOAD_BIT 0x00100000
b99bd4ef
NC
370
371#define DOUBLE_LOAD_FLAG 0x00000001
372
373struct asm_cond
374{
c19d1205 375 const char * template;
b99bd4ef
NC
376 unsigned long value;
377};
378
c19d1205 379#define COND_ALWAYS 0xE
b99bd4ef 380
b99bd4ef
NC
381struct asm_psr
382{
b34976b6 383 const char *template;
b99bd4ef
NC
384 unsigned long field;
385};
386
62b3e311
PB
387struct asm_barrier_opt
388{
389 const char *template;
390 unsigned long value;
391};
392
2d2255b5 393/* The bit that distinguishes CPSR and SPSR. */
b99bd4ef
NC
394#define SPSR_BIT (1 << 22)
395
c19d1205
ZW
396/* The individual PSR flag bits. */
397#define PSR_c (1 << 16)
398#define PSR_x (1 << 17)
399#define PSR_s (1 << 18)
400#define PSR_f (1 << 19)
b99bd4ef 401
c19d1205 402struct reloc_entry
bfae80f2 403{
c19d1205
ZW
404 char *name;
405 bfd_reloc_code_real_type reloc;
bfae80f2
RE
406};
407
5287ad62 408enum vfp_reg_pos
bfae80f2 409{
5287ad62
JB
410 VFP_REG_Sd, VFP_REG_Sm, VFP_REG_Sn,
411 VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
bfae80f2
RE
412};
413
414enum vfp_ldstm_type
415{
416 VFP_LDSTMIA, VFP_LDSTMDB, VFP_LDSTMIAX, VFP_LDSTMDBX
417};
418
dcbf9037
JB
419/* Bits for DEFINED field in neon_typed_alias. */
420#define NTA_HASTYPE 1
421#define NTA_HASINDEX 2
422
423struct neon_typed_alias
424{
425 unsigned char defined;
426 unsigned char index;
427 struct neon_type_el eltype;
428};
429
c19d1205
ZW
430/* ARM register categories. This includes coprocessor numbers and various
431 architecture extensions' registers. */
432enum arm_reg_type
bfae80f2 433{
c19d1205
ZW
434 REG_TYPE_RN,
435 REG_TYPE_CP,
436 REG_TYPE_CN,
437 REG_TYPE_FN,
438 REG_TYPE_VFS,
439 REG_TYPE_VFD,
5287ad62 440 REG_TYPE_NQ,
037e8744 441 REG_TYPE_VFSD,
5287ad62 442 REG_TYPE_NDQ,
037e8744 443 REG_TYPE_NSDQ,
c19d1205
ZW
444 REG_TYPE_VFC,
445 REG_TYPE_MVF,
446 REG_TYPE_MVD,
447 REG_TYPE_MVFX,
448 REG_TYPE_MVDX,
449 REG_TYPE_MVAX,
450 REG_TYPE_DSPSC,
451 REG_TYPE_MMXWR,
452 REG_TYPE_MMXWC,
453 REG_TYPE_MMXWCG,
454 REG_TYPE_XSCALE,
bfae80f2
RE
455};
456
dcbf9037
JB
457/* Structure for a hash table entry for a register.
458 If TYPE is REG_TYPE_VFD or REG_TYPE_NQ, the NEON field can point to extra
459 information which states whether a vector type or index is specified (for a
460 register alias created with .dn or .qn). Otherwise NEON should be NULL. */
6c43fab6
RE
461struct reg_entry
462{
dcbf9037
JB
463 const char *name;
464 unsigned char number;
465 unsigned char type;
466 unsigned char builtin;
467 struct neon_typed_alias *neon;
6c43fab6
RE
468};
469
c19d1205
ZW
470/* Diagnostics used when we don't get a register of the expected type. */
471const char *const reg_expected_msgs[] =
472{
473 N_("ARM register expected"),
474 N_("bad or missing co-processor number"),
475 N_("co-processor register expected"),
476 N_("FPA register expected"),
477 N_("VFP single precision register expected"),
5287ad62
JB
478 N_("VFP/Neon double precision register expected"),
479 N_("Neon quad precision register expected"),
037e8744 480 N_("VFP single or double precision register expected"),
5287ad62 481 N_("Neon double or quad precision register expected"),
037e8744 482 N_("VFP single, double or Neon quad precision register expected"),
c19d1205
ZW
483 N_("VFP system register expected"),
484 N_("Maverick MVF register expected"),
485 N_("Maverick MVD register expected"),
486 N_("Maverick MVFX register expected"),
487 N_("Maverick MVDX register expected"),
488 N_("Maverick MVAX register expected"),
489 N_("Maverick DSPSC register expected"),
490 N_("iWMMXt data register expected"),
491 N_("iWMMXt control register expected"),
492 N_("iWMMXt scalar register expected"),
493 N_("XScale accumulator register expected"),
6c43fab6
RE
494};
495
c19d1205
ZW
496/* Some well known registers that we refer to directly elsewhere. */
497#define REG_SP 13
498#define REG_LR 14
499#define REG_PC 15
404ff6b5 500
b99bd4ef
NC
501/* ARM instructions take 4bytes in the object file, Thumb instructions
502 take 2: */
c19d1205 503#define INSN_SIZE 4
b99bd4ef
NC
504
505struct asm_opcode
506{
507 /* Basic string to match. */
c19d1205
ZW
508 const char *template;
509
510 /* Parameters to instruction. */
511 unsigned char operands[8];
512
513 /* Conditional tag - see opcode_lookup. */
514 unsigned int tag : 4;
b99bd4ef
NC
515
516 /* Basic instruction code. */
c19d1205 517 unsigned int avalue : 28;
b99bd4ef 518
c19d1205
ZW
519 /* Thumb-format instruction code. */
520 unsigned int tvalue;
b99bd4ef 521
90e4755a 522 /* Which architecture variant provides this instruction. */
e74cfd16
PB
523 const arm_feature_set *avariant;
524 const arm_feature_set *tvariant;
c19d1205
ZW
525
526 /* Function to call to encode instruction in ARM format. */
527 void (* aencode) (void);
b99bd4ef 528
c19d1205
ZW
529 /* Function to call to encode instruction in Thumb format. */
530 void (* tencode) (void);
b99bd4ef
NC
531};
532
a737bd4d
NC
533/* Defines for various bits that we will want to toggle. */
534#define INST_IMMEDIATE 0x02000000
535#define OFFSET_REG 0x02000000
c19d1205 536#define HWOFFSET_IMM 0x00400000
a737bd4d
NC
537#define SHIFT_BY_REG 0x00000010
538#define PRE_INDEX 0x01000000
539#define INDEX_UP 0x00800000
540#define WRITE_BACK 0x00200000
541#define LDM_TYPE_2_OR_3 0x00400000
90e4755a 542
a737bd4d
NC
543#define LITERAL_MASK 0xf000f000
544#define OPCODE_MASK 0xfe1fffff
545#define V4_STR_BIT 0x00000020
90e4755a 546
a737bd4d 547#define DATA_OP_SHIFT 21
90e4755a 548
ef8d22e6
PB
549#define T2_OPCODE_MASK 0xfe1fffff
550#define T2_DATA_OP_SHIFT 21
551
a737bd4d
NC
552/* Codes to distinguish the arithmetic instructions. */
553#define OPCODE_AND 0
554#define OPCODE_EOR 1
555#define OPCODE_SUB 2
556#define OPCODE_RSB 3
557#define OPCODE_ADD 4
558#define OPCODE_ADC 5
559#define OPCODE_SBC 6
560#define OPCODE_RSC 7
561#define OPCODE_TST 8
562#define OPCODE_TEQ 9
563#define OPCODE_CMP 10
564#define OPCODE_CMN 11
565#define OPCODE_ORR 12
566#define OPCODE_MOV 13
567#define OPCODE_BIC 14
568#define OPCODE_MVN 15
90e4755a 569
ef8d22e6
PB
570#define T2_OPCODE_AND 0
571#define T2_OPCODE_BIC 1
572#define T2_OPCODE_ORR 2
573#define T2_OPCODE_ORN 3
574#define T2_OPCODE_EOR 4
575#define T2_OPCODE_ADD 8
576#define T2_OPCODE_ADC 10
577#define T2_OPCODE_SBC 11
578#define T2_OPCODE_SUB 13
579#define T2_OPCODE_RSB 14
580
a737bd4d
NC
581#define T_OPCODE_MUL 0x4340
582#define T_OPCODE_TST 0x4200
583#define T_OPCODE_CMN 0x42c0
584#define T_OPCODE_NEG 0x4240
585#define T_OPCODE_MVN 0x43c0
90e4755a 586
a737bd4d
NC
587#define T_OPCODE_ADD_R3 0x1800
588#define T_OPCODE_SUB_R3 0x1a00
589#define T_OPCODE_ADD_HI 0x4400
590#define T_OPCODE_ADD_ST 0xb000
591#define T_OPCODE_SUB_ST 0xb080
592#define T_OPCODE_ADD_SP 0xa800
593#define T_OPCODE_ADD_PC 0xa000
594#define T_OPCODE_ADD_I8 0x3000
595#define T_OPCODE_SUB_I8 0x3800
596#define T_OPCODE_ADD_I3 0x1c00
597#define T_OPCODE_SUB_I3 0x1e00
b99bd4ef 598
a737bd4d
NC
599#define T_OPCODE_ASR_R 0x4100
600#define T_OPCODE_LSL_R 0x4080
c19d1205
ZW
601#define T_OPCODE_LSR_R 0x40c0
602#define T_OPCODE_ROR_R 0x41c0
a737bd4d
NC
603#define T_OPCODE_ASR_I 0x1000
604#define T_OPCODE_LSL_I 0x0000
605#define T_OPCODE_LSR_I 0x0800
b99bd4ef 606
a737bd4d
NC
607#define T_OPCODE_MOV_I8 0x2000
608#define T_OPCODE_CMP_I8 0x2800
609#define T_OPCODE_CMP_LR 0x4280
610#define T_OPCODE_MOV_HR 0x4600
611#define T_OPCODE_CMP_HR 0x4500
b99bd4ef 612
a737bd4d
NC
613#define T_OPCODE_LDR_PC 0x4800
614#define T_OPCODE_LDR_SP 0x9800
615#define T_OPCODE_STR_SP 0x9000
616#define T_OPCODE_LDR_IW 0x6800
617#define T_OPCODE_STR_IW 0x6000
618#define T_OPCODE_LDR_IH 0x8800
619#define T_OPCODE_STR_IH 0x8000
620#define T_OPCODE_LDR_IB 0x7800
621#define T_OPCODE_STR_IB 0x7000
622#define T_OPCODE_LDR_RW 0x5800
623#define T_OPCODE_STR_RW 0x5000
624#define T_OPCODE_LDR_RH 0x5a00
625#define T_OPCODE_STR_RH 0x5200
626#define T_OPCODE_LDR_RB 0x5c00
627#define T_OPCODE_STR_RB 0x5400
c9b604bd 628
a737bd4d
NC
629#define T_OPCODE_PUSH 0xb400
630#define T_OPCODE_POP 0xbc00
b99bd4ef 631
2fc8bdac 632#define T_OPCODE_BRANCH 0xe000
b99bd4ef 633
a737bd4d 634#define THUMB_SIZE 2 /* Size of thumb instruction. */
a737bd4d 635#define THUMB_PP_PC_LR 0x0100
c19d1205 636#define THUMB_LOAD_BIT 0x0800
53365c0d 637#define THUMB2_LOAD_BIT 0x00100000
c19d1205
ZW
638
639#define BAD_ARGS _("bad arguments to instruction")
640#define BAD_PC _("r15 not allowed here")
641#define BAD_COND _("instruction cannot be conditional")
642#define BAD_OVERLAP _("registers may not be the same")
643#define BAD_HIREG _("lo register required")
644#define BAD_THUMB32 _("instruction not supported in Thumb16 mode")
01cfc07f 645#define BAD_ADDR_MODE _("instruction does not accept this addressing mode");
dfa9f0d5
PB
646#define BAD_BRANCH _("branch must be last instruction in IT block")
647#define BAD_NOT_IT _("instruction not allowed in IT block")
037e8744 648#define BAD_FPU _("selected FPU does not support instruction")
c19d1205
ZW
649
650static struct hash_control *arm_ops_hsh;
651static struct hash_control *arm_cond_hsh;
652static struct hash_control *arm_shift_hsh;
653static struct hash_control *arm_psr_hsh;
62b3e311 654static struct hash_control *arm_v7m_psr_hsh;
c19d1205
ZW
655static struct hash_control *arm_reg_hsh;
656static struct hash_control *arm_reloc_hsh;
62b3e311 657static struct hash_control *arm_barrier_opt_hsh;
b99bd4ef 658
b99bd4ef
NC
659/* Stuff needed to resolve the label ambiguity
660 As:
661 ...
662 label: <insn>
663 may differ from:
664 ...
665 label:
c19d1205 666 <insn>
b99bd4ef
NC
667*/
668
669symbolS * last_label_seen;
b34976b6 670static int label_is_thumb_function_name = FALSE;
a737bd4d 671\f
3d0c9500
NC
672/* Literal pool structure. Held on a per-section
673 and per-sub-section basis. */
a737bd4d 674
c19d1205 675#define MAX_LITERAL_POOL_SIZE 1024
3d0c9500 676typedef struct literal_pool
b99bd4ef 677{
c19d1205
ZW
678 expressionS literals [MAX_LITERAL_POOL_SIZE];
679 unsigned int next_free_entry;
680 unsigned int id;
681 symbolS * symbol;
682 segT section;
683 subsegT sub_section;
61b5f74b 684 struct literal_pool * next;
3d0c9500 685} literal_pool;
b99bd4ef 686
3d0c9500
NC
687/* Pointer to a linked list of literal pools. */
688literal_pool * list_of_pools = NULL;
e27ec89e
PB
689
690/* State variables for IT block handling. */
691static bfd_boolean current_it_mask = 0;
692static int current_cc;
693
c19d1205
ZW
694\f
695/* Pure syntax. */
b99bd4ef 696
c19d1205
ZW
697/* This array holds the chars that always start a comment. If the
698 pre-processor is disabled, these aren't very useful. */
699const char comment_chars[] = "@";
3d0c9500 700
c19d1205
ZW
701/* This array holds the chars that only start a comment at the beginning of
702 a line. If the line seems to have the form '# 123 filename'
703 .line and .file directives will appear in the pre-processed output. */
704/* Note that input_file.c hand checks for '#' at the beginning of the
705 first line of the input file. This is because the compiler outputs
706 #NO_APP at the beginning of its output. */
707/* Also note that comments like this one will always work. */
708const char line_comment_chars[] = "#";
3d0c9500 709
c19d1205 710const char line_separator_chars[] = ";";
b99bd4ef 711
c19d1205
ZW
712/* Chars that can be used to separate mant
713 from exp in floating point numbers. */
714const char EXP_CHARS[] = "eE";
3d0c9500 715
c19d1205
ZW
716/* Chars that mean this number is a floating point constant. */
717/* As in 0f12.456 */
718/* or 0d1.2345e12 */
b99bd4ef 719
c19d1205 720const char FLT_CHARS[] = "rRsSfFdDxXeEpP";
3d0c9500 721
c19d1205
ZW
722/* Prefix characters that indicate the start of an immediate
723 value. */
724#define is_immediate_prefix(C) ((C) == '#' || (C) == '$')
3d0c9500 725
c19d1205
ZW
726/* Separator character handling. */
727
728#define skip_whitespace(str) do { if (*(str) == ' ') ++(str); } while (0)
729
730static inline int
731skip_past_char (char ** str, char c)
732{
733 if (**str == c)
734 {
735 (*str)++;
736 return SUCCESS;
3d0c9500 737 }
c19d1205
ZW
738 else
739 return FAIL;
740}
741#define skip_past_comma(str) skip_past_char (str, ',')
3d0c9500 742
c19d1205
ZW
743/* Arithmetic expressions (possibly involving symbols). */
744
745/* Return TRUE if anything in the expression is a bignum. */
746
747static int
748walk_no_bignums (symbolS * sp)
749{
750 if (symbol_get_value_expression (sp)->X_op == O_big)
751 return 1;
752
753 if (symbol_get_value_expression (sp)->X_add_symbol)
3d0c9500 754 {
c19d1205
ZW
755 return (walk_no_bignums (symbol_get_value_expression (sp)->X_add_symbol)
756 || (symbol_get_value_expression (sp)->X_op_symbol
757 && walk_no_bignums (symbol_get_value_expression (sp)->X_op_symbol)));
3d0c9500
NC
758 }
759
c19d1205 760 return 0;
3d0c9500
NC
761}
762
c19d1205
ZW
763static int in_my_get_expression = 0;
764
765/* Third argument to my_get_expression. */
766#define GE_NO_PREFIX 0
767#define GE_IMM_PREFIX 1
768#define GE_OPT_PREFIX 2
5287ad62
JB
769/* This is a bit of a hack. Use an optional prefix, and also allow big (64-bit)
770 immediates, as can be used in Neon VMVN and VMOV immediate instructions. */
771#define GE_OPT_PREFIX_BIG 3
a737bd4d 772
b99bd4ef 773static int
c19d1205 774my_get_expression (expressionS * ep, char ** str, int prefix_mode)
b99bd4ef 775{
c19d1205
ZW
776 char * save_in;
777 segT seg;
b99bd4ef 778
c19d1205
ZW
779 /* In unified syntax, all prefixes are optional. */
780 if (unified_syntax)
5287ad62
JB
781 prefix_mode = (prefix_mode == GE_OPT_PREFIX_BIG) ? prefix_mode
782 : GE_OPT_PREFIX;
b99bd4ef 783
c19d1205 784 switch (prefix_mode)
b99bd4ef 785 {
c19d1205
ZW
786 case GE_NO_PREFIX: break;
787 case GE_IMM_PREFIX:
788 if (!is_immediate_prefix (**str))
789 {
790 inst.error = _("immediate expression requires a # prefix");
791 return FAIL;
792 }
793 (*str)++;
794 break;
795 case GE_OPT_PREFIX:
5287ad62 796 case GE_OPT_PREFIX_BIG:
c19d1205
ZW
797 if (is_immediate_prefix (**str))
798 (*str)++;
799 break;
800 default: abort ();
801 }
b99bd4ef 802
c19d1205 803 memset (ep, 0, sizeof (expressionS));
b99bd4ef 804
c19d1205
ZW
805 save_in = input_line_pointer;
806 input_line_pointer = *str;
807 in_my_get_expression = 1;
808 seg = expression (ep);
809 in_my_get_expression = 0;
810
811 if (ep->X_op == O_illegal)
b99bd4ef 812 {
c19d1205
ZW
813 /* We found a bad expression in md_operand(). */
814 *str = input_line_pointer;
815 input_line_pointer = save_in;
816 if (inst.error == NULL)
817 inst.error = _("bad expression");
818 return 1;
819 }
b99bd4ef 820
c19d1205
ZW
821#ifdef OBJ_AOUT
822 if (seg != absolute_section
823 && seg != text_section
824 && seg != data_section
825 && seg != bss_section
826 && seg != undefined_section)
827 {
828 inst.error = _("bad segment");
829 *str = input_line_pointer;
830 input_line_pointer = save_in;
831 return 1;
b99bd4ef 832 }
c19d1205 833#endif
b99bd4ef 834
c19d1205
ZW
835 /* Get rid of any bignums now, so that we don't generate an error for which
836 we can't establish a line number later on. Big numbers are never valid
837 in instructions, which is where this routine is always called. */
5287ad62
JB
838 if (prefix_mode != GE_OPT_PREFIX_BIG
839 && (ep->X_op == O_big
840 || (ep->X_add_symbol
841 && (walk_no_bignums (ep->X_add_symbol)
842 || (ep->X_op_symbol
843 && walk_no_bignums (ep->X_op_symbol))))))
c19d1205
ZW
844 {
845 inst.error = _("invalid constant");
846 *str = input_line_pointer;
847 input_line_pointer = save_in;
848 return 1;
849 }
b99bd4ef 850
c19d1205
ZW
851 *str = input_line_pointer;
852 input_line_pointer = save_in;
853 return 0;
b99bd4ef
NC
854}
855
c19d1205
ZW
856/* Turn a string in input_line_pointer into a floating point constant
857 of type TYPE, and store the appropriate bytes in *LITP. The number
858 of LITTLENUMS emitted is stored in *SIZEP. An error message is
859 returned, or NULL on OK.
b99bd4ef 860
c19d1205
ZW
861 Note that fp constants aren't represent in the normal way on the ARM.
862 In big endian mode, things are as expected. However, in little endian
863 mode fp constants are big-endian word-wise, and little-endian byte-wise
864 within the words. For example, (double) 1.1 in big endian mode is
865 the byte sequence 3f f1 99 99 99 99 99 9a, and in little endian mode is
866 the byte sequence 99 99 f1 3f 9a 99 99 99.
b99bd4ef 867
c19d1205 868 ??? The format of 12 byte floats is uncertain according to gcc's arm.h. */
b99bd4ef 869
c19d1205
ZW
870char *
871md_atof (int type, char * litP, int * sizeP)
872{
873 int prec;
874 LITTLENUM_TYPE words[MAX_LITTLENUMS];
875 char *t;
876 int i;
b99bd4ef 877
c19d1205
ZW
878 switch (type)
879 {
880 case 'f':
881 case 'F':
882 case 's':
883 case 'S':
884 prec = 2;
885 break;
b99bd4ef 886
c19d1205
ZW
887 case 'd':
888 case 'D':
889 case 'r':
890 case 'R':
891 prec = 4;
892 break;
b99bd4ef 893
c19d1205
ZW
894 case 'x':
895 case 'X':
896 prec = 6;
897 break;
b99bd4ef 898
c19d1205
ZW
899 case 'p':
900 case 'P':
901 prec = 6;
902 break;
a737bd4d 903
c19d1205
ZW
904 default:
905 *sizeP = 0;
906 return _("bad call to MD_ATOF()");
907 }
b99bd4ef 908
c19d1205
ZW
909 t = atof_ieee (input_line_pointer, type, words);
910 if (t)
911 input_line_pointer = t;
912 *sizeP = prec * 2;
b99bd4ef 913
c19d1205
ZW
914 if (target_big_endian)
915 {
916 for (i = 0; i < prec; i++)
917 {
918 md_number_to_chars (litP, (valueT) words[i], 2);
919 litP += 2;
920 }
921 }
922 else
923 {
e74cfd16 924 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_endian_pure))
c19d1205
ZW
925 for (i = prec - 1; i >= 0; i--)
926 {
927 md_number_to_chars (litP, (valueT) words[i], 2);
928 litP += 2;
929 }
930 else
931 /* For a 4 byte float the order of elements in `words' is 1 0.
932 For an 8 byte float the order is 1 0 3 2. */
933 for (i = 0; i < prec; i += 2)
934 {
935 md_number_to_chars (litP, (valueT) words[i + 1], 2);
936 md_number_to_chars (litP + 2, (valueT) words[i], 2);
937 litP += 4;
938 }
939 }
b99bd4ef 940
c19d1205
ZW
941 return 0;
942}
b99bd4ef 943
c19d1205
ZW
944/* We handle all bad expressions here, so that we can report the faulty
945 instruction in the error message. */
946void
947md_operand (expressionS * expr)
948{
949 if (in_my_get_expression)
950 expr->X_op = O_illegal;
b99bd4ef
NC
951}
952
c19d1205 953/* Immediate values. */
b99bd4ef 954
c19d1205
ZW
955/* Generic immediate-value read function for use in directives.
956 Accepts anything that 'expression' can fold to a constant.
957 *val receives the number. */
958#ifdef OBJ_ELF
959static int
960immediate_for_directive (int *val)
b99bd4ef 961{
c19d1205
ZW
962 expressionS exp;
963 exp.X_op = O_illegal;
b99bd4ef 964
c19d1205
ZW
965 if (is_immediate_prefix (*input_line_pointer))
966 {
967 input_line_pointer++;
968 expression (&exp);
969 }
b99bd4ef 970
c19d1205
ZW
971 if (exp.X_op != O_constant)
972 {
973 as_bad (_("expected #constant"));
974 ignore_rest_of_line ();
975 return FAIL;
976 }
977 *val = exp.X_add_number;
978 return SUCCESS;
b99bd4ef 979}
c19d1205 980#endif
b99bd4ef 981
c19d1205 982/* Register parsing. */
b99bd4ef 983
c19d1205
ZW
984/* Generic register parser. CCP points to what should be the
985 beginning of a register name. If it is indeed a valid register
986 name, advance CCP over it and return the reg_entry structure;
987 otherwise return NULL. Does not issue diagnostics. */
988
989static struct reg_entry *
990arm_reg_parse_multi (char **ccp)
b99bd4ef 991{
c19d1205
ZW
992 char *start = *ccp;
993 char *p;
994 struct reg_entry *reg;
b99bd4ef 995
c19d1205
ZW
996#ifdef REGISTER_PREFIX
997 if (*start != REGISTER_PREFIX)
01cfc07f 998 return NULL;
c19d1205
ZW
999 start++;
1000#endif
1001#ifdef OPTIONAL_REGISTER_PREFIX
1002 if (*start == OPTIONAL_REGISTER_PREFIX)
1003 start++;
1004#endif
b99bd4ef 1005
c19d1205
ZW
1006 p = start;
1007 if (!ISALPHA (*p) || !is_name_beginner (*p))
1008 return NULL;
b99bd4ef 1009
c19d1205
ZW
1010 do
1011 p++;
1012 while (ISALPHA (*p) || ISDIGIT (*p) || *p == '_');
1013
1014 reg = (struct reg_entry *) hash_find_n (arm_reg_hsh, start, p - start);
1015
1016 if (!reg)
1017 return NULL;
1018
1019 *ccp = p;
1020 return reg;
b99bd4ef
NC
1021}
1022
1023static int
dcbf9037
JB
1024arm_reg_alt_syntax (char **ccp, char *start, struct reg_entry *reg,
1025 enum arm_reg_type type)
b99bd4ef 1026{
c19d1205
ZW
1027 /* Alternative syntaxes are accepted for a few register classes. */
1028 switch (type)
1029 {
1030 case REG_TYPE_MVF:
1031 case REG_TYPE_MVD:
1032 case REG_TYPE_MVFX:
1033 case REG_TYPE_MVDX:
1034 /* Generic coprocessor register names are allowed for these. */
79134647 1035 if (reg && reg->type == REG_TYPE_CN)
c19d1205
ZW
1036 return reg->number;
1037 break;
69b97547 1038
c19d1205
ZW
1039 case REG_TYPE_CP:
1040 /* For backward compatibility, a bare number is valid here. */
1041 {
1042 unsigned long processor = strtoul (start, ccp, 10);
1043 if (*ccp != start && processor <= 15)
1044 return processor;
1045 }
6057a28f 1046
c19d1205
ZW
1047 case REG_TYPE_MMXWC:
1048 /* WC includes WCG. ??? I'm not sure this is true for all
1049 instructions that take WC registers. */
79134647 1050 if (reg && reg->type == REG_TYPE_MMXWCG)
c19d1205 1051 return reg->number;
6057a28f 1052 break;
c19d1205 1053
6057a28f 1054 default:
c19d1205 1055 break;
6057a28f
NC
1056 }
1057
dcbf9037
JB
1058 return FAIL;
1059}
1060
1061/* As arm_reg_parse_multi, but the register must be of type TYPE, and the
1062 return value is the register number or FAIL. */
1063
1064static int
1065arm_reg_parse (char **ccp, enum arm_reg_type type)
1066{
1067 char *start = *ccp;
1068 struct reg_entry *reg = arm_reg_parse_multi (ccp);
1069 int ret;
1070
1071 /* Do not allow a scalar (reg+index) to parse as a register. */
1072 if (reg && reg->neon && (reg->neon->defined & NTA_HASINDEX))
1073 return FAIL;
1074
1075 if (reg && reg->type == type)
1076 return reg->number;
1077
1078 if ((ret = arm_reg_alt_syntax (ccp, start, reg, type)) != FAIL)
1079 return ret;
1080
c19d1205
ZW
1081 *ccp = start;
1082 return FAIL;
1083}
69b97547 1084
dcbf9037
JB
1085/* Parse a Neon type specifier. *STR should point at the leading '.'
1086 character. Does no verification at this stage that the type fits the opcode
1087 properly. E.g.,
1088
1089 .i32.i32.s16
1090 .s32.f32
1091 .u16
1092
1093 Can all be legally parsed by this function.
1094
1095 Fills in neon_type struct pointer with parsed information, and updates STR
1096 to point after the parsed type specifier. Returns SUCCESS if this was a legal
1097 type, FAIL if not. */
1098
1099static int
1100parse_neon_type (struct neon_type *type, char **str)
1101{
1102 char *ptr = *str;
1103
1104 if (type)
1105 type->elems = 0;
1106
1107 while (type->elems < NEON_MAX_TYPE_ELS)
1108 {
1109 enum neon_el_type thistype = NT_untyped;
1110 unsigned thissize = -1u;
1111
1112 if (*ptr != '.')
1113 break;
1114
1115 ptr++;
1116
1117 /* Just a size without an explicit type. */
1118 if (ISDIGIT (*ptr))
1119 goto parsesize;
1120
1121 switch (TOLOWER (*ptr))
1122 {
1123 case 'i': thistype = NT_integer; break;
1124 case 'f': thistype = NT_float; break;
1125 case 'p': thistype = NT_poly; break;
1126 case 's': thistype = NT_signed; break;
1127 case 'u': thistype = NT_unsigned; break;
037e8744
JB
1128 case 'd':
1129 thistype = NT_float;
1130 thissize = 64;
1131 ptr++;
1132 goto done;
dcbf9037
JB
1133 default:
1134 as_bad (_("unexpected character `%c' in type specifier"), *ptr);
1135 return FAIL;
1136 }
1137
1138 ptr++;
1139
1140 /* .f is an abbreviation for .f32. */
1141 if (thistype == NT_float && !ISDIGIT (*ptr))
1142 thissize = 32;
1143 else
1144 {
1145 parsesize:
1146 thissize = strtoul (ptr, &ptr, 10);
1147
1148 if (thissize != 8 && thissize != 16 && thissize != 32
1149 && thissize != 64)
1150 {
1151 as_bad (_("bad size %d in type specifier"), thissize);
1152 return FAIL;
1153 }
1154 }
1155
037e8744 1156 done:
dcbf9037
JB
1157 if (type)
1158 {
1159 type->el[type->elems].type = thistype;
1160 type->el[type->elems].size = thissize;
1161 type->elems++;
1162 }
1163 }
1164
1165 /* Empty/missing type is not a successful parse. */
1166 if (type->elems == 0)
1167 return FAIL;
1168
1169 *str = ptr;
1170
1171 return SUCCESS;
1172}
1173
1174/* Errors may be set multiple times during parsing or bit encoding
1175 (particularly in the Neon bits), but usually the earliest error which is set
1176 will be the most meaningful. Avoid overwriting it with later (cascading)
1177 errors by calling this function. */
1178
1179static void
1180first_error (const char *err)
1181{
1182 if (!inst.error)
1183 inst.error = err;
1184}
1185
1186/* Parse a single type, e.g. ".s32", leading period included. */
1187static int
1188parse_neon_operand_type (struct neon_type_el *vectype, char **ccp)
1189{
1190 char *str = *ccp;
1191 struct neon_type optype;
1192
1193 if (*str == '.')
1194 {
1195 if (parse_neon_type (&optype, &str) == SUCCESS)
1196 {
1197 if (optype.elems == 1)
1198 *vectype = optype.el[0];
1199 else
1200 {
1201 first_error (_("only one type should be specified for operand"));
1202 return FAIL;
1203 }
1204 }
1205 else
1206 {
1207 first_error (_("vector type expected"));
1208 return FAIL;
1209 }
1210 }
1211 else
1212 return FAIL;
1213
1214 *ccp = str;
1215
1216 return SUCCESS;
1217}
1218
1219/* Special meanings for indices (which have a range of 0-7), which will fit into
1220 a 4-bit integer. */
1221
1222#define NEON_ALL_LANES 15
1223#define NEON_INTERLEAVE_LANES 14
1224
1225/* Parse either a register or a scalar, with an optional type. Return the
1226 register number, and optionally fill in the actual type of the register
1227 when multiple alternatives were given (NEON_TYPE_NDQ) in *RTYPE, and
1228 type/index information in *TYPEINFO. */
1229
1230static int
1231parse_typed_reg_or_scalar (char **ccp, enum arm_reg_type type,
1232 enum arm_reg_type *rtype,
1233 struct neon_typed_alias *typeinfo)
1234{
1235 char *str = *ccp;
1236 struct reg_entry *reg = arm_reg_parse_multi (&str);
1237 struct neon_typed_alias atype;
1238 struct neon_type_el parsetype;
1239
1240 atype.defined = 0;
1241 atype.index = -1;
1242 atype.eltype.type = NT_invtype;
1243 atype.eltype.size = -1;
1244
1245 /* Try alternate syntax for some types of register. Note these are mutually
1246 exclusive with the Neon syntax extensions. */
1247 if (reg == NULL)
1248 {
1249 int altreg = arm_reg_alt_syntax (&str, *ccp, reg, type);
1250 if (altreg != FAIL)
1251 *ccp = str;
1252 if (typeinfo)
1253 *typeinfo = atype;
1254 return altreg;
1255 }
1256
037e8744
JB
1257 /* Undo polymorphism when a set of register types may be accepted. */
1258 if ((type == REG_TYPE_NDQ
1259 && (reg->type == REG_TYPE_NQ || reg->type == REG_TYPE_VFD))
1260 || (type == REG_TYPE_VFSD
1261 && (reg->type == REG_TYPE_VFS || reg->type == REG_TYPE_VFD))
1262 || (type == REG_TYPE_NSDQ
1263 && (reg->type == REG_TYPE_VFS || reg->type == REG_TYPE_VFD
1264 || reg->type == REG_TYPE_NQ)))
dcbf9037
JB
1265 type = reg->type;
1266
1267 if (type != reg->type)
1268 return FAIL;
1269
1270 if (reg->neon)
1271 atype = *reg->neon;
1272
1273 if (parse_neon_operand_type (&parsetype, &str) == SUCCESS)
1274 {
1275 if ((atype.defined & NTA_HASTYPE) != 0)
1276 {
1277 first_error (_("can't redefine type for operand"));
1278 return FAIL;
1279 }
1280 atype.defined |= NTA_HASTYPE;
1281 atype.eltype = parsetype;
1282 }
1283
1284 if (skip_past_char (&str, '[') == SUCCESS)
1285 {
1286 if (type != REG_TYPE_VFD)
1287 {
1288 first_error (_("only D registers may be indexed"));
1289 return FAIL;
1290 }
1291
1292 if ((atype.defined & NTA_HASINDEX) != 0)
1293 {
1294 first_error (_("can't change index for operand"));
1295 return FAIL;
1296 }
1297
1298 atype.defined |= NTA_HASINDEX;
1299
1300 if (skip_past_char (&str, ']') == SUCCESS)
1301 atype.index = NEON_ALL_LANES;
1302 else
1303 {
1304 expressionS exp;
1305
1306 my_get_expression (&exp, &str, GE_NO_PREFIX);
1307
1308 if (exp.X_op != O_constant)
1309 {
1310 first_error (_("constant expression required"));
1311 return FAIL;
1312 }
1313
1314 if (skip_past_char (&str, ']') == FAIL)
1315 return FAIL;
1316
1317 atype.index = exp.X_add_number;
1318 }
1319 }
1320
1321 if (typeinfo)
1322 *typeinfo = atype;
1323
1324 if (rtype)
1325 *rtype = type;
1326
1327 *ccp = str;
1328
1329 return reg->number;
1330}
1331
1332/* Like arm_reg_parse, but allow allow the following extra features:
1333 - If RTYPE is non-zero, return the (possibly restricted) type of the
1334 register (e.g. Neon double or quad reg when either has been requested).
1335 - If this is a Neon vector type with additional type information, fill
1336 in the struct pointed to by VECTYPE (if non-NULL).
1337 This function will fault on encountering a scalar.
1338*/
1339
1340static int
1341arm_typed_reg_parse (char **ccp, enum arm_reg_type type,
1342 enum arm_reg_type *rtype, struct neon_type_el *vectype)
1343{
1344 struct neon_typed_alias atype;
1345 char *str = *ccp;
1346 int reg = parse_typed_reg_or_scalar (&str, type, rtype, &atype);
1347
1348 if (reg == FAIL)
1349 return FAIL;
1350
1351 /* Do not allow a scalar (reg+index) to parse as a register. */
1352 if ((atype.defined & NTA_HASINDEX) != 0)
1353 {
1354 first_error (_("register operand expected, but got scalar"));
1355 return FAIL;
1356 }
1357
1358 if (vectype)
1359 *vectype = atype.eltype;
1360
1361 *ccp = str;
1362
1363 return reg;
1364}
1365
1366#define NEON_SCALAR_REG(X) ((X) >> 4)
1367#define NEON_SCALAR_INDEX(X) ((X) & 15)
1368
5287ad62
JB
1369/* Parse a Neon scalar. Most of the time when we're parsing a scalar, we don't
1370 have enough information to be able to do a good job bounds-checking. So, we
1371 just do easy checks here, and do further checks later. */
1372
1373static int
dcbf9037 1374parse_scalar (char **ccp, int elsize, struct neon_type_el *type)
5287ad62 1375{
dcbf9037 1376 int reg;
5287ad62 1377 char *str = *ccp;
dcbf9037 1378 struct neon_typed_alias atype;
5287ad62 1379
dcbf9037 1380 reg = parse_typed_reg_or_scalar (&str, REG_TYPE_VFD, NULL, &atype);
5287ad62 1381
dcbf9037 1382 if (reg == FAIL || (atype.defined & NTA_HASINDEX) == 0)
5287ad62
JB
1383 return FAIL;
1384
dcbf9037 1385 if (atype.index == NEON_ALL_LANES)
5287ad62 1386 {
dcbf9037 1387 first_error (_("scalar must have an index"));
5287ad62
JB
1388 return FAIL;
1389 }
dcbf9037 1390 else if (atype.index >= 64 / elsize)
5287ad62 1391 {
dcbf9037 1392 first_error (_("scalar index out of range"));
5287ad62
JB
1393 return FAIL;
1394 }
1395
dcbf9037
JB
1396 if (type)
1397 *type = atype.eltype;
5287ad62 1398
5287ad62
JB
1399 *ccp = str;
1400
dcbf9037 1401 return reg * 16 + atype.index;
5287ad62
JB
1402}
1403
c19d1205
ZW
1404/* Parse an ARM register list. Returns the bitmask, or FAIL. */
1405static long
1406parse_reg_list (char ** strp)
1407{
1408 char * str = * strp;
1409 long range = 0;
1410 int another_range;
a737bd4d 1411
c19d1205
ZW
1412 /* We come back here if we get ranges concatenated by '+' or '|'. */
1413 do
6057a28f 1414 {
c19d1205 1415 another_range = 0;
a737bd4d 1416
c19d1205
ZW
1417 if (*str == '{')
1418 {
1419 int in_range = 0;
1420 int cur_reg = -1;
a737bd4d 1421
c19d1205
ZW
1422 str++;
1423 do
1424 {
1425 int reg;
6057a28f 1426
dcbf9037 1427 if ((reg = arm_reg_parse (&str, REG_TYPE_RN)) == FAIL)
c19d1205 1428 {
dcbf9037 1429 first_error (_(reg_expected_msgs[REG_TYPE_RN]));
c19d1205
ZW
1430 return FAIL;
1431 }
a737bd4d 1432
c19d1205
ZW
1433 if (in_range)
1434 {
1435 int i;
a737bd4d 1436
c19d1205
ZW
1437 if (reg <= cur_reg)
1438 {
dcbf9037 1439 first_error (_("bad range in register list"));
c19d1205
ZW
1440 return FAIL;
1441 }
40a18ebd 1442
c19d1205
ZW
1443 for (i = cur_reg + 1; i < reg; i++)
1444 {
1445 if (range & (1 << i))
1446 as_tsktsk
1447 (_("Warning: duplicated register (r%d) in register list"),
1448 i);
1449 else
1450 range |= 1 << i;
1451 }
1452 in_range = 0;
1453 }
a737bd4d 1454
c19d1205
ZW
1455 if (range & (1 << reg))
1456 as_tsktsk (_("Warning: duplicated register (r%d) in register list"),
1457 reg);
1458 else if (reg <= cur_reg)
1459 as_tsktsk (_("Warning: register range not in ascending order"));
a737bd4d 1460
c19d1205
ZW
1461 range |= 1 << reg;
1462 cur_reg = reg;
1463 }
1464 while (skip_past_comma (&str) != FAIL
1465 || (in_range = 1, *str++ == '-'));
1466 str--;
a737bd4d 1467
c19d1205
ZW
1468 if (*str++ != '}')
1469 {
dcbf9037 1470 first_error (_("missing `}'"));
c19d1205
ZW
1471 return FAIL;
1472 }
1473 }
1474 else
1475 {
1476 expressionS expr;
40a18ebd 1477
c19d1205
ZW
1478 if (my_get_expression (&expr, &str, GE_NO_PREFIX))
1479 return FAIL;
40a18ebd 1480
c19d1205
ZW
1481 if (expr.X_op == O_constant)
1482 {
1483 if (expr.X_add_number
1484 != (expr.X_add_number & 0x0000ffff))
1485 {
1486 inst.error = _("invalid register mask");
1487 return FAIL;
1488 }
a737bd4d 1489
c19d1205
ZW
1490 if ((range & expr.X_add_number) != 0)
1491 {
1492 int regno = range & expr.X_add_number;
a737bd4d 1493
c19d1205
ZW
1494 regno &= -regno;
1495 regno = (1 << regno) - 1;
1496 as_tsktsk
1497 (_("Warning: duplicated register (r%d) in register list"),
1498 regno);
1499 }
a737bd4d 1500
c19d1205
ZW
1501 range |= expr.X_add_number;
1502 }
1503 else
1504 {
1505 if (inst.reloc.type != 0)
1506 {
1507 inst.error = _("expression too complex");
1508 return FAIL;
1509 }
a737bd4d 1510
c19d1205
ZW
1511 memcpy (&inst.reloc.exp, &expr, sizeof (expressionS));
1512 inst.reloc.type = BFD_RELOC_ARM_MULTI;
1513 inst.reloc.pc_rel = 0;
1514 }
1515 }
a737bd4d 1516
c19d1205
ZW
1517 if (*str == '|' || *str == '+')
1518 {
1519 str++;
1520 another_range = 1;
1521 }
a737bd4d 1522 }
c19d1205 1523 while (another_range);
a737bd4d 1524
c19d1205
ZW
1525 *strp = str;
1526 return range;
a737bd4d
NC
1527}
1528
5287ad62
JB
1529/* Types of registers in a list. */
1530
1531enum reg_list_els
1532{
1533 REGLIST_VFP_S,
1534 REGLIST_VFP_D,
1535 REGLIST_NEON_D
1536};
1537
c19d1205
ZW
1538/* Parse a VFP register list. If the string is invalid return FAIL.
1539 Otherwise return the number of registers, and set PBASE to the first
5287ad62
JB
1540 register. Parses registers of type ETYPE.
1541 If REGLIST_NEON_D is used, several syntax enhancements are enabled:
1542 - Q registers can be used to specify pairs of D registers
1543 - { } can be omitted from around a singleton register list
1544 FIXME: This is not implemented, as it would require backtracking in
1545 some cases, e.g.:
1546 vtbl.8 d3,d4,d5
1547 This could be done (the meaning isn't really ambiguous), but doesn't
1548 fit in well with the current parsing framework.
dcbf9037
JB
1549 - 32 D registers may be used (also true for VFPv3).
1550 FIXME: Types are ignored in these register lists, which is probably a
1551 bug. */
6057a28f 1552
c19d1205 1553static int
037e8744 1554parse_vfp_reg_list (char **ccp, unsigned int *pbase, enum reg_list_els etype)
6057a28f 1555{
037e8744 1556 char *str = *ccp;
c19d1205
ZW
1557 int base_reg;
1558 int new_base;
5287ad62
JB
1559 enum arm_reg_type regtype = 0;
1560 int max_regs = 0;
c19d1205
ZW
1561 int count = 0;
1562 int warned = 0;
1563 unsigned long mask = 0;
a737bd4d 1564 int i;
6057a28f 1565
037e8744 1566 if (*str != '{')
5287ad62
JB
1567 {
1568 inst.error = _("expecting {");
1569 return FAIL;
1570 }
6057a28f 1571
037e8744 1572 str++;
6057a28f 1573
5287ad62 1574 switch (etype)
c19d1205 1575 {
5287ad62 1576 case REGLIST_VFP_S:
c19d1205
ZW
1577 regtype = REG_TYPE_VFS;
1578 max_regs = 32;
5287ad62
JB
1579 break;
1580
1581 case REGLIST_VFP_D:
1582 regtype = REG_TYPE_VFD;
b7fc2769
JB
1583 break;
1584
1585 case REGLIST_NEON_D:
1586 regtype = REG_TYPE_NDQ;
1587 break;
1588 }
1589
1590 if (etype != REGLIST_VFP_S)
1591 {
5287ad62
JB
1592 /* VFPv3 allows 32 D registers. */
1593 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v3))
1594 {
1595 max_regs = 32;
1596 if (thumb_mode)
1597 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
1598 fpu_vfp_ext_v3);
1599 else
1600 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
1601 fpu_vfp_ext_v3);
1602 }
1603 else
1604 max_regs = 16;
c19d1205 1605 }
6057a28f 1606
c19d1205 1607 base_reg = max_regs;
a737bd4d 1608
c19d1205
ZW
1609 do
1610 {
5287ad62 1611 int setmask = 1, addregs = 1;
dcbf9037 1612
037e8744 1613 new_base = arm_typed_reg_parse (&str, regtype, &regtype, NULL);
dcbf9037 1614
c19d1205 1615 if (new_base == FAIL)
a737bd4d 1616 {
dcbf9037 1617 first_error (_(reg_expected_msgs[regtype]));
c19d1205
ZW
1618 return FAIL;
1619 }
dcbf9037 1620
b7fc2769
JB
1621 if (new_base >= max_regs)
1622 {
1623 first_error (_("register out of range in list"));
1624 return FAIL;
1625 }
1626
5287ad62
JB
1627 /* Note: a value of 2 * n is returned for the register Q<n>. */
1628 if (regtype == REG_TYPE_NQ)
1629 {
1630 setmask = 3;
1631 addregs = 2;
1632 }
1633
c19d1205
ZW
1634 if (new_base < base_reg)
1635 base_reg = new_base;
a737bd4d 1636
5287ad62 1637 if (mask & (setmask << new_base))
c19d1205 1638 {
dcbf9037 1639 first_error (_("invalid register list"));
c19d1205 1640 return FAIL;
a737bd4d 1641 }
a737bd4d 1642
c19d1205
ZW
1643 if ((mask >> new_base) != 0 && ! warned)
1644 {
1645 as_tsktsk (_("register list not in ascending order"));
1646 warned = 1;
1647 }
0bbf2aa4 1648
5287ad62
JB
1649 mask |= setmask << new_base;
1650 count += addregs;
0bbf2aa4 1651
037e8744 1652 if (*str == '-') /* We have the start of a range expression */
c19d1205
ZW
1653 {
1654 int high_range;
0bbf2aa4 1655
037e8744 1656 str++;
0bbf2aa4 1657
037e8744 1658 if ((high_range = arm_typed_reg_parse (&str, regtype, NULL, NULL))
dcbf9037 1659 == FAIL)
c19d1205
ZW
1660 {
1661 inst.error = gettext (reg_expected_msgs[regtype]);
1662 return FAIL;
1663 }
0bbf2aa4 1664
b7fc2769
JB
1665 if (high_range >= max_regs)
1666 {
1667 first_error (_("register out of range in list"));
1668 return FAIL;
1669 }
1670
5287ad62
JB
1671 if (regtype == REG_TYPE_NQ)
1672 high_range = high_range + 1;
1673
c19d1205
ZW
1674 if (high_range <= new_base)
1675 {
1676 inst.error = _("register range not in ascending order");
1677 return FAIL;
1678 }
0bbf2aa4 1679
5287ad62 1680 for (new_base += addregs; new_base <= high_range; new_base += addregs)
0bbf2aa4 1681 {
5287ad62 1682 if (mask & (setmask << new_base))
0bbf2aa4 1683 {
c19d1205
ZW
1684 inst.error = _("invalid register list");
1685 return FAIL;
0bbf2aa4 1686 }
c19d1205 1687
5287ad62
JB
1688 mask |= setmask << new_base;
1689 count += addregs;
0bbf2aa4 1690 }
0bbf2aa4 1691 }
0bbf2aa4 1692 }
037e8744 1693 while (skip_past_comma (&str) != FAIL);
0bbf2aa4 1694
037e8744 1695 str++;
0bbf2aa4 1696
c19d1205
ZW
1697 /* Sanity check -- should have raised a parse error above. */
1698 if (count == 0 || count > max_regs)
1699 abort ();
1700
1701 *pbase = base_reg;
1702
1703 /* Final test -- the registers must be consecutive. */
1704 mask >>= base_reg;
1705 for (i = 0; i < count; i++)
1706 {
1707 if ((mask & (1u << i)) == 0)
1708 {
1709 inst.error = _("non-contiguous register range");
1710 return FAIL;
1711 }
1712 }
1713
037e8744
JB
1714 *ccp = str;
1715
c19d1205 1716 return count;
b99bd4ef
NC
1717}
1718
dcbf9037
JB
1719/* True if two alias types are the same. */
1720
1721static int
1722neon_alias_types_same (struct neon_typed_alias *a, struct neon_typed_alias *b)
1723{
1724 if (!a && !b)
1725 return 1;
1726
1727 if (!a || !b)
1728 return 0;
1729
1730 if (a->defined != b->defined)
1731 return 0;
1732
1733 if ((a->defined & NTA_HASTYPE) != 0
1734 && (a->eltype.type != b->eltype.type
1735 || a->eltype.size != b->eltype.size))
1736 return 0;
1737
1738 if ((a->defined & NTA_HASINDEX) != 0
1739 && (a->index != b->index))
1740 return 0;
1741
1742 return 1;
1743}
1744
5287ad62
JB
1745/* Parse element/structure lists for Neon VLD<n> and VST<n> instructions.
1746 The base register is put in *PBASE.
dcbf9037 1747 The lane (or one of the NEON_*_LANES constants) is placed in bits [3:0] of
5287ad62
JB
1748 the return value.
1749 The register stride (minus one) is put in bit 4 of the return value.
dcbf9037
JB
1750 Bits [6:5] encode the list length (minus one).
1751 The type of the list elements is put in *ELTYPE, if non-NULL. */
5287ad62 1752
5287ad62 1753#define NEON_LANE(X) ((X) & 0xf)
dcbf9037 1754#define NEON_REG_STRIDE(X) ((((X) >> 4) & 1) + 1)
5287ad62
JB
1755#define NEON_REGLIST_LENGTH(X) ((((X) >> 5) & 3) + 1)
1756
1757static int
dcbf9037
JB
1758parse_neon_el_struct_list (char **str, unsigned *pbase,
1759 struct neon_type_el *eltype)
5287ad62
JB
1760{
1761 char *ptr = *str;
1762 int base_reg = -1;
1763 int reg_incr = -1;
1764 int count = 0;
1765 int lane = -1;
1766 int leading_brace = 0;
1767 enum arm_reg_type rtype = REG_TYPE_NDQ;
1768 int addregs = 1;
1769 const char *const incr_error = "register stride must be 1 or 2";
1770 const char *const type_error = "mismatched element/structure types in list";
dcbf9037 1771 struct neon_typed_alias firsttype;
5287ad62
JB
1772
1773 if (skip_past_char (&ptr, '{') == SUCCESS)
1774 leading_brace = 1;
1775
1776 do
1777 {
dcbf9037
JB
1778 struct neon_typed_alias atype;
1779 int getreg = parse_typed_reg_or_scalar (&ptr, rtype, &rtype, &atype);
1780
5287ad62
JB
1781 if (getreg == FAIL)
1782 {
dcbf9037 1783 first_error (_(reg_expected_msgs[rtype]));
5287ad62
JB
1784 return FAIL;
1785 }
1786
1787 if (base_reg == -1)
1788 {
1789 base_reg = getreg;
1790 if (rtype == REG_TYPE_NQ)
1791 {
1792 reg_incr = 1;
1793 addregs = 2;
1794 }
dcbf9037 1795 firsttype = atype;
5287ad62
JB
1796 }
1797 else if (reg_incr == -1)
1798 {
1799 reg_incr = getreg - base_reg;
1800 if (reg_incr < 1 || reg_incr > 2)
1801 {
dcbf9037 1802 first_error (_(incr_error));
5287ad62
JB
1803 return FAIL;
1804 }
1805 }
1806 else if (getreg != base_reg + reg_incr * count)
1807 {
dcbf9037
JB
1808 first_error (_(incr_error));
1809 return FAIL;
1810 }
1811
1812 if (!neon_alias_types_same (&atype, &firsttype))
1813 {
1814 first_error (_(type_error));
5287ad62
JB
1815 return FAIL;
1816 }
1817
1818 /* Handle Dn-Dm or Qn-Qm syntax. Can only be used with non-indexed list
1819 modes. */
1820 if (ptr[0] == '-')
1821 {
dcbf9037 1822 struct neon_typed_alias htype;
5287ad62
JB
1823 int hireg, dregs = (rtype == REG_TYPE_NQ) ? 2 : 1;
1824 if (lane == -1)
1825 lane = NEON_INTERLEAVE_LANES;
1826 else if (lane != NEON_INTERLEAVE_LANES)
1827 {
dcbf9037 1828 first_error (_(type_error));
5287ad62
JB
1829 return FAIL;
1830 }
1831 if (reg_incr == -1)
1832 reg_incr = 1;
1833 else if (reg_incr != 1)
1834 {
dcbf9037 1835 first_error (_("don't use Rn-Rm syntax with non-unit stride"));
5287ad62
JB
1836 return FAIL;
1837 }
1838 ptr++;
dcbf9037 1839 hireg = parse_typed_reg_or_scalar (&ptr, rtype, NULL, &htype);
5287ad62
JB
1840 if (hireg == FAIL)
1841 {
dcbf9037
JB
1842 first_error (_(reg_expected_msgs[rtype]));
1843 return FAIL;
1844 }
1845 if (!neon_alias_types_same (&htype, &firsttype))
1846 {
1847 first_error (_(type_error));
5287ad62
JB
1848 return FAIL;
1849 }
1850 count += hireg + dregs - getreg;
1851 continue;
1852 }
1853
1854 /* If we're using Q registers, we can't use [] or [n] syntax. */
1855 if (rtype == REG_TYPE_NQ)
1856 {
1857 count += 2;
1858 continue;
1859 }
1860
dcbf9037 1861 if ((atype.defined & NTA_HASINDEX) != 0)
5287ad62 1862 {
dcbf9037
JB
1863 if (lane == -1)
1864 lane = atype.index;
1865 else if (lane != atype.index)
5287ad62 1866 {
dcbf9037
JB
1867 first_error (_(type_error));
1868 return FAIL;
5287ad62
JB
1869 }
1870 }
1871 else if (lane == -1)
1872 lane = NEON_INTERLEAVE_LANES;
1873 else if (lane != NEON_INTERLEAVE_LANES)
1874 {
dcbf9037 1875 first_error (_(type_error));
5287ad62
JB
1876 return FAIL;
1877 }
1878 count++;
1879 }
1880 while ((count != 1 || leading_brace) && skip_past_comma (&ptr) != FAIL);
1881
1882 /* No lane set by [x]. We must be interleaving structures. */
1883 if (lane == -1)
1884 lane = NEON_INTERLEAVE_LANES;
1885
1886 /* Sanity check. */
1887 if (lane == -1 || base_reg == -1 || count < 1 || count > 4
1888 || (count > 1 && reg_incr == -1))
1889 {
dcbf9037 1890 first_error (_("error parsing element/structure list"));
5287ad62
JB
1891 return FAIL;
1892 }
1893
1894 if ((count > 1 || leading_brace) && skip_past_char (&ptr, '}') == FAIL)
1895 {
dcbf9037 1896 first_error (_("expected }"));
5287ad62
JB
1897 return FAIL;
1898 }
1899
1900 if (reg_incr == -1)
1901 reg_incr = 1;
1902
dcbf9037
JB
1903 if (eltype)
1904 *eltype = firsttype.eltype;
1905
5287ad62
JB
1906 *pbase = base_reg;
1907 *str = ptr;
1908
1909 return lane | ((reg_incr - 1) << 4) | ((count - 1) << 5);
1910}
1911
c19d1205
ZW
1912/* Parse an explicit relocation suffix on an expression. This is
1913 either nothing, or a word in parentheses. Note that if !OBJ_ELF,
1914 arm_reloc_hsh contains no entries, so this function can only
1915 succeed if there is no () after the word. Returns -1 on error,
1916 BFD_RELOC_UNUSED if there wasn't any suffix. */
1917static int
1918parse_reloc (char **str)
b99bd4ef 1919{
c19d1205
ZW
1920 struct reloc_entry *r;
1921 char *p, *q;
b99bd4ef 1922
c19d1205
ZW
1923 if (**str != '(')
1924 return BFD_RELOC_UNUSED;
b99bd4ef 1925
c19d1205
ZW
1926 p = *str + 1;
1927 q = p;
1928
1929 while (*q && *q != ')' && *q != ',')
1930 q++;
1931 if (*q != ')')
1932 return -1;
1933
1934 if ((r = hash_find_n (arm_reloc_hsh, p, q - p)) == NULL)
1935 return -1;
1936
1937 *str = q + 1;
1938 return r->reloc;
b99bd4ef
NC
1939}
1940
c19d1205
ZW
1941/* Directives: register aliases. */
1942
dcbf9037 1943static struct reg_entry *
c19d1205 1944insert_reg_alias (char *str, int number, int type)
b99bd4ef 1945{
c19d1205
ZW
1946 struct reg_entry *new;
1947 const char *name;
b99bd4ef 1948
c19d1205
ZW
1949 if ((new = hash_find (arm_reg_hsh, str)) != 0)
1950 {
1951 if (new->builtin)
1952 as_warn (_("ignoring attempt to redefine built-in register '%s'"), str);
b99bd4ef 1953
c19d1205
ZW
1954 /* Only warn about a redefinition if it's not defined as the
1955 same register. */
1956 else if (new->number != number || new->type != type)
1957 as_warn (_("ignoring redefinition of register alias '%s'"), str);
69b97547 1958
dcbf9037 1959 return 0;
c19d1205 1960 }
b99bd4ef 1961
c19d1205
ZW
1962 name = xstrdup (str);
1963 new = xmalloc (sizeof (struct reg_entry));
b99bd4ef 1964
c19d1205
ZW
1965 new->name = name;
1966 new->number = number;
1967 new->type = type;
1968 new->builtin = FALSE;
dcbf9037 1969 new->neon = NULL;
b99bd4ef 1970
c19d1205
ZW
1971 if (hash_insert (arm_reg_hsh, name, (PTR) new))
1972 abort ();
dcbf9037
JB
1973
1974 return new;
1975}
1976
1977static void
1978insert_neon_reg_alias (char *str, int number, int type,
1979 struct neon_typed_alias *atype)
1980{
1981 struct reg_entry *reg = insert_reg_alias (str, number, type);
1982
1983 if (!reg)
1984 {
1985 first_error (_("attempt to redefine typed alias"));
1986 return;
1987 }
1988
1989 if (atype)
1990 {
1991 reg->neon = xmalloc (sizeof (struct neon_typed_alias));
1992 *reg->neon = *atype;
1993 }
c19d1205 1994}
b99bd4ef 1995
c19d1205 1996/* Look for the .req directive. This is of the form:
b99bd4ef 1997
c19d1205 1998 new_register_name .req existing_register_name
b99bd4ef 1999
c19d1205
ZW
2000 If we find one, or if it looks sufficiently like one that we want to
2001 handle any error here, return non-zero. Otherwise return zero. */
b99bd4ef 2002
c19d1205
ZW
2003static int
2004create_register_alias (char * newname, char *p)
2005{
2006 struct reg_entry *old;
2007 char *oldname, *nbuf;
2008 size_t nlen;
b99bd4ef 2009
c19d1205
ZW
2010 /* The input scrubber ensures that whitespace after the mnemonic is
2011 collapsed to single spaces. */
2012 oldname = p;
2013 if (strncmp (oldname, " .req ", 6) != 0)
2014 return 0;
b99bd4ef 2015
c19d1205
ZW
2016 oldname += 6;
2017 if (*oldname == '\0')
2018 return 0;
b99bd4ef 2019
c19d1205
ZW
2020 old = hash_find (arm_reg_hsh, oldname);
2021 if (!old)
b99bd4ef 2022 {
c19d1205
ZW
2023 as_warn (_("unknown register '%s' -- .req ignored"), oldname);
2024 return 1;
b99bd4ef
NC
2025 }
2026
c19d1205
ZW
2027 /* If TC_CASE_SENSITIVE is defined, then newname already points to
2028 the desired alias name, and p points to its end. If not, then
2029 the desired alias name is in the global original_case_string. */
2030#ifdef TC_CASE_SENSITIVE
2031 nlen = p - newname;
2032#else
2033 newname = original_case_string;
2034 nlen = strlen (newname);
2035#endif
b99bd4ef 2036
c19d1205
ZW
2037 nbuf = alloca (nlen + 1);
2038 memcpy (nbuf, newname, nlen);
2039 nbuf[nlen] = '\0';
b99bd4ef 2040
c19d1205
ZW
2041 /* Create aliases under the new name as stated; an all-lowercase
2042 version of the new name; and an all-uppercase version of the new
2043 name. */
2044 insert_reg_alias (nbuf, old->number, old->type);
b99bd4ef 2045
c19d1205
ZW
2046 for (p = nbuf; *p; p++)
2047 *p = TOUPPER (*p);
2048
2049 if (strncmp (nbuf, newname, nlen))
2050 insert_reg_alias (nbuf, old->number, old->type);
2051
2052 for (p = nbuf; *p; p++)
2053 *p = TOLOWER (*p);
2054
2055 if (strncmp (nbuf, newname, nlen))
2056 insert_reg_alias (nbuf, old->number, old->type);
2057
2058 return 1;
b99bd4ef
NC
2059}
2060
dcbf9037
JB
2061/* Create a Neon typed/indexed register alias using directives, e.g.:
2062 X .dn d5.s32[1]
2063 Y .qn 6.s16
2064 Z .dn d7
2065 T .dn Z[0]
2066 These typed registers can be used instead of the types specified after the
2067 Neon mnemonic, so long as all operands given have types. Types can also be
2068 specified directly, e.g.:
2069 vadd d0.s32, d1.s32, d2.s32
2070*/
2071
2072static int
2073create_neon_reg_alias (char *newname, char *p)
2074{
2075 enum arm_reg_type basetype;
2076 struct reg_entry *basereg;
2077 struct reg_entry mybasereg;
2078 struct neon_type ntype;
2079 struct neon_typed_alias typeinfo;
2080 char *namebuf, *nameend;
2081 int namelen;
2082
2083 typeinfo.defined = 0;
2084 typeinfo.eltype.type = NT_invtype;
2085 typeinfo.eltype.size = -1;
2086 typeinfo.index = -1;
2087
2088 nameend = p;
2089
2090 if (strncmp (p, " .dn ", 5) == 0)
2091 basetype = REG_TYPE_VFD;
2092 else if (strncmp (p, " .qn ", 5) == 0)
2093 basetype = REG_TYPE_NQ;
2094 else
2095 return 0;
2096
2097 p += 5;
2098
2099 if (*p == '\0')
2100 return 0;
2101
2102 basereg = arm_reg_parse_multi (&p);
2103
2104 if (basereg && basereg->type != basetype)
2105 {
2106 as_bad (_("bad type for register"));
2107 return 0;
2108 }
2109
2110 if (basereg == NULL)
2111 {
2112 expressionS exp;
2113 /* Try parsing as an integer. */
2114 my_get_expression (&exp, &p, GE_NO_PREFIX);
2115 if (exp.X_op != O_constant)
2116 {
2117 as_bad (_("expression must be constant"));
2118 return 0;
2119 }
2120 basereg = &mybasereg;
2121 basereg->number = (basetype == REG_TYPE_NQ) ? exp.X_add_number * 2
2122 : exp.X_add_number;
2123 basereg->neon = 0;
2124 }
2125
2126 if (basereg->neon)
2127 typeinfo = *basereg->neon;
2128
2129 if (parse_neon_type (&ntype, &p) == SUCCESS)
2130 {
2131 /* We got a type. */
2132 if (typeinfo.defined & NTA_HASTYPE)
2133 {
2134 as_bad (_("can't redefine the type of a register alias"));
2135 return 0;
2136 }
2137
2138 typeinfo.defined |= NTA_HASTYPE;
2139 if (ntype.elems != 1)
2140 {
2141 as_bad (_("you must specify a single type only"));
2142 return 0;
2143 }
2144 typeinfo.eltype = ntype.el[0];
2145 }
2146
2147 if (skip_past_char (&p, '[') == SUCCESS)
2148 {
2149 expressionS exp;
2150 /* We got a scalar index. */
2151
2152 if (typeinfo.defined & NTA_HASINDEX)
2153 {
2154 as_bad (_("can't redefine the index of a scalar alias"));
2155 return 0;
2156 }
2157
2158 my_get_expression (&exp, &p, GE_NO_PREFIX);
2159
2160 if (exp.X_op != O_constant)
2161 {
2162 as_bad (_("scalar index must be constant"));
2163 return 0;
2164 }
2165
2166 typeinfo.defined |= NTA_HASINDEX;
2167 typeinfo.index = exp.X_add_number;
2168
2169 if (skip_past_char (&p, ']') == FAIL)
2170 {
2171 as_bad (_("expecting ]"));
2172 return 0;
2173 }
2174 }
2175
2176 namelen = nameend - newname;
2177 namebuf = alloca (namelen + 1);
2178 strncpy (namebuf, newname, namelen);
2179 namebuf[namelen] = '\0';
2180
2181 insert_neon_reg_alias (namebuf, basereg->number, basetype,
2182 typeinfo.defined != 0 ? &typeinfo : NULL);
2183
2184 /* Insert name in all uppercase. */
2185 for (p = namebuf; *p; p++)
2186 *p = TOUPPER (*p);
2187
2188 if (strncmp (namebuf, newname, namelen))
2189 insert_neon_reg_alias (namebuf, basereg->number, basetype,
2190 typeinfo.defined != 0 ? &typeinfo : NULL);
2191
2192 /* Insert name in all lowercase. */
2193 for (p = namebuf; *p; p++)
2194 *p = TOLOWER (*p);
2195
2196 if (strncmp (namebuf, newname, namelen))
2197 insert_neon_reg_alias (namebuf, basereg->number, basetype,
2198 typeinfo.defined != 0 ? &typeinfo : NULL);
2199
2200 return 1;
2201}
2202
c19d1205
ZW
2203/* Should never be called, as .req goes between the alias and the
2204 register name, not at the beginning of the line. */
b99bd4ef 2205static void
c19d1205 2206s_req (int a ATTRIBUTE_UNUSED)
b99bd4ef 2207{
c19d1205
ZW
2208 as_bad (_("invalid syntax for .req directive"));
2209}
b99bd4ef 2210
dcbf9037
JB
2211static void
2212s_dn (int a ATTRIBUTE_UNUSED)
2213{
2214 as_bad (_("invalid syntax for .dn directive"));
2215}
2216
2217static void
2218s_qn (int a ATTRIBUTE_UNUSED)
2219{
2220 as_bad (_("invalid syntax for .qn directive"));
2221}
2222
c19d1205
ZW
2223/* The .unreq directive deletes an alias which was previously defined
2224 by .req. For example:
b99bd4ef 2225
c19d1205
ZW
2226 my_alias .req r11
2227 .unreq my_alias */
b99bd4ef
NC
2228
2229static void
c19d1205 2230s_unreq (int a ATTRIBUTE_UNUSED)
b99bd4ef 2231{
c19d1205
ZW
2232 char * name;
2233 char saved_char;
b99bd4ef 2234
c19d1205
ZW
2235 name = input_line_pointer;
2236
2237 while (*input_line_pointer != 0
2238 && *input_line_pointer != ' '
2239 && *input_line_pointer != '\n')
2240 ++input_line_pointer;
2241
2242 saved_char = *input_line_pointer;
2243 *input_line_pointer = 0;
2244
2245 if (!*name)
2246 as_bad (_("invalid syntax for .unreq directive"));
2247 else
2248 {
2249 struct reg_entry *reg = hash_find (arm_reg_hsh, name);
2250
2251 if (!reg)
2252 as_bad (_("unknown register alias '%s'"), name);
2253 else if (reg->builtin)
2254 as_warn (_("ignoring attempt to undefine built-in register '%s'"),
2255 name);
2256 else
2257 {
2258 hash_delete (arm_reg_hsh, name);
2259 free ((char *) reg->name);
dcbf9037
JB
2260 if (reg->neon)
2261 free (reg->neon);
c19d1205
ZW
2262 free (reg);
2263 }
2264 }
b99bd4ef 2265
c19d1205 2266 *input_line_pointer = saved_char;
b99bd4ef
NC
2267 demand_empty_rest_of_line ();
2268}
2269
c19d1205
ZW
2270/* Directives: Instruction set selection. */
2271
2272#ifdef OBJ_ELF
2273/* This code is to handle mapping symbols as defined in the ARM ELF spec.
2274 (See "Mapping symbols", section 4.5.5, ARM AAELF version 1.0).
2275 Note that previously, $a and $t has type STT_FUNC (BSF_OBJECT flag),
2276 and $d has type STT_OBJECT (BSF_OBJECT flag). Now all three are untyped. */
2277
2278static enum mstate mapstate = MAP_UNDEFINED;
b99bd4ef
NC
2279
2280static void
c19d1205 2281mapping_state (enum mstate state)
b99bd4ef 2282{
a737bd4d 2283 symbolS * symbolP;
c19d1205
ZW
2284 const char * symname;
2285 int type;
b99bd4ef 2286
c19d1205
ZW
2287 if (mapstate == state)
2288 /* The mapping symbol has already been emitted.
2289 There is nothing else to do. */
2290 return;
b99bd4ef 2291
c19d1205 2292 mapstate = state;
b99bd4ef 2293
c19d1205 2294 switch (state)
b99bd4ef 2295 {
c19d1205
ZW
2296 case MAP_DATA:
2297 symname = "$d";
2298 type = BSF_NO_FLAGS;
2299 break;
2300 case MAP_ARM:
2301 symname = "$a";
2302 type = BSF_NO_FLAGS;
2303 break;
2304 case MAP_THUMB:
2305 symname = "$t";
2306 type = BSF_NO_FLAGS;
2307 break;
2308 case MAP_UNDEFINED:
2309 return;
2310 default:
2311 abort ();
2312 }
2313
2314 seg_info (now_seg)->tc_segment_info_data.mapstate = state;
2315
2316 symbolP = symbol_new (symname, now_seg, (valueT) frag_now_fix (), frag_now);
2317 symbol_table_insert (symbolP);
2318 symbol_get_bfdsym (symbolP)->flags |= type | BSF_LOCAL;
2319
2320 switch (state)
2321 {
2322 case MAP_ARM:
2323 THUMB_SET_FUNC (symbolP, 0);
2324 ARM_SET_THUMB (symbolP, 0);
2325 ARM_SET_INTERWORK (symbolP, support_interwork);
2326 break;
2327
2328 case MAP_THUMB:
2329 THUMB_SET_FUNC (symbolP, 1);
2330 ARM_SET_THUMB (symbolP, 1);
2331 ARM_SET_INTERWORK (symbolP, support_interwork);
2332 break;
2333
2334 case MAP_DATA:
2335 default:
2336 return;
2337 }
2338}
2339#else
2340#define mapping_state(x) /* nothing */
2341#endif
2342
2343/* Find the real, Thumb encoded start of a Thumb function. */
2344
2345static symbolS *
2346find_real_start (symbolS * symbolP)
2347{
2348 char * real_start;
2349 const char * name = S_GET_NAME (symbolP);
2350 symbolS * new_target;
2351
2352 /* This definition must agree with the one in gcc/config/arm/thumb.c. */
2353#define STUB_NAME ".real_start_of"
2354
2355 if (name == NULL)
2356 abort ();
2357
37f6032b
ZW
2358 /* The compiler may generate BL instructions to local labels because
2359 it needs to perform a branch to a far away location. These labels
2360 do not have a corresponding ".real_start_of" label. We check
2361 both for S_IS_LOCAL and for a leading dot, to give a way to bypass
2362 the ".real_start_of" convention for nonlocal branches. */
2363 if (S_IS_LOCAL (symbolP) || name[0] == '.')
c19d1205
ZW
2364 return symbolP;
2365
37f6032b 2366 real_start = ACONCAT ((STUB_NAME, name, NULL));
c19d1205
ZW
2367 new_target = symbol_find (real_start);
2368
2369 if (new_target == NULL)
2370 {
2371 as_warn ("Failed to find real start of function: %s\n", name);
2372 new_target = symbolP;
2373 }
2374
c19d1205
ZW
2375 return new_target;
2376}
2377
2378static void
2379opcode_select (int width)
2380{
2381 switch (width)
2382 {
2383 case 16:
2384 if (! thumb_mode)
2385 {
e74cfd16 2386 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
c19d1205
ZW
2387 as_bad (_("selected processor does not support THUMB opcodes"));
2388
2389 thumb_mode = 1;
2390 /* No need to force the alignment, since we will have been
2391 coming from ARM mode, which is word-aligned. */
2392 record_alignment (now_seg, 1);
2393 }
2394 mapping_state (MAP_THUMB);
2395 break;
2396
2397 case 32:
2398 if (thumb_mode)
2399 {
e74cfd16 2400 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1))
c19d1205
ZW
2401 as_bad (_("selected processor does not support ARM opcodes"));
2402
2403 thumb_mode = 0;
2404
2405 if (!need_pass_2)
2406 frag_align (2, 0, 0);
2407
2408 record_alignment (now_seg, 1);
2409 }
2410 mapping_state (MAP_ARM);
2411 break;
2412
2413 default:
2414 as_bad (_("invalid instruction size selected (%d)"), width);
2415 }
2416}
2417
2418static void
2419s_arm (int ignore ATTRIBUTE_UNUSED)
2420{
2421 opcode_select (32);
2422 demand_empty_rest_of_line ();
2423}
2424
2425static void
2426s_thumb (int ignore ATTRIBUTE_UNUSED)
2427{
2428 opcode_select (16);
2429 demand_empty_rest_of_line ();
2430}
2431
2432static void
2433s_code (int unused ATTRIBUTE_UNUSED)
2434{
2435 int temp;
2436
2437 temp = get_absolute_expression ();
2438 switch (temp)
2439 {
2440 case 16:
2441 case 32:
2442 opcode_select (temp);
2443 break;
2444
2445 default:
2446 as_bad (_("invalid operand to .code directive (%d) (expecting 16 or 32)"), temp);
2447 }
2448}
2449
2450static void
2451s_force_thumb (int ignore ATTRIBUTE_UNUSED)
2452{
2453 /* If we are not already in thumb mode go into it, EVEN if
2454 the target processor does not support thumb instructions.
2455 This is used by gcc/config/arm/lib1funcs.asm for example
2456 to compile interworking support functions even if the
2457 target processor should not support interworking. */
2458 if (! thumb_mode)
2459 {
2460 thumb_mode = 2;
2461 record_alignment (now_seg, 1);
2462 }
2463
2464 demand_empty_rest_of_line ();
2465}
2466
2467static void
2468s_thumb_func (int ignore ATTRIBUTE_UNUSED)
2469{
2470 s_thumb (0);
2471
2472 /* The following label is the name/address of the start of a Thumb function.
2473 We need to know this for the interworking support. */
2474 label_is_thumb_function_name = TRUE;
2475}
2476
2477/* Perform a .set directive, but also mark the alias as
2478 being a thumb function. */
2479
2480static void
2481s_thumb_set (int equiv)
2482{
2483 /* XXX the following is a duplicate of the code for s_set() in read.c
2484 We cannot just call that code as we need to get at the symbol that
2485 is created. */
2486 char * name;
2487 char delim;
2488 char * end_name;
2489 symbolS * symbolP;
2490
2491 /* Especial apologies for the random logic:
2492 This just grew, and could be parsed much more simply!
2493 Dean - in haste. */
2494 name = input_line_pointer;
2495 delim = get_symbol_end ();
2496 end_name = input_line_pointer;
2497 *end_name = delim;
2498
2499 if (*input_line_pointer != ',')
2500 {
2501 *end_name = 0;
2502 as_bad (_("expected comma after name \"%s\""), name);
b99bd4ef
NC
2503 *end_name = delim;
2504 ignore_rest_of_line ();
2505 return;
2506 }
2507
2508 input_line_pointer++;
2509 *end_name = 0;
2510
2511 if (name[0] == '.' && name[1] == '\0')
2512 {
2513 /* XXX - this should not happen to .thumb_set. */
2514 abort ();
2515 }
2516
2517 if ((symbolP = symbol_find (name)) == NULL
2518 && (symbolP = md_undefined_symbol (name)) == NULL)
2519 {
2520#ifndef NO_LISTING
2521 /* When doing symbol listings, play games with dummy fragments living
2522 outside the normal fragment chain to record the file and line info
c19d1205 2523 for this symbol. */
b99bd4ef
NC
2524 if (listing & LISTING_SYMBOLS)
2525 {
2526 extern struct list_info_struct * listing_tail;
a737bd4d 2527 fragS * dummy_frag = xmalloc (sizeof (fragS));
b99bd4ef
NC
2528
2529 memset (dummy_frag, 0, sizeof (fragS));
2530 dummy_frag->fr_type = rs_fill;
2531 dummy_frag->line = listing_tail;
2532 symbolP = symbol_new (name, undefined_section, 0, dummy_frag);
2533 dummy_frag->fr_symbol = symbolP;
2534 }
2535 else
2536#endif
2537 symbolP = symbol_new (name, undefined_section, 0, &zero_address_frag);
2538
2539#ifdef OBJ_COFF
2540 /* "set" symbols are local unless otherwise specified. */
2541 SF_SET_LOCAL (symbolP);
2542#endif /* OBJ_COFF */
2543 } /* Make a new symbol. */
2544
2545 symbol_table_insert (symbolP);
2546
2547 * end_name = delim;
2548
2549 if (equiv
2550 && S_IS_DEFINED (symbolP)
2551 && S_GET_SEGMENT (symbolP) != reg_section)
2552 as_bad (_("symbol `%s' already defined"), S_GET_NAME (symbolP));
2553
2554 pseudo_set (symbolP);
2555
2556 demand_empty_rest_of_line ();
2557
c19d1205 2558 /* XXX Now we come to the Thumb specific bit of code. */
b99bd4ef
NC
2559
2560 THUMB_SET_FUNC (symbolP, 1);
2561 ARM_SET_THUMB (symbolP, 1);
2562#if defined OBJ_ELF || defined OBJ_COFF
2563 ARM_SET_INTERWORK (symbolP, support_interwork);
2564#endif
2565}
2566
c19d1205 2567/* Directives: Mode selection. */
b99bd4ef 2568
c19d1205
ZW
2569/* .syntax [unified|divided] - choose the new unified syntax
2570 (same for Arm and Thumb encoding, modulo slight differences in what
2571 can be represented) or the old divergent syntax for each mode. */
b99bd4ef 2572static void
c19d1205 2573s_syntax (int unused ATTRIBUTE_UNUSED)
b99bd4ef 2574{
c19d1205
ZW
2575 char *name, delim;
2576
2577 name = input_line_pointer;
2578 delim = get_symbol_end ();
2579
2580 if (!strcasecmp (name, "unified"))
2581 unified_syntax = TRUE;
2582 else if (!strcasecmp (name, "divided"))
2583 unified_syntax = FALSE;
2584 else
2585 {
2586 as_bad (_("unrecognized syntax mode \"%s\""), name);
2587 return;
2588 }
2589 *input_line_pointer = delim;
b99bd4ef
NC
2590 demand_empty_rest_of_line ();
2591}
2592
c19d1205
ZW
2593/* Directives: sectioning and alignment. */
2594
2595/* Same as s_align_ptwo but align 0 => align 2. */
2596
b99bd4ef 2597static void
c19d1205 2598s_align (int unused ATTRIBUTE_UNUSED)
b99bd4ef 2599{
a737bd4d 2600 int temp;
c19d1205
ZW
2601 long temp_fill;
2602 long max_alignment = 15;
b99bd4ef
NC
2603
2604 temp = get_absolute_expression ();
c19d1205
ZW
2605 if (temp > max_alignment)
2606 as_bad (_("alignment too large: %d assumed"), temp = max_alignment);
2607 else if (temp < 0)
b99bd4ef 2608 {
c19d1205
ZW
2609 as_bad (_("alignment negative. 0 assumed."));
2610 temp = 0;
2611 }
b99bd4ef 2612
c19d1205
ZW
2613 if (*input_line_pointer == ',')
2614 {
2615 input_line_pointer++;
2616 temp_fill = get_absolute_expression ();
b99bd4ef 2617 }
c19d1205
ZW
2618 else
2619 temp_fill = 0;
b99bd4ef 2620
c19d1205
ZW
2621 if (!temp)
2622 temp = 2;
b99bd4ef 2623
c19d1205
ZW
2624 /* Only make a frag if we HAVE to. */
2625 if (temp && !need_pass_2)
2626 frag_align (temp, (int) temp_fill, 0);
2627 demand_empty_rest_of_line ();
2628
2629 record_alignment (now_seg, temp);
b99bd4ef
NC
2630}
2631
c19d1205
ZW
2632static void
2633s_bss (int ignore ATTRIBUTE_UNUSED)
b99bd4ef 2634{
c19d1205
ZW
2635 /* We don't support putting frags in the BSS segment, we fake it by
2636 marking in_bss, then looking at s_skip for clues. */
2637 subseg_set (bss_section, 0);
2638 demand_empty_rest_of_line ();
2639 mapping_state (MAP_DATA);
2640}
b99bd4ef 2641
c19d1205
ZW
2642static void
2643s_even (int ignore ATTRIBUTE_UNUSED)
2644{
2645 /* Never make frag if expect extra pass. */
2646 if (!need_pass_2)
2647 frag_align (1, 0, 0);
b99bd4ef 2648
c19d1205 2649 record_alignment (now_seg, 1);
b99bd4ef 2650
c19d1205 2651 demand_empty_rest_of_line ();
b99bd4ef
NC
2652}
2653
c19d1205 2654/* Directives: Literal pools. */
a737bd4d 2655
c19d1205
ZW
2656static literal_pool *
2657find_literal_pool (void)
a737bd4d 2658{
c19d1205 2659 literal_pool * pool;
a737bd4d 2660
c19d1205 2661 for (pool = list_of_pools; pool != NULL; pool = pool->next)
a737bd4d 2662 {
c19d1205
ZW
2663 if (pool->section == now_seg
2664 && pool->sub_section == now_subseg)
2665 break;
a737bd4d
NC
2666 }
2667
c19d1205 2668 return pool;
a737bd4d
NC
2669}
2670
c19d1205
ZW
2671static literal_pool *
2672find_or_make_literal_pool (void)
a737bd4d 2673{
c19d1205
ZW
2674 /* Next literal pool ID number. */
2675 static unsigned int latest_pool_num = 1;
2676 literal_pool * pool;
a737bd4d 2677
c19d1205 2678 pool = find_literal_pool ();
a737bd4d 2679
c19d1205 2680 if (pool == NULL)
a737bd4d 2681 {
c19d1205
ZW
2682 /* Create a new pool. */
2683 pool = xmalloc (sizeof (* pool));
2684 if (! pool)
2685 return NULL;
a737bd4d 2686
c19d1205
ZW
2687 pool->next_free_entry = 0;
2688 pool->section = now_seg;
2689 pool->sub_section = now_subseg;
2690 pool->next = list_of_pools;
2691 pool->symbol = NULL;
2692
2693 /* Add it to the list. */
2694 list_of_pools = pool;
a737bd4d 2695 }
a737bd4d 2696
c19d1205
ZW
2697 /* New pools, and emptied pools, will have a NULL symbol. */
2698 if (pool->symbol == NULL)
a737bd4d 2699 {
c19d1205
ZW
2700 pool->symbol = symbol_create (FAKE_LABEL_NAME, undefined_section,
2701 (valueT) 0, &zero_address_frag);
2702 pool->id = latest_pool_num ++;
a737bd4d
NC
2703 }
2704
c19d1205
ZW
2705 /* Done. */
2706 return pool;
a737bd4d
NC
2707}
2708
c19d1205
ZW
2709/* Add the literal in the global 'inst'
2710 structure to the relevent literal pool. */
b99bd4ef
NC
2711
2712static int
c19d1205 2713add_to_lit_pool (void)
b99bd4ef 2714{
c19d1205
ZW
2715 literal_pool * pool;
2716 unsigned int entry;
b99bd4ef 2717
c19d1205
ZW
2718 pool = find_or_make_literal_pool ();
2719
2720 /* Check if this literal value is already in the pool. */
2721 for (entry = 0; entry < pool->next_free_entry; entry ++)
b99bd4ef 2722 {
c19d1205
ZW
2723 if ((pool->literals[entry].X_op == inst.reloc.exp.X_op)
2724 && (inst.reloc.exp.X_op == O_constant)
2725 && (pool->literals[entry].X_add_number
2726 == inst.reloc.exp.X_add_number)
2727 && (pool->literals[entry].X_unsigned
2728 == inst.reloc.exp.X_unsigned))
2729 break;
2730
2731 if ((pool->literals[entry].X_op == inst.reloc.exp.X_op)
2732 && (inst.reloc.exp.X_op == O_symbol)
2733 && (pool->literals[entry].X_add_number
2734 == inst.reloc.exp.X_add_number)
2735 && (pool->literals[entry].X_add_symbol
2736 == inst.reloc.exp.X_add_symbol)
2737 && (pool->literals[entry].X_op_symbol
2738 == inst.reloc.exp.X_op_symbol))
2739 break;
b99bd4ef
NC
2740 }
2741
c19d1205
ZW
2742 /* Do we need to create a new entry? */
2743 if (entry == pool->next_free_entry)
2744 {
2745 if (entry >= MAX_LITERAL_POOL_SIZE)
2746 {
2747 inst.error = _("literal pool overflow");
2748 return FAIL;
2749 }
2750
2751 pool->literals[entry] = inst.reloc.exp;
2752 pool->next_free_entry += 1;
2753 }
b99bd4ef 2754
c19d1205
ZW
2755 inst.reloc.exp.X_op = O_symbol;
2756 inst.reloc.exp.X_add_number = ((int) entry) * 4;
2757 inst.reloc.exp.X_add_symbol = pool->symbol;
b99bd4ef 2758
c19d1205 2759 return SUCCESS;
b99bd4ef
NC
2760}
2761
c19d1205
ZW
2762/* Can't use symbol_new here, so have to create a symbol and then at
2763 a later date assign it a value. Thats what these functions do. */
e16bb312 2764
c19d1205
ZW
2765static void
2766symbol_locate (symbolS * symbolP,
2767 const char * name, /* It is copied, the caller can modify. */
2768 segT segment, /* Segment identifier (SEG_<something>). */
2769 valueT valu, /* Symbol value. */
2770 fragS * frag) /* Associated fragment. */
2771{
2772 unsigned int name_length;
2773 char * preserved_copy_of_name;
e16bb312 2774
c19d1205
ZW
2775 name_length = strlen (name) + 1; /* +1 for \0. */
2776 obstack_grow (&notes, name, name_length);
2777 preserved_copy_of_name = obstack_finish (&notes);
e16bb312 2778
c19d1205
ZW
2779#ifdef tc_canonicalize_symbol_name
2780 preserved_copy_of_name =
2781 tc_canonicalize_symbol_name (preserved_copy_of_name);
2782#endif
b99bd4ef 2783
c19d1205 2784 S_SET_NAME (symbolP, preserved_copy_of_name);
b99bd4ef 2785
c19d1205
ZW
2786 S_SET_SEGMENT (symbolP, segment);
2787 S_SET_VALUE (symbolP, valu);
2788 symbol_clear_list_pointers (symbolP);
b99bd4ef 2789
c19d1205 2790 symbol_set_frag (symbolP, frag);
b99bd4ef 2791
c19d1205
ZW
2792 /* Link to end of symbol chain. */
2793 {
2794 extern int symbol_table_frozen;
b99bd4ef 2795
c19d1205
ZW
2796 if (symbol_table_frozen)
2797 abort ();
2798 }
b99bd4ef 2799
c19d1205 2800 symbol_append (symbolP, symbol_lastP, & symbol_rootP, & symbol_lastP);
b99bd4ef 2801
c19d1205 2802 obj_symbol_new_hook (symbolP);
b99bd4ef 2803
c19d1205
ZW
2804#ifdef tc_symbol_new_hook
2805 tc_symbol_new_hook (symbolP);
2806#endif
2807
2808#ifdef DEBUG_SYMS
2809 verify_symbol_chain (symbol_rootP, symbol_lastP);
2810#endif /* DEBUG_SYMS */
b99bd4ef
NC
2811}
2812
b99bd4ef 2813
c19d1205
ZW
2814static void
2815s_ltorg (int ignored ATTRIBUTE_UNUSED)
b99bd4ef 2816{
c19d1205
ZW
2817 unsigned int entry;
2818 literal_pool * pool;
2819 char sym_name[20];
b99bd4ef 2820
c19d1205
ZW
2821 pool = find_literal_pool ();
2822 if (pool == NULL
2823 || pool->symbol == NULL
2824 || pool->next_free_entry == 0)
2825 return;
b99bd4ef 2826
c19d1205 2827 mapping_state (MAP_DATA);
b99bd4ef 2828
c19d1205
ZW
2829 /* Align pool as you have word accesses.
2830 Only make a frag if we have to. */
2831 if (!need_pass_2)
2832 frag_align (2, 0, 0);
b99bd4ef 2833
c19d1205 2834 record_alignment (now_seg, 2);
b99bd4ef 2835
c19d1205 2836 sprintf (sym_name, "$$lit_\002%x", pool->id);
b99bd4ef 2837
c19d1205
ZW
2838 symbol_locate (pool->symbol, sym_name, now_seg,
2839 (valueT) frag_now_fix (), frag_now);
2840 symbol_table_insert (pool->symbol);
b99bd4ef 2841
c19d1205 2842 ARM_SET_THUMB (pool->symbol, thumb_mode);
b99bd4ef 2843
c19d1205
ZW
2844#if defined OBJ_COFF || defined OBJ_ELF
2845 ARM_SET_INTERWORK (pool->symbol, support_interwork);
2846#endif
6c43fab6 2847
c19d1205
ZW
2848 for (entry = 0; entry < pool->next_free_entry; entry ++)
2849 /* First output the expression in the instruction to the pool. */
2850 emit_expr (&(pool->literals[entry]), 4); /* .word */
b99bd4ef 2851
c19d1205
ZW
2852 /* Mark the pool as empty. */
2853 pool->next_free_entry = 0;
2854 pool->symbol = NULL;
b99bd4ef
NC
2855}
2856
c19d1205
ZW
2857#ifdef OBJ_ELF
2858/* Forward declarations for functions below, in the MD interface
2859 section. */
2860static void fix_new_arm (fragS *, int, short, expressionS *, int, int);
2861static valueT create_unwind_entry (int);
2862static void start_unwind_section (const segT, int);
2863static void add_unwind_opcode (valueT, int);
2864static void flush_pending_unwind (void);
b99bd4ef 2865
c19d1205 2866/* Directives: Data. */
b99bd4ef 2867
c19d1205
ZW
2868static void
2869s_arm_elf_cons (int nbytes)
2870{
2871 expressionS exp;
b99bd4ef 2872
c19d1205
ZW
2873#ifdef md_flush_pending_output
2874 md_flush_pending_output ();
2875#endif
b99bd4ef 2876
c19d1205 2877 if (is_it_end_of_statement ())
b99bd4ef 2878 {
c19d1205
ZW
2879 demand_empty_rest_of_line ();
2880 return;
b99bd4ef
NC
2881 }
2882
c19d1205
ZW
2883#ifdef md_cons_align
2884 md_cons_align (nbytes);
2885#endif
b99bd4ef 2886
c19d1205
ZW
2887 mapping_state (MAP_DATA);
2888 do
b99bd4ef 2889 {
c19d1205
ZW
2890 int reloc;
2891 char *base = input_line_pointer;
b99bd4ef 2892
c19d1205 2893 expression (& exp);
b99bd4ef 2894
c19d1205
ZW
2895 if (exp.X_op != O_symbol)
2896 emit_expr (&exp, (unsigned int) nbytes);
2897 else
2898 {
2899 char *before_reloc = input_line_pointer;
2900 reloc = parse_reloc (&input_line_pointer);
2901 if (reloc == -1)
2902 {
2903 as_bad (_("unrecognized relocation suffix"));
2904 ignore_rest_of_line ();
2905 return;
2906 }
2907 else if (reloc == BFD_RELOC_UNUSED)
2908 emit_expr (&exp, (unsigned int) nbytes);
2909 else
2910 {
2911 reloc_howto_type *howto = bfd_reloc_type_lookup (stdoutput, reloc);
2912 int size = bfd_get_reloc_size (howto);
b99bd4ef 2913
2fc8bdac
ZW
2914 if (reloc == BFD_RELOC_ARM_PLT32)
2915 {
2916 as_bad (_("(plt) is only valid on branch targets"));
2917 reloc = BFD_RELOC_UNUSED;
2918 size = 0;
2919 }
2920
c19d1205 2921 if (size > nbytes)
2fc8bdac 2922 as_bad (_("%s relocations do not fit in %d bytes"),
c19d1205
ZW
2923 howto->name, nbytes);
2924 else
2925 {
2926 /* We've parsed an expression stopping at O_symbol.
2927 But there may be more expression left now that we
2928 have parsed the relocation marker. Parse it again.
2929 XXX Surely there is a cleaner way to do this. */
2930 char *p = input_line_pointer;
2931 int offset;
2932 char *save_buf = alloca (input_line_pointer - base);
2933 memcpy (save_buf, base, input_line_pointer - base);
2934 memmove (base + (input_line_pointer - before_reloc),
2935 base, before_reloc - base);
2936
2937 input_line_pointer = base + (input_line_pointer-before_reloc);
2938 expression (&exp);
2939 memcpy (base, save_buf, p - base);
2940
2941 offset = nbytes - size;
2942 p = frag_more ((int) nbytes);
2943 fix_new_exp (frag_now, p - frag_now->fr_literal + offset,
2944 size, &exp, 0, reloc);
2945 }
2946 }
2947 }
b99bd4ef 2948 }
c19d1205 2949 while (*input_line_pointer++ == ',');
b99bd4ef 2950
c19d1205
ZW
2951 /* Put terminator back into stream. */
2952 input_line_pointer --;
2953 demand_empty_rest_of_line ();
b99bd4ef
NC
2954}
2955
b99bd4ef 2956
c19d1205 2957/* Parse a .rel31 directive. */
b99bd4ef 2958
c19d1205
ZW
2959static void
2960s_arm_rel31 (int ignored ATTRIBUTE_UNUSED)
2961{
2962 expressionS exp;
2963 char *p;
2964 valueT highbit;
b99bd4ef 2965
c19d1205
ZW
2966 highbit = 0;
2967 if (*input_line_pointer == '1')
2968 highbit = 0x80000000;
2969 else if (*input_line_pointer != '0')
2970 as_bad (_("expected 0 or 1"));
b99bd4ef 2971
c19d1205
ZW
2972 input_line_pointer++;
2973 if (*input_line_pointer != ',')
2974 as_bad (_("missing comma"));
2975 input_line_pointer++;
b99bd4ef 2976
c19d1205
ZW
2977#ifdef md_flush_pending_output
2978 md_flush_pending_output ();
2979#endif
b99bd4ef 2980
c19d1205
ZW
2981#ifdef md_cons_align
2982 md_cons_align (4);
2983#endif
b99bd4ef 2984
c19d1205 2985 mapping_state (MAP_DATA);
b99bd4ef 2986
c19d1205 2987 expression (&exp);
b99bd4ef 2988
c19d1205
ZW
2989 p = frag_more (4);
2990 md_number_to_chars (p, highbit, 4);
2991 fix_new_arm (frag_now, p - frag_now->fr_literal, 4, &exp, 1,
2992 BFD_RELOC_ARM_PREL31);
b99bd4ef 2993
c19d1205 2994 demand_empty_rest_of_line ();
b99bd4ef
NC
2995}
2996
c19d1205 2997/* Directives: AEABI stack-unwind tables. */
b99bd4ef 2998
c19d1205 2999/* Parse an unwind_fnstart directive. Simply records the current location. */
b99bd4ef 3000
c19d1205
ZW
3001static void
3002s_arm_unwind_fnstart (int ignored ATTRIBUTE_UNUSED)
3003{
3004 demand_empty_rest_of_line ();
3005 /* Mark the start of the function. */
3006 unwind.proc_start = expr_build_dot ();
b99bd4ef 3007
c19d1205
ZW
3008 /* Reset the rest of the unwind info. */
3009 unwind.opcode_count = 0;
3010 unwind.table_entry = NULL;
3011 unwind.personality_routine = NULL;
3012 unwind.personality_index = -1;
3013 unwind.frame_size = 0;
3014 unwind.fp_offset = 0;
3015 unwind.fp_reg = 13;
3016 unwind.fp_used = 0;
3017 unwind.sp_restored = 0;
3018}
b99bd4ef 3019
b99bd4ef 3020
c19d1205
ZW
3021/* Parse a handlerdata directive. Creates the exception handling table entry
3022 for the function. */
b99bd4ef 3023
c19d1205
ZW
3024static void
3025s_arm_unwind_handlerdata (int ignored ATTRIBUTE_UNUSED)
3026{
3027 demand_empty_rest_of_line ();
3028 if (unwind.table_entry)
3029 as_bad (_("dupicate .handlerdata directive"));
f02232aa 3030
c19d1205
ZW
3031 create_unwind_entry (1);
3032}
a737bd4d 3033
c19d1205 3034/* Parse an unwind_fnend directive. Generates the index table entry. */
b99bd4ef 3035
c19d1205
ZW
3036static void
3037s_arm_unwind_fnend (int ignored ATTRIBUTE_UNUSED)
3038{
3039 long where;
3040 char *ptr;
3041 valueT val;
f02232aa 3042
c19d1205 3043 demand_empty_rest_of_line ();
f02232aa 3044
c19d1205
ZW
3045 /* Add eh table entry. */
3046 if (unwind.table_entry == NULL)
3047 val = create_unwind_entry (0);
3048 else
3049 val = 0;
f02232aa 3050
c19d1205
ZW
3051 /* Add index table entry. This is two words. */
3052 start_unwind_section (unwind.saved_seg, 1);
3053 frag_align (2, 0, 0);
3054 record_alignment (now_seg, 2);
b99bd4ef 3055
c19d1205
ZW
3056 ptr = frag_more (8);
3057 where = frag_now_fix () - 8;
f02232aa 3058
c19d1205
ZW
3059 /* Self relative offset of the function start. */
3060 fix_new (frag_now, where, 4, unwind.proc_start, 0, 1,
3061 BFD_RELOC_ARM_PREL31);
f02232aa 3062
c19d1205
ZW
3063 /* Indicate dependency on EHABI-defined personality routines to the
3064 linker, if it hasn't been done already. */
3065 if (unwind.personality_index >= 0 && unwind.personality_index < 3
3066 && !(marked_pr_dependency & (1 << unwind.personality_index)))
3067 {
3068 static const char *const name[] = {
3069 "__aeabi_unwind_cpp_pr0",
3070 "__aeabi_unwind_cpp_pr1",
3071 "__aeabi_unwind_cpp_pr2"
3072 };
3073 symbolS *pr = symbol_find_or_make (name[unwind.personality_index]);
3074 fix_new (frag_now, where, 0, pr, 0, 1, BFD_RELOC_NONE);
3075 marked_pr_dependency |= 1 << unwind.personality_index;
3076 seg_info (now_seg)->tc_segment_info_data.marked_pr_dependency
3077 = marked_pr_dependency;
3078 }
f02232aa 3079
c19d1205
ZW
3080 if (val)
3081 /* Inline exception table entry. */
3082 md_number_to_chars (ptr + 4, val, 4);
3083 else
3084 /* Self relative offset of the table entry. */
3085 fix_new (frag_now, where + 4, 4, unwind.table_entry, 0, 1,
3086 BFD_RELOC_ARM_PREL31);
f02232aa 3087
c19d1205
ZW
3088 /* Restore the original section. */
3089 subseg_set (unwind.saved_seg, unwind.saved_subseg);
3090}
f02232aa 3091
f02232aa 3092
c19d1205 3093/* Parse an unwind_cantunwind directive. */
b99bd4ef 3094
c19d1205
ZW
3095static void
3096s_arm_unwind_cantunwind (int ignored ATTRIBUTE_UNUSED)
3097{
3098 demand_empty_rest_of_line ();
3099 if (unwind.personality_routine || unwind.personality_index != -1)
3100 as_bad (_("personality routine specified for cantunwind frame"));
b99bd4ef 3101
c19d1205
ZW
3102 unwind.personality_index = -2;
3103}
b99bd4ef 3104
b99bd4ef 3105
c19d1205 3106/* Parse a personalityindex directive. */
b99bd4ef 3107
c19d1205
ZW
3108static void
3109s_arm_unwind_personalityindex (int ignored ATTRIBUTE_UNUSED)
3110{
3111 expressionS exp;
b99bd4ef 3112
c19d1205
ZW
3113 if (unwind.personality_routine || unwind.personality_index != -1)
3114 as_bad (_("duplicate .personalityindex directive"));
b99bd4ef 3115
c19d1205 3116 expression (&exp);
b99bd4ef 3117
c19d1205
ZW
3118 if (exp.X_op != O_constant
3119 || exp.X_add_number < 0 || exp.X_add_number > 15)
b99bd4ef 3120 {
c19d1205
ZW
3121 as_bad (_("bad personality routine number"));
3122 ignore_rest_of_line ();
3123 return;
b99bd4ef
NC
3124 }
3125
c19d1205 3126 unwind.personality_index = exp.X_add_number;
b99bd4ef 3127
c19d1205
ZW
3128 demand_empty_rest_of_line ();
3129}
e16bb312 3130
e16bb312 3131
c19d1205 3132/* Parse a personality directive. */
e16bb312 3133
c19d1205
ZW
3134static void
3135s_arm_unwind_personality (int ignored ATTRIBUTE_UNUSED)
3136{
3137 char *name, *p, c;
a737bd4d 3138
c19d1205
ZW
3139 if (unwind.personality_routine || unwind.personality_index != -1)
3140 as_bad (_("duplicate .personality directive"));
a737bd4d 3141
c19d1205
ZW
3142 name = input_line_pointer;
3143 c = get_symbol_end ();
3144 p = input_line_pointer;
3145 unwind.personality_routine = symbol_find_or_make (name);
3146 *p = c;
3147 demand_empty_rest_of_line ();
3148}
e16bb312 3149
e16bb312 3150
c19d1205 3151/* Parse a directive saving core registers. */
e16bb312 3152
c19d1205
ZW
3153static void
3154s_arm_unwind_save_core (void)
e16bb312 3155{
c19d1205
ZW
3156 valueT op;
3157 long range;
3158 int n;
e16bb312 3159
c19d1205
ZW
3160 range = parse_reg_list (&input_line_pointer);
3161 if (range == FAIL)
e16bb312 3162 {
c19d1205
ZW
3163 as_bad (_("expected register list"));
3164 ignore_rest_of_line ();
3165 return;
3166 }
e16bb312 3167
c19d1205 3168 demand_empty_rest_of_line ();
e16bb312 3169
c19d1205
ZW
3170 /* Turn .unwind_movsp ip followed by .unwind_save {..., ip, ...}
3171 into .unwind_save {..., sp...}. We aren't bothered about the value of
3172 ip because it is clobbered by calls. */
3173 if (unwind.sp_restored && unwind.fp_reg == 12
3174 && (range & 0x3000) == 0x1000)
3175 {
3176 unwind.opcode_count--;
3177 unwind.sp_restored = 0;
3178 range = (range | 0x2000) & ~0x1000;
3179 unwind.pending_offset = 0;
3180 }
e16bb312 3181
01ae4198
DJ
3182 /* Pop r4-r15. */
3183 if (range & 0xfff0)
c19d1205 3184 {
01ae4198
DJ
3185 /* See if we can use the short opcodes. These pop a block of up to 8
3186 registers starting with r4, plus maybe r14. */
3187 for (n = 0; n < 8; n++)
3188 {
3189 /* Break at the first non-saved register. */
3190 if ((range & (1 << (n + 4))) == 0)
3191 break;
3192 }
3193 /* See if there are any other bits set. */
3194 if (n == 0 || (range & (0xfff0 << n) & 0xbff0) != 0)
3195 {
3196 /* Use the long form. */
3197 op = 0x8000 | ((range >> 4) & 0xfff);
3198 add_unwind_opcode (op, 2);
3199 }
0dd132b6 3200 else
01ae4198
DJ
3201 {
3202 /* Use the short form. */
3203 if (range & 0x4000)
3204 op = 0xa8; /* Pop r14. */
3205 else
3206 op = 0xa0; /* Do not pop r14. */
3207 op |= (n - 1);
3208 add_unwind_opcode (op, 1);
3209 }
c19d1205 3210 }
0dd132b6 3211
c19d1205
ZW
3212 /* Pop r0-r3. */
3213 if (range & 0xf)
3214 {
3215 op = 0xb100 | (range & 0xf);
3216 add_unwind_opcode (op, 2);
0dd132b6
NC
3217 }
3218
c19d1205
ZW
3219 /* Record the number of bytes pushed. */
3220 for (n = 0; n < 16; n++)
3221 {
3222 if (range & (1 << n))
3223 unwind.frame_size += 4;
3224 }
0dd132b6
NC
3225}
3226
c19d1205
ZW
3227
3228/* Parse a directive saving FPA registers. */
b99bd4ef
NC
3229
3230static void
c19d1205 3231s_arm_unwind_save_fpa (int reg)
b99bd4ef 3232{
c19d1205
ZW
3233 expressionS exp;
3234 int num_regs;
3235 valueT op;
b99bd4ef 3236
c19d1205
ZW
3237 /* Get Number of registers to transfer. */
3238 if (skip_past_comma (&input_line_pointer) != FAIL)
3239 expression (&exp);
3240 else
3241 exp.X_op = O_illegal;
b99bd4ef 3242
c19d1205 3243 if (exp.X_op != O_constant)
b99bd4ef 3244 {
c19d1205
ZW
3245 as_bad (_("expected , <constant>"));
3246 ignore_rest_of_line ();
b99bd4ef
NC
3247 return;
3248 }
3249
c19d1205
ZW
3250 num_regs = exp.X_add_number;
3251
3252 if (num_regs < 1 || num_regs > 4)
b99bd4ef 3253 {
c19d1205
ZW
3254 as_bad (_("number of registers must be in the range [1:4]"));
3255 ignore_rest_of_line ();
b99bd4ef
NC
3256 return;
3257 }
3258
c19d1205 3259 demand_empty_rest_of_line ();
b99bd4ef 3260
c19d1205
ZW
3261 if (reg == 4)
3262 {
3263 /* Short form. */
3264 op = 0xb4 | (num_regs - 1);
3265 add_unwind_opcode (op, 1);
3266 }
b99bd4ef
NC
3267 else
3268 {
c19d1205
ZW
3269 /* Long form. */
3270 op = 0xc800 | (reg << 4) | (num_regs - 1);
3271 add_unwind_opcode (op, 2);
b99bd4ef 3272 }
c19d1205 3273 unwind.frame_size += num_regs * 12;
b99bd4ef
NC
3274}
3275
c19d1205 3276
fa073d69
MS
3277/* Parse a directive saving VFP registers for ARMv6 and above. */
3278
3279static void
3280s_arm_unwind_save_vfp_armv6 (void)
3281{
3282 int count;
3283 unsigned int start;
3284 valueT op;
3285 int num_vfpv3_regs = 0;
3286 int num_regs_below_16;
3287
3288 count = parse_vfp_reg_list (&input_line_pointer, &start, REGLIST_VFP_D);
3289 if (count == FAIL)
3290 {
3291 as_bad (_("expected register list"));
3292 ignore_rest_of_line ();
3293 return;
3294 }
3295
3296 demand_empty_rest_of_line ();
3297
3298 /* We always generate FSTMD/FLDMD-style unwinding opcodes (rather
3299 than FSTMX/FLDMX-style ones). */
3300
3301 /* Generate opcode for (VFPv3) registers numbered in the range 16 .. 31. */
3302 if (start >= 16)
3303 num_vfpv3_regs = count;
3304 else if (start + count > 16)
3305 num_vfpv3_regs = start + count - 16;
3306
3307 if (num_vfpv3_regs > 0)
3308 {
3309 int start_offset = start > 16 ? start - 16 : 0;
3310 op = 0xc800 | (start_offset << 4) | (num_vfpv3_regs - 1);
3311 add_unwind_opcode (op, 2);
3312 }
3313
3314 /* Generate opcode for registers numbered in the range 0 .. 15. */
3315 num_regs_below_16 = num_vfpv3_regs > 0 ? 16 - (int) start : count;
3316 assert (num_regs_below_16 + num_vfpv3_regs == count);
3317 if (num_regs_below_16 > 0)
3318 {
3319 op = 0xc900 | (start << 4) | (num_regs_below_16 - 1);
3320 add_unwind_opcode (op, 2);
3321 }
3322
3323 unwind.frame_size += count * 8;
3324}
3325
3326
3327/* Parse a directive saving VFP registers for pre-ARMv6. */
b99bd4ef
NC
3328
3329static void
c19d1205 3330s_arm_unwind_save_vfp (void)
b99bd4ef 3331{
c19d1205 3332 int count;
ca3f61f7 3333 unsigned int reg;
c19d1205 3334 valueT op;
b99bd4ef 3335
5287ad62 3336 count = parse_vfp_reg_list (&input_line_pointer, &reg, REGLIST_VFP_D);
c19d1205 3337 if (count == FAIL)
b99bd4ef 3338 {
c19d1205
ZW
3339 as_bad (_("expected register list"));
3340 ignore_rest_of_line ();
b99bd4ef
NC
3341 return;
3342 }
3343
c19d1205 3344 demand_empty_rest_of_line ();
b99bd4ef 3345
c19d1205 3346 if (reg == 8)
b99bd4ef 3347 {
c19d1205
ZW
3348 /* Short form. */
3349 op = 0xb8 | (count - 1);
3350 add_unwind_opcode (op, 1);
b99bd4ef 3351 }
c19d1205 3352 else
b99bd4ef 3353 {
c19d1205
ZW
3354 /* Long form. */
3355 op = 0xb300 | (reg << 4) | (count - 1);
3356 add_unwind_opcode (op, 2);
b99bd4ef 3357 }
c19d1205
ZW
3358 unwind.frame_size += count * 8 + 4;
3359}
b99bd4ef 3360
b99bd4ef 3361
c19d1205
ZW
3362/* Parse a directive saving iWMMXt data registers. */
3363
3364static void
3365s_arm_unwind_save_mmxwr (void)
3366{
3367 int reg;
3368 int hi_reg;
3369 int i;
3370 unsigned mask = 0;
3371 valueT op;
b99bd4ef 3372
c19d1205
ZW
3373 if (*input_line_pointer == '{')
3374 input_line_pointer++;
b99bd4ef 3375
c19d1205 3376 do
b99bd4ef 3377 {
dcbf9037 3378 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR);
b99bd4ef 3379
c19d1205 3380 if (reg == FAIL)
b99bd4ef 3381 {
c19d1205
ZW
3382 as_bad (_(reg_expected_msgs[REG_TYPE_MMXWR]));
3383 goto error;
b99bd4ef
NC
3384 }
3385
c19d1205
ZW
3386 if (mask >> reg)
3387 as_tsktsk (_("register list not in ascending order"));
3388 mask |= 1 << reg;
b99bd4ef 3389
c19d1205
ZW
3390 if (*input_line_pointer == '-')
3391 {
3392 input_line_pointer++;
dcbf9037 3393 hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR);
c19d1205
ZW
3394 if (hi_reg == FAIL)
3395 {
3396 as_bad (_(reg_expected_msgs[REG_TYPE_MMXWR]));
3397 goto error;
3398 }
3399 else if (reg >= hi_reg)
3400 {
3401 as_bad (_("bad register range"));
3402 goto error;
3403 }
3404 for (; reg < hi_reg; reg++)
3405 mask |= 1 << reg;
3406 }
3407 }
3408 while (skip_past_comma (&input_line_pointer) != FAIL);
b99bd4ef 3409
c19d1205
ZW
3410 if (*input_line_pointer == '}')
3411 input_line_pointer++;
b99bd4ef 3412
c19d1205 3413 demand_empty_rest_of_line ();
b99bd4ef 3414
708587a4 3415 /* Generate any deferred opcodes because we're going to be looking at
c19d1205
ZW
3416 the list. */
3417 flush_pending_unwind ();
b99bd4ef 3418
c19d1205 3419 for (i = 0; i < 16; i++)
b99bd4ef 3420 {
c19d1205
ZW
3421 if (mask & (1 << i))
3422 unwind.frame_size += 8;
b99bd4ef
NC
3423 }
3424
c19d1205
ZW
3425 /* Attempt to combine with a previous opcode. We do this because gcc
3426 likes to output separate unwind directives for a single block of
3427 registers. */
3428 if (unwind.opcode_count > 0)
b99bd4ef 3429 {
c19d1205
ZW
3430 i = unwind.opcodes[unwind.opcode_count - 1];
3431 if ((i & 0xf8) == 0xc0)
3432 {
3433 i &= 7;
3434 /* Only merge if the blocks are contiguous. */
3435 if (i < 6)
3436 {
3437 if ((mask & 0xfe00) == (1 << 9))
3438 {
3439 mask |= ((1 << (i + 11)) - 1) & 0xfc00;
3440 unwind.opcode_count--;
3441 }
3442 }
3443 else if (i == 6 && unwind.opcode_count >= 2)
3444 {
3445 i = unwind.opcodes[unwind.opcode_count - 2];
3446 reg = i >> 4;
3447 i &= 0xf;
b99bd4ef 3448
c19d1205
ZW
3449 op = 0xffff << (reg - 1);
3450 if (reg > 0
3451 || ((mask & op) == (1u << (reg - 1))))
3452 {
3453 op = (1 << (reg + i + 1)) - 1;
3454 op &= ~((1 << reg) - 1);
3455 mask |= op;
3456 unwind.opcode_count -= 2;
3457 }
3458 }
3459 }
b99bd4ef
NC
3460 }
3461
c19d1205
ZW
3462 hi_reg = 15;
3463 /* We want to generate opcodes in the order the registers have been
3464 saved, ie. descending order. */
3465 for (reg = 15; reg >= -1; reg--)
b99bd4ef 3466 {
c19d1205
ZW
3467 /* Save registers in blocks. */
3468 if (reg < 0
3469 || !(mask & (1 << reg)))
3470 {
3471 /* We found an unsaved reg. Generate opcodes to save the
3472 preceeding block. */
3473 if (reg != hi_reg)
3474 {
3475 if (reg == 9)
3476 {
3477 /* Short form. */
3478 op = 0xc0 | (hi_reg - 10);
3479 add_unwind_opcode (op, 1);
3480 }
3481 else
3482 {
3483 /* Long form. */
3484 op = 0xc600 | ((reg + 1) << 4) | ((hi_reg - reg) - 1);
3485 add_unwind_opcode (op, 2);
3486 }
3487 }
3488 hi_reg = reg - 1;
3489 }
b99bd4ef
NC
3490 }
3491
c19d1205
ZW
3492 return;
3493error:
3494 ignore_rest_of_line ();
b99bd4ef
NC
3495}
3496
3497static void
c19d1205 3498s_arm_unwind_save_mmxwcg (void)
b99bd4ef 3499{
c19d1205
ZW
3500 int reg;
3501 int hi_reg;
3502 unsigned mask = 0;
3503 valueT op;
b99bd4ef 3504
c19d1205
ZW
3505 if (*input_line_pointer == '{')
3506 input_line_pointer++;
b99bd4ef 3507
c19d1205 3508 do
b99bd4ef 3509 {
dcbf9037 3510 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG);
b99bd4ef 3511
c19d1205
ZW
3512 if (reg == FAIL)
3513 {
3514 as_bad (_(reg_expected_msgs[REG_TYPE_MMXWCG]));
3515 goto error;
3516 }
b99bd4ef 3517
c19d1205
ZW
3518 reg -= 8;
3519 if (mask >> reg)
3520 as_tsktsk (_("register list not in ascending order"));
3521 mask |= 1 << reg;
b99bd4ef 3522
c19d1205
ZW
3523 if (*input_line_pointer == '-')
3524 {
3525 input_line_pointer++;
dcbf9037 3526 hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG);
c19d1205
ZW
3527 if (hi_reg == FAIL)
3528 {
3529 as_bad (_(reg_expected_msgs[REG_TYPE_MMXWCG]));
3530 goto error;
3531 }
3532 else if (reg >= hi_reg)
3533 {
3534 as_bad (_("bad register range"));
3535 goto error;
3536 }
3537 for (; reg < hi_reg; reg++)
3538 mask |= 1 << reg;
3539 }
b99bd4ef 3540 }
c19d1205 3541 while (skip_past_comma (&input_line_pointer) != FAIL);
b99bd4ef 3542
c19d1205
ZW
3543 if (*input_line_pointer == '}')
3544 input_line_pointer++;
b99bd4ef 3545
c19d1205
ZW
3546 demand_empty_rest_of_line ();
3547
708587a4 3548 /* Generate any deferred opcodes because we're going to be looking at
c19d1205
ZW
3549 the list. */
3550 flush_pending_unwind ();
b99bd4ef 3551
c19d1205 3552 for (reg = 0; reg < 16; reg++)
b99bd4ef 3553 {
c19d1205
ZW
3554 if (mask & (1 << reg))
3555 unwind.frame_size += 4;
b99bd4ef 3556 }
c19d1205
ZW
3557 op = 0xc700 | mask;
3558 add_unwind_opcode (op, 2);
3559 return;
3560error:
3561 ignore_rest_of_line ();
b99bd4ef
NC
3562}
3563
c19d1205 3564
fa073d69
MS
3565/* Parse an unwind_save directive.
3566 If the argument is non-zero, this is a .vsave directive. */
c19d1205 3567
b99bd4ef 3568static void
fa073d69 3569s_arm_unwind_save (int arch_v6)
b99bd4ef 3570{
c19d1205
ZW
3571 char *peek;
3572 struct reg_entry *reg;
3573 bfd_boolean had_brace = FALSE;
b99bd4ef 3574
c19d1205
ZW
3575 /* Figure out what sort of save we have. */
3576 peek = input_line_pointer;
b99bd4ef 3577
c19d1205 3578 if (*peek == '{')
b99bd4ef 3579 {
c19d1205
ZW
3580 had_brace = TRUE;
3581 peek++;
b99bd4ef
NC
3582 }
3583
c19d1205 3584 reg = arm_reg_parse_multi (&peek);
b99bd4ef 3585
c19d1205 3586 if (!reg)
b99bd4ef 3587 {
c19d1205
ZW
3588 as_bad (_("register expected"));
3589 ignore_rest_of_line ();
b99bd4ef
NC
3590 return;
3591 }
3592
c19d1205 3593 switch (reg->type)
b99bd4ef 3594 {
c19d1205
ZW
3595 case REG_TYPE_FN:
3596 if (had_brace)
3597 {
3598 as_bad (_("FPA .unwind_save does not take a register list"));
3599 ignore_rest_of_line ();
3600 return;
3601 }
3602 s_arm_unwind_save_fpa (reg->number);
b99bd4ef 3603 return;
c19d1205
ZW
3604
3605 case REG_TYPE_RN: s_arm_unwind_save_core (); return;
fa073d69
MS
3606 case REG_TYPE_VFD:
3607 if (arch_v6)
3608 s_arm_unwind_save_vfp_armv6 ();
3609 else
3610 s_arm_unwind_save_vfp ();
3611 return;
c19d1205
ZW
3612 case REG_TYPE_MMXWR: s_arm_unwind_save_mmxwr (); return;
3613 case REG_TYPE_MMXWCG: s_arm_unwind_save_mmxwcg (); return;
3614
3615 default:
3616 as_bad (_(".unwind_save does not support this kind of register"));
3617 ignore_rest_of_line ();
b99bd4ef 3618 }
c19d1205 3619}
b99bd4ef 3620
b99bd4ef 3621
c19d1205
ZW
3622/* Parse an unwind_movsp directive. */
3623
3624static void
3625s_arm_unwind_movsp (int ignored ATTRIBUTE_UNUSED)
3626{
3627 int reg;
3628 valueT op;
3629
dcbf9037 3630 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
c19d1205 3631 if (reg == FAIL)
b99bd4ef 3632 {
c19d1205
ZW
3633 as_bad (_(reg_expected_msgs[REG_TYPE_RN]));
3634 ignore_rest_of_line ();
b99bd4ef
NC
3635 return;
3636 }
c19d1205 3637 demand_empty_rest_of_line ();
b99bd4ef 3638
c19d1205 3639 if (reg == REG_SP || reg == REG_PC)
b99bd4ef 3640 {
c19d1205 3641 as_bad (_("SP and PC not permitted in .unwind_movsp directive"));
b99bd4ef
NC
3642 return;
3643 }
3644
c19d1205
ZW
3645 if (unwind.fp_reg != REG_SP)
3646 as_bad (_("unexpected .unwind_movsp directive"));
b99bd4ef 3647
c19d1205
ZW
3648 /* Generate opcode to restore the value. */
3649 op = 0x90 | reg;
3650 add_unwind_opcode (op, 1);
3651
3652 /* Record the information for later. */
3653 unwind.fp_reg = reg;
3654 unwind.fp_offset = unwind.frame_size;
3655 unwind.sp_restored = 1;
b05fe5cf
ZW
3656}
3657
c19d1205
ZW
3658/* Parse an unwind_pad directive. */
3659
b05fe5cf 3660static void
c19d1205 3661s_arm_unwind_pad (int ignored ATTRIBUTE_UNUSED)
b05fe5cf 3662{
c19d1205 3663 int offset;
b05fe5cf 3664
c19d1205
ZW
3665 if (immediate_for_directive (&offset) == FAIL)
3666 return;
b99bd4ef 3667
c19d1205
ZW
3668 if (offset & 3)
3669 {
3670 as_bad (_("stack increment must be multiple of 4"));
3671 ignore_rest_of_line ();
3672 return;
3673 }
b99bd4ef 3674
c19d1205
ZW
3675 /* Don't generate any opcodes, just record the details for later. */
3676 unwind.frame_size += offset;
3677 unwind.pending_offset += offset;
3678
3679 demand_empty_rest_of_line ();
3680}
3681
3682/* Parse an unwind_setfp directive. */
3683
3684static void
3685s_arm_unwind_setfp (int ignored ATTRIBUTE_UNUSED)
b99bd4ef 3686{
c19d1205
ZW
3687 int sp_reg;
3688 int fp_reg;
3689 int offset;
3690
dcbf9037 3691 fp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
c19d1205
ZW
3692 if (skip_past_comma (&input_line_pointer) == FAIL)
3693 sp_reg = FAIL;
3694 else
dcbf9037 3695 sp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
b99bd4ef 3696
c19d1205
ZW
3697 if (fp_reg == FAIL || sp_reg == FAIL)
3698 {
3699 as_bad (_("expected <reg>, <reg>"));
3700 ignore_rest_of_line ();
3701 return;
3702 }
b99bd4ef 3703
c19d1205
ZW
3704 /* Optional constant. */
3705 if (skip_past_comma (&input_line_pointer) != FAIL)
3706 {
3707 if (immediate_for_directive (&offset) == FAIL)
3708 return;
3709 }
3710 else
3711 offset = 0;
a737bd4d 3712
c19d1205 3713 demand_empty_rest_of_line ();
a737bd4d 3714
c19d1205 3715 if (sp_reg != 13 && sp_reg != unwind.fp_reg)
a737bd4d 3716 {
c19d1205
ZW
3717 as_bad (_("register must be either sp or set by a previous"
3718 "unwind_movsp directive"));
3719 return;
a737bd4d
NC
3720 }
3721
c19d1205
ZW
3722 /* Don't generate any opcodes, just record the information for later. */
3723 unwind.fp_reg = fp_reg;
3724 unwind.fp_used = 1;
3725 if (sp_reg == 13)
3726 unwind.fp_offset = unwind.frame_size - offset;
3727 else
3728 unwind.fp_offset -= offset;
a737bd4d
NC
3729}
3730
c19d1205
ZW
3731/* Parse an unwind_raw directive. */
3732
3733static void
3734s_arm_unwind_raw (int ignored ATTRIBUTE_UNUSED)
a737bd4d 3735{
c19d1205 3736 expressionS exp;
708587a4 3737 /* This is an arbitrary limit. */
c19d1205
ZW
3738 unsigned char op[16];
3739 int count;
a737bd4d 3740
c19d1205
ZW
3741 expression (&exp);
3742 if (exp.X_op == O_constant
3743 && skip_past_comma (&input_line_pointer) != FAIL)
a737bd4d 3744 {
c19d1205
ZW
3745 unwind.frame_size += exp.X_add_number;
3746 expression (&exp);
3747 }
3748 else
3749 exp.X_op = O_illegal;
a737bd4d 3750
c19d1205
ZW
3751 if (exp.X_op != O_constant)
3752 {
3753 as_bad (_("expected <offset>, <opcode>"));
3754 ignore_rest_of_line ();
3755 return;
3756 }
a737bd4d 3757
c19d1205 3758 count = 0;
a737bd4d 3759
c19d1205
ZW
3760 /* Parse the opcode. */
3761 for (;;)
3762 {
3763 if (count >= 16)
3764 {
3765 as_bad (_("unwind opcode too long"));
3766 ignore_rest_of_line ();
a737bd4d 3767 }
c19d1205 3768 if (exp.X_op != O_constant || exp.X_add_number & ~0xff)
a737bd4d 3769 {
c19d1205
ZW
3770 as_bad (_("invalid unwind opcode"));
3771 ignore_rest_of_line ();
3772 return;
a737bd4d 3773 }
c19d1205 3774 op[count++] = exp.X_add_number;
a737bd4d 3775
c19d1205
ZW
3776 /* Parse the next byte. */
3777 if (skip_past_comma (&input_line_pointer) == FAIL)
3778 break;
a737bd4d 3779
c19d1205
ZW
3780 expression (&exp);
3781 }
b99bd4ef 3782
c19d1205
ZW
3783 /* Add the opcode bytes in reverse order. */
3784 while (count--)
3785 add_unwind_opcode (op[count], 1);
b99bd4ef 3786
c19d1205 3787 demand_empty_rest_of_line ();
b99bd4ef 3788}
ee065d83
PB
3789
3790
3791/* Parse a .eabi_attribute directive. */
3792
3793static void
3794s_arm_eabi_attribute (int ignored ATTRIBUTE_UNUSED)
3795{
3796 expressionS exp;
3797 bfd_boolean is_string;
3798 int tag;
3799 unsigned int i = 0;
3800 char *s = NULL;
3801 char saved_char;
3802
3803 expression (& exp);
3804 if (exp.X_op != O_constant)
3805 goto bad;
3806
3807 tag = exp.X_add_number;
3808 if (tag == 4 || tag == 5 || tag == 32 || (tag > 32 && (tag & 1) != 0))
3809 is_string = 1;
3810 else
3811 is_string = 0;
3812
3813 if (skip_past_comma (&input_line_pointer) == FAIL)
3814 goto bad;
3815 if (tag == 32 || !is_string)
3816 {
3817 expression (& exp);
3818 if (exp.X_op != O_constant)
3819 {
3820 as_bad (_("expected numeric constant"));
3821 ignore_rest_of_line ();
3822 return;
3823 }
3824 i = exp.X_add_number;
3825 }
3826 if (tag == Tag_compatibility
3827 && skip_past_comma (&input_line_pointer) == FAIL)
3828 {
3829 as_bad (_("expected comma"));
3830 ignore_rest_of_line ();
3831 return;
3832 }
3833 if (is_string)
3834 {
3835 skip_whitespace(input_line_pointer);
3836 if (*input_line_pointer != '"')
3837 goto bad_string;
3838 input_line_pointer++;
3839 s = input_line_pointer;
3840 while (*input_line_pointer && *input_line_pointer != '"')
3841 input_line_pointer++;
3842 if (*input_line_pointer != '"')
3843 goto bad_string;
3844 saved_char = *input_line_pointer;
3845 *input_line_pointer = 0;
3846 }
3847 else
3848 {
3849 s = NULL;
3850 saved_char = 0;
3851 }
3852
3853 if (tag == Tag_compatibility)
3854 elf32_arm_add_eabi_attr_compat (stdoutput, i, s);
3855 else if (is_string)
3856 elf32_arm_add_eabi_attr_string (stdoutput, tag, s);
3857 else
3858 elf32_arm_add_eabi_attr_int (stdoutput, tag, i);
3859
3860 if (s)
3861 {
3862 *input_line_pointer = saved_char;
3863 input_line_pointer++;
3864 }
3865 demand_empty_rest_of_line ();
3866 return;
3867bad_string:
3868 as_bad (_("bad string constant"));
3869 ignore_rest_of_line ();
3870 return;
3871bad:
3872 as_bad (_("expected <tag> , <value>"));
3873 ignore_rest_of_line ();
3874}
8463be01 3875#endif /* OBJ_ELF */
ee065d83
PB
3876
3877static void s_arm_arch (int);
3878static void s_arm_cpu (int);
3879static void s_arm_fpu (int);
b99bd4ef 3880
c19d1205
ZW
3881/* This table describes all the machine specific pseudo-ops the assembler
3882 has to support. The fields are:
3883 pseudo-op name without dot
3884 function to call to execute this pseudo-op
3885 Integer arg to pass to the function. */
b99bd4ef 3886
c19d1205 3887const pseudo_typeS md_pseudo_table[] =
b99bd4ef 3888{
c19d1205
ZW
3889 /* Never called because '.req' does not start a line. */
3890 { "req", s_req, 0 },
dcbf9037
JB
3891 /* Following two are likewise never called. */
3892 { "dn", s_dn, 0 },
3893 { "qn", s_qn, 0 },
c19d1205
ZW
3894 { "unreq", s_unreq, 0 },
3895 { "bss", s_bss, 0 },
3896 { "align", s_align, 0 },
3897 { "arm", s_arm, 0 },
3898 { "thumb", s_thumb, 0 },
3899 { "code", s_code, 0 },
3900 { "force_thumb", s_force_thumb, 0 },
3901 { "thumb_func", s_thumb_func, 0 },
3902 { "thumb_set", s_thumb_set, 0 },
3903 { "even", s_even, 0 },
3904 { "ltorg", s_ltorg, 0 },
3905 { "pool", s_ltorg, 0 },
3906 { "syntax", s_syntax, 0 },
8463be01
PB
3907 { "cpu", s_arm_cpu, 0 },
3908 { "arch", s_arm_arch, 0 },
3909 { "fpu", s_arm_fpu, 0 },
c19d1205
ZW
3910#ifdef OBJ_ELF
3911 { "word", s_arm_elf_cons, 4 },
3912 { "long", s_arm_elf_cons, 4 },
3913 { "rel31", s_arm_rel31, 0 },
3914 { "fnstart", s_arm_unwind_fnstart, 0 },
3915 { "fnend", s_arm_unwind_fnend, 0 },
3916 { "cantunwind", s_arm_unwind_cantunwind, 0 },
3917 { "personality", s_arm_unwind_personality, 0 },
3918 { "personalityindex", s_arm_unwind_personalityindex, 0 },
3919 { "handlerdata", s_arm_unwind_handlerdata, 0 },
3920 { "save", s_arm_unwind_save, 0 },
fa073d69 3921 { "vsave", s_arm_unwind_save, 1 },
c19d1205
ZW
3922 { "movsp", s_arm_unwind_movsp, 0 },
3923 { "pad", s_arm_unwind_pad, 0 },
3924 { "setfp", s_arm_unwind_setfp, 0 },
3925 { "unwind_raw", s_arm_unwind_raw, 0 },
ee065d83 3926 { "eabi_attribute", s_arm_eabi_attribute, 0 },
c19d1205
ZW
3927#else
3928 { "word", cons, 4},
3929#endif
3930 { "extend", float_cons, 'x' },
3931 { "ldouble", float_cons, 'x' },
3932 { "packed", float_cons, 'p' },
3933 { 0, 0, 0 }
3934};
3935\f
3936/* Parser functions used exclusively in instruction operands. */
b99bd4ef 3937
c19d1205
ZW
3938/* Generic immediate-value read function for use in insn parsing.
3939 STR points to the beginning of the immediate (the leading #);
3940 VAL receives the value; if the value is outside [MIN, MAX]
3941 issue an error. PREFIX_OPT is true if the immediate prefix is
3942 optional. */
b99bd4ef 3943
c19d1205
ZW
3944static int
3945parse_immediate (char **str, int *val, int min, int max,
3946 bfd_boolean prefix_opt)
3947{
3948 expressionS exp;
3949 my_get_expression (&exp, str, prefix_opt ? GE_OPT_PREFIX : GE_IMM_PREFIX);
3950 if (exp.X_op != O_constant)
b99bd4ef 3951 {
c19d1205
ZW
3952 inst.error = _("constant expression required");
3953 return FAIL;
3954 }
b99bd4ef 3955
c19d1205
ZW
3956 if (exp.X_add_number < min || exp.X_add_number > max)
3957 {
3958 inst.error = _("immediate value out of range");
3959 return FAIL;
3960 }
b99bd4ef 3961
c19d1205
ZW
3962 *val = exp.X_add_number;
3963 return SUCCESS;
3964}
b99bd4ef 3965
5287ad62
JB
3966/* Less-generic immediate-value read function with the possibility of loading a
3967 big (64-bit) immediate, as required by Neon VMOV and VMVN immediate
3968 instructions. Puts the result directly in inst.operands[i]. */
3969
3970static int
3971parse_big_immediate (char **str, int i)
3972{
3973 expressionS exp;
3974 char *ptr = *str;
3975
3976 my_get_expression (&exp, &ptr, GE_OPT_PREFIX_BIG);
3977
3978 if (exp.X_op == O_constant)
3979 inst.operands[i].imm = exp.X_add_number;
3980 else if (exp.X_op == O_big
3981 && LITTLENUM_NUMBER_OF_BITS * exp.X_add_number > 32
3982 && LITTLENUM_NUMBER_OF_BITS * exp.X_add_number <= 64)
3983 {
3984 unsigned parts = 32 / LITTLENUM_NUMBER_OF_BITS, j, idx = 0;
3985 /* Bignums have their least significant bits in
3986 generic_bignum[0]. Make sure we put 32 bits in imm and
3987 32 bits in reg, in a (hopefully) portable way. */
3988 assert (parts != 0);
3989 inst.operands[i].imm = 0;
3990 for (j = 0; j < parts; j++, idx++)
3991 inst.operands[i].imm |= generic_bignum[idx]
3992 << (LITTLENUM_NUMBER_OF_BITS * j);
3993 inst.operands[i].reg = 0;
3994 for (j = 0; j < parts; j++, idx++)
3995 inst.operands[i].reg |= generic_bignum[idx]
3996 << (LITTLENUM_NUMBER_OF_BITS * j);
3997 inst.operands[i].regisimm = 1;
3998 }
3999 else
4000 return FAIL;
4001
4002 *str = ptr;
4003
4004 return SUCCESS;
4005}
4006
c19d1205
ZW
4007/* Returns the pseudo-register number of an FPA immediate constant,
4008 or FAIL if there isn't a valid constant here. */
b99bd4ef 4009
c19d1205
ZW
4010static int
4011parse_fpa_immediate (char ** str)
4012{
4013 LITTLENUM_TYPE words[MAX_LITTLENUMS];
4014 char * save_in;
4015 expressionS exp;
4016 int i;
4017 int j;
b99bd4ef 4018
c19d1205
ZW
4019 /* First try and match exact strings, this is to guarantee
4020 that some formats will work even for cross assembly. */
b99bd4ef 4021
c19d1205
ZW
4022 for (i = 0; fp_const[i]; i++)
4023 {
4024 if (strncmp (*str, fp_const[i], strlen (fp_const[i])) == 0)
b99bd4ef 4025 {
c19d1205 4026 char *start = *str;
b99bd4ef 4027
c19d1205
ZW
4028 *str += strlen (fp_const[i]);
4029 if (is_end_of_line[(unsigned char) **str])
4030 return i + 8;
4031 *str = start;
4032 }
4033 }
b99bd4ef 4034
c19d1205
ZW
4035 /* Just because we didn't get a match doesn't mean that the constant
4036 isn't valid, just that it is in a format that we don't
4037 automatically recognize. Try parsing it with the standard
4038 expression routines. */
b99bd4ef 4039
c19d1205 4040 memset (words, 0, MAX_LITTLENUMS * sizeof (LITTLENUM_TYPE));
b99bd4ef 4041
c19d1205
ZW
4042 /* Look for a raw floating point number. */
4043 if ((save_in = atof_ieee (*str, 'x', words)) != NULL
4044 && is_end_of_line[(unsigned char) *save_in])
4045 {
4046 for (i = 0; i < NUM_FLOAT_VALS; i++)
4047 {
4048 for (j = 0; j < MAX_LITTLENUMS; j++)
b99bd4ef 4049 {
c19d1205
ZW
4050 if (words[j] != fp_values[i][j])
4051 break;
b99bd4ef
NC
4052 }
4053
c19d1205 4054 if (j == MAX_LITTLENUMS)
b99bd4ef 4055 {
c19d1205
ZW
4056 *str = save_in;
4057 return i + 8;
b99bd4ef
NC
4058 }
4059 }
4060 }
b99bd4ef 4061
c19d1205
ZW
4062 /* Try and parse a more complex expression, this will probably fail
4063 unless the code uses a floating point prefix (eg "0f"). */
4064 save_in = input_line_pointer;
4065 input_line_pointer = *str;
4066 if (expression (&exp) == absolute_section
4067 && exp.X_op == O_big
4068 && exp.X_add_number < 0)
4069 {
4070 /* FIXME: 5 = X_PRECISION, should be #define'd where we can use it.
4071 Ditto for 15. */
4072 if (gen_to_words (words, 5, (long) 15) == 0)
4073 {
4074 for (i = 0; i < NUM_FLOAT_VALS; i++)
4075 {
4076 for (j = 0; j < MAX_LITTLENUMS; j++)
4077 {
4078 if (words[j] != fp_values[i][j])
4079 break;
4080 }
b99bd4ef 4081
c19d1205
ZW
4082 if (j == MAX_LITTLENUMS)
4083 {
4084 *str = input_line_pointer;
4085 input_line_pointer = save_in;
4086 return i + 8;
4087 }
4088 }
4089 }
b99bd4ef
NC
4090 }
4091
c19d1205
ZW
4092 *str = input_line_pointer;
4093 input_line_pointer = save_in;
4094 inst.error = _("invalid FPA immediate expression");
4095 return FAIL;
b99bd4ef
NC
4096}
4097
136da414
JB
4098/* Returns 1 if a number has "quarter-precision" float format
4099 0baBbbbbbc defgh000 00000000 00000000. */
4100
4101static int
4102is_quarter_float (unsigned imm)
4103{
4104 int bs = (imm & 0x20000000) ? 0x3e000000 : 0x40000000;
4105 return (imm & 0x7ffff) == 0 && ((imm & 0x7e000000) ^ bs) == 0;
4106}
4107
4108/* Parse an 8-bit "quarter-precision" floating point number of the form:
4109 0baBbbbbbc defgh000 00000000 00000000.
4110 The minus-zero case needs special handling, since it can't be encoded in the
4111 "quarter-precision" float format, but can nonetheless be loaded as an integer
4112 constant. */
4113
4114static unsigned
4115parse_qfloat_immediate (char **ccp, int *immed)
4116{
4117 char *str = *ccp;
4118 LITTLENUM_TYPE words[MAX_LITTLENUMS];
4119
4120 skip_past_char (&str, '#');
4121
4122 if ((str = atof_ieee (str, 's', words)) != NULL)
4123 {
4124 unsigned fpword = 0;
4125 int i;
4126
4127 /* Our FP word must be 32 bits (single-precision FP). */
4128 for (i = 0; i < 32 / LITTLENUM_NUMBER_OF_BITS; i++)
4129 {
4130 fpword <<= LITTLENUM_NUMBER_OF_BITS;
4131 fpword |= words[i];
4132 }
4133
4134 if (is_quarter_float (fpword) || fpword == 0x80000000)
4135 *immed = fpword;
4136 else
4137 return FAIL;
4138
4139 *ccp = str;
4140
4141 return SUCCESS;
4142 }
4143
4144 return FAIL;
4145}
4146
c19d1205
ZW
4147/* Shift operands. */
4148enum shift_kind
b99bd4ef 4149{
c19d1205
ZW
4150 SHIFT_LSL, SHIFT_LSR, SHIFT_ASR, SHIFT_ROR, SHIFT_RRX
4151};
b99bd4ef 4152
c19d1205
ZW
4153struct asm_shift_name
4154{
4155 const char *name;
4156 enum shift_kind kind;
4157};
b99bd4ef 4158
c19d1205
ZW
4159/* Third argument to parse_shift. */
4160enum parse_shift_mode
4161{
4162 NO_SHIFT_RESTRICT, /* Any kind of shift is accepted. */
4163 SHIFT_IMMEDIATE, /* Shift operand must be an immediate. */
4164 SHIFT_LSL_OR_ASR_IMMEDIATE, /* Shift must be LSL or ASR immediate. */
4165 SHIFT_ASR_IMMEDIATE, /* Shift must be ASR immediate. */
4166 SHIFT_LSL_IMMEDIATE, /* Shift must be LSL immediate. */
4167};
b99bd4ef 4168
c19d1205
ZW
4169/* Parse a <shift> specifier on an ARM data processing instruction.
4170 This has three forms:
b99bd4ef 4171
c19d1205
ZW
4172 (LSL|LSR|ASL|ASR|ROR) Rs
4173 (LSL|LSR|ASL|ASR|ROR) #imm
4174 RRX
b99bd4ef 4175
c19d1205
ZW
4176 Note that ASL is assimilated to LSL in the instruction encoding, and
4177 RRX to ROR #0 (which cannot be written as such). */
b99bd4ef 4178
c19d1205
ZW
4179static int
4180parse_shift (char **str, int i, enum parse_shift_mode mode)
b99bd4ef 4181{
c19d1205
ZW
4182 const struct asm_shift_name *shift_name;
4183 enum shift_kind shift;
4184 char *s = *str;
4185 char *p = s;
4186 int reg;
b99bd4ef 4187
c19d1205
ZW
4188 for (p = *str; ISALPHA (*p); p++)
4189 ;
b99bd4ef 4190
c19d1205 4191 if (p == *str)
b99bd4ef 4192 {
c19d1205
ZW
4193 inst.error = _("shift expression expected");
4194 return FAIL;
b99bd4ef
NC
4195 }
4196
c19d1205
ZW
4197 shift_name = hash_find_n (arm_shift_hsh, *str, p - *str);
4198
4199 if (shift_name == NULL)
b99bd4ef 4200 {
c19d1205
ZW
4201 inst.error = _("shift expression expected");
4202 return FAIL;
b99bd4ef
NC
4203 }
4204
c19d1205 4205 shift = shift_name->kind;
b99bd4ef 4206
c19d1205
ZW
4207 switch (mode)
4208 {
4209 case NO_SHIFT_RESTRICT:
4210 case SHIFT_IMMEDIATE: break;
b99bd4ef 4211
c19d1205
ZW
4212 case SHIFT_LSL_OR_ASR_IMMEDIATE:
4213 if (shift != SHIFT_LSL && shift != SHIFT_ASR)
4214 {
4215 inst.error = _("'LSL' or 'ASR' required");
4216 return FAIL;
4217 }
4218 break;
b99bd4ef 4219
c19d1205
ZW
4220 case SHIFT_LSL_IMMEDIATE:
4221 if (shift != SHIFT_LSL)
4222 {
4223 inst.error = _("'LSL' required");
4224 return FAIL;
4225 }
4226 break;
b99bd4ef 4227
c19d1205
ZW
4228 case SHIFT_ASR_IMMEDIATE:
4229 if (shift != SHIFT_ASR)
4230 {
4231 inst.error = _("'ASR' required");
4232 return FAIL;
4233 }
4234 break;
b99bd4ef 4235
c19d1205
ZW
4236 default: abort ();
4237 }
b99bd4ef 4238
c19d1205
ZW
4239 if (shift != SHIFT_RRX)
4240 {
4241 /* Whitespace can appear here if the next thing is a bare digit. */
4242 skip_whitespace (p);
b99bd4ef 4243
c19d1205 4244 if (mode == NO_SHIFT_RESTRICT
dcbf9037 4245 && (reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
c19d1205
ZW
4246 {
4247 inst.operands[i].imm = reg;
4248 inst.operands[i].immisreg = 1;
4249 }
4250 else if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
4251 return FAIL;
4252 }
4253 inst.operands[i].shift_kind = shift;
4254 inst.operands[i].shifted = 1;
4255 *str = p;
4256 return SUCCESS;
b99bd4ef
NC
4257}
4258
c19d1205 4259/* Parse a <shifter_operand> for an ARM data processing instruction:
b99bd4ef 4260
c19d1205
ZW
4261 #<immediate>
4262 #<immediate>, <rotate>
4263 <Rm>
4264 <Rm>, <shift>
b99bd4ef 4265
c19d1205
ZW
4266 where <shift> is defined by parse_shift above, and <rotate> is a
4267 multiple of 2 between 0 and 30. Validation of immediate operands
55cf6793 4268 is deferred to md_apply_fix. */
b99bd4ef 4269
c19d1205
ZW
4270static int
4271parse_shifter_operand (char **str, int i)
4272{
4273 int value;
4274 expressionS expr;
b99bd4ef 4275
dcbf9037 4276 if ((value = arm_reg_parse (str, REG_TYPE_RN)) != FAIL)
c19d1205
ZW
4277 {
4278 inst.operands[i].reg = value;
4279 inst.operands[i].isreg = 1;
b99bd4ef 4280
c19d1205
ZW
4281 /* parse_shift will override this if appropriate */
4282 inst.reloc.exp.X_op = O_constant;
4283 inst.reloc.exp.X_add_number = 0;
b99bd4ef 4284
c19d1205
ZW
4285 if (skip_past_comma (str) == FAIL)
4286 return SUCCESS;
b99bd4ef 4287
c19d1205
ZW
4288 /* Shift operation on register. */
4289 return parse_shift (str, i, NO_SHIFT_RESTRICT);
b99bd4ef
NC
4290 }
4291
c19d1205
ZW
4292 if (my_get_expression (&inst.reloc.exp, str, GE_IMM_PREFIX))
4293 return FAIL;
b99bd4ef 4294
c19d1205 4295 if (skip_past_comma (str) == SUCCESS)
b99bd4ef 4296 {
c19d1205
ZW
4297 /* #x, y -- ie explicit rotation by Y. */
4298 if (my_get_expression (&expr, str, GE_NO_PREFIX))
4299 return FAIL;
b99bd4ef 4300
c19d1205
ZW
4301 if (expr.X_op != O_constant || inst.reloc.exp.X_op != O_constant)
4302 {
4303 inst.error = _("constant expression expected");
4304 return FAIL;
4305 }
b99bd4ef 4306
c19d1205
ZW
4307 value = expr.X_add_number;
4308 if (value < 0 || value > 30 || value % 2 != 0)
4309 {
4310 inst.error = _("invalid rotation");
4311 return FAIL;
4312 }
4313 if (inst.reloc.exp.X_add_number < 0 || inst.reloc.exp.X_add_number > 255)
4314 {
4315 inst.error = _("invalid constant");
4316 return FAIL;
4317 }
09d92015 4318
55cf6793 4319 /* Convert to decoded value. md_apply_fix will put it back. */
c19d1205
ZW
4320 inst.reloc.exp.X_add_number
4321 = (((inst.reloc.exp.X_add_number << (32 - value))
4322 | (inst.reloc.exp.X_add_number >> value)) & 0xffffffff);
09d92015
MM
4323 }
4324
c19d1205
ZW
4325 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
4326 inst.reloc.pc_rel = 0;
4327 return SUCCESS;
09d92015
MM
4328}
4329
4962c51a
MS
4330/* Group relocation information. Each entry in the table contains the
4331 textual name of the relocation as may appear in assembler source
4332 and must end with a colon.
4333 Along with this textual name are the relocation codes to be used if
4334 the corresponding instruction is an ALU instruction (ADD or SUB only),
4335 an LDR, an LDRS, or an LDC. */
4336
4337struct group_reloc_table_entry
4338{
4339 const char *name;
4340 int alu_code;
4341 int ldr_code;
4342 int ldrs_code;
4343 int ldc_code;
4344};
4345
4346typedef enum
4347{
4348 /* Varieties of non-ALU group relocation. */
4349
4350 GROUP_LDR,
4351 GROUP_LDRS,
4352 GROUP_LDC
4353} group_reloc_type;
4354
4355static struct group_reloc_table_entry group_reloc_table[] =
4356 { /* Program counter relative: */
4357 { "pc_g0_nc",
4358 BFD_RELOC_ARM_ALU_PC_G0_NC, /* ALU */
4359 0, /* LDR */
4360 0, /* LDRS */
4361 0 }, /* LDC */
4362 { "pc_g0",
4363 BFD_RELOC_ARM_ALU_PC_G0, /* ALU */
4364 BFD_RELOC_ARM_LDR_PC_G0, /* LDR */
4365 BFD_RELOC_ARM_LDRS_PC_G0, /* LDRS */
4366 BFD_RELOC_ARM_LDC_PC_G0 }, /* LDC */
4367 { "pc_g1_nc",
4368 BFD_RELOC_ARM_ALU_PC_G1_NC, /* ALU */
4369 0, /* LDR */
4370 0, /* LDRS */
4371 0 }, /* LDC */
4372 { "pc_g1",
4373 BFD_RELOC_ARM_ALU_PC_G1, /* ALU */
4374 BFD_RELOC_ARM_LDR_PC_G1, /* LDR */
4375 BFD_RELOC_ARM_LDRS_PC_G1, /* LDRS */
4376 BFD_RELOC_ARM_LDC_PC_G1 }, /* LDC */
4377 { "pc_g2",
4378 BFD_RELOC_ARM_ALU_PC_G2, /* ALU */
4379 BFD_RELOC_ARM_LDR_PC_G2, /* LDR */
4380 BFD_RELOC_ARM_LDRS_PC_G2, /* LDRS */
4381 BFD_RELOC_ARM_LDC_PC_G2 }, /* LDC */
4382 /* Section base relative */
4383 { "sb_g0_nc",
4384 BFD_RELOC_ARM_ALU_SB_G0_NC, /* ALU */
4385 0, /* LDR */
4386 0, /* LDRS */
4387 0 }, /* LDC */
4388 { "sb_g0",
4389 BFD_RELOC_ARM_ALU_SB_G0, /* ALU */
4390 BFD_RELOC_ARM_LDR_SB_G0, /* LDR */
4391 BFD_RELOC_ARM_LDRS_SB_G0, /* LDRS */
4392 BFD_RELOC_ARM_LDC_SB_G0 }, /* LDC */
4393 { "sb_g1_nc",
4394 BFD_RELOC_ARM_ALU_SB_G1_NC, /* ALU */
4395 0, /* LDR */
4396 0, /* LDRS */
4397 0 }, /* LDC */
4398 { "sb_g1",
4399 BFD_RELOC_ARM_ALU_SB_G1, /* ALU */
4400 BFD_RELOC_ARM_LDR_SB_G1, /* LDR */
4401 BFD_RELOC_ARM_LDRS_SB_G1, /* LDRS */
4402 BFD_RELOC_ARM_LDC_SB_G1 }, /* LDC */
4403 { "sb_g2",
4404 BFD_RELOC_ARM_ALU_SB_G2, /* ALU */
4405 BFD_RELOC_ARM_LDR_SB_G2, /* LDR */
4406 BFD_RELOC_ARM_LDRS_SB_G2, /* LDRS */
4407 BFD_RELOC_ARM_LDC_SB_G2 } }; /* LDC */
4408
4409/* Given the address of a pointer pointing to the textual name of a group
4410 relocation as may appear in assembler source, attempt to find its details
4411 in group_reloc_table. The pointer will be updated to the character after
4412 the trailing colon. On failure, FAIL will be returned; SUCCESS
4413 otherwise. On success, *entry will be updated to point at the relevant
4414 group_reloc_table entry. */
4415
4416static int
4417find_group_reloc_table_entry (char **str, struct group_reloc_table_entry **out)
4418{
4419 unsigned int i;
4420 for (i = 0; i < ARRAY_SIZE (group_reloc_table); i++)
4421 {
4422 int length = strlen (group_reloc_table[i].name);
4423
4424 if (strncasecmp (group_reloc_table[i].name, *str, length) == 0 &&
4425 (*str)[length] == ':')
4426 {
4427 *out = &group_reloc_table[i];
4428 *str += (length + 1);
4429 return SUCCESS;
4430 }
4431 }
4432
4433 return FAIL;
4434}
4435
4436/* Parse a <shifter_operand> for an ARM data processing instruction
4437 (as for parse_shifter_operand) where group relocations are allowed:
4438
4439 #<immediate>
4440 #<immediate>, <rotate>
4441 #:<group_reloc>:<expression>
4442 <Rm>
4443 <Rm>, <shift>
4444
4445 where <group_reloc> is one of the strings defined in group_reloc_table.
4446 The hashes are optional.
4447
4448 Everything else is as for parse_shifter_operand. */
4449
4450static parse_operand_result
4451parse_shifter_operand_group_reloc (char **str, int i)
4452{
4453 /* Determine if we have the sequence of characters #: or just :
4454 coming next. If we do, then we check for a group relocation.
4455 If we don't, punt the whole lot to parse_shifter_operand. */
4456
4457 if (((*str)[0] == '#' && (*str)[1] == ':')
4458 || (*str)[0] == ':')
4459 {
4460 struct group_reloc_table_entry *entry;
4461
4462 if ((*str)[0] == '#')
4463 (*str) += 2;
4464 else
4465 (*str)++;
4466
4467 /* Try to parse a group relocation. Anything else is an error. */
4468 if (find_group_reloc_table_entry (str, &entry) == FAIL)
4469 {
4470 inst.error = _("unknown group relocation");
4471 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
4472 }
4473
4474 /* We now have the group relocation table entry corresponding to
4475 the name in the assembler source. Next, we parse the expression. */
4476 if (my_get_expression (&inst.reloc.exp, str, GE_NO_PREFIX))
4477 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
4478
4479 /* Record the relocation type (always the ALU variant here). */
4480 inst.reloc.type = entry->alu_code;
4481 assert (inst.reloc.type != 0);
4482
4483 return PARSE_OPERAND_SUCCESS;
4484 }
4485 else
4486 return parse_shifter_operand (str, i) == SUCCESS
4487 ? PARSE_OPERAND_SUCCESS : PARSE_OPERAND_FAIL;
4488
4489 /* Never reached. */
4490}
4491
c19d1205
ZW
4492/* Parse all forms of an ARM address expression. Information is written
4493 to inst.operands[i] and/or inst.reloc.
09d92015 4494
c19d1205 4495 Preindexed addressing (.preind=1):
09d92015 4496
c19d1205
ZW
4497 [Rn, #offset] .reg=Rn .reloc.exp=offset
4498 [Rn, +/-Rm] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
4499 [Rn, +/-Rm, shift] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
4500 .shift_kind=shift .reloc.exp=shift_imm
09d92015 4501
c19d1205 4502 These three may have a trailing ! which causes .writeback to be set also.
09d92015 4503
c19d1205 4504 Postindexed addressing (.postind=1, .writeback=1):
09d92015 4505
c19d1205
ZW
4506 [Rn], #offset .reg=Rn .reloc.exp=offset
4507 [Rn], +/-Rm .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
4508 [Rn], +/-Rm, shift .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
4509 .shift_kind=shift .reloc.exp=shift_imm
09d92015 4510
c19d1205 4511 Unindexed addressing (.preind=0, .postind=0):
09d92015 4512
c19d1205 4513 [Rn], {option} .reg=Rn .imm=option .immisreg=0
09d92015 4514
c19d1205 4515 Other:
09d92015 4516
c19d1205
ZW
4517 [Rn]{!} shorthand for [Rn,#0]{!}
4518 =immediate .isreg=0 .reloc.exp=immediate
4519 label .reg=PC .reloc.pc_rel=1 .reloc.exp=label
09d92015 4520
c19d1205
ZW
4521 It is the caller's responsibility to check for addressing modes not
4522 supported by the instruction, and to set inst.reloc.type. */
4523
4962c51a
MS
4524static parse_operand_result
4525parse_address_main (char **str, int i, int group_relocations,
4526 group_reloc_type group_type)
09d92015 4527{
c19d1205
ZW
4528 char *p = *str;
4529 int reg;
09d92015 4530
c19d1205 4531 if (skip_past_char (&p, '[') == FAIL)
09d92015 4532 {
c19d1205
ZW
4533 if (skip_past_char (&p, '=') == FAIL)
4534 {
4535 /* bare address - translate to PC-relative offset */
4536 inst.reloc.pc_rel = 1;
4537 inst.operands[i].reg = REG_PC;
4538 inst.operands[i].isreg = 1;
4539 inst.operands[i].preind = 1;
4540 }
4541 /* else a load-constant pseudo op, no special treatment needed here */
09d92015 4542
c19d1205 4543 if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX))
4962c51a 4544 return PARSE_OPERAND_FAIL;
09d92015 4545
c19d1205 4546 *str = p;
4962c51a 4547 return PARSE_OPERAND_SUCCESS;
09d92015
MM
4548 }
4549
dcbf9037 4550 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
09d92015 4551 {
c19d1205 4552 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
4962c51a 4553 return PARSE_OPERAND_FAIL;
09d92015 4554 }
c19d1205
ZW
4555 inst.operands[i].reg = reg;
4556 inst.operands[i].isreg = 1;
09d92015 4557
c19d1205 4558 if (skip_past_comma (&p) == SUCCESS)
09d92015 4559 {
c19d1205 4560 inst.operands[i].preind = 1;
09d92015 4561
c19d1205
ZW
4562 if (*p == '+') p++;
4563 else if (*p == '-') p++, inst.operands[i].negative = 1;
4564
dcbf9037 4565 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
09d92015 4566 {
c19d1205
ZW
4567 inst.operands[i].imm = reg;
4568 inst.operands[i].immisreg = 1;
4569
4570 if (skip_past_comma (&p) == SUCCESS)
4571 if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL)
4962c51a 4572 return PARSE_OPERAND_FAIL;
c19d1205 4573 }
5287ad62
JB
4574 else if (skip_past_char (&p, ':') == SUCCESS)
4575 {
4576 /* FIXME: '@' should be used here, but it's filtered out by generic
4577 code before we get to see it here. This may be subject to
4578 change. */
4579 expressionS exp;
4580 my_get_expression (&exp, &p, GE_NO_PREFIX);
4581 if (exp.X_op != O_constant)
4582 {
4583 inst.error = _("alignment must be constant");
4962c51a 4584 return PARSE_OPERAND_FAIL;
5287ad62
JB
4585 }
4586 inst.operands[i].imm = exp.X_add_number << 8;
4587 inst.operands[i].immisalign = 1;
4588 /* Alignments are not pre-indexes. */
4589 inst.operands[i].preind = 0;
4590 }
c19d1205
ZW
4591 else
4592 {
4593 if (inst.operands[i].negative)
4594 {
4595 inst.operands[i].negative = 0;
4596 p--;
4597 }
4962c51a
MS
4598
4599 if (group_relocations &&
4600 ((*p == '#' && *(p + 1) == ':') || *p == ':'))
4601
4602 {
4603 struct group_reloc_table_entry *entry;
4604
4605 /* Skip over the #: or : sequence. */
4606 if (*p == '#')
4607 p += 2;
4608 else
4609 p++;
4610
4611 /* Try to parse a group relocation. Anything else is an
4612 error. */
4613 if (find_group_reloc_table_entry (&p, &entry) == FAIL)
4614 {
4615 inst.error = _("unknown group relocation");
4616 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
4617 }
4618
4619 /* We now have the group relocation table entry corresponding to
4620 the name in the assembler source. Next, we parse the
4621 expression. */
4622 if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX))
4623 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
4624
4625 /* Record the relocation type. */
4626 switch (group_type)
4627 {
4628 case GROUP_LDR:
4629 inst.reloc.type = entry->ldr_code;
4630 break;
4631
4632 case GROUP_LDRS:
4633 inst.reloc.type = entry->ldrs_code;
4634 break;
4635
4636 case GROUP_LDC:
4637 inst.reloc.type = entry->ldc_code;
4638 break;
4639
4640 default:
4641 assert (0);
4642 }
4643
4644 if (inst.reloc.type == 0)
4645 {
4646 inst.error = _("this group relocation is not allowed on this instruction");
4647 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
4648 }
4649 }
4650 else
4651 if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
4652 return PARSE_OPERAND_FAIL;
09d92015
MM
4653 }
4654 }
4655
c19d1205 4656 if (skip_past_char (&p, ']') == FAIL)
09d92015 4657 {
c19d1205 4658 inst.error = _("']' expected");
4962c51a 4659 return PARSE_OPERAND_FAIL;
09d92015
MM
4660 }
4661
c19d1205
ZW
4662 if (skip_past_char (&p, '!') == SUCCESS)
4663 inst.operands[i].writeback = 1;
09d92015 4664
c19d1205 4665 else if (skip_past_comma (&p) == SUCCESS)
09d92015 4666 {
c19d1205
ZW
4667 if (skip_past_char (&p, '{') == SUCCESS)
4668 {
4669 /* [Rn], {expr} - unindexed, with option */
4670 if (parse_immediate (&p, &inst.operands[i].imm,
ca3f61f7 4671 0, 255, TRUE) == FAIL)
4962c51a 4672 return PARSE_OPERAND_FAIL;
09d92015 4673
c19d1205
ZW
4674 if (skip_past_char (&p, '}') == FAIL)
4675 {
4676 inst.error = _("'}' expected at end of 'option' field");
4962c51a 4677 return PARSE_OPERAND_FAIL;
c19d1205
ZW
4678 }
4679 if (inst.operands[i].preind)
4680 {
4681 inst.error = _("cannot combine index with option");
4962c51a 4682 return PARSE_OPERAND_FAIL;
c19d1205
ZW
4683 }
4684 *str = p;
4962c51a 4685 return PARSE_OPERAND_SUCCESS;
09d92015 4686 }
c19d1205
ZW
4687 else
4688 {
4689 inst.operands[i].postind = 1;
4690 inst.operands[i].writeback = 1;
09d92015 4691
c19d1205
ZW
4692 if (inst.operands[i].preind)
4693 {
4694 inst.error = _("cannot combine pre- and post-indexing");
4962c51a 4695 return PARSE_OPERAND_FAIL;
c19d1205 4696 }
09d92015 4697
c19d1205
ZW
4698 if (*p == '+') p++;
4699 else if (*p == '-') p++, inst.operands[i].negative = 1;
a737bd4d 4700
dcbf9037 4701 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
c19d1205 4702 {
5287ad62
JB
4703 /* We might be using the immediate for alignment already. If we
4704 are, OR the register number into the low-order bits. */
4705 if (inst.operands[i].immisalign)
4706 inst.operands[i].imm |= reg;
4707 else
4708 inst.operands[i].imm = reg;
c19d1205 4709 inst.operands[i].immisreg = 1;
a737bd4d 4710
c19d1205
ZW
4711 if (skip_past_comma (&p) == SUCCESS)
4712 if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL)
4962c51a 4713 return PARSE_OPERAND_FAIL;
c19d1205
ZW
4714 }
4715 else
4716 {
4717 if (inst.operands[i].negative)
4718 {
4719 inst.operands[i].negative = 0;
4720 p--;
4721 }
4722 if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
4962c51a 4723 return PARSE_OPERAND_FAIL;
c19d1205
ZW
4724 }
4725 }
a737bd4d
NC
4726 }
4727
c19d1205
ZW
4728 /* If at this point neither .preind nor .postind is set, we have a
4729 bare [Rn]{!}, which is shorthand for [Rn,#0]{!}. */
4730 if (inst.operands[i].preind == 0 && inst.operands[i].postind == 0)
4731 {
4732 inst.operands[i].preind = 1;
4733 inst.reloc.exp.X_op = O_constant;
4734 inst.reloc.exp.X_add_number = 0;
4735 }
4736 *str = p;
4962c51a
MS
4737 return PARSE_OPERAND_SUCCESS;
4738}
4739
4740static int
4741parse_address (char **str, int i)
4742{
4743 return parse_address_main (str, i, 0, 0) == PARSE_OPERAND_SUCCESS
4744 ? SUCCESS : FAIL;
4745}
4746
4747static parse_operand_result
4748parse_address_group_reloc (char **str, int i, group_reloc_type type)
4749{
4750 return parse_address_main (str, i, 1, type);
a737bd4d
NC
4751}
4752
b6895b4f
PB
4753/* Parse an operand for a MOVW or MOVT instruction. */
4754static int
4755parse_half (char **str)
4756{
4757 char * p;
4758
4759 p = *str;
4760 skip_past_char (&p, '#');
4761 if (strncasecmp (p, ":lower16:", 9) == 0)
4762 inst.reloc.type = BFD_RELOC_ARM_MOVW;
4763 else if (strncasecmp (p, ":upper16:", 9) == 0)
4764 inst.reloc.type = BFD_RELOC_ARM_MOVT;
4765
4766 if (inst.reloc.type != BFD_RELOC_UNUSED)
4767 {
4768 p += 9;
4769 skip_whitespace(p);
4770 }
4771
4772 if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX))
4773 return FAIL;
4774
4775 if (inst.reloc.type == BFD_RELOC_UNUSED)
4776 {
4777 if (inst.reloc.exp.X_op != O_constant)
4778 {
4779 inst.error = _("constant expression expected");
4780 return FAIL;
4781 }
4782 if (inst.reloc.exp.X_add_number < 0
4783 || inst.reloc.exp.X_add_number > 0xffff)
4784 {
4785 inst.error = _("immediate value out of range");
4786 return FAIL;
4787 }
4788 }
4789 *str = p;
4790 return SUCCESS;
4791}
4792
c19d1205 4793/* Miscellaneous. */
a737bd4d 4794
c19d1205
ZW
4795/* Parse a PSR flag operand. The value returned is FAIL on syntax error,
4796 or a bitmask suitable to be or-ed into the ARM msr instruction. */
4797static int
4798parse_psr (char **str)
09d92015 4799{
c19d1205
ZW
4800 char *p;
4801 unsigned long psr_field;
62b3e311
PB
4802 const struct asm_psr *psr;
4803 char *start;
09d92015 4804
c19d1205
ZW
4805 /* CPSR's and SPSR's can now be lowercase. This is just a convenience
4806 feature for ease of use and backwards compatibility. */
4807 p = *str;
62b3e311 4808 if (strncasecmp (p, "SPSR", 4) == 0)
c19d1205 4809 psr_field = SPSR_BIT;
62b3e311 4810 else if (strncasecmp (p, "CPSR", 4) == 0)
c19d1205
ZW
4811 psr_field = 0;
4812 else
62b3e311
PB
4813 {
4814 start = p;
4815 do
4816 p++;
4817 while (ISALNUM (*p) || *p == '_');
4818
4819 psr = hash_find_n (arm_v7m_psr_hsh, start, p - start);
4820 if (!psr)
4821 return FAIL;
09d92015 4822
62b3e311
PB
4823 *str = p;
4824 return psr->field;
4825 }
09d92015 4826
62b3e311 4827 p += 4;
c19d1205
ZW
4828 if (*p == '_')
4829 {
4830 /* A suffix follows. */
c19d1205
ZW
4831 p++;
4832 start = p;
a737bd4d 4833
c19d1205
ZW
4834 do
4835 p++;
4836 while (ISALNUM (*p) || *p == '_');
a737bd4d 4837
c19d1205
ZW
4838 psr = hash_find_n (arm_psr_hsh, start, p - start);
4839 if (!psr)
4840 goto error;
a737bd4d 4841
c19d1205 4842 psr_field |= psr->field;
a737bd4d 4843 }
c19d1205 4844 else
a737bd4d 4845 {
c19d1205
ZW
4846 if (ISALNUM (*p))
4847 goto error; /* Garbage after "[CS]PSR". */
4848
4849 psr_field |= (PSR_c | PSR_f);
a737bd4d 4850 }
c19d1205
ZW
4851 *str = p;
4852 return psr_field;
a737bd4d 4853
c19d1205
ZW
4854 error:
4855 inst.error = _("flag for {c}psr instruction expected");
4856 return FAIL;
a737bd4d
NC
4857}
4858
c19d1205
ZW
4859/* Parse the flags argument to CPSI[ED]. Returns FAIL on error, or a
4860 value suitable for splatting into the AIF field of the instruction. */
a737bd4d 4861
c19d1205
ZW
4862static int
4863parse_cps_flags (char **str)
a737bd4d 4864{
c19d1205
ZW
4865 int val = 0;
4866 int saw_a_flag = 0;
4867 char *s = *str;
a737bd4d 4868
c19d1205
ZW
4869 for (;;)
4870 switch (*s++)
4871 {
4872 case '\0': case ',':
4873 goto done;
a737bd4d 4874
c19d1205
ZW
4875 case 'a': case 'A': saw_a_flag = 1; val |= 0x4; break;
4876 case 'i': case 'I': saw_a_flag = 1; val |= 0x2; break;
4877 case 'f': case 'F': saw_a_flag = 1; val |= 0x1; break;
a737bd4d 4878
c19d1205
ZW
4879 default:
4880 inst.error = _("unrecognized CPS flag");
4881 return FAIL;
4882 }
a737bd4d 4883
c19d1205
ZW
4884 done:
4885 if (saw_a_flag == 0)
a737bd4d 4886 {
c19d1205
ZW
4887 inst.error = _("missing CPS flags");
4888 return FAIL;
a737bd4d 4889 }
a737bd4d 4890
c19d1205
ZW
4891 *str = s - 1;
4892 return val;
a737bd4d
NC
4893}
4894
c19d1205
ZW
4895/* Parse an endian specifier ("BE" or "LE", case insensitive);
4896 returns 0 for big-endian, 1 for little-endian, FAIL for an error. */
a737bd4d
NC
4897
4898static int
c19d1205 4899parse_endian_specifier (char **str)
a737bd4d 4900{
c19d1205
ZW
4901 int little_endian;
4902 char *s = *str;
a737bd4d 4903
c19d1205
ZW
4904 if (strncasecmp (s, "BE", 2))
4905 little_endian = 0;
4906 else if (strncasecmp (s, "LE", 2))
4907 little_endian = 1;
4908 else
a737bd4d 4909 {
c19d1205 4910 inst.error = _("valid endian specifiers are be or le");
a737bd4d
NC
4911 return FAIL;
4912 }
4913
c19d1205 4914 if (ISALNUM (s[2]) || s[2] == '_')
a737bd4d 4915 {
c19d1205 4916 inst.error = _("valid endian specifiers are be or le");
a737bd4d
NC
4917 return FAIL;
4918 }
4919
c19d1205
ZW
4920 *str = s + 2;
4921 return little_endian;
4922}
a737bd4d 4923
c19d1205
ZW
4924/* Parse a rotation specifier: ROR #0, #8, #16, #24. *val receives a
4925 value suitable for poking into the rotate field of an sxt or sxta
4926 instruction, or FAIL on error. */
4927
4928static int
4929parse_ror (char **str)
4930{
4931 int rot;
4932 char *s = *str;
4933
4934 if (strncasecmp (s, "ROR", 3) == 0)
4935 s += 3;
4936 else
a737bd4d 4937 {
c19d1205 4938 inst.error = _("missing rotation field after comma");
a737bd4d
NC
4939 return FAIL;
4940 }
c19d1205
ZW
4941
4942 if (parse_immediate (&s, &rot, 0, 24, FALSE) == FAIL)
4943 return FAIL;
4944
4945 switch (rot)
a737bd4d 4946 {
c19d1205
ZW
4947 case 0: *str = s; return 0x0;
4948 case 8: *str = s; return 0x1;
4949 case 16: *str = s; return 0x2;
4950 case 24: *str = s; return 0x3;
4951
4952 default:
4953 inst.error = _("rotation can only be 0, 8, 16, or 24");
a737bd4d
NC
4954 return FAIL;
4955 }
c19d1205 4956}
a737bd4d 4957
c19d1205
ZW
4958/* Parse a conditional code (from conds[] below). The value returned is in the
4959 range 0 .. 14, or FAIL. */
4960static int
4961parse_cond (char **str)
4962{
4963 char *p, *q;
4964 const struct asm_cond *c;
a737bd4d 4965
c19d1205
ZW
4966 p = q = *str;
4967 while (ISALPHA (*q))
4968 q++;
a737bd4d 4969
c19d1205
ZW
4970 c = hash_find_n (arm_cond_hsh, p, q - p);
4971 if (!c)
a737bd4d 4972 {
c19d1205 4973 inst.error = _("condition required");
a737bd4d
NC
4974 return FAIL;
4975 }
4976
c19d1205
ZW
4977 *str = q;
4978 return c->value;
4979}
4980
62b3e311
PB
4981/* Parse an option for a barrier instruction. Returns the encoding for the
4982 option, or FAIL. */
4983static int
4984parse_barrier (char **str)
4985{
4986 char *p, *q;
4987 const struct asm_barrier_opt *o;
4988
4989 p = q = *str;
4990 while (ISALPHA (*q))
4991 q++;
4992
4993 o = hash_find_n (arm_barrier_opt_hsh, p, q - p);
4994 if (!o)
4995 return FAIL;
4996
4997 *str = q;
4998 return o->value;
4999}
5000
92e90b6e
PB
5001/* Parse the operands of a table branch instruction. Similar to a memory
5002 operand. */
5003static int
5004parse_tb (char **str)
5005{
5006 char * p = *str;
5007 int reg;
5008
5009 if (skip_past_char (&p, '[') == FAIL)
ab1eb5fe
PB
5010 {
5011 inst.error = _("'[' expected");
5012 return FAIL;
5013 }
92e90b6e 5014
dcbf9037 5015 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
92e90b6e
PB
5016 {
5017 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
5018 return FAIL;
5019 }
5020 inst.operands[0].reg = reg;
5021
5022 if (skip_past_comma (&p) == FAIL)
ab1eb5fe
PB
5023 {
5024 inst.error = _("',' expected");
5025 return FAIL;
5026 }
92e90b6e 5027
dcbf9037 5028 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
92e90b6e
PB
5029 {
5030 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
5031 return FAIL;
5032 }
5033 inst.operands[0].imm = reg;
5034
5035 if (skip_past_comma (&p) == SUCCESS)
5036 {
5037 if (parse_shift (&p, 0, SHIFT_LSL_IMMEDIATE) == FAIL)
5038 return FAIL;
5039 if (inst.reloc.exp.X_add_number != 1)
5040 {
5041 inst.error = _("invalid shift");
5042 return FAIL;
5043 }
5044 inst.operands[0].shifted = 1;
5045 }
5046
5047 if (skip_past_char (&p, ']') == FAIL)
5048 {
5049 inst.error = _("']' expected");
5050 return FAIL;
5051 }
5052 *str = p;
5053 return SUCCESS;
5054}
5055
5287ad62
JB
5056/* Parse the operands of a Neon VMOV instruction. See do_neon_mov for more
5057 information on the types the operands can take and how they are encoded.
037e8744
JB
5058 Up to four operands may be read; this function handles setting the
5059 ".present" field for each read operand itself.
5287ad62
JB
5060 Updates STR and WHICH_OPERAND if parsing is successful and returns SUCCESS,
5061 else returns FAIL. */
5062
5063static int
5064parse_neon_mov (char **str, int *which_operand)
5065{
5066 int i = *which_operand, val;
5067 enum arm_reg_type rtype;
5068 char *ptr = *str;
dcbf9037 5069 struct neon_type_el optype;
5287ad62 5070
dcbf9037 5071 if ((val = parse_scalar (&ptr, 8, &optype)) != FAIL)
5287ad62
JB
5072 {
5073 /* Case 4: VMOV<c><q>.<size> <Dn[x]>, <Rd>. */
5074 inst.operands[i].reg = val;
5075 inst.operands[i].isscalar = 1;
dcbf9037 5076 inst.operands[i].vectype = optype;
5287ad62
JB
5077 inst.operands[i++].present = 1;
5078
5079 if (skip_past_comma (&ptr) == FAIL)
5080 goto wanted_comma;
5081
dcbf9037 5082 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
5287ad62
JB
5083 goto wanted_arm;
5084
5085 inst.operands[i].reg = val;
5086 inst.operands[i].isreg = 1;
5087 inst.operands[i].present = 1;
5088 }
037e8744 5089 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_NSDQ, &rtype, &optype))
dcbf9037 5090 != FAIL)
5287ad62
JB
5091 {
5092 /* Cases 0, 1, 2, 3, 5 (D only). */
5093 if (skip_past_comma (&ptr) == FAIL)
5094 goto wanted_comma;
5095
5096 inst.operands[i].reg = val;
5097 inst.operands[i].isreg = 1;
5098 inst.operands[i].isquad = (rtype == REG_TYPE_NQ);
037e8744
JB
5099 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
5100 inst.operands[i].isvec = 1;
dcbf9037 5101 inst.operands[i].vectype = optype;
5287ad62
JB
5102 inst.operands[i++].present = 1;
5103
dcbf9037 5104 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
5287ad62 5105 {
037e8744
JB
5106 /* Case 5: VMOV<c><q> <Dm>, <Rd>, <Rn>.
5107 Case 13: VMOV <Sd>, <Rm> */
5287ad62
JB
5108 inst.operands[i].reg = val;
5109 inst.operands[i].isreg = 1;
037e8744 5110 inst.operands[i].present = 1;
5287ad62
JB
5111
5112 if (rtype == REG_TYPE_NQ)
5113 {
dcbf9037 5114 first_error (_("can't use Neon quad register here"));
5287ad62
JB
5115 return FAIL;
5116 }
037e8744
JB
5117 else if (rtype != REG_TYPE_VFS)
5118 {
5119 i++;
5120 if (skip_past_comma (&ptr) == FAIL)
5121 goto wanted_comma;
5122 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
5123 goto wanted_arm;
5124 inst.operands[i].reg = val;
5125 inst.operands[i].isreg = 1;
5126 inst.operands[i].present = 1;
5127 }
5287ad62 5128 }
136da414 5129 else if (parse_qfloat_immediate (&ptr, &inst.operands[i].imm) == SUCCESS)
136da414 5130 /* Case 2: VMOV<c><q>.<dt> <Qd>, #<float-imm>
037e8744
JB
5131 Case 3: VMOV<c><q>.<dt> <Dd>, #<float-imm>
5132 Case 10: VMOV.F32 <Sd>, #<imm>
5133 Case 11: VMOV.F64 <Dd>, #<imm> */
5134 ;
5287ad62 5135 else if (parse_big_immediate (&ptr, i) == SUCCESS)
5287ad62
JB
5136 /* Case 2: VMOV<c><q>.<dt> <Qd>, #<imm>
5137 Case 3: VMOV<c><q>.<dt> <Dd>, #<imm> */
037e8744
JB
5138 ;
5139 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_NSDQ, &rtype,
5140 &optype)) != FAIL)
5287ad62
JB
5141 {
5142 /* Case 0: VMOV<c><q> <Qd>, <Qm>
037e8744
JB
5143 Case 1: VMOV<c><q> <Dd>, <Dm>
5144 Case 8: VMOV.F32 <Sd>, <Sm>
5145 Case 15: VMOV <Sd>, <Se>, <Rn>, <Rm> */
5287ad62
JB
5146
5147 inst.operands[i].reg = val;
5148 inst.operands[i].isreg = 1;
5149 inst.operands[i].isquad = (rtype == REG_TYPE_NQ);
037e8744
JB
5150 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
5151 inst.operands[i].isvec = 1;
dcbf9037 5152 inst.operands[i].vectype = optype;
5287ad62 5153 inst.operands[i].present = 1;
037e8744
JB
5154
5155 if (skip_past_comma (&ptr) == SUCCESS)
5156 {
5157 /* Case 15. */
5158 i++;
5159
5160 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
5161 goto wanted_arm;
5162
5163 inst.operands[i].reg = val;
5164 inst.operands[i].isreg = 1;
5165 inst.operands[i++].present = 1;
5166
5167 if (skip_past_comma (&ptr) == FAIL)
5168 goto wanted_comma;
5169
5170 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
5171 goto wanted_arm;
5172
5173 inst.operands[i].reg = val;
5174 inst.operands[i].isreg = 1;
5175 inst.operands[i++].present = 1;
5176 }
5287ad62
JB
5177 }
5178 else
5179 {
dcbf9037 5180 first_error (_("expected <Rm> or <Dm> or <Qm> operand"));
5287ad62
JB
5181 return FAIL;
5182 }
5183 }
dcbf9037 5184 else if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
5287ad62
JB
5185 {
5186 /* Cases 6, 7. */
5187 inst.operands[i].reg = val;
5188 inst.operands[i].isreg = 1;
5189 inst.operands[i++].present = 1;
5190
5191 if (skip_past_comma (&ptr) == FAIL)
5192 goto wanted_comma;
5193
dcbf9037 5194 if ((val = parse_scalar (&ptr, 8, &optype)) != FAIL)
5287ad62
JB
5195 {
5196 /* Case 6: VMOV<c><q>.<dt> <Rd>, <Dn[x]> */
5197 inst.operands[i].reg = val;
5198 inst.operands[i].isscalar = 1;
5199 inst.operands[i].present = 1;
dcbf9037 5200 inst.operands[i].vectype = optype;
5287ad62 5201 }
dcbf9037 5202 else if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
5287ad62
JB
5203 {
5204 /* Case 7: VMOV<c><q> <Rd>, <Rn>, <Dm> */
5205 inst.operands[i].reg = val;
5206 inst.operands[i].isreg = 1;
5207 inst.operands[i++].present = 1;
5208
5209 if (skip_past_comma (&ptr) == FAIL)
5210 goto wanted_comma;
5211
037e8744 5212 if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFSD, &rtype, &optype))
dcbf9037 5213 == FAIL)
5287ad62 5214 {
037e8744 5215 first_error (_(reg_expected_msgs[REG_TYPE_VFSD]));
5287ad62
JB
5216 return FAIL;
5217 }
5218
5219 inst.operands[i].reg = val;
5220 inst.operands[i].isreg = 1;
037e8744
JB
5221 inst.operands[i].isvec = 1;
5222 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
dcbf9037 5223 inst.operands[i].vectype = optype;
5287ad62 5224 inst.operands[i].present = 1;
037e8744
JB
5225
5226 if (rtype == REG_TYPE_VFS)
5227 {
5228 /* Case 14. */
5229 i++;
5230 if (skip_past_comma (&ptr) == FAIL)
5231 goto wanted_comma;
5232 if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFS, NULL,
5233 &optype)) == FAIL)
5234 {
5235 first_error (_(reg_expected_msgs[REG_TYPE_VFS]));
5236 return FAIL;
5237 }
5238 inst.operands[i].reg = val;
5239 inst.operands[i].isreg = 1;
5240 inst.operands[i].isvec = 1;
5241 inst.operands[i].issingle = 1;
5242 inst.operands[i].vectype = optype;
5243 inst.operands[i].present = 1;
5244 }
5245 }
5246 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFS, NULL, &optype))
5247 != FAIL)
5248 {
5249 /* Case 13. */
5250 inst.operands[i].reg = val;
5251 inst.operands[i].isreg = 1;
5252 inst.operands[i].isvec = 1;
5253 inst.operands[i].issingle = 1;
5254 inst.operands[i].vectype = optype;
5255 inst.operands[i++].present = 1;
5287ad62
JB
5256 }
5257 }
5258 else
5259 {
dcbf9037 5260 first_error (_("parse error"));
5287ad62
JB
5261 return FAIL;
5262 }
5263
5264 /* Successfully parsed the operands. Update args. */
5265 *which_operand = i;
5266 *str = ptr;
5267 return SUCCESS;
5268
5269 wanted_comma:
dcbf9037 5270 first_error (_("expected comma"));
5287ad62
JB
5271 return FAIL;
5272
5273 wanted_arm:
dcbf9037 5274 first_error (_(reg_expected_msgs[REG_TYPE_RN]));
5287ad62 5275 return FAIL;
5287ad62
JB
5276}
5277
c19d1205
ZW
5278/* Matcher codes for parse_operands. */
5279enum operand_parse_code
5280{
5281 OP_stop, /* end of line */
5282
5283 OP_RR, /* ARM register */
5284 OP_RRnpc, /* ARM register, not r15 */
5285 OP_RRnpcb, /* ARM register, not r15, in square brackets */
5286 OP_RRw, /* ARM register, not r15, optional trailing ! */
5287 OP_RCP, /* Coprocessor number */
5288 OP_RCN, /* Coprocessor register */
5289 OP_RF, /* FPA register */
5290 OP_RVS, /* VFP single precision register */
5287ad62
JB
5291 OP_RVD, /* VFP double precision register (0..15) */
5292 OP_RND, /* Neon double precision register (0..31) */
5293 OP_RNQ, /* Neon quad precision register */
037e8744 5294 OP_RVSD, /* VFP single or double precision register */
5287ad62 5295 OP_RNDQ, /* Neon double or quad precision register */
037e8744 5296 OP_RNSDQ, /* Neon single, double or quad precision register */
5287ad62 5297 OP_RNSC, /* Neon scalar D[X] */
c19d1205
ZW
5298 OP_RVC, /* VFP control register */
5299 OP_RMF, /* Maverick F register */
5300 OP_RMD, /* Maverick D register */
5301 OP_RMFX, /* Maverick FX register */
5302 OP_RMDX, /* Maverick DX register */
5303 OP_RMAX, /* Maverick AX register */
5304 OP_RMDS, /* Maverick DSPSC register */
5305 OP_RIWR, /* iWMMXt wR register */
5306 OP_RIWC, /* iWMMXt wC register */
5307 OP_RIWG, /* iWMMXt wCG register */
5308 OP_RXA, /* XScale accumulator register */
5309
5310 OP_REGLST, /* ARM register list */
5311 OP_VRSLST, /* VFP single-precision register list */
5312 OP_VRDLST, /* VFP double-precision register list */
037e8744 5313 OP_VRSDLST, /* VFP single or double-precision register list (& quad) */
5287ad62
JB
5314 OP_NRDLST, /* Neon double-precision register list (d0-d31, qN aliases) */
5315 OP_NSTRLST, /* Neon element/structure list */
5316
5317 OP_NILO, /* Neon immediate/logic operands 2 or 2+3. (VBIC, VORR...) */
5318 OP_RNDQ_I0, /* Neon D or Q reg, or immediate zero. */
037e8744 5319 OP_RVSD_I0, /* VFP S or D reg, or immediate zero. */
5287ad62 5320 OP_RR_RNSC, /* ARM reg or Neon scalar. */
037e8744 5321 OP_RNSDQ_RNSC, /* Vector S, D or Q reg, or Neon scalar. */
5287ad62
JB
5322 OP_RNDQ_RNSC, /* Neon D or Q reg, or Neon scalar. */
5323 OP_RND_RNSC, /* Neon D reg, or Neon scalar. */
5324 OP_VMOV, /* Neon VMOV operands. */
5325 OP_RNDQ_IMVNb,/* Neon D or Q reg, or immediate good for VMVN. */
5326 OP_RNDQ_I63b, /* Neon D or Q reg, or immediate for shift. */
5327
5328 OP_I0, /* immediate zero */
c19d1205
ZW
5329 OP_I7, /* immediate value 0 .. 7 */
5330 OP_I15, /* 0 .. 15 */
5331 OP_I16, /* 1 .. 16 */
5287ad62 5332 OP_I16z, /* 0 .. 16 */
c19d1205
ZW
5333 OP_I31, /* 0 .. 31 */
5334 OP_I31w, /* 0 .. 31, optional trailing ! */
5335 OP_I32, /* 1 .. 32 */
5287ad62
JB
5336 OP_I32z, /* 0 .. 32 */
5337 OP_I63, /* 0 .. 63 */
c19d1205 5338 OP_I63s, /* -64 .. 63 */
5287ad62
JB
5339 OP_I64, /* 1 .. 64 */
5340 OP_I64z, /* 0 .. 64 */
c19d1205 5341 OP_I255, /* 0 .. 255 */
c19d1205
ZW
5342
5343 OP_I4b, /* immediate, prefix optional, 1 .. 4 */
5344 OP_I7b, /* 0 .. 7 */
5345 OP_I15b, /* 0 .. 15 */
5346 OP_I31b, /* 0 .. 31 */
5347
5348 OP_SH, /* shifter operand */
4962c51a 5349 OP_SHG, /* shifter operand with possible group relocation */
c19d1205 5350 OP_ADDR, /* Memory address expression (any mode) */
4962c51a
MS
5351 OP_ADDRGLDR, /* Mem addr expr (any mode) with possible LDR group reloc */
5352 OP_ADDRGLDRS, /* Mem addr expr (any mode) with possible LDRS group reloc */
5353 OP_ADDRGLDC, /* Mem addr expr (any mode) with possible LDC group reloc */
c19d1205
ZW
5354 OP_EXP, /* arbitrary expression */
5355 OP_EXPi, /* same, with optional immediate prefix */
5356 OP_EXPr, /* same, with optional relocation suffix */
b6895b4f 5357 OP_HALF, /* 0 .. 65535 or low/high reloc. */
c19d1205
ZW
5358
5359 OP_CPSF, /* CPS flags */
5360 OP_ENDI, /* Endianness specifier */
5361 OP_PSR, /* CPSR/SPSR mask for msr */
5362 OP_COND, /* conditional code */
92e90b6e 5363 OP_TB, /* Table branch. */
c19d1205 5364
037e8744
JB
5365 OP_RVC_PSR, /* CPSR/SPSR mask for msr, or VFP control register. */
5366 OP_APSR_RR, /* ARM register or "APSR_nzcv". */
5367
c19d1205
ZW
5368 OP_RRnpc_I0, /* ARM register or literal 0 */
5369 OP_RR_EXr, /* ARM register or expression with opt. reloc suff. */
5370 OP_RR_EXi, /* ARM register or expression with imm prefix */
5371 OP_RF_IF, /* FPA register or immediate */
5372 OP_RIWR_RIWC, /* iWMMXt R or C reg */
41adaa5c 5373 OP_RIWC_RIWG, /* iWMMXt wC or wCG reg */
c19d1205
ZW
5374
5375 /* Optional operands. */
5376 OP_oI7b, /* immediate, prefix optional, 0 .. 7 */
5377 OP_oI31b, /* 0 .. 31 */
5287ad62 5378 OP_oI32b, /* 1 .. 32 */
c19d1205
ZW
5379 OP_oIffffb, /* 0 .. 65535 */
5380 OP_oI255c, /* curly-brace enclosed, 0 .. 255 */
5381
5382 OP_oRR, /* ARM register */
5383 OP_oRRnpc, /* ARM register, not the PC */
5287ad62
JB
5384 OP_oRND, /* Optional Neon double precision register */
5385 OP_oRNQ, /* Optional Neon quad precision register */
5386 OP_oRNDQ, /* Optional Neon double or quad precision register */
037e8744 5387 OP_oRNSDQ, /* Optional single, double or quad precision vector register */
c19d1205
ZW
5388 OP_oSHll, /* LSL immediate */
5389 OP_oSHar, /* ASR immediate */
5390 OP_oSHllar, /* LSL or ASR immediate */
5391 OP_oROR, /* ROR 0/8/16/24 */
62b3e311 5392 OP_oBARRIER, /* Option argument for a barrier instruction. */
c19d1205
ZW
5393
5394 OP_FIRST_OPTIONAL = OP_oI7b
5395};
a737bd4d 5396
c19d1205
ZW
5397/* Generic instruction operand parser. This does no encoding and no
5398 semantic validation; it merely squirrels values away in the inst
5399 structure. Returns SUCCESS or FAIL depending on whether the
5400 specified grammar matched. */
5401static int
ca3f61f7 5402parse_operands (char *str, const unsigned char *pattern)
c19d1205
ZW
5403{
5404 unsigned const char *upat = pattern;
5405 char *backtrack_pos = 0;
5406 const char *backtrack_error = 0;
5407 int i, val, backtrack_index = 0;
5287ad62 5408 enum arm_reg_type rtype;
4962c51a 5409 parse_operand_result result;
c19d1205
ZW
5410
5411#define po_char_or_fail(chr) do { \
5412 if (skip_past_char (&str, chr) == FAIL) \
5413 goto bad_args; \
5414} while (0)
5415
dcbf9037
JB
5416#define po_reg_or_fail(regtype) do { \
5417 val = arm_typed_reg_parse (&str, regtype, &rtype, \
5418 &inst.operands[i].vectype); \
5419 if (val == FAIL) \
5420 { \
5421 first_error (_(reg_expected_msgs[regtype])); \
5422 goto failure; \
5423 } \
5424 inst.operands[i].reg = val; \
5425 inst.operands[i].isreg = 1; \
5426 inst.operands[i].isquad = (rtype == REG_TYPE_NQ); \
037e8744
JB
5427 inst.operands[i].issingle = (rtype == REG_TYPE_VFS); \
5428 inst.operands[i].isvec = (rtype == REG_TYPE_VFS \
5429 || rtype == REG_TYPE_VFD \
5430 || rtype == REG_TYPE_NQ); \
c19d1205
ZW
5431} while (0)
5432
dcbf9037
JB
5433#define po_reg_or_goto(regtype, label) do { \
5434 val = arm_typed_reg_parse (&str, regtype, &rtype, \
5435 &inst.operands[i].vectype); \
5436 if (val == FAIL) \
5437 goto label; \
5438 \
5439 inst.operands[i].reg = val; \
5440 inst.operands[i].isreg = 1; \
5441 inst.operands[i].isquad = (rtype == REG_TYPE_NQ); \
037e8744
JB
5442 inst.operands[i].issingle = (rtype == REG_TYPE_VFS); \
5443 inst.operands[i].isvec = (rtype == REG_TYPE_VFS \
5444 || rtype == REG_TYPE_VFD \
5445 || rtype == REG_TYPE_NQ); \
c19d1205
ZW
5446} while (0)
5447
5448#define po_imm_or_fail(min, max, popt) do { \
5449 if (parse_immediate (&str, &val, min, max, popt) == FAIL) \
5450 goto failure; \
5451 inst.operands[i].imm = val; \
5452} while (0)
5453
dcbf9037
JB
5454#define po_scalar_or_goto(elsz, label) do { \
5455 val = parse_scalar (&str, elsz, &inst.operands[i].vectype); \
5456 if (val == FAIL) \
5457 goto label; \
5458 inst.operands[i].reg = val; \
5459 inst.operands[i].isscalar = 1; \
5287ad62
JB
5460} while (0)
5461
c19d1205
ZW
5462#define po_misc_or_fail(expr) do { \
5463 if (expr) \
5464 goto failure; \
5465} while (0)
5466
4962c51a
MS
5467#define po_misc_or_fail_no_backtrack(expr) do { \
5468 result = expr; \
5469 if (result == PARSE_OPERAND_FAIL_NO_BACKTRACK)\
5470 backtrack_pos = 0; \
5471 if (result != PARSE_OPERAND_SUCCESS) \
5472 goto failure; \
5473} while (0)
5474
c19d1205
ZW
5475 skip_whitespace (str);
5476
5477 for (i = 0; upat[i] != OP_stop; i++)
5478 {
5479 if (upat[i] >= OP_FIRST_OPTIONAL)
5480 {
5481 /* Remember where we are in case we need to backtrack. */
5482 assert (!backtrack_pos);
5483 backtrack_pos = str;
5484 backtrack_error = inst.error;
5485 backtrack_index = i;
5486 }
5487
5488 if (i > 0)
5489 po_char_or_fail (',');
5490
5491 switch (upat[i])
5492 {
5493 /* Registers */
5494 case OP_oRRnpc:
5495 case OP_RRnpc:
5496 case OP_oRR:
5497 case OP_RR: po_reg_or_fail (REG_TYPE_RN); break;
5498 case OP_RCP: po_reg_or_fail (REG_TYPE_CP); break;
5499 case OP_RCN: po_reg_or_fail (REG_TYPE_CN); break;
5500 case OP_RF: po_reg_or_fail (REG_TYPE_FN); break;
5501 case OP_RVS: po_reg_or_fail (REG_TYPE_VFS); break;
5502 case OP_RVD: po_reg_or_fail (REG_TYPE_VFD); break;
5287ad62
JB
5503 case OP_oRND:
5504 case OP_RND: po_reg_or_fail (REG_TYPE_VFD); break;
c19d1205
ZW
5505 case OP_RVC: po_reg_or_fail (REG_TYPE_VFC); break;
5506 case OP_RMF: po_reg_or_fail (REG_TYPE_MVF); break;
5507 case OP_RMD: po_reg_or_fail (REG_TYPE_MVD); break;
5508 case OP_RMFX: po_reg_or_fail (REG_TYPE_MVFX); break;
5509 case OP_RMDX: po_reg_or_fail (REG_TYPE_MVDX); break;
5510 case OP_RMAX: po_reg_or_fail (REG_TYPE_MVAX); break;
5511 case OP_RMDS: po_reg_or_fail (REG_TYPE_DSPSC); break;
5512 case OP_RIWR: po_reg_or_fail (REG_TYPE_MMXWR); break;
5513 case OP_RIWC: po_reg_or_fail (REG_TYPE_MMXWC); break;
5514 case OP_RIWG: po_reg_or_fail (REG_TYPE_MMXWCG); break;
5515 case OP_RXA: po_reg_or_fail (REG_TYPE_XSCALE); break;
5287ad62
JB
5516 case OP_oRNQ:
5517 case OP_RNQ: po_reg_or_fail (REG_TYPE_NQ); break;
5518 case OP_oRNDQ:
5519 case OP_RNDQ: po_reg_or_fail (REG_TYPE_NDQ); break;
037e8744
JB
5520 case OP_RVSD: po_reg_or_fail (REG_TYPE_VFSD); break;
5521 case OP_oRNSDQ:
5522 case OP_RNSDQ: po_reg_or_fail (REG_TYPE_NSDQ); break;
5287ad62
JB
5523
5524 /* Neon scalar. Using an element size of 8 means that some invalid
5525 scalars are accepted here, so deal with those in later code. */
5526 case OP_RNSC: po_scalar_or_goto (8, failure); break;
5527
5528 /* WARNING: We can expand to two operands here. This has the potential
5529 to totally confuse the backtracking mechanism! It will be OK at
5530 least as long as we don't try to use optional args as well,
5531 though. */
5532 case OP_NILO:
5533 {
5534 po_reg_or_goto (REG_TYPE_NDQ, try_imm);
5535 i++;
5536 skip_past_comma (&str);
5537 po_reg_or_goto (REG_TYPE_NDQ, one_reg_only);
5538 break;
5539 one_reg_only:
5540 /* Optional register operand was omitted. Unfortunately, it's in
5541 operands[i-1] and we need it to be in inst.operands[i]. Fix that
5542 here (this is a bit grotty). */
5543 inst.operands[i] = inst.operands[i-1];
5544 inst.operands[i-1].present = 0;
5545 break;
5546 try_imm:
5547 /* Immediate gets verified properly later, so accept any now. */
5548 po_imm_or_fail (INT_MIN, INT_MAX, TRUE);
5549 }
5550 break;
5551
5552 case OP_RNDQ_I0:
5553 {
5554 po_reg_or_goto (REG_TYPE_NDQ, try_imm0);
5555 break;
5556 try_imm0:
5557 po_imm_or_fail (0, 0, TRUE);
5558 }
5559 break;
5560
037e8744
JB
5561 case OP_RVSD_I0:
5562 po_reg_or_goto (REG_TYPE_VFSD, try_imm0);
5563 break;
5564
5287ad62
JB
5565 case OP_RR_RNSC:
5566 {
5567 po_scalar_or_goto (8, try_rr);
5568 break;
5569 try_rr:
5570 po_reg_or_fail (REG_TYPE_RN);
5571 }
5572 break;
5573
037e8744
JB
5574 case OP_RNSDQ_RNSC:
5575 {
5576 po_scalar_or_goto (8, try_nsdq);
5577 break;
5578 try_nsdq:
5579 po_reg_or_fail (REG_TYPE_NSDQ);
5580 }
5581 break;
5582
5287ad62
JB
5583 case OP_RNDQ_RNSC:
5584 {
5585 po_scalar_or_goto (8, try_ndq);
5586 break;
5587 try_ndq:
5588 po_reg_or_fail (REG_TYPE_NDQ);
5589 }
5590 break;
5591
5592 case OP_RND_RNSC:
5593 {
5594 po_scalar_or_goto (8, try_vfd);
5595 break;
5596 try_vfd:
5597 po_reg_or_fail (REG_TYPE_VFD);
5598 }
5599 break;
5600
5601 case OP_VMOV:
5602 /* WARNING: parse_neon_mov can move the operand counter, i. If we're
5603 not careful then bad things might happen. */
5604 po_misc_or_fail (parse_neon_mov (&str, &i) == FAIL);
5605 break;
5606
5607 case OP_RNDQ_IMVNb:
5608 {
5609 po_reg_or_goto (REG_TYPE_NDQ, try_mvnimm);
5610 break;
5611 try_mvnimm:
5612 /* There's a possibility of getting a 64-bit immediate here, so
5613 we need special handling. */
5614 if (parse_big_immediate (&str, i) == FAIL)
5615 {
5616 inst.error = _("immediate value is out of range");
5617 goto failure;
5618 }
5619 }
5620 break;
5621
5622 case OP_RNDQ_I63b:
5623 {
5624 po_reg_or_goto (REG_TYPE_NDQ, try_shimm);
5625 break;
5626 try_shimm:
5627 po_imm_or_fail (0, 63, TRUE);
5628 }
5629 break;
c19d1205
ZW
5630
5631 case OP_RRnpcb:
5632 po_char_or_fail ('[');
5633 po_reg_or_fail (REG_TYPE_RN);
5634 po_char_or_fail (']');
5635 break;
a737bd4d 5636
c19d1205
ZW
5637 case OP_RRw:
5638 po_reg_or_fail (REG_TYPE_RN);
5639 if (skip_past_char (&str, '!') == SUCCESS)
5640 inst.operands[i].writeback = 1;
5641 break;
5642
5643 /* Immediates */
5644 case OP_I7: po_imm_or_fail ( 0, 7, FALSE); break;
5645 case OP_I15: po_imm_or_fail ( 0, 15, FALSE); break;
5646 case OP_I16: po_imm_or_fail ( 1, 16, FALSE); break;
5287ad62 5647 case OP_I16z: po_imm_or_fail ( 0, 16, FALSE); break;
c19d1205
ZW
5648 case OP_I31: po_imm_or_fail ( 0, 31, FALSE); break;
5649 case OP_I32: po_imm_or_fail ( 1, 32, FALSE); break;
5287ad62 5650 case OP_I32z: po_imm_or_fail ( 0, 32, FALSE); break;
c19d1205 5651 case OP_I63s: po_imm_or_fail (-64, 63, FALSE); break;
5287ad62
JB
5652 case OP_I63: po_imm_or_fail ( 0, 63, FALSE); break;
5653 case OP_I64: po_imm_or_fail ( 1, 64, FALSE); break;
5654 case OP_I64z: po_imm_or_fail ( 0, 64, FALSE); break;
c19d1205 5655 case OP_I255: po_imm_or_fail ( 0, 255, FALSE); break;
c19d1205
ZW
5656
5657 case OP_I4b: po_imm_or_fail ( 1, 4, TRUE); break;
5658 case OP_oI7b:
5659 case OP_I7b: po_imm_or_fail ( 0, 7, TRUE); break;
5660 case OP_I15b: po_imm_or_fail ( 0, 15, TRUE); break;
5661 case OP_oI31b:
5662 case OP_I31b: po_imm_or_fail ( 0, 31, TRUE); break;
5287ad62 5663 case OP_oI32b: po_imm_or_fail ( 1, 32, TRUE); break;
c19d1205
ZW
5664 case OP_oIffffb: po_imm_or_fail ( 0, 0xffff, TRUE); break;
5665
5666 /* Immediate variants */
5667 case OP_oI255c:
5668 po_char_or_fail ('{');
5669 po_imm_or_fail (0, 255, TRUE);
5670 po_char_or_fail ('}');
5671 break;
5672
5673 case OP_I31w:
5674 /* The expression parser chokes on a trailing !, so we have
5675 to find it first and zap it. */
5676 {
5677 char *s = str;
5678 while (*s && *s != ',')
5679 s++;
5680 if (s[-1] == '!')
5681 {
5682 s[-1] = '\0';
5683 inst.operands[i].writeback = 1;
5684 }
5685 po_imm_or_fail (0, 31, TRUE);
5686 if (str == s - 1)
5687 str = s;
5688 }
5689 break;
5690
5691 /* Expressions */
5692 case OP_EXPi: EXPi:
5693 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
5694 GE_OPT_PREFIX));
5695 break;
5696
5697 case OP_EXP:
5698 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
5699 GE_NO_PREFIX));
5700 break;
5701
5702 case OP_EXPr: EXPr:
5703 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
5704 GE_NO_PREFIX));
5705 if (inst.reloc.exp.X_op == O_symbol)
a737bd4d 5706 {
c19d1205
ZW
5707 val = parse_reloc (&str);
5708 if (val == -1)
5709 {
5710 inst.error = _("unrecognized relocation suffix");
5711 goto failure;
5712 }
5713 else if (val != BFD_RELOC_UNUSED)
5714 {
5715 inst.operands[i].imm = val;
5716 inst.operands[i].hasreloc = 1;
5717 }
a737bd4d 5718 }
c19d1205 5719 break;
a737bd4d 5720
b6895b4f
PB
5721 /* Operand for MOVW or MOVT. */
5722 case OP_HALF:
5723 po_misc_or_fail (parse_half (&str));
5724 break;
5725
c19d1205
ZW
5726 /* Register or expression */
5727 case OP_RR_EXr: po_reg_or_goto (REG_TYPE_RN, EXPr); break;
5728 case OP_RR_EXi: po_reg_or_goto (REG_TYPE_RN, EXPi); break;
a737bd4d 5729
c19d1205
ZW
5730 /* Register or immediate */
5731 case OP_RRnpc_I0: po_reg_or_goto (REG_TYPE_RN, I0); break;
5732 I0: po_imm_or_fail (0, 0, FALSE); break;
a737bd4d 5733
c19d1205
ZW
5734 case OP_RF_IF: po_reg_or_goto (REG_TYPE_FN, IF); break;
5735 IF:
5736 if (!is_immediate_prefix (*str))
5737 goto bad_args;
5738 str++;
5739 val = parse_fpa_immediate (&str);
5740 if (val == FAIL)
5741 goto failure;
5742 /* FPA immediates are encoded as registers 8-15.
5743 parse_fpa_immediate has already applied the offset. */
5744 inst.operands[i].reg = val;
5745 inst.operands[i].isreg = 1;
5746 break;
09d92015 5747
c19d1205
ZW
5748 /* Two kinds of register */
5749 case OP_RIWR_RIWC:
5750 {
5751 struct reg_entry *rege = arm_reg_parse_multi (&str);
5752 if (rege->type != REG_TYPE_MMXWR
5753 && rege->type != REG_TYPE_MMXWC
5754 && rege->type != REG_TYPE_MMXWCG)
5755 {
5756 inst.error = _("iWMMXt data or control register expected");
5757 goto failure;
5758 }
5759 inst.operands[i].reg = rege->number;
5760 inst.operands[i].isreg = (rege->type == REG_TYPE_MMXWR);
5761 }
5762 break;
09d92015 5763
41adaa5c
JM
5764 case OP_RIWC_RIWG:
5765 {
5766 struct reg_entry *rege = arm_reg_parse_multi (&str);
5767 if (!rege
5768 || (rege->type != REG_TYPE_MMXWC
5769 && rege->type != REG_TYPE_MMXWCG))
5770 {
5771 inst.error = _("iWMMXt control register expected");
5772 goto failure;
5773 }
5774 inst.operands[i].reg = rege->number;
5775 inst.operands[i].isreg = 1;
5776 }
5777 break;
5778
c19d1205
ZW
5779 /* Misc */
5780 case OP_CPSF: val = parse_cps_flags (&str); break;
5781 case OP_ENDI: val = parse_endian_specifier (&str); break;
5782 case OP_oROR: val = parse_ror (&str); break;
5783 case OP_PSR: val = parse_psr (&str); break;
5784 case OP_COND: val = parse_cond (&str); break;
62b3e311 5785 case OP_oBARRIER:val = parse_barrier (&str); break;
c19d1205 5786
037e8744
JB
5787 case OP_RVC_PSR:
5788 po_reg_or_goto (REG_TYPE_VFC, try_psr);
5789 inst.operands[i].isvec = 1; /* Mark VFP control reg as vector. */
5790 break;
5791 try_psr:
5792 val = parse_psr (&str);
5793 break;
5794
5795 case OP_APSR_RR:
5796 po_reg_or_goto (REG_TYPE_RN, try_apsr);
5797 break;
5798 try_apsr:
5799 /* Parse "APSR_nvzc" operand (for FMSTAT-equivalent MRS
5800 instruction). */
5801 if (strncasecmp (str, "APSR_", 5) == 0)
5802 {
5803 unsigned found = 0;
5804 str += 5;
5805 while (found < 15)
5806 switch (*str++)
5807 {
5808 case 'c': found = (found & 1) ? 16 : found | 1; break;
5809 case 'n': found = (found & 2) ? 16 : found | 2; break;
5810 case 'z': found = (found & 4) ? 16 : found | 4; break;
5811 case 'v': found = (found & 8) ? 16 : found | 8; break;
5812 default: found = 16;
5813 }
5814 if (found != 15)
5815 goto failure;
5816 inst.operands[i].isvec = 1;
5817 }
5818 else
5819 goto failure;
5820 break;
5821
92e90b6e
PB
5822 case OP_TB:
5823 po_misc_or_fail (parse_tb (&str));
5824 break;
5825
c19d1205
ZW
5826 /* Register lists */
5827 case OP_REGLST:
5828 val = parse_reg_list (&str);
5829 if (*str == '^')
5830 {
5831 inst.operands[1].writeback = 1;
5832 str++;
5833 }
5834 break;
09d92015 5835
c19d1205 5836 case OP_VRSLST:
5287ad62 5837 val = parse_vfp_reg_list (&str, &inst.operands[i].reg, REGLIST_VFP_S);
c19d1205 5838 break;
09d92015 5839
c19d1205 5840 case OP_VRDLST:
5287ad62 5841 val = parse_vfp_reg_list (&str, &inst.operands[i].reg, REGLIST_VFP_D);
c19d1205 5842 break;
a737bd4d 5843
037e8744
JB
5844 case OP_VRSDLST:
5845 /* Allow Q registers too. */
5846 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
5847 REGLIST_NEON_D);
5848 if (val == FAIL)
5849 {
5850 inst.error = NULL;
5851 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
5852 REGLIST_VFP_S);
5853 inst.operands[i].issingle = 1;
5854 }
5855 break;
5856
5287ad62
JB
5857 case OP_NRDLST:
5858 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
5859 REGLIST_NEON_D);
5860 break;
5861
5862 case OP_NSTRLST:
dcbf9037
JB
5863 val = parse_neon_el_struct_list (&str, &inst.operands[i].reg,
5864 &inst.operands[i].vectype);
5287ad62
JB
5865 break;
5866
c19d1205
ZW
5867 /* Addressing modes */
5868 case OP_ADDR:
5869 po_misc_or_fail (parse_address (&str, i));
5870 break;
09d92015 5871
4962c51a
MS
5872 case OP_ADDRGLDR:
5873 po_misc_or_fail_no_backtrack (
5874 parse_address_group_reloc (&str, i, GROUP_LDR));
5875 break;
5876
5877 case OP_ADDRGLDRS:
5878 po_misc_or_fail_no_backtrack (
5879 parse_address_group_reloc (&str, i, GROUP_LDRS));
5880 break;
5881
5882 case OP_ADDRGLDC:
5883 po_misc_or_fail_no_backtrack (
5884 parse_address_group_reloc (&str, i, GROUP_LDC));
5885 break;
5886
c19d1205
ZW
5887 case OP_SH:
5888 po_misc_or_fail (parse_shifter_operand (&str, i));
5889 break;
09d92015 5890
4962c51a
MS
5891 case OP_SHG:
5892 po_misc_or_fail_no_backtrack (
5893 parse_shifter_operand_group_reloc (&str, i));
5894 break;
5895
c19d1205
ZW
5896 case OP_oSHll:
5897 po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_IMMEDIATE));
5898 break;
09d92015 5899
c19d1205
ZW
5900 case OP_oSHar:
5901 po_misc_or_fail (parse_shift (&str, i, SHIFT_ASR_IMMEDIATE));
5902 break;
09d92015 5903
c19d1205
ZW
5904 case OP_oSHllar:
5905 po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_OR_ASR_IMMEDIATE));
5906 break;
09d92015 5907
c19d1205
ZW
5908 default:
5909 as_fatal ("unhandled operand code %d", upat[i]);
5910 }
09d92015 5911
c19d1205
ZW
5912 /* Various value-based sanity checks and shared operations. We
5913 do not signal immediate failures for the register constraints;
5914 this allows a syntax error to take precedence. */
5915 switch (upat[i])
5916 {
5917 case OP_oRRnpc:
5918 case OP_RRnpc:
5919 case OP_RRnpcb:
5920 case OP_RRw:
5921 case OP_RRnpc_I0:
5922 if (inst.operands[i].isreg && inst.operands[i].reg == REG_PC)
5923 inst.error = BAD_PC;
5924 break;
09d92015 5925
c19d1205
ZW
5926 case OP_CPSF:
5927 case OP_ENDI:
5928 case OP_oROR:
5929 case OP_PSR:
037e8744 5930 case OP_RVC_PSR:
c19d1205 5931 case OP_COND:
62b3e311 5932 case OP_oBARRIER:
c19d1205
ZW
5933 case OP_REGLST:
5934 case OP_VRSLST:
5935 case OP_VRDLST:
037e8744 5936 case OP_VRSDLST:
5287ad62
JB
5937 case OP_NRDLST:
5938 case OP_NSTRLST:
c19d1205
ZW
5939 if (val == FAIL)
5940 goto failure;
5941 inst.operands[i].imm = val;
5942 break;
a737bd4d 5943
c19d1205
ZW
5944 default:
5945 break;
5946 }
09d92015 5947
c19d1205
ZW
5948 /* If we get here, this operand was successfully parsed. */
5949 inst.operands[i].present = 1;
5950 continue;
09d92015 5951
c19d1205 5952 bad_args:
09d92015 5953 inst.error = BAD_ARGS;
c19d1205
ZW
5954
5955 failure:
5956 if (!backtrack_pos)
d252fdde
PB
5957 {
5958 /* The parse routine should already have set inst.error, but set a
5959 defaut here just in case. */
5960 if (!inst.error)
5961 inst.error = _("syntax error");
5962 return FAIL;
5963 }
c19d1205
ZW
5964
5965 /* Do not backtrack over a trailing optional argument that
5966 absorbed some text. We will only fail again, with the
5967 'garbage following instruction' error message, which is
5968 probably less helpful than the current one. */
5969 if (backtrack_index == i && backtrack_pos != str
5970 && upat[i+1] == OP_stop)
d252fdde
PB
5971 {
5972 if (!inst.error)
5973 inst.error = _("syntax error");
5974 return FAIL;
5975 }
c19d1205
ZW
5976
5977 /* Try again, skipping the optional argument at backtrack_pos. */
5978 str = backtrack_pos;
5979 inst.error = backtrack_error;
5980 inst.operands[backtrack_index].present = 0;
5981 i = backtrack_index;
5982 backtrack_pos = 0;
09d92015 5983 }
09d92015 5984
c19d1205
ZW
5985 /* Check that we have parsed all the arguments. */
5986 if (*str != '\0' && !inst.error)
5987 inst.error = _("garbage following instruction");
09d92015 5988
c19d1205 5989 return inst.error ? FAIL : SUCCESS;
09d92015
MM
5990}
5991
c19d1205
ZW
5992#undef po_char_or_fail
5993#undef po_reg_or_fail
5994#undef po_reg_or_goto
5995#undef po_imm_or_fail
5287ad62 5996#undef po_scalar_or_fail
c19d1205
ZW
5997\f
5998/* Shorthand macro for instruction encoding functions issuing errors. */
5999#define constraint(expr, err) do { \
6000 if (expr) \
6001 { \
6002 inst.error = err; \
6003 return; \
6004 } \
6005} while (0)
6006
6007/* Functions for operand encoding. ARM, then Thumb. */
6008
6009#define rotate_left(v, n) (v << n | v >> (32 - n))
6010
6011/* If VAL can be encoded in the immediate field of an ARM instruction,
6012 return the encoded form. Otherwise, return FAIL. */
6013
6014static unsigned int
6015encode_arm_immediate (unsigned int val)
09d92015 6016{
c19d1205
ZW
6017 unsigned int a, i;
6018
6019 for (i = 0; i < 32; i += 2)
6020 if ((a = rotate_left (val, i)) <= 0xff)
6021 return a | (i << 7); /* 12-bit pack: [shift-cnt,const]. */
6022
6023 return FAIL;
09d92015
MM
6024}
6025
c19d1205
ZW
6026/* If VAL can be encoded in the immediate field of a Thumb32 instruction,
6027 return the encoded form. Otherwise, return FAIL. */
6028static unsigned int
6029encode_thumb32_immediate (unsigned int val)
09d92015 6030{
c19d1205 6031 unsigned int a, i;
09d92015 6032
9c3c69f2 6033 if (val <= 0xff)
c19d1205 6034 return val;
a737bd4d 6035
9c3c69f2 6036 for (i = 1; i <= 24; i++)
09d92015 6037 {
9c3c69f2
PB
6038 a = val >> i;
6039 if ((val & ~(0xff << i)) == 0)
6040 return ((val >> i) & 0x7f) | ((32 - i) << 7);
09d92015 6041 }
a737bd4d 6042
c19d1205
ZW
6043 a = val & 0xff;
6044 if (val == ((a << 16) | a))
6045 return 0x100 | a;
6046 if (val == ((a << 24) | (a << 16) | (a << 8) | a))
6047 return 0x300 | a;
09d92015 6048
c19d1205
ZW
6049 a = val & 0xff00;
6050 if (val == ((a << 16) | a))
6051 return 0x200 | (a >> 8);
a737bd4d 6052
c19d1205 6053 return FAIL;
09d92015 6054}
5287ad62 6055/* Encode a VFP SP or DP register number into inst.instruction. */
09d92015
MM
6056
6057static void
5287ad62
JB
6058encode_arm_vfp_reg (int reg, enum vfp_reg_pos pos)
6059{
6060 if ((pos == VFP_REG_Dd || pos == VFP_REG_Dn || pos == VFP_REG_Dm)
6061 && reg > 15)
6062 {
6063 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v3))
6064 {
6065 if (thumb_mode)
6066 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
6067 fpu_vfp_ext_v3);
6068 else
6069 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
6070 fpu_vfp_ext_v3);
6071 }
6072 else
6073 {
dcbf9037 6074 first_error (_("D register out of range for selected VFP version"));
5287ad62
JB
6075 return;
6076 }
6077 }
6078
c19d1205 6079 switch (pos)
09d92015 6080 {
c19d1205
ZW
6081 case VFP_REG_Sd:
6082 inst.instruction |= ((reg >> 1) << 12) | ((reg & 1) << 22);
6083 break;
6084
6085 case VFP_REG_Sn:
6086 inst.instruction |= ((reg >> 1) << 16) | ((reg & 1) << 7);
6087 break;
6088
6089 case VFP_REG_Sm:
6090 inst.instruction |= ((reg >> 1) << 0) | ((reg & 1) << 5);
6091 break;
6092
5287ad62
JB
6093 case VFP_REG_Dd:
6094 inst.instruction |= ((reg & 15) << 12) | ((reg >> 4) << 22);
6095 break;
6096
6097 case VFP_REG_Dn:
6098 inst.instruction |= ((reg & 15) << 16) | ((reg >> 4) << 7);
6099 break;
6100
6101 case VFP_REG_Dm:
6102 inst.instruction |= (reg & 15) | ((reg >> 4) << 5);
6103 break;
6104
c19d1205
ZW
6105 default:
6106 abort ();
09d92015 6107 }
09d92015
MM
6108}
6109
c19d1205 6110/* Encode a <shift> in an ARM-format instruction. The immediate,
55cf6793 6111 if any, is handled by md_apply_fix. */
09d92015 6112static void
c19d1205 6113encode_arm_shift (int i)
09d92015 6114{
c19d1205
ZW
6115 if (inst.operands[i].shift_kind == SHIFT_RRX)
6116 inst.instruction |= SHIFT_ROR << 5;
6117 else
09d92015 6118 {
c19d1205
ZW
6119 inst.instruction |= inst.operands[i].shift_kind << 5;
6120 if (inst.operands[i].immisreg)
6121 {
6122 inst.instruction |= SHIFT_BY_REG;
6123 inst.instruction |= inst.operands[i].imm << 8;
6124 }
6125 else
6126 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
09d92015 6127 }
c19d1205 6128}
09d92015 6129
c19d1205
ZW
6130static void
6131encode_arm_shifter_operand (int i)
6132{
6133 if (inst.operands[i].isreg)
09d92015 6134 {
c19d1205
ZW
6135 inst.instruction |= inst.operands[i].reg;
6136 encode_arm_shift (i);
09d92015 6137 }
c19d1205
ZW
6138 else
6139 inst.instruction |= INST_IMMEDIATE;
09d92015
MM
6140}
6141
c19d1205 6142/* Subroutine of encode_arm_addr_mode_2 and encode_arm_addr_mode_3. */
09d92015 6143static void
c19d1205 6144encode_arm_addr_mode_common (int i, bfd_boolean is_t)
09d92015 6145{
c19d1205
ZW
6146 assert (inst.operands[i].isreg);
6147 inst.instruction |= inst.operands[i].reg << 16;
a737bd4d 6148
c19d1205 6149 if (inst.operands[i].preind)
09d92015 6150 {
c19d1205
ZW
6151 if (is_t)
6152 {
6153 inst.error = _("instruction does not accept preindexed addressing");
6154 return;
6155 }
6156 inst.instruction |= PRE_INDEX;
6157 if (inst.operands[i].writeback)
6158 inst.instruction |= WRITE_BACK;
09d92015 6159
c19d1205
ZW
6160 }
6161 else if (inst.operands[i].postind)
6162 {
6163 assert (inst.operands[i].writeback);
6164 if (is_t)
6165 inst.instruction |= WRITE_BACK;
6166 }
6167 else /* unindexed - only for coprocessor */
09d92015 6168 {
c19d1205 6169 inst.error = _("instruction does not accept unindexed addressing");
09d92015
MM
6170 return;
6171 }
6172
c19d1205
ZW
6173 if (((inst.instruction & WRITE_BACK) || !(inst.instruction & PRE_INDEX))
6174 && (((inst.instruction & 0x000f0000) >> 16)
6175 == ((inst.instruction & 0x0000f000) >> 12)))
6176 as_warn ((inst.instruction & LOAD_BIT)
6177 ? _("destination register same as write-back base")
6178 : _("source register same as write-back base"));
09d92015
MM
6179}
6180
c19d1205
ZW
6181/* inst.operands[i] was set up by parse_address. Encode it into an
6182 ARM-format mode 2 load or store instruction. If is_t is true,
6183 reject forms that cannot be used with a T instruction (i.e. not
6184 post-indexed). */
a737bd4d 6185static void
c19d1205 6186encode_arm_addr_mode_2 (int i, bfd_boolean is_t)
09d92015 6187{
c19d1205 6188 encode_arm_addr_mode_common (i, is_t);
a737bd4d 6189
c19d1205 6190 if (inst.operands[i].immisreg)
09d92015 6191 {
c19d1205
ZW
6192 inst.instruction |= INST_IMMEDIATE; /* yes, this is backwards */
6193 inst.instruction |= inst.operands[i].imm;
6194 if (!inst.operands[i].negative)
6195 inst.instruction |= INDEX_UP;
6196 if (inst.operands[i].shifted)
6197 {
6198 if (inst.operands[i].shift_kind == SHIFT_RRX)
6199 inst.instruction |= SHIFT_ROR << 5;
6200 else
6201 {
6202 inst.instruction |= inst.operands[i].shift_kind << 5;
6203 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
6204 }
6205 }
09d92015 6206 }
c19d1205 6207 else /* immediate offset in inst.reloc */
09d92015 6208 {
c19d1205
ZW
6209 if (inst.reloc.type == BFD_RELOC_UNUSED)
6210 inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM;
09d92015 6211 }
09d92015
MM
6212}
6213
c19d1205
ZW
6214/* inst.operands[i] was set up by parse_address. Encode it into an
6215 ARM-format mode 3 load or store instruction. Reject forms that
6216 cannot be used with such instructions. If is_t is true, reject
6217 forms that cannot be used with a T instruction (i.e. not
6218 post-indexed). */
6219static void
6220encode_arm_addr_mode_3 (int i, bfd_boolean is_t)
09d92015 6221{
c19d1205 6222 if (inst.operands[i].immisreg && inst.operands[i].shifted)
09d92015 6223 {
c19d1205
ZW
6224 inst.error = _("instruction does not accept scaled register index");
6225 return;
09d92015 6226 }
a737bd4d 6227
c19d1205 6228 encode_arm_addr_mode_common (i, is_t);
a737bd4d 6229
c19d1205
ZW
6230 if (inst.operands[i].immisreg)
6231 {
6232 inst.instruction |= inst.operands[i].imm;
6233 if (!inst.operands[i].negative)
6234 inst.instruction |= INDEX_UP;
6235 }
6236 else /* immediate offset in inst.reloc */
6237 {
6238 inst.instruction |= HWOFFSET_IMM;
6239 if (inst.reloc.type == BFD_RELOC_UNUSED)
6240 inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM8;
c19d1205 6241 }
a737bd4d
NC
6242}
6243
c19d1205
ZW
6244/* inst.operands[i] was set up by parse_address. Encode it into an
6245 ARM-format instruction. Reject all forms which cannot be encoded
6246 into a coprocessor load/store instruction. If wb_ok is false,
6247 reject use of writeback; if unind_ok is false, reject use of
6248 unindexed addressing. If reloc_override is not 0, use it instead
4962c51a
MS
6249 of BFD_ARM_CP_OFF_IMM, unless the initial relocation is a group one
6250 (in which case it is preserved). */
09d92015 6251
c19d1205
ZW
6252static int
6253encode_arm_cp_address (int i, int wb_ok, int unind_ok, int reloc_override)
09d92015 6254{
c19d1205 6255 inst.instruction |= inst.operands[i].reg << 16;
a737bd4d 6256
c19d1205 6257 assert (!(inst.operands[i].preind && inst.operands[i].postind));
09d92015 6258
c19d1205 6259 if (!inst.operands[i].preind && !inst.operands[i].postind) /* unindexed */
09d92015 6260 {
c19d1205
ZW
6261 assert (!inst.operands[i].writeback);
6262 if (!unind_ok)
6263 {
6264 inst.error = _("instruction does not support unindexed addressing");
6265 return FAIL;
6266 }
6267 inst.instruction |= inst.operands[i].imm;
6268 inst.instruction |= INDEX_UP;
6269 return SUCCESS;
09d92015 6270 }
a737bd4d 6271
c19d1205
ZW
6272 if (inst.operands[i].preind)
6273 inst.instruction |= PRE_INDEX;
a737bd4d 6274
c19d1205 6275 if (inst.operands[i].writeback)
09d92015 6276 {
c19d1205
ZW
6277 if (inst.operands[i].reg == REG_PC)
6278 {
6279 inst.error = _("pc may not be used with write-back");
6280 return FAIL;
6281 }
6282 if (!wb_ok)
6283 {
6284 inst.error = _("instruction does not support writeback");
6285 return FAIL;
6286 }
6287 inst.instruction |= WRITE_BACK;
09d92015 6288 }
a737bd4d 6289
c19d1205
ZW
6290 if (reloc_override)
6291 inst.reloc.type = reloc_override;
4962c51a
MS
6292 else if ((inst.reloc.type < BFD_RELOC_ARM_ALU_PC_G0_NC
6293 || inst.reloc.type > BFD_RELOC_ARM_LDC_SB_G2)
6294 && inst.reloc.type != BFD_RELOC_ARM_LDR_PC_G0)
6295 {
6296 if (thumb_mode)
6297 inst.reloc.type = BFD_RELOC_ARM_T32_CP_OFF_IMM;
6298 else
6299 inst.reloc.type = BFD_RELOC_ARM_CP_OFF_IMM;
6300 }
6301
c19d1205
ZW
6302 return SUCCESS;
6303}
a737bd4d 6304
c19d1205
ZW
6305/* inst.reloc.exp describes an "=expr" load pseudo-operation.
6306 Determine whether it can be performed with a move instruction; if
6307 it can, convert inst.instruction to that move instruction and
6308 return 1; if it can't, convert inst.instruction to a literal-pool
6309 load and return 0. If this is not a valid thing to do in the
6310 current context, set inst.error and return 1.
a737bd4d 6311
c19d1205
ZW
6312 inst.operands[i] describes the destination register. */
6313
6314static int
6315move_or_literal_pool (int i, bfd_boolean thumb_p, bfd_boolean mode_3)
6316{
53365c0d
PB
6317 unsigned long tbit;
6318
6319 if (thumb_p)
6320 tbit = (inst.instruction > 0xffff) ? THUMB2_LOAD_BIT : THUMB_LOAD_BIT;
6321 else
6322 tbit = LOAD_BIT;
6323
6324 if ((inst.instruction & tbit) == 0)
09d92015 6325 {
c19d1205
ZW
6326 inst.error = _("invalid pseudo operation");
6327 return 1;
09d92015 6328 }
c19d1205 6329 if (inst.reloc.exp.X_op != O_constant && inst.reloc.exp.X_op != O_symbol)
09d92015
MM
6330 {
6331 inst.error = _("constant expression expected");
c19d1205 6332 return 1;
09d92015 6333 }
c19d1205 6334 if (inst.reloc.exp.X_op == O_constant)
09d92015 6335 {
c19d1205
ZW
6336 if (thumb_p)
6337 {
53365c0d 6338 if (!unified_syntax && (inst.reloc.exp.X_add_number & ~0xFF) == 0)
c19d1205
ZW
6339 {
6340 /* This can be done with a mov(1) instruction. */
6341 inst.instruction = T_OPCODE_MOV_I8 | (inst.operands[i].reg << 8);
6342 inst.instruction |= inst.reloc.exp.X_add_number;
6343 return 1;
6344 }
6345 }
6346 else
6347 {
6348 int value = encode_arm_immediate (inst.reloc.exp.X_add_number);
6349 if (value != FAIL)
6350 {
6351 /* This can be done with a mov instruction. */
6352 inst.instruction &= LITERAL_MASK;
6353 inst.instruction |= INST_IMMEDIATE | (OPCODE_MOV << DATA_OP_SHIFT);
6354 inst.instruction |= value & 0xfff;
6355 return 1;
6356 }
09d92015 6357
c19d1205
ZW
6358 value = encode_arm_immediate (~inst.reloc.exp.X_add_number);
6359 if (value != FAIL)
6360 {
6361 /* This can be done with a mvn instruction. */
6362 inst.instruction &= LITERAL_MASK;
6363 inst.instruction |= INST_IMMEDIATE | (OPCODE_MVN << DATA_OP_SHIFT);
6364 inst.instruction |= value & 0xfff;
6365 return 1;
6366 }
6367 }
09d92015
MM
6368 }
6369
c19d1205
ZW
6370 if (add_to_lit_pool () == FAIL)
6371 {
6372 inst.error = _("literal pool insertion failed");
6373 return 1;
6374 }
6375 inst.operands[1].reg = REG_PC;
6376 inst.operands[1].isreg = 1;
6377 inst.operands[1].preind = 1;
6378 inst.reloc.pc_rel = 1;
6379 inst.reloc.type = (thumb_p
6380 ? BFD_RELOC_ARM_THUMB_OFFSET
6381 : (mode_3
6382 ? BFD_RELOC_ARM_HWLITERAL
6383 : BFD_RELOC_ARM_LITERAL));
6384 return 0;
09d92015
MM
6385}
6386
c19d1205
ZW
6387/* Functions for instruction encoding, sorted by subarchitecture.
6388 First some generics; their names are taken from the conventional
6389 bit positions for register arguments in ARM format instructions. */
09d92015 6390
a737bd4d 6391static void
c19d1205 6392do_noargs (void)
09d92015 6393{
c19d1205 6394}
a737bd4d 6395
c19d1205
ZW
6396static void
6397do_rd (void)
6398{
6399 inst.instruction |= inst.operands[0].reg << 12;
6400}
a737bd4d 6401
c19d1205
ZW
6402static void
6403do_rd_rm (void)
6404{
6405 inst.instruction |= inst.operands[0].reg << 12;
6406 inst.instruction |= inst.operands[1].reg;
6407}
09d92015 6408
c19d1205
ZW
6409static void
6410do_rd_rn (void)
6411{
6412 inst.instruction |= inst.operands[0].reg << 12;
6413 inst.instruction |= inst.operands[1].reg << 16;
6414}
a737bd4d 6415
c19d1205
ZW
6416static void
6417do_rn_rd (void)
6418{
6419 inst.instruction |= inst.operands[0].reg << 16;
6420 inst.instruction |= inst.operands[1].reg << 12;
6421}
09d92015 6422
c19d1205
ZW
6423static void
6424do_rd_rm_rn (void)
6425{
9a64e435 6426 unsigned Rn = inst.operands[2].reg;
708587a4 6427 /* Enforce restrictions on SWP instruction. */
9a64e435
PB
6428 if ((inst.instruction & 0x0fbfffff) == 0x01000090)
6429 constraint (Rn == inst.operands[0].reg || Rn == inst.operands[1].reg,
6430 _("Rn must not overlap other operands"));
c19d1205
ZW
6431 inst.instruction |= inst.operands[0].reg << 12;
6432 inst.instruction |= inst.operands[1].reg;
9a64e435 6433 inst.instruction |= Rn << 16;
c19d1205 6434}
09d92015 6435
c19d1205
ZW
6436static void
6437do_rd_rn_rm (void)
6438{
6439 inst.instruction |= inst.operands[0].reg << 12;
6440 inst.instruction |= inst.operands[1].reg << 16;
6441 inst.instruction |= inst.operands[2].reg;
6442}
a737bd4d 6443
c19d1205
ZW
6444static void
6445do_rm_rd_rn (void)
6446{
6447 inst.instruction |= inst.operands[0].reg;
6448 inst.instruction |= inst.operands[1].reg << 12;
6449 inst.instruction |= inst.operands[2].reg << 16;
6450}
09d92015 6451
c19d1205
ZW
6452static void
6453do_imm0 (void)
6454{
6455 inst.instruction |= inst.operands[0].imm;
6456}
09d92015 6457
c19d1205
ZW
6458static void
6459do_rd_cpaddr (void)
6460{
6461 inst.instruction |= inst.operands[0].reg << 12;
6462 encode_arm_cp_address (1, TRUE, TRUE, 0);
09d92015 6463}
a737bd4d 6464
c19d1205
ZW
6465/* ARM instructions, in alphabetical order by function name (except
6466 that wrapper functions appear immediately after the function they
6467 wrap). */
09d92015 6468
c19d1205
ZW
6469/* This is a pseudo-op of the form "adr rd, label" to be converted
6470 into a relative address of the form "add rd, pc, #label-.-8". */
09d92015
MM
6471
6472static void
c19d1205 6473do_adr (void)
09d92015 6474{
c19d1205 6475 inst.instruction |= (inst.operands[0].reg << 12); /* Rd */
a737bd4d 6476
c19d1205
ZW
6477 /* Frag hacking will turn this into a sub instruction if the offset turns
6478 out to be negative. */
6479 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
c19d1205 6480 inst.reloc.pc_rel = 1;
2fc8bdac 6481 inst.reloc.exp.X_add_number -= 8;
c19d1205 6482}
b99bd4ef 6483
c19d1205
ZW
6484/* This is a pseudo-op of the form "adrl rd, label" to be converted
6485 into a relative address of the form:
6486 add rd, pc, #low(label-.-8)"
6487 add rd, rd, #high(label-.-8)" */
b99bd4ef 6488
c19d1205
ZW
6489static void
6490do_adrl (void)
6491{
6492 inst.instruction |= (inst.operands[0].reg << 12); /* Rd */
a737bd4d 6493
c19d1205
ZW
6494 /* Frag hacking will turn this into a sub instruction if the offset turns
6495 out to be negative. */
6496 inst.reloc.type = BFD_RELOC_ARM_ADRL_IMMEDIATE;
c19d1205
ZW
6497 inst.reloc.pc_rel = 1;
6498 inst.size = INSN_SIZE * 2;
2fc8bdac 6499 inst.reloc.exp.X_add_number -= 8;
b99bd4ef
NC
6500}
6501
b99bd4ef 6502static void
c19d1205 6503do_arit (void)
b99bd4ef 6504{
c19d1205
ZW
6505 if (!inst.operands[1].present)
6506 inst.operands[1].reg = inst.operands[0].reg;
6507 inst.instruction |= inst.operands[0].reg << 12;
6508 inst.instruction |= inst.operands[1].reg << 16;
6509 encode_arm_shifter_operand (2);
6510}
b99bd4ef 6511
62b3e311
PB
6512static void
6513do_barrier (void)
6514{
6515 if (inst.operands[0].present)
6516 {
6517 constraint ((inst.instruction & 0xf0) != 0x40
6518 && inst.operands[0].imm != 0xf,
6519 "bad barrier type");
6520 inst.instruction |= inst.operands[0].imm;
6521 }
6522 else
6523 inst.instruction |= 0xf;
6524}
6525
c19d1205
ZW
6526static void
6527do_bfc (void)
6528{
6529 unsigned int msb = inst.operands[1].imm + inst.operands[2].imm;
6530 constraint (msb > 32, _("bit-field extends past end of register"));
6531 /* The instruction encoding stores the LSB and MSB,
6532 not the LSB and width. */
6533 inst.instruction |= inst.operands[0].reg << 12;
6534 inst.instruction |= inst.operands[1].imm << 7;
6535 inst.instruction |= (msb - 1) << 16;
6536}
b99bd4ef 6537
c19d1205
ZW
6538static void
6539do_bfi (void)
6540{
6541 unsigned int msb;
b99bd4ef 6542
c19d1205
ZW
6543 /* #0 in second position is alternative syntax for bfc, which is
6544 the same instruction but with REG_PC in the Rm field. */
6545 if (!inst.operands[1].isreg)
6546 inst.operands[1].reg = REG_PC;
b99bd4ef 6547
c19d1205
ZW
6548 msb = inst.operands[2].imm + inst.operands[3].imm;
6549 constraint (msb > 32, _("bit-field extends past end of register"));
6550 /* The instruction encoding stores the LSB and MSB,
6551 not the LSB and width. */
6552 inst.instruction |= inst.operands[0].reg << 12;
6553 inst.instruction |= inst.operands[1].reg;
6554 inst.instruction |= inst.operands[2].imm << 7;
6555 inst.instruction |= (msb - 1) << 16;
b99bd4ef
NC
6556}
6557
b99bd4ef 6558static void
c19d1205 6559do_bfx (void)
b99bd4ef 6560{
c19d1205
ZW
6561 constraint (inst.operands[2].imm + inst.operands[3].imm > 32,
6562 _("bit-field extends past end of register"));
6563 inst.instruction |= inst.operands[0].reg << 12;
6564 inst.instruction |= inst.operands[1].reg;
6565 inst.instruction |= inst.operands[2].imm << 7;
6566 inst.instruction |= (inst.operands[3].imm - 1) << 16;
6567}
09d92015 6568
c19d1205
ZW
6569/* ARM V5 breakpoint instruction (argument parse)
6570 BKPT <16 bit unsigned immediate>
6571 Instruction is not conditional.
6572 The bit pattern given in insns[] has the COND_ALWAYS condition,
6573 and it is an error if the caller tried to override that. */
b99bd4ef 6574
c19d1205
ZW
6575static void
6576do_bkpt (void)
6577{
6578 /* Top 12 of 16 bits to bits 19:8. */
6579 inst.instruction |= (inst.operands[0].imm & 0xfff0) << 4;
09d92015 6580
c19d1205
ZW
6581 /* Bottom 4 of 16 bits to bits 3:0. */
6582 inst.instruction |= inst.operands[0].imm & 0xf;
6583}
09d92015 6584
c19d1205
ZW
6585static void
6586encode_branch (int default_reloc)
6587{
6588 if (inst.operands[0].hasreloc)
6589 {
6590 constraint (inst.operands[0].imm != BFD_RELOC_ARM_PLT32,
6591 _("the only suffix valid here is '(plt)'"));
6592 inst.reloc.type = BFD_RELOC_ARM_PLT32;
c19d1205 6593 }
b99bd4ef 6594 else
c19d1205
ZW
6595 {
6596 inst.reloc.type = default_reloc;
c19d1205 6597 }
2fc8bdac 6598 inst.reloc.pc_rel = 1;
b99bd4ef
NC
6599}
6600
b99bd4ef 6601static void
c19d1205 6602do_branch (void)
b99bd4ef 6603{
39b41c9c
PB
6604#ifdef OBJ_ELF
6605 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
6606 encode_branch (BFD_RELOC_ARM_PCREL_JUMP);
6607 else
6608#endif
6609 encode_branch (BFD_RELOC_ARM_PCREL_BRANCH);
6610}
6611
6612static void
6613do_bl (void)
6614{
6615#ifdef OBJ_ELF
6616 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
6617 {
6618 if (inst.cond == COND_ALWAYS)
6619 encode_branch (BFD_RELOC_ARM_PCREL_CALL);
6620 else
6621 encode_branch (BFD_RELOC_ARM_PCREL_JUMP);
6622 }
6623 else
6624#endif
6625 encode_branch (BFD_RELOC_ARM_PCREL_BRANCH);
c19d1205 6626}
b99bd4ef 6627
c19d1205
ZW
6628/* ARM V5 branch-link-exchange instruction (argument parse)
6629 BLX <target_addr> ie BLX(1)
6630 BLX{<condition>} <Rm> ie BLX(2)
6631 Unfortunately, there are two different opcodes for this mnemonic.
6632 So, the insns[].value is not used, and the code here zaps values
6633 into inst.instruction.
6634 Also, the <target_addr> can be 25 bits, hence has its own reloc. */
b99bd4ef 6635
c19d1205
ZW
6636static void
6637do_blx (void)
6638{
6639 if (inst.operands[0].isreg)
b99bd4ef 6640 {
c19d1205
ZW
6641 /* Arg is a register; the opcode provided by insns[] is correct.
6642 It is not illegal to do "blx pc", just useless. */
6643 if (inst.operands[0].reg == REG_PC)
6644 as_tsktsk (_("use of r15 in blx in ARM mode is not really useful"));
b99bd4ef 6645
c19d1205
ZW
6646 inst.instruction |= inst.operands[0].reg;
6647 }
6648 else
b99bd4ef 6649 {
c19d1205
ZW
6650 /* Arg is an address; this instruction cannot be executed
6651 conditionally, and the opcode must be adjusted. */
6652 constraint (inst.cond != COND_ALWAYS, BAD_COND);
2fc8bdac 6653 inst.instruction = 0xfa000000;
39b41c9c
PB
6654#ifdef OBJ_ELF
6655 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
6656 encode_branch (BFD_RELOC_ARM_PCREL_CALL);
6657 else
6658#endif
6659 encode_branch (BFD_RELOC_ARM_PCREL_BLX);
b99bd4ef 6660 }
c19d1205
ZW
6661}
6662
6663static void
6664do_bx (void)
6665{
6666 if (inst.operands[0].reg == REG_PC)
6667 as_tsktsk (_("use of r15 in bx in ARM mode is not really useful"));
b99bd4ef 6668
c19d1205 6669 inst.instruction |= inst.operands[0].reg;
09d92015
MM
6670}
6671
c19d1205
ZW
6672
6673/* ARM v5TEJ. Jump to Jazelle code. */
a737bd4d
NC
6674
6675static void
c19d1205 6676do_bxj (void)
a737bd4d 6677{
c19d1205
ZW
6678 if (inst.operands[0].reg == REG_PC)
6679 as_tsktsk (_("use of r15 in bxj is not really useful"));
6680
6681 inst.instruction |= inst.operands[0].reg;
a737bd4d
NC
6682}
6683
c19d1205
ZW
6684/* Co-processor data operation:
6685 CDP{cond} <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>}
6686 CDP2 <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>} */
6687static void
6688do_cdp (void)
6689{
6690 inst.instruction |= inst.operands[0].reg << 8;
6691 inst.instruction |= inst.operands[1].imm << 20;
6692 inst.instruction |= inst.operands[2].reg << 12;
6693 inst.instruction |= inst.operands[3].reg << 16;
6694 inst.instruction |= inst.operands[4].reg;
6695 inst.instruction |= inst.operands[5].imm << 5;
6696}
a737bd4d
NC
6697
6698static void
c19d1205 6699do_cmp (void)
a737bd4d 6700{
c19d1205
ZW
6701 inst.instruction |= inst.operands[0].reg << 16;
6702 encode_arm_shifter_operand (1);
a737bd4d
NC
6703}
6704
c19d1205
ZW
6705/* Transfer between coprocessor and ARM registers.
6706 MRC{cond} <coproc>, <opcode_1>, <Rd>, <CRn>, <CRm>{, <opcode_2>}
6707 MRC2
6708 MCR{cond}
6709 MCR2
6710
6711 No special properties. */
09d92015
MM
6712
6713static void
c19d1205 6714do_co_reg (void)
09d92015 6715{
c19d1205
ZW
6716 inst.instruction |= inst.operands[0].reg << 8;
6717 inst.instruction |= inst.operands[1].imm << 21;
6718 inst.instruction |= inst.operands[2].reg << 12;
6719 inst.instruction |= inst.operands[3].reg << 16;
6720 inst.instruction |= inst.operands[4].reg;
6721 inst.instruction |= inst.operands[5].imm << 5;
6722}
09d92015 6723
c19d1205
ZW
6724/* Transfer between coprocessor register and pair of ARM registers.
6725 MCRR{cond} <coproc>, <opcode>, <Rd>, <Rn>, <CRm>.
6726 MCRR2
6727 MRRC{cond}
6728 MRRC2
b99bd4ef 6729
c19d1205 6730 Two XScale instructions are special cases of these:
09d92015 6731
c19d1205
ZW
6732 MAR{cond} acc0, <RdLo>, <RdHi> == MCRR{cond} p0, #0, <RdLo>, <RdHi>, c0
6733 MRA{cond} acc0, <RdLo>, <RdHi> == MRRC{cond} p0, #0, <RdLo>, <RdHi>, c0
b99bd4ef 6734
c19d1205 6735 Result unpredicatable if Rd or Rn is R15. */
a737bd4d 6736
c19d1205
ZW
6737static void
6738do_co_reg2c (void)
6739{
6740 inst.instruction |= inst.operands[0].reg << 8;
6741 inst.instruction |= inst.operands[1].imm << 4;
6742 inst.instruction |= inst.operands[2].reg << 12;
6743 inst.instruction |= inst.operands[3].reg << 16;
6744 inst.instruction |= inst.operands[4].reg;
b99bd4ef
NC
6745}
6746
c19d1205
ZW
6747static void
6748do_cpsi (void)
6749{
6750 inst.instruction |= inst.operands[0].imm << 6;
6751 inst.instruction |= inst.operands[1].imm;
6752}
b99bd4ef 6753
62b3e311
PB
6754static void
6755do_dbg (void)
6756{
6757 inst.instruction |= inst.operands[0].imm;
6758}
6759
b99bd4ef 6760static void
c19d1205 6761do_it (void)
b99bd4ef 6762{
c19d1205
ZW
6763 /* There is no IT instruction in ARM mode. We
6764 process it but do not generate code for it. */
6765 inst.size = 0;
09d92015 6766}
b99bd4ef 6767
09d92015 6768static void
c19d1205 6769do_ldmstm (void)
ea6ef066 6770{
c19d1205
ZW
6771 int base_reg = inst.operands[0].reg;
6772 int range = inst.operands[1].imm;
ea6ef066 6773
c19d1205
ZW
6774 inst.instruction |= base_reg << 16;
6775 inst.instruction |= range;
ea6ef066 6776
c19d1205
ZW
6777 if (inst.operands[1].writeback)
6778 inst.instruction |= LDM_TYPE_2_OR_3;
09d92015 6779
c19d1205 6780 if (inst.operands[0].writeback)
ea6ef066 6781 {
c19d1205
ZW
6782 inst.instruction |= WRITE_BACK;
6783 /* Check for unpredictable uses of writeback. */
6784 if (inst.instruction & LOAD_BIT)
09d92015 6785 {
c19d1205
ZW
6786 /* Not allowed in LDM type 2. */
6787 if ((inst.instruction & LDM_TYPE_2_OR_3)
6788 && ((range & (1 << REG_PC)) == 0))
6789 as_warn (_("writeback of base register is UNPREDICTABLE"));
6790 /* Only allowed if base reg not in list for other types. */
6791 else if (range & (1 << base_reg))
6792 as_warn (_("writeback of base register when in register list is UNPREDICTABLE"));
6793 }
6794 else /* STM. */
6795 {
6796 /* Not allowed for type 2. */
6797 if (inst.instruction & LDM_TYPE_2_OR_3)
6798 as_warn (_("writeback of base register is UNPREDICTABLE"));
6799 /* Only allowed if base reg not in list, or first in list. */
6800 else if ((range & (1 << base_reg))
6801 && (range & ((1 << base_reg) - 1)))
6802 as_warn (_("if writeback register is in list, it must be the lowest reg in the list"));
09d92015 6803 }
ea6ef066 6804 }
a737bd4d
NC
6805}
6806
c19d1205
ZW
6807/* ARMv5TE load-consecutive (argument parse)
6808 Mode is like LDRH.
6809
6810 LDRccD R, mode
6811 STRccD R, mode. */
6812
a737bd4d 6813static void
c19d1205 6814do_ldrd (void)
a737bd4d 6815{
c19d1205
ZW
6816 constraint (inst.operands[0].reg % 2 != 0,
6817 _("first destination register must be even"));
6818 constraint (inst.operands[1].present
6819 && inst.operands[1].reg != inst.operands[0].reg + 1,
6820 _("can only load two consecutive registers"));
6821 constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here"));
6822 constraint (!inst.operands[2].isreg, _("'[' expected"));
a737bd4d 6823
c19d1205
ZW
6824 if (!inst.operands[1].present)
6825 inst.operands[1].reg = inst.operands[0].reg + 1;
6826
6827 if (inst.instruction & LOAD_BIT)
a737bd4d 6828 {
c19d1205
ZW
6829 /* encode_arm_addr_mode_3 will diagnose overlap between the base
6830 register and the first register written; we have to diagnose
6831 overlap between the base and the second register written here. */
ea6ef066 6832
c19d1205
ZW
6833 if (inst.operands[2].reg == inst.operands[1].reg
6834 && (inst.operands[2].writeback || inst.operands[2].postind))
6835 as_warn (_("base register written back, and overlaps "
6836 "second destination register"));
b05fe5cf 6837
c19d1205
ZW
6838 /* For an index-register load, the index register must not overlap the
6839 destination (even if not write-back). */
6840 else if (inst.operands[2].immisreg
ca3f61f7
NC
6841 && ((unsigned) inst.operands[2].imm == inst.operands[0].reg
6842 || (unsigned) inst.operands[2].imm == inst.operands[1].reg))
c19d1205 6843 as_warn (_("index register overlaps destination register"));
b05fe5cf 6844 }
c19d1205
ZW
6845
6846 inst.instruction |= inst.operands[0].reg << 12;
6847 encode_arm_addr_mode_3 (2, /*is_t=*/FALSE);
b05fe5cf
ZW
6848}
6849
6850static void
c19d1205 6851do_ldrex (void)
b05fe5cf 6852{
c19d1205
ZW
6853 constraint (!inst.operands[1].isreg || !inst.operands[1].preind
6854 || inst.operands[1].postind || inst.operands[1].writeback
6855 || inst.operands[1].immisreg || inst.operands[1].shifted
01cfc07f
NC
6856 || inst.operands[1].negative
6857 /* This can arise if the programmer has written
6858 strex rN, rM, foo
6859 or if they have mistakenly used a register name as the last
6860 operand, eg:
6861 strex rN, rM, rX
6862 It is very difficult to distinguish between these two cases
6863 because "rX" might actually be a label. ie the register
6864 name has been occluded by a symbol of the same name. So we
6865 just generate a general 'bad addressing mode' type error
6866 message and leave it up to the programmer to discover the
6867 true cause and fix their mistake. */
6868 || (inst.operands[1].reg == REG_PC),
6869 BAD_ADDR_MODE);
b05fe5cf 6870
c19d1205
ZW
6871 constraint (inst.reloc.exp.X_op != O_constant
6872 || inst.reloc.exp.X_add_number != 0,
6873 _("offset must be zero in ARM encoding"));
b05fe5cf 6874
c19d1205
ZW
6875 inst.instruction |= inst.operands[0].reg << 12;
6876 inst.instruction |= inst.operands[1].reg << 16;
6877 inst.reloc.type = BFD_RELOC_UNUSED;
b05fe5cf
ZW
6878}
6879
6880static void
c19d1205 6881do_ldrexd (void)
b05fe5cf 6882{
c19d1205
ZW
6883 constraint (inst.operands[0].reg % 2 != 0,
6884 _("even register required"));
6885 constraint (inst.operands[1].present
6886 && inst.operands[1].reg != inst.operands[0].reg + 1,
6887 _("can only load two consecutive registers"));
6888 /* If op 1 were present and equal to PC, this function wouldn't
6889 have been called in the first place. */
6890 constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here"));
b05fe5cf 6891
c19d1205
ZW
6892 inst.instruction |= inst.operands[0].reg << 12;
6893 inst.instruction |= inst.operands[2].reg << 16;
b05fe5cf
ZW
6894}
6895
6896static void
c19d1205 6897do_ldst (void)
b05fe5cf 6898{
c19d1205
ZW
6899 inst.instruction |= inst.operands[0].reg << 12;
6900 if (!inst.operands[1].isreg)
6901 if (move_or_literal_pool (0, /*thumb_p=*/FALSE, /*mode_3=*/FALSE))
b05fe5cf 6902 return;
c19d1205 6903 encode_arm_addr_mode_2 (1, /*is_t=*/FALSE);
b05fe5cf
ZW
6904}
6905
6906static void
c19d1205 6907do_ldstt (void)
b05fe5cf 6908{
c19d1205
ZW
6909 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
6910 reject [Rn,...]. */
6911 if (inst.operands[1].preind)
b05fe5cf 6912 {
c19d1205
ZW
6913 constraint (inst.reloc.exp.X_op != O_constant ||
6914 inst.reloc.exp.X_add_number != 0,
6915 _("this instruction requires a post-indexed address"));
b05fe5cf 6916
c19d1205
ZW
6917 inst.operands[1].preind = 0;
6918 inst.operands[1].postind = 1;
6919 inst.operands[1].writeback = 1;
b05fe5cf 6920 }
c19d1205
ZW
6921 inst.instruction |= inst.operands[0].reg << 12;
6922 encode_arm_addr_mode_2 (1, /*is_t=*/TRUE);
6923}
b05fe5cf 6924
c19d1205 6925/* Halfword and signed-byte load/store operations. */
b05fe5cf 6926
c19d1205
ZW
6927static void
6928do_ldstv4 (void)
6929{
6930 inst.instruction |= inst.operands[0].reg << 12;
6931 if (!inst.operands[1].isreg)
6932 if (move_or_literal_pool (0, /*thumb_p=*/FALSE, /*mode_3=*/TRUE))
b05fe5cf 6933 return;
c19d1205 6934 encode_arm_addr_mode_3 (1, /*is_t=*/FALSE);
b05fe5cf
ZW
6935}
6936
6937static void
c19d1205 6938do_ldsttv4 (void)
b05fe5cf 6939{
c19d1205
ZW
6940 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
6941 reject [Rn,...]. */
6942 if (inst.operands[1].preind)
b05fe5cf 6943 {
c19d1205
ZW
6944 constraint (inst.reloc.exp.X_op != O_constant ||
6945 inst.reloc.exp.X_add_number != 0,
6946 _("this instruction requires a post-indexed address"));
b05fe5cf 6947
c19d1205
ZW
6948 inst.operands[1].preind = 0;
6949 inst.operands[1].postind = 1;
6950 inst.operands[1].writeback = 1;
b05fe5cf 6951 }
c19d1205
ZW
6952 inst.instruction |= inst.operands[0].reg << 12;
6953 encode_arm_addr_mode_3 (1, /*is_t=*/TRUE);
6954}
b05fe5cf 6955
c19d1205
ZW
6956/* Co-processor register load/store.
6957 Format: <LDC|STC>{cond}[L] CP#,CRd,<address> */
6958static void
6959do_lstc (void)
6960{
6961 inst.instruction |= inst.operands[0].reg << 8;
6962 inst.instruction |= inst.operands[1].reg << 12;
6963 encode_arm_cp_address (2, TRUE, TRUE, 0);
b05fe5cf
ZW
6964}
6965
b05fe5cf 6966static void
c19d1205 6967do_mlas (void)
b05fe5cf 6968{
c19d1205
ZW
6969 /* This restriction does not apply to mls (nor to mla in v6, but
6970 that's hard to detect at present). */
6971 if (inst.operands[0].reg == inst.operands[1].reg
6972 && !(inst.instruction & 0x00400000))
6973 as_tsktsk (_("rd and rm should be different in mla"));
b05fe5cf 6974
c19d1205
ZW
6975 inst.instruction |= inst.operands[0].reg << 16;
6976 inst.instruction |= inst.operands[1].reg;
6977 inst.instruction |= inst.operands[2].reg << 8;
6978 inst.instruction |= inst.operands[3].reg << 12;
b05fe5cf 6979
c19d1205 6980}
b05fe5cf 6981
c19d1205
ZW
6982static void
6983do_mov (void)
6984{
6985 inst.instruction |= inst.operands[0].reg << 12;
6986 encode_arm_shifter_operand (1);
6987}
b05fe5cf 6988
c19d1205
ZW
6989/* ARM V6T2 16-bit immediate register load: MOV[WT]{cond} Rd, #<imm16>. */
6990static void
6991do_mov16 (void)
6992{
b6895b4f
PB
6993 bfd_vma imm;
6994 bfd_boolean top;
6995
6996 top = (inst.instruction & 0x00400000) != 0;
6997 constraint (top && inst.reloc.type == BFD_RELOC_ARM_MOVW,
6998 _(":lower16: not allowed this instruction"));
6999 constraint (!top && inst.reloc.type == BFD_RELOC_ARM_MOVT,
7000 _(":upper16: not allowed instruction"));
c19d1205 7001 inst.instruction |= inst.operands[0].reg << 12;
b6895b4f
PB
7002 if (inst.reloc.type == BFD_RELOC_UNUSED)
7003 {
7004 imm = inst.reloc.exp.X_add_number;
7005 /* The value is in two pieces: 0:11, 16:19. */
7006 inst.instruction |= (imm & 0x00000fff);
7007 inst.instruction |= (imm & 0x0000f000) << 4;
7008 }
b05fe5cf 7009}
b99bd4ef 7010
037e8744
JB
7011static void do_vfp_nsyn_opcode (const char *);
7012
7013static int
7014do_vfp_nsyn_mrs (void)
7015{
7016 if (inst.operands[0].isvec)
7017 {
7018 if (inst.operands[1].reg != 1)
7019 first_error (_("operand 1 must be FPSCR"));
7020 memset (&inst.operands[0], '\0', sizeof (inst.operands[0]));
7021 memset (&inst.operands[1], '\0', sizeof (inst.operands[1]));
7022 do_vfp_nsyn_opcode ("fmstat");
7023 }
7024 else if (inst.operands[1].isvec)
7025 do_vfp_nsyn_opcode ("fmrx");
7026 else
7027 return FAIL;
7028
7029 return SUCCESS;
7030}
7031
7032static int
7033do_vfp_nsyn_msr (void)
7034{
7035 if (inst.operands[0].isvec)
7036 do_vfp_nsyn_opcode ("fmxr");
7037 else
7038 return FAIL;
7039
7040 return SUCCESS;
7041}
7042
b99bd4ef 7043static void
c19d1205 7044do_mrs (void)
b99bd4ef 7045{
037e8744
JB
7046 if (do_vfp_nsyn_mrs () == SUCCESS)
7047 return;
7048
c19d1205
ZW
7049 /* mrs only accepts CPSR/SPSR/CPSR_all/SPSR_all. */
7050 constraint ((inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f))
7051 != (PSR_c|PSR_f),
7052 _("'CPSR' or 'SPSR' expected"));
7053 inst.instruction |= inst.operands[0].reg << 12;
7054 inst.instruction |= (inst.operands[1].imm & SPSR_BIT);
7055}
b99bd4ef 7056
c19d1205
ZW
7057/* Two possible forms:
7058 "{C|S}PSR_<field>, Rm",
7059 "{C|S}PSR_f, #expression". */
b99bd4ef 7060
c19d1205
ZW
7061static void
7062do_msr (void)
7063{
037e8744
JB
7064 if (do_vfp_nsyn_msr () == SUCCESS)
7065 return;
7066
c19d1205
ZW
7067 inst.instruction |= inst.operands[0].imm;
7068 if (inst.operands[1].isreg)
7069 inst.instruction |= inst.operands[1].reg;
7070 else
b99bd4ef 7071 {
c19d1205
ZW
7072 inst.instruction |= INST_IMMEDIATE;
7073 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
7074 inst.reloc.pc_rel = 0;
b99bd4ef 7075 }
b99bd4ef
NC
7076}
7077
c19d1205
ZW
7078static void
7079do_mul (void)
a737bd4d 7080{
c19d1205
ZW
7081 if (!inst.operands[2].present)
7082 inst.operands[2].reg = inst.operands[0].reg;
7083 inst.instruction |= inst.operands[0].reg << 16;
7084 inst.instruction |= inst.operands[1].reg;
7085 inst.instruction |= inst.operands[2].reg << 8;
a737bd4d 7086
c19d1205
ZW
7087 if (inst.operands[0].reg == inst.operands[1].reg)
7088 as_tsktsk (_("rd and rm should be different in mul"));
a737bd4d
NC
7089}
7090
c19d1205
ZW
7091/* Long Multiply Parser
7092 UMULL RdLo, RdHi, Rm, Rs
7093 SMULL RdLo, RdHi, Rm, Rs
7094 UMLAL RdLo, RdHi, Rm, Rs
7095 SMLAL RdLo, RdHi, Rm, Rs. */
b99bd4ef
NC
7096
7097static void
c19d1205 7098do_mull (void)
b99bd4ef 7099{
c19d1205
ZW
7100 inst.instruction |= inst.operands[0].reg << 12;
7101 inst.instruction |= inst.operands[1].reg << 16;
7102 inst.instruction |= inst.operands[2].reg;
7103 inst.instruction |= inst.operands[3].reg << 8;
b99bd4ef 7104
c19d1205
ZW
7105 /* rdhi, rdlo and rm must all be different. */
7106 if (inst.operands[0].reg == inst.operands[1].reg
7107 || inst.operands[0].reg == inst.operands[2].reg
7108 || inst.operands[1].reg == inst.operands[2].reg)
7109 as_tsktsk (_("rdhi, rdlo and rm must all be different"));
7110}
b99bd4ef 7111
c19d1205
ZW
7112static void
7113do_nop (void)
7114{
7115 if (inst.operands[0].present)
7116 {
7117 /* Architectural NOP hints are CPSR sets with no bits selected. */
7118 inst.instruction &= 0xf0000000;
7119 inst.instruction |= 0x0320f000 + inst.operands[0].imm;
7120 }
b99bd4ef
NC
7121}
7122
c19d1205
ZW
7123/* ARM V6 Pack Halfword Bottom Top instruction (argument parse).
7124 PKHBT {<cond>} <Rd>, <Rn>, <Rm> {, LSL #<shift_imm>}
7125 Condition defaults to COND_ALWAYS.
7126 Error if Rd, Rn or Rm are R15. */
b99bd4ef
NC
7127
7128static void
c19d1205 7129do_pkhbt (void)
b99bd4ef 7130{
c19d1205
ZW
7131 inst.instruction |= inst.operands[0].reg << 12;
7132 inst.instruction |= inst.operands[1].reg << 16;
7133 inst.instruction |= inst.operands[2].reg;
7134 if (inst.operands[3].present)
7135 encode_arm_shift (3);
7136}
b99bd4ef 7137
c19d1205 7138/* ARM V6 PKHTB (Argument Parse). */
b99bd4ef 7139
c19d1205
ZW
7140static void
7141do_pkhtb (void)
7142{
7143 if (!inst.operands[3].present)
b99bd4ef 7144 {
c19d1205
ZW
7145 /* If the shift specifier is omitted, turn the instruction
7146 into pkhbt rd, rm, rn. */
7147 inst.instruction &= 0xfff00010;
7148 inst.instruction |= inst.operands[0].reg << 12;
7149 inst.instruction |= inst.operands[1].reg;
7150 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
7151 }
7152 else
7153 {
c19d1205
ZW
7154 inst.instruction |= inst.operands[0].reg << 12;
7155 inst.instruction |= inst.operands[1].reg << 16;
7156 inst.instruction |= inst.operands[2].reg;
7157 encode_arm_shift (3);
b99bd4ef
NC
7158 }
7159}
7160
c19d1205
ZW
7161/* ARMv5TE: Preload-Cache
7162
7163 PLD <addr_mode>
7164
7165 Syntactically, like LDR with B=1, W=0, L=1. */
b99bd4ef
NC
7166
7167static void
c19d1205 7168do_pld (void)
b99bd4ef 7169{
c19d1205
ZW
7170 constraint (!inst.operands[0].isreg,
7171 _("'[' expected after PLD mnemonic"));
7172 constraint (inst.operands[0].postind,
7173 _("post-indexed expression used in preload instruction"));
7174 constraint (inst.operands[0].writeback,
7175 _("writeback used in preload instruction"));
7176 constraint (!inst.operands[0].preind,
7177 _("unindexed addressing used in preload instruction"));
c19d1205
ZW
7178 encode_arm_addr_mode_2 (0, /*is_t=*/FALSE);
7179}
b99bd4ef 7180
62b3e311
PB
7181/* ARMv7: PLI <addr_mode> */
7182static void
7183do_pli (void)
7184{
7185 constraint (!inst.operands[0].isreg,
7186 _("'[' expected after PLI mnemonic"));
7187 constraint (inst.operands[0].postind,
7188 _("post-indexed expression used in preload instruction"));
7189 constraint (inst.operands[0].writeback,
7190 _("writeback used in preload instruction"));
7191 constraint (!inst.operands[0].preind,
7192 _("unindexed addressing used in preload instruction"));
7193 encode_arm_addr_mode_2 (0, /*is_t=*/FALSE);
7194 inst.instruction &= ~PRE_INDEX;
7195}
7196
c19d1205
ZW
7197static void
7198do_push_pop (void)
7199{
7200 inst.operands[1] = inst.operands[0];
7201 memset (&inst.operands[0], 0, sizeof inst.operands[0]);
7202 inst.operands[0].isreg = 1;
7203 inst.operands[0].writeback = 1;
7204 inst.operands[0].reg = REG_SP;
7205 do_ldmstm ();
7206}
b99bd4ef 7207
c19d1205
ZW
7208/* ARM V6 RFE (Return from Exception) loads the PC and CPSR from the
7209 word at the specified address and the following word
7210 respectively.
7211 Unconditionally executed.
7212 Error if Rn is R15. */
b99bd4ef 7213
c19d1205
ZW
7214static void
7215do_rfe (void)
7216{
7217 inst.instruction |= inst.operands[0].reg << 16;
7218 if (inst.operands[0].writeback)
7219 inst.instruction |= WRITE_BACK;
7220}
b99bd4ef 7221
c19d1205 7222/* ARM V6 ssat (argument parse). */
b99bd4ef 7223
c19d1205
ZW
7224static void
7225do_ssat (void)
7226{
7227 inst.instruction |= inst.operands[0].reg << 12;
7228 inst.instruction |= (inst.operands[1].imm - 1) << 16;
7229 inst.instruction |= inst.operands[2].reg;
b99bd4ef 7230
c19d1205
ZW
7231 if (inst.operands[3].present)
7232 encode_arm_shift (3);
b99bd4ef
NC
7233}
7234
c19d1205 7235/* ARM V6 usat (argument parse). */
b99bd4ef
NC
7236
7237static void
c19d1205 7238do_usat (void)
b99bd4ef 7239{
c19d1205
ZW
7240 inst.instruction |= inst.operands[0].reg << 12;
7241 inst.instruction |= inst.operands[1].imm << 16;
7242 inst.instruction |= inst.operands[2].reg;
b99bd4ef 7243
c19d1205
ZW
7244 if (inst.operands[3].present)
7245 encode_arm_shift (3);
b99bd4ef
NC
7246}
7247
c19d1205 7248/* ARM V6 ssat16 (argument parse). */
09d92015
MM
7249
7250static void
c19d1205 7251do_ssat16 (void)
09d92015 7252{
c19d1205
ZW
7253 inst.instruction |= inst.operands[0].reg << 12;
7254 inst.instruction |= ((inst.operands[1].imm - 1) << 16);
7255 inst.instruction |= inst.operands[2].reg;
09d92015
MM
7256}
7257
c19d1205
ZW
7258static void
7259do_usat16 (void)
a737bd4d 7260{
c19d1205
ZW
7261 inst.instruction |= inst.operands[0].reg << 12;
7262 inst.instruction |= inst.operands[1].imm << 16;
7263 inst.instruction |= inst.operands[2].reg;
7264}
a737bd4d 7265
c19d1205
ZW
7266/* ARM V6 SETEND (argument parse). Sets the E bit in the CPSR while
7267 preserving the other bits.
a737bd4d 7268
c19d1205
ZW
7269 setend <endian_specifier>, where <endian_specifier> is either
7270 BE or LE. */
a737bd4d 7271
c19d1205
ZW
7272static void
7273do_setend (void)
7274{
7275 if (inst.operands[0].imm)
7276 inst.instruction |= 0x200;
a737bd4d
NC
7277}
7278
7279static void
c19d1205 7280do_shift (void)
a737bd4d 7281{
c19d1205
ZW
7282 unsigned int Rm = (inst.operands[1].present
7283 ? inst.operands[1].reg
7284 : inst.operands[0].reg);
a737bd4d 7285
c19d1205
ZW
7286 inst.instruction |= inst.operands[0].reg << 12;
7287 inst.instruction |= Rm;
7288 if (inst.operands[2].isreg) /* Rd, {Rm,} Rs */
a737bd4d 7289 {
c19d1205
ZW
7290 inst.instruction |= inst.operands[2].reg << 8;
7291 inst.instruction |= SHIFT_BY_REG;
a737bd4d
NC
7292 }
7293 else
c19d1205 7294 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
a737bd4d
NC
7295}
7296
09d92015 7297static void
3eb17e6b 7298do_smc (void)
09d92015 7299{
3eb17e6b 7300 inst.reloc.type = BFD_RELOC_ARM_SMC;
c19d1205 7301 inst.reloc.pc_rel = 0;
09d92015
MM
7302}
7303
09d92015 7304static void
c19d1205 7305do_swi (void)
09d92015 7306{
c19d1205
ZW
7307 inst.reloc.type = BFD_RELOC_ARM_SWI;
7308 inst.reloc.pc_rel = 0;
09d92015
MM
7309}
7310
c19d1205
ZW
7311/* ARM V5E (El Segundo) signed-multiply-accumulate (argument parse)
7312 SMLAxy{cond} Rd,Rm,Rs,Rn
7313 SMLAWy{cond} Rd,Rm,Rs,Rn
7314 Error if any register is R15. */
e16bb312 7315
c19d1205
ZW
7316static void
7317do_smla (void)
e16bb312 7318{
c19d1205
ZW
7319 inst.instruction |= inst.operands[0].reg << 16;
7320 inst.instruction |= inst.operands[1].reg;
7321 inst.instruction |= inst.operands[2].reg << 8;
7322 inst.instruction |= inst.operands[3].reg << 12;
7323}
a737bd4d 7324
c19d1205
ZW
7325/* ARM V5E (El Segundo) signed-multiply-accumulate-long (argument parse)
7326 SMLALxy{cond} Rdlo,Rdhi,Rm,Rs
7327 Error if any register is R15.
7328 Warning if Rdlo == Rdhi. */
a737bd4d 7329
c19d1205
ZW
7330static void
7331do_smlal (void)
7332{
7333 inst.instruction |= inst.operands[0].reg << 12;
7334 inst.instruction |= inst.operands[1].reg << 16;
7335 inst.instruction |= inst.operands[2].reg;
7336 inst.instruction |= inst.operands[3].reg << 8;
a737bd4d 7337
c19d1205
ZW
7338 if (inst.operands[0].reg == inst.operands[1].reg)
7339 as_tsktsk (_("rdhi and rdlo must be different"));
7340}
a737bd4d 7341
c19d1205
ZW
7342/* ARM V5E (El Segundo) signed-multiply (argument parse)
7343 SMULxy{cond} Rd,Rm,Rs
7344 Error if any register is R15. */
a737bd4d 7345
c19d1205
ZW
7346static void
7347do_smul (void)
7348{
7349 inst.instruction |= inst.operands[0].reg << 16;
7350 inst.instruction |= inst.operands[1].reg;
7351 inst.instruction |= inst.operands[2].reg << 8;
7352}
a737bd4d 7353
c19d1205 7354/* ARM V6 srs (argument parse). */
a737bd4d 7355
c19d1205
ZW
7356static void
7357do_srs (void)
7358{
7359 inst.instruction |= inst.operands[0].imm;
7360 if (inst.operands[0].writeback)
7361 inst.instruction |= WRITE_BACK;
7362}
a737bd4d 7363
c19d1205 7364/* ARM V6 strex (argument parse). */
a737bd4d 7365
c19d1205
ZW
7366static void
7367do_strex (void)
7368{
7369 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
7370 || inst.operands[2].postind || inst.operands[2].writeback
7371 || inst.operands[2].immisreg || inst.operands[2].shifted
01cfc07f
NC
7372 || inst.operands[2].negative
7373 /* See comment in do_ldrex(). */
7374 || (inst.operands[2].reg == REG_PC),
7375 BAD_ADDR_MODE);
a737bd4d 7376
c19d1205
ZW
7377 constraint (inst.operands[0].reg == inst.operands[1].reg
7378 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
a737bd4d 7379
c19d1205
ZW
7380 constraint (inst.reloc.exp.X_op != O_constant
7381 || inst.reloc.exp.X_add_number != 0,
7382 _("offset must be zero in ARM encoding"));
a737bd4d 7383
c19d1205
ZW
7384 inst.instruction |= inst.operands[0].reg << 12;
7385 inst.instruction |= inst.operands[1].reg;
7386 inst.instruction |= inst.operands[2].reg << 16;
7387 inst.reloc.type = BFD_RELOC_UNUSED;
e16bb312
NC
7388}
7389
7390static void
c19d1205 7391do_strexd (void)
e16bb312 7392{
c19d1205
ZW
7393 constraint (inst.operands[1].reg % 2 != 0,
7394 _("even register required"));
7395 constraint (inst.operands[2].present
7396 && inst.operands[2].reg != inst.operands[1].reg + 1,
7397 _("can only store two consecutive registers"));
7398 /* If op 2 were present and equal to PC, this function wouldn't
7399 have been called in the first place. */
7400 constraint (inst.operands[1].reg == REG_LR, _("r14 not allowed here"));
e16bb312 7401
c19d1205
ZW
7402 constraint (inst.operands[0].reg == inst.operands[1].reg
7403 || inst.operands[0].reg == inst.operands[1].reg + 1
7404 || inst.operands[0].reg == inst.operands[3].reg,
7405 BAD_OVERLAP);
e16bb312 7406
c19d1205
ZW
7407 inst.instruction |= inst.operands[0].reg << 12;
7408 inst.instruction |= inst.operands[1].reg;
7409 inst.instruction |= inst.operands[3].reg << 16;
e16bb312
NC
7410}
7411
c19d1205
ZW
7412/* ARM V6 SXTAH extracts a 16-bit value from a register, sign
7413 extends it to 32-bits, and adds the result to a value in another
7414 register. You can specify a rotation by 0, 8, 16, or 24 bits
7415 before extracting the 16-bit value.
7416 SXTAH{<cond>} <Rd>, <Rn>, <Rm>{, <rotation>}
7417 Condition defaults to COND_ALWAYS.
7418 Error if any register uses R15. */
7419
e16bb312 7420static void
c19d1205 7421do_sxtah (void)
e16bb312 7422{
c19d1205
ZW
7423 inst.instruction |= inst.operands[0].reg << 12;
7424 inst.instruction |= inst.operands[1].reg << 16;
7425 inst.instruction |= inst.operands[2].reg;
7426 inst.instruction |= inst.operands[3].imm << 10;
7427}
e16bb312 7428
c19d1205 7429/* ARM V6 SXTH.
e16bb312 7430
c19d1205
ZW
7431 SXTH {<cond>} <Rd>, <Rm>{, <rotation>}
7432 Condition defaults to COND_ALWAYS.
7433 Error if any register uses R15. */
e16bb312
NC
7434
7435static void
c19d1205 7436do_sxth (void)
e16bb312 7437{
c19d1205
ZW
7438 inst.instruction |= inst.operands[0].reg << 12;
7439 inst.instruction |= inst.operands[1].reg;
7440 inst.instruction |= inst.operands[2].imm << 10;
e16bb312 7441}
c19d1205
ZW
7442\f
7443/* VFP instructions. In a logical order: SP variant first, monad
7444 before dyad, arithmetic then move then load/store. */
e16bb312
NC
7445
7446static void
c19d1205 7447do_vfp_sp_monadic (void)
e16bb312 7448{
5287ad62
JB
7449 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
7450 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sm);
e16bb312
NC
7451}
7452
7453static void
c19d1205 7454do_vfp_sp_dyadic (void)
e16bb312 7455{
5287ad62
JB
7456 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
7457 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sn);
7458 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Sm);
e16bb312
NC
7459}
7460
7461static void
c19d1205 7462do_vfp_sp_compare_z (void)
e16bb312 7463{
5287ad62 7464 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
e16bb312
NC
7465}
7466
7467static void
c19d1205 7468do_vfp_dp_sp_cvt (void)
e16bb312 7469{
5287ad62
JB
7470 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
7471 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sm);
e16bb312
NC
7472}
7473
7474static void
c19d1205 7475do_vfp_sp_dp_cvt (void)
e16bb312 7476{
5287ad62
JB
7477 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
7478 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dm);
e16bb312
NC
7479}
7480
7481static void
c19d1205 7482do_vfp_reg_from_sp (void)
e16bb312 7483{
c19d1205 7484 inst.instruction |= inst.operands[0].reg << 12;
5287ad62 7485 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sn);
e16bb312
NC
7486}
7487
7488static void
c19d1205 7489do_vfp_reg2_from_sp2 (void)
e16bb312 7490{
c19d1205
ZW
7491 constraint (inst.operands[2].imm != 2,
7492 _("only two consecutive VFP SP registers allowed here"));
7493 inst.instruction |= inst.operands[0].reg << 12;
7494 inst.instruction |= inst.operands[1].reg << 16;
5287ad62 7495 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Sm);
e16bb312
NC
7496}
7497
7498static void
c19d1205 7499do_vfp_sp_from_reg (void)
e16bb312 7500{
5287ad62 7501 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sn);
c19d1205 7502 inst.instruction |= inst.operands[1].reg << 12;
e16bb312
NC
7503}
7504
7505static void
c19d1205 7506do_vfp_sp2_from_reg2 (void)
e16bb312 7507{
c19d1205
ZW
7508 constraint (inst.operands[0].imm != 2,
7509 _("only two consecutive VFP SP registers allowed here"));
5287ad62 7510 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sm);
c19d1205
ZW
7511 inst.instruction |= inst.operands[1].reg << 12;
7512 inst.instruction |= inst.operands[2].reg << 16;
e16bb312
NC
7513}
7514
7515static void
c19d1205 7516do_vfp_sp_ldst (void)
e16bb312 7517{
5287ad62 7518 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
c19d1205 7519 encode_arm_cp_address (1, FALSE, TRUE, 0);
e16bb312
NC
7520}
7521
7522static void
c19d1205 7523do_vfp_dp_ldst (void)
e16bb312 7524{
5287ad62 7525 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
c19d1205 7526 encode_arm_cp_address (1, FALSE, TRUE, 0);
e16bb312
NC
7527}
7528
c19d1205 7529
e16bb312 7530static void
c19d1205 7531vfp_sp_ldstm (enum vfp_ldstm_type ldstm_type)
e16bb312 7532{
c19d1205
ZW
7533 if (inst.operands[0].writeback)
7534 inst.instruction |= WRITE_BACK;
7535 else
7536 constraint (ldstm_type != VFP_LDSTMIA,
7537 _("this addressing mode requires base-register writeback"));
7538 inst.instruction |= inst.operands[0].reg << 16;
5287ad62 7539 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sd);
c19d1205 7540 inst.instruction |= inst.operands[1].imm;
e16bb312
NC
7541}
7542
7543static void
c19d1205 7544vfp_dp_ldstm (enum vfp_ldstm_type ldstm_type)
e16bb312 7545{
c19d1205 7546 int count;
e16bb312 7547
c19d1205
ZW
7548 if (inst.operands[0].writeback)
7549 inst.instruction |= WRITE_BACK;
7550 else
7551 constraint (ldstm_type != VFP_LDSTMIA && ldstm_type != VFP_LDSTMIAX,
7552 _("this addressing mode requires base-register writeback"));
e16bb312 7553
c19d1205 7554 inst.instruction |= inst.operands[0].reg << 16;
5287ad62 7555 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
e16bb312 7556
c19d1205
ZW
7557 count = inst.operands[1].imm << 1;
7558 if (ldstm_type == VFP_LDSTMIAX || ldstm_type == VFP_LDSTMDBX)
7559 count += 1;
e16bb312 7560
c19d1205 7561 inst.instruction |= count;
e16bb312
NC
7562}
7563
7564static void
c19d1205 7565do_vfp_sp_ldstmia (void)
e16bb312 7566{
c19d1205 7567 vfp_sp_ldstm (VFP_LDSTMIA);
e16bb312
NC
7568}
7569
7570static void
c19d1205 7571do_vfp_sp_ldstmdb (void)
e16bb312 7572{
c19d1205 7573 vfp_sp_ldstm (VFP_LDSTMDB);
e16bb312
NC
7574}
7575
7576static void
c19d1205 7577do_vfp_dp_ldstmia (void)
e16bb312 7578{
c19d1205 7579 vfp_dp_ldstm (VFP_LDSTMIA);
e16bb312
NC
7580}
7581
7582static void
c19d1205 7583do_vfp_dp_ldstmdb (void)
e16bb312 7584{
c19d1205 7585 vfp_dp_ldstm (VFP_LDSTMDB);
e16bb312
NC
7586}
7587
7588static void
c19d1205 7589do_vfp_xp_ldstmia (void)
e16bb312 7590{
c19d1205
ZW
7591 vfp_dp_ldstm (VFP_LDSTMIAX);
7592}
e16bb312 7593
c19d1205
ZW
7594static void
7595do_vfp_xp_ldstmdb (void)
7596{
7597 vfp_dp_ldstm (VFP_LDSTMDBX);
e16bb312 7598}
5287ad62
JB
7599
7600static void
7601do_vfp_dp_rd_rm (void)
7602{
7603 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
7604 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dm);
7605}
7606
7607static void
7608do_vfp_dp_rn_rd (void)
7609{
7610 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dn);
7611 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
7612}
7613
7614static void
7615do_vfp_dp_rd_rn (void)
7616{
7617 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
7618 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dn);
7619}
7620
7621static void
7622do_vfp_dp_rd_rn_rm (void)
7623{
7624 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
7625 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dn);
7626 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Dm);
7627}
7628
7629static void
7630do_vfp_dp_rd (void)
7631{
7632 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
7633}
7634
7635static void
7636do_vfp_dp_rm_rd_rn (void)
7637{
7638 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dm);
7639 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
7640 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Dn);
7641}
7642
7643/* VFPv3 instructions. */
7644static void
7645do_vfp_sp_const (void)
7646{
7647 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
7648 inst.instruction |= (inst.operands[1].imm & 15) << 16;
7649 inst.instruction |= (inst.operands[1].imm >> 4);
7650}
7651
7652static void
7653do_vfp_dp_const (void)
7654{
7655 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
7656 inst.instruction |= (inst.operands[1].imm & 15) << 16;
7657 inst.instruction |= (inst.operands[1].imm >> 4);
7658}
7659
7660static void
7661vfp_conv (int srcsize)
7662{
7663 unsigned immbits = srcsize - inst.operands[1].imm;
7664 inst.instruction |= (immbits & 1) << 5;
7665 inst.instruction |= (immbits >> 1);
7666}
7667
7668static void
7669do_vfp_sp_conv_16 (void)
7670{
7671 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
7672 vfp_conv (16);
7673}
7674
7675static void
7676do_vfp_dp_conv_16 (void)
7677{
7678 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
7679 vfp_conv (16);
7680}
7681
7682static void
7683do_vfp_sp_conv_32 (void)
7684{
7685 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
7686 vfp_conv (32);
7687}
7688
7689static void
7690do_vfp_dp_conv_32 (void)
7691{
7692 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
7693 vfp_conv (32);
7694}
7695
c19d1205
ZW
7696\f
7697/* FPA instructions. Also in a logical order. */
e16bb312 7698
c19d1205
ZW
7699static void
7700do_fpa_cmp (void)
7701{
7702 inst.instruction |= inst.operands[0].reg << 16;
7703 inst.instruction |= inst.operands[1].reg;
7704}
b99bd4ef
NC
7705
7706static void
c19d1205 7707do_fpa_ldmstm (void)
b99bd4ef 7708{
c19d1205
ZW
7709 inst.instruction |= inst.operands[0].reg << 12;
7710 switch (inst.operands[1].imm)
7711 {
7712 case 1: inst.instruction |= CP_T_X; break;
7713 case 2: inst.instruction |= CP_T_Y; break;
7714 case 3: inst.instruction |= CP_T_Y | CP_T_X; break;
7715 case 4: break;
7716 default: abort ();
7717 }
b99bd4ef 7718
c19d1205
ZW
7719 if (inst.instruction & (PRE_INDEX | INDEX_UP))
7720 {
7721 /* The instruction specified "ea" or "fd", so we can only accept
7722 [Rn]{!}. The instruction does not really support stacking or
7723 unstacking, so we have to emulate these by setting appropriate
7724 bits and offsets. */
7725 constraint (inst.reloc.exp.X_op != O_constant
7726 || inst.reloc.exp.X_add_number != 0,
7727 _("this instruction does not support indexing"));
b99bd4ef 7728
c19d1205
ZW
7729 if ((inst.instruction & PRE_INDEX) || inst.operands[2].writeback)
7730 inst.reloc.exp.X_add_number = 12 * inst.operands[1].imm;
b99bd4ef 7731
c19d1205
ZW
7732 if (!(inst.instruction & INDEX_UP))
7733 inst.reloc.exp.X_add_number = -inst.reloc.exp.X_add_number;
b99bd4ef 7734
c19d1205
ZW
7735 if (!(inst.instruction & PRE_INDEX) && inst.operands[2].writeback)
7736 {
7737 inst.operands[2].preind = 0;
7738 inst.operands[2].postind = 1;
7739 }
7740 }
b99bd4ef 7741
c19d1205 7742 encode_arm_cp_address (2, TRUE, TRUE, 0);
b99bd4ef 7743}
037e8744 7744
c19d1205
ZW
7745\f
7746/* iWMMXt instructions: strictly in alphabetical order. */
b99bd4ef 7747
c19d1205
ZW
7748static void
7749do_iwmmxt_tandorc (void)
7750{
7751 constraint (inst.operands[0].reg != REG_PC, _("only r15 allowed here"));
7752}
b99bd4ef 7753
c19d1205
ZW
7754static void
7755do_iwmmxt_textrc (void)
7756{
7757 inst.instruction |= inst.operands[0].reg << 12;
7758 inst.instruction |= inst.operands[1].imm;
7759}
b99bd4ef
NC
7760
7761static void
c19d1205 7762do_iwmmxt_textrm (void)
b99bd4ef 7763{
c19d1205
ZW
7764 inst.instruction |= inst.operands[0].reg << 12;
7765 inst.instruction |= inst.operands[1].reg << 16;
7766 inst.instruction |= inst.operands[2].imm;
7767}
b99bd4ef 7768
c19d1205
ZW
7769static void
7770do_iwmmxt_tinsr (void)
7771{
7772 inst.instruction |= inst.operands[0].reg << 16;
7773 inst.instruction |= inst.operands[1].reg << 12;
7774 inst.instruction |= inst.operands[2].imm;
7775}
b99bd4ef 7776
c19d1205
ZW
7777static void
7778do_iwmmxt_tmia (void)
7779{
7780 inst.instruction |= inst.operands[0].reg << 5;
7781 inst.instruction |= inst.operands[1].reg;
7782 inst.instruction |= inst.operands[2].reg << 12;
7783}
b99bd4ef 7784
c19d1205
ZW
7785static void
7786do_iwmmxt_waligni (void)
7787{
7788 inst.instruction |= inst.operands[0].reg << 12;
7789 inst.instruction |= inst.operands[1].reg << 16;
7790 inst.instruction |= inst.operands[2].reg;
7791 inst.instruction |= inst.operands[3].imm << 20;
7792}
b99bd4ef 7793
c19d1205
ZW
7794static void
7795do_iwmmxt_wmov (void)
7796{
7797 /* WMOV rD, rN is an alias for WOR rD, rN, rN. */
7798 inst.instruction |= inst.operands[0].reg << 12;
7799 inst.instruction |= inst.operands[1].reg << 16;
7800 inst.instruction |= inst.operands[1].reg;
7801}
b99bd4ef 7802
c19d1205
ZW
7803static void
7804do_iwmmxt_wldstbh (void)
7805{
8f06b2d8 7806 int reloc;
c19d1205 7807 inst.instruction |= inst.operands[0].reg << 12;
8f06b2d8
PB
7808 if (thumb_mode)
7809 reloc = BFD_RELOC_ARM_T32_CP_OFF_IMM_S2;
7810 else
7811 reloc = BFD_RELOC_ARM_CP_OFF_IMM_S2;
7812 encode_arm_cp_address (1, TRUE, FALSE, reloc);
b99bd4ef
NC
7813}
7814
c19d1205
ZW
7815static void
7816do_iwmmxt_wldstw (void)
7817{
7818 /* RIWR_RIWC clears .isreg for a control register. */
7819 if (!inst.operands[0].isreg)
7820 {
7821 constraint (inst.cond != COND_ALWAYS, BAD_COND);
7822 inst.instruction |= 0xf0000000;
7823 }
b99bd4ef 7824
c19d1205
ZW
7825 inst.instruction |= inst.operands[0].reg << 12;
7826 encode_arm_cp_address (1, TRUE, TRUE, 0);
7827}
b99bd4ef
NC
7828
7829static void
c19d1205 7830do_iwmmxt_wldstd (void)
b99bd4ef 7831{
c19d1205 7832 inst.instruction |= inst.operands[0].reg << 12;
f2184508 7833 encode_arm_cp_address (1, TRUE, FALSE, 0);
c19d1205 7834}
b99bd4ef 7835
c19d1205
ZW
7836static void
7837do_iwmmxt_wshufh (void)
7838{
7839 inst.instruction |= inst.operands[0].reg << 12;
7840 inst.instruction |= inst.operands[1].reg << 16;
7841 inst.instruction |= ((inst.operands[2].imm & 0xf0) << 16);
7842 inst.instruction |= (inst.operands[2].imm & 0x0f);
7843}
b99bd4ef 7844
c19d1205
ZW
7845static void
7846do_iwmmxt_wzero (void)
7847{
7848 /* WZERO reg is an alias for WANDN reg, reg, reg. */
7849 inst.instruction |= inst.operands[0].reg;
7850 inst.instruction |= inst.operands[0].reg << 12;
7851 inst.instruction |= inst.operands[0].reg << 16;
7852}
7853\f
7854/* Cirrus Maverick instructions. Simple 2-, 3-, and 4-register
7855 operations first, then control, shift, and load/store. */
b99bd4ef 7856
c19d1205 7857/* Insns like "foo X,Y,Z". */
b99bd4ef 7858
c19d1205
ZW
7859static void
7860do_mav_triple (void)
7861{
7862 inst.instruction |= inst.operands[0].reg << 16;
7863 inst.instruction |= inst.operands[1].reg;
7864 inst.instruction |= inst.operands[2].reg << 12;
7865}
b99bd4ef 7866
c19d1205
ZW
7867/* Insns like "foo W,X,Y,Z".
7868 where W=MVAX[0:3] and X,Y,Z=MVFX[0:15]. */
a737bd4d 7869
c19d1205
ZW
7870static void
7871do_mav_quad (void)
7872{
7873 inst.instruction |= inst.operands[0].reg << 5;
7874 inst.instruction |= inst.operands[1].reg << 12;
7875 inst.instruction |= inst.operands[2].reg << 16;
7876 inst.instruction |= inst.operands[3].reg;
a737bd4d
NC
7877}
7878
c19d1205
ZW
7879/* cfmvsc32<cond> DSPSC,MVDX[15:0]. */
7880static void
7881do_mav_dspsc (void)
a737bd4d 7882{
c19d1205
ZW
7883 inst.instruction |= inst.operands[1].reg << 12;
7884}
a737bd4d 7885
c19d1205
ZW
7886/* Maverick shift immediate instructions.
7887 cfsh32<cond> MVFX[15:0],MVFX[15:0],Shift[6:0].
7888 cfsh64<cond> MVDX[15:0],MVDX[15:0],Shift[6:0]. */
a737bd4d 7889
c19d1205
ZW
7890static void
7891do_mav_shift (void)
7892{
7893 int imm = inst.operands[2].imm;
a737bd4d 7894
c19d1205
ZW
7895 inst.instruction |= inst.operands[0].reg << 12;
7896 inst.instruction |= inst.operands[1].reg << 16;
a737bd4d 7897
c19d1205
ZW
7898 /* Bits 0-3 of the insn should have bits 0-3 of the immediate.
7899 Bits 5-7 of the insn should have bits 4-6 of the immediate.
7900 Bit 4 should be 0. */
7901 imm = (imm & 0xf) | ((imm & 0x70) << 1);
a737bd4d 7902
c19d1205
ZW
7903 inst.instruction |= imm;
7904}
7905\f
7906/* XScale instructions. Also sorted arithmetic before move. */
a737bd4d 7907
c19d1205
ZW
7908/* Xscale multiply-accumulate (argument parse)
7909 MIAcc acc0,Rm,Rs
7910 MIAPHcc acc0,Rm,Rs
7911 MIAxycc acc0,Rm,Rs. */
a737bd4d 7912
c19d1205
ZW
7913static void
7914do_xsc_mia (void)
7915{
7916 inst.instruction |= inst.operands[1].reg;
7917 inst.instruction |= inst.operands[2].reg << 12;
7918}
a737bd4d 7919
c19d1205 7920/* Xscale move-accumulator-register (argument parse)
a737bd4d 7921
c19d1205 7922 MARcc acc0,RdLo,RdHi. */
b99bd4ef 7923
c19d1205
ZW
7924static void
7925do_xsc_mar (void)
7926{
7927 inst.instruction |= inst.operands[1].reg << 12;
7928 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
7929}
7930
c19d1205 7931/* Xscale move-register-accumulator (argument parse)
b99bd4ef 7932
c19d1205 7933 MRAcc RdLo,RdHi,acc0. */
b99bd4ef
NC
7934
7935static void
c19d1205 7936do_xsc_mra (void)
b99bd4ef 7937{
c19d1205
ZW
7938 constraint (inst.operands[0].reg == inst.operands[1].reg, BAD_OVERLAP);
7939 inst.instruction |= inst.operands[0].reg << 12;
7940 inst.instruction |= inst.operands[1].reg << 16;
7941}
7942\f
7943/* Encoding functions relevant only to Thumb. */
b99bd4ef 7944
c19d1205
ZW
7945/* inst.operands[i] is a shifted-register operand; encode
7946 it into inst.instruction in the format used by Thumb32. */
7947
7948static void
7949encode_thumb32_shifted_operand (int i)
7950{
7951 unsigned int value = inst.reloc.exp.X_add_number;
7952 unsigned int shift = inst.operands[i].shift_kind;
b99bd4ef 7953
9c3c69f2
PB
7954 constraint (inst.operands[i].immisreg,
7955 _("shift by register not allowed in thumb mode"));
c19d1205
ZW
7956 inst.instruction |= inst.operands[i].reg;
7957 if (shift == SHIFT_RRX)
7958 inst.instruction |= SHIFT_ROR << 4;
7959 else
b99bd4ef 7960 {
c19d1205
ZW
7961 constraint (inst.reloc.exp.X_op != O_constant,
7962 _("expression too complex"));
7963
7964 constraint (value > 32
7965 || (value == 32 && (shift == SHIFT_LSL
7966 || shift == SHIFT_ROR)),
7967 _("shift expression is too large"));
7968
7969 if (value == 0)
7970 shift = SHIFT_LSL;
7971 else if (value == 32)
7972 value = 0;
7973
7974 inst.instruction |= shift << 4;
7975 inst.instruction |= (value & 0x1c) << 10;
7976 inst.instruction |= (value & 0x03) << 6;
b99bd4ef 7977 }
c19d1205 7978}
b99bd4ef 7979
b99bd4ef 7980
c19d1205
ZW
7981/* inst.operands[i] was set up by parse_address. Encode it into a
7982 Thumb32 format load or store instruction. Reject forms that cannot
7983 be used with such instructions. If is_t is true, reject forms that
7984 cannot be used with a T instruction; if is_d is true, reject forms
7985 that cannot be used with a D instruction. */
b99bd4ef 7986
c19d1205
ZW
7987static void
7988encode_thumb32_addr_mode (int i, bfd_boolean is_t, bfd_boolean is_d)
7989{
7990 bfd_boolean is_pc = (inst.operands[i].reg == REG_PC);
7991
7992 constraint (!inst.operands[i].isreg,
53365c0d 7993 _("Instruction does not support =N addresses"));
b99bd4ef 7994
c19d1205
ZW
7995 inst.instruction |= inst.operands[i].reg << 16;
7996 if (inst.operands[i].immisreg)
b99bd4ef 7997 {
c19d1205
ZW
7998 constraint (is_pc, _("cannot use register index with PC-relative addressing"));
7999 constraint (is_t || is_d, _("cannot use register index with this instruction"));
8000 constraint (inst.operands[i].negative,
8001 _("Thumb does not support negative register indexing"));
8002 constraint (inst.operands[i].postind,
8003 _("Thumb does not support register post-indexing"));
8004 constraint (inst.operands[i].writeback,
8005 _("Thumb does not support register indexing with writeback"));
8006 constraint (inst.operands[i].shifted && inst.operands[i].shift_kind != SHIFT_LSL,
8007 _("Thumb supports only LSL in shifted register indexing"));
b99bd4ef 8008
f40d1643 8009 inst.instruction |= inst.operands[i].imm;
c19d1205 8010 if (inst.operands[i].shifted)
b99bd4ef 8011 {
c19d1205
ZW
8012 constraint (inst.reloc.exp.X_op != O_constant,
8013 _("expression too complex"));
9c3c69f2
PB
8014 constraint (inst.reloc.exp.X_add_number < 0
8015 || inst.reloc.exp.X_add_number > 3,
c19d1205 8016 _("shift out of range"));
9c3c69f2 8017 inst.instruction |= inst.reloc.exp.X_add_number << 4;
c19d1205
ZW
8018 }
8019 inst.reloc.type = BFD_RELOC_UNUSED;
8020 }
8021 else if (inst.operands[i].preind)
8022 {
8023 constraint (is_pc && inst.operands[i].writeback,
8024 _("cannot use writeback with PC-relative addressing"));
f40d1643 8025 constraint (is_t && inst.operands[i].writeback,
c19d1205
ZW
8026 _("cannot use writeback with this instruction"));
8027
8028 if (is_d)
8029 {
8030 inst.instruction |= 0x01000000;
8031 if (inst.operands[i].writeback)
8032 inst.instruction |= 0x00200000;
b99bd4ef 8033 }
c19d1205 8034 else
b99bd4ef 8035 {
c19d1205
ZW
8036 inst.instruction |= 0x00000c00;
8037 if (inst.operands[i].writeback)
8038 inst.instruction |= 0x00000100;
b99bd4ef 8039 }
c19d1205 8040 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM;
b99bd4ef 8041 }
c19d1205 8042 else if (inst.operands[i].postind)
b99bd4ef 8043 {
c19d1205
ZW
8044 assert (inst.operands[i].writeback);
8045 constraint (is_pc, _("cannot use post-indexing with PC-relative addressing"));
8046 constraint (is_t, _("cannot use post-indexing with this instruction"));
8047
8048 if (is_d)
8049 inst.instruction |= 0x00200000;
8050 else
8051 inst.instruction |= 0x00000900;
8052 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM;
8053 }
8054 else /* unindexed - only for coprocessor */
8055 inst.error = _("instruction does not accept unindexed addressing");
8056}
8057
8058/* Table of Thumb instructions which exist in both 16- and 32-bit
8059 encodings (the latter only in post-V6T2 cores). The index is the
8060 value used in the insns table below. When there is more than one
8061 possible 16-bit encoding for the instruction, this table always
0110f2b8
PB
8062 holds variant (1).
8063 Also contains several pseudo-instructions used during relaxation. */
c19d1205
ZW
8064#define T16_32_TAB \
8065 X(adc, 4140, eb400000), \
8066 X(adcs, 4140, eb500000), \
8067 X(add, 1c00, eb000000), \
8068 X(adds, 1c00, eb100000), \
0110f2b8
PB
8069 X(addi, 0000, f1000000), \
8070 X(addis, 0000, f1100000), \
8071 X(add_pc,000f, f20f0000), \
8072 X(add_sp,000d, f10d0000), \
e9f89963 8073 X(adr, 000f, f20f0000), \
c19d1205
ZW
8074 X(and, 4000, ea000000), \
8075 X(ands, 4000, ea100000), \
8076 X(asr, 1000, fa40f000), \
8077 X(asrs, 1000, fa50f000), \
0110f2b8
PB
8078 X(b, e000, f000b000), \
8079 X(bcond, d000, f0008000), \
c19d1205
ZW
8080 X(bic, 4380, ea200000), \
8081 X(bics, 4380, ea300000), \
8082 X(cmn, 42c0, eb100f00), \
8083 X(cmp, 2800, ebb00f00), \
8084 X(cpsie, b660, f3af8400), \
8085 X(cpsid, b670, f3af8600), \
8086 X(cpy, 4600, ea4f0000), \
0110f2b8 8087 X(dec_sp,80dd, f1bd0d00), \
c19d1205
ZW
8088 X(eor, 4040, ea800000), \
8089 X(eors, 4040, ea900000), \
0110f2b8 8090 X(inc_sp,00dd, f10d0d00), \
c19d1205
ZW
8091 X(ldmia, c800, e8900000), \
8092 X(ldr, 6800, f8500000), \
8093 X(ldrb, 7800, f8100000), \
8094 X(ldrh, 8800, f8300000), \
8095 X(ldrsb, 5600, f9100000), \
8096 X(ldrsh, 5e00, f9300000), \
0110f2b8
PB
8097 X(ldr_pc,4800, f85f0000), \
8098 X(ldr_pc2,4800, f85f0000), \
8099 X(ldr_sp,9800, f85d0000), \
c19d1205
ZW
8100 X(lsl, 0000, fa00f000), \
8101 X(lsls, 0000, fa10f000), \
8102 X(lsr, 0800, fa20f000), \
8103 X(lsrs, 0800, fa30f000), \
8104 X(mov, 2000, ea4f0000), \
8105 X(movs, 2000, ea5f0000), \
8106 X(mul, 4340, fb00f000), \
8107 X(muls, 4340, ffffffff), /* no 32b muls */ \
8108 X(mvn, 43c0, ea6f0000), \
8109 X(mvns, 43c0, ea7f0000), \
8110 X(neg, 4240, f1c00000), /* rsb #0 */ \
8111 X(negs, 4240, f1d00000), /* rsbs #0 */ \
8112 X(orr, 4300, ea400000), \
8113 X(orrs, 4300, ea500000), \
e9f89963
PB
8114 X(pop, bc00, e8bd0000), /* ldmia sp!,... */ \
8115 X(push, b400, e92d0000), /* stmdb sp!,... */ \
c19d1205
ZW
8116 X(rev, ba00, fa90f080), \
8117 X(rev16, ba40, fa90f090), \
8118 X(revsh, bac0, fa90f0b0), \
8119 X(ror, 41c0, fa60f000), \
8120 X(rors, 41c0, fa70f000), \
8121 X(sbc, 4180, eb600000), \
8122 X(sbcs, 4180, eb700000), \
8123 X(stmia, c000, e8800000), \
8124 X(str, 6000, f8400000), \
8125 X(strb, 7000, f8000000), \
8126 X(strh, 8000, f8200000), \
0110f2b8 8127 X(str_sp,9000, f84d0000), \
c19d1205
ZW
8128 X(sub, 1e00, eba00000), \
8129 X(subs, 1e00, ebb00000), \
0110f2b8
PB
8130 X(subi, 8000, f1a00000), \
8131 X(subis, 8000, f1b00000), \
c19d1205
ZW
8132 X(sxtb, b240, fa4ff080), \
8133 X(sxth, b200, fa0ff080), \
8134 X(tst, 4200, ea100f00), \
8135 X(uxtb, b2c0, fa5ff080), \
8136 X(uxth, b280, fa1ff080), \
8137 X(nop, bf00, f3af8000), \
8138 X(yield, bf10, f3af8001), \
8139 X(wfe, bf20, f3af8002), \
8140 X(wfi, bf30, f3af8003), \
8141 X(sev, bf40, f3af9004), /* typo, 8004? */
8142
8143/* To catch errors in encoding functions, the codes are all offset by
8144 0xF800, putting them in one of the 32-bit prefix ranges, ergo undefined
8145 as 16-bit instructions. */
8146#define X(a,b,c) T_MNEM_##a
8147enum t16_32_codes { T16_32_OFFSET = 0xF7FF, T16_32_TAB };
8148#undef X
8149
8150#define X(a,b,c) 0x##b
8151static const unsigned short thumb_op16[] = { T16_32_TAB };
8152#define THUMB_OP16(n) (thumb_op16[(n) - (T16_32_OFFSET + 1)])
8153#undef X
8154
8155#define X(a,b,c) 0x##c
8156static const unsigned int thumb_op32[] = { T16_32_TAB };
8157#define THUMB_OP32(n) (thumb_op32[(n) - (T16_32_OFFSET + 1)])
8158#define THUMB_SETS_FLAGS(n) (THUMB_OP32 (n) & 0x00100000)
8159#undef X
8160#undef T16_32_TAB
8161
8162/* Thumb instruction encoders, in alphabetical order. */
8163
92e90b6e
PB
8164/* ADDW or SUBW. */
8165static void
8166do_t_add_sub_w (void)
8167{
8168 int Rd, Rn;
8169
8170 Rd = inst.operands[0].reg;
8171 Rn = inst.operands[1].reg;
8172
8173 constraint (Rd == 15, _("PC not allowed as destination"));
8174 inst.instruction |= (Rn << 16) | (Rd << 8);
8175 inst.reloc.type = BFD_RELOC_ARM_T32_IMM12;
8176}
8177
c19d1205
ZW
8178/* Parse an add or subtract instruction. We get here with inst.instruction
8179 equalling any of THUMB_OPCODE_add, adds, sub, or subs. */
8180
8181static void
8182do_t_add_sub (void)
8183{
8184 int Rd, Rs, Rn;
8185
8186 Rd = inst.operands[0].reg;
8187 Rs = (inst.operands[1].present
8188 ? inst.operands[1].reg /* Rd, Rs, foo */
8189 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
8190
8191 if (unified_syntax)
8192 {
0110f2b8
PB
8193 bfd_boolean flags;
8194 bfd_boolean narrow;
8195 int opcode;
8196
8197 flags = (inst.instruction == T_MNEM_adds
8198 || inst.instruction == T_MNEM_subs);
8199 if (flags)
8200 narrow = (current_it_mask == 0);
8201 else
8202 narrow = (current_it_mask != 0);
c19d1205 8203 if (!inst.operands[2].isreg)
b99bd4ef 8204 {
16805f35
PB
8205 int add;
8206
8207 add = (inst.instruction == T_MNEM_add
8208 || inst.instruction == T_MNEM_adds);
0110f2b8
PB
8209 opcode = 0;
8210 if (inst.size_req != 4)
8211 {
0110f2b8
PB
8212 /* Attempt to use a narrow opcode, with relaxation if
8213 appropriate. */
8214 if (Rd == REG_SP && Rs == REG_SP && !flags)
8215 opcode = add ? T_MNEM_inc_sp : T_MNEM_dec_sp;
8216 else if (Rd <= 7 && Rs == REG_SP && add && !flags)
8217 opcode = T_MNEM_add_sp;
8218 else if (Rd <= 7 && Rs == REG_PC && add && !flags)
8219 opcode = T_MNEM_add_pc;
8220 else if (Rd <= 7 && Rs <= 7 && narrow)
8221 {
8222 if (flags)
8223 opcode = add ? T_MNEM_addis : T_MNEM_subis;
8224 else
8225 opcode = add ? T_MNEM_addi : T_MNEM_subi;
8226 }
8227 if (opcode)
8228 {
8229 inst.instruction = THUMB_OP16(opcode);
8230 inst.instruction |= (Rd << 4) | Rs;
8231 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
8232 if (inst.size_req != 2)
8233 inst.relax = opcode;
8234 }
8235 else
8236 constraint (inst.size_req == 2, BAD_HIREG);
8237 }
8238 if (inst.size_req == 4
8239 || (inst.size_req != 2 && !opcode))
8240 {
16805f35
PB
8241 if (Rs == REG_PC)
8242 {
8243 /* Always use addw/subw. */
8244 inst.instruction = add ? 0xf20f0000 : 0xf2af0000;
8245 inst.reloc.type = BFD_RELOC_ARM_T32_IMM12;
8246 }
8247 else
8248 {
8249 inst.instruction = THUMB_OP32 (inst.instruction);
8250 inst.instruction = (inst.instruction & 0xe1ffffff)
8251 | 0x10000000;
8252 if (flags)
8253 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
8254 else
8255 inst.reloc.type = BFD_RELOC_ARM_T32_ADD_IMM;
8256 }
0110f2b8
PB
8257 inst.instruction |= inst.operands[0].reg << 8;
8258 inst.instruction |= inst.operands[1].reg << 16;
0110f2b8 8259 }
b99bd4ef 8260 }
c19d1205
ZW
8261 else
8262 {
8263 Rn = inst.operands[2].reg;
8264 /* See if we can do this with a 16-bit instruction. */
8265 if (!inst.operands[2].shifted && inst.size_req != 4)
8266 {
e27ec89e
PB
8267 if (Rd > 7 || Rs > 7 || Rn > 7)
8268 narrow = FALSE;
8269
8270 if (narrow)
c19d1205 8271 {
e27ec89e
PB
8272 inst.instruction = ((inst.instruction == T_MNEM_adds
8273 || inst.instruction == T_MNEM_add)
c19d1205
ZW
8274 ? T_OPCODE_ADD_R3
8275 : T_OPCODE_SUB_R3);
8276 inst.instruction |= Rd | (Rs << 3) | (Rn << 6);
8277 return;
8278 }
b99bd4ef 8279
c19d1205
ZW
8280 if (inst.instruction == T_MNEM_add)
8281 {
8282 if (Rd == Rs)
8283 {
8284 inst.instruction = T_OPCODE_ADD_HI;
8285 inst.instruction |= (Rd & 8) << 4;
8286 inst.instruction |= (Rd & 7);
8287 inst.instruction |= Rn << 3;
8288 return;
8289 }
8290 /* ... because addition is commutative! */
8291 else if (Rd == Rn)
8292 {
8293 inst.instruction = T_OPCODE_ADD_HI;
8294 inst.instruction |= (Rd & 8) << 4;
8295 inst.instruction |= (Rd & 7);
8296 inst.instruction |= Rs << 3;
8297 return;
8298 }
8299 }
8300 }
8301 /* If we get here, it can't be done in 16 bits. */
8302 constraint (inst.operands[2].shifted && inst.operands[2].immisreg,
8303 _("shift must be constant"));
8304 inst.instruction = THUMB_OP32 (inst.instruction);
8305 inst.instruction |= Rd << 8;
8306 inst.instruction |= Rs << 16;
8307 encode_thumb32_shifted_operand (2);
8308 }
8309 }
8310 else
8311 {
8312 constraint (inst.instruction == T_MNEM_adds
8313 || inst.instruction == T_MNEM_subs,
8314 BAD_THUMB32);
b99bd4ef 8315
c19d1205 8316 if (!inst.operands[2].isreg) /* Rd, Rs, #imm */
b99bd4ef 8317 {
c19d1205
ZW
8318 constraint ((Rd > 7 && (Rd != REG_SP || Rs != REG_SP))
8319 || (Rs > 7 && Rs != REG_SP && Rs != REG_PC),
8320 BAD_HIREG);
8321
8322 inst.instruction = (inst.instruction == T_MNEM_add
8323 ? 0x0000 : 0x8000);
8324 inst.instruction |= (Rd << 4) | Rs;
8325 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
b99bd4ef
NC
8326 return;
8327 }
8328
c19d1205
ZW
8329 Rn = inst.operands[2].reg;
8330 constraint (inst.operands[2].shifted, _("unshifted register required"));
b99bd4ef 8331
c19d1205
ZW
8332 /* We now have Rd, Rs, and Rn set to registers. */
8333 if (Rd > 7 || Rs > 7 || Rn > 7)
b99bd4ef 8334 {
c19d1205
ZW
8335 /* Can't do this for SUB. */
8336 constraint (inst.instruction == T_MNEM_sub, BAD_HIREG);
8337 inst.instruction = T_OPCODE_ADD_HI;
8338 inst.instruction |= (Rd & 8) << 4;
8339 inst.instruction |= (Rd & 7);
8340 if (Rs == Rd)
8341 inst.instruction |= Rn << 3;
8342 else if (Rn == Rd)
8343 inst.instruction |= Rs << 3;
8344 else
8345 constraint (1, _("dest must overlap one source register"));
8346 }
8347 else
8348 {
8349 inst.instruction = (inst.instruction == T_MNEM_add
8350 ? T_OPCODE_ADD_R3 : T_OPCODE_SUB_R3);
8351 inst.instruction |= Rd | (Rs << 3) | (Rn << 6);
b99bd4ef 8352 }
b99bd4ef 8353 }
b99bd4ef
NC
8354}
8355
c19d1205
ZW
8356static void
8357do_t_adr (void)
8358{
0110f2b8
PB
8359 if (unified_syntax && inst.size_req == 0 && inst.operands[0].reg <= 7)
8360 {
8361 /* Defer to section relaxation. */
8362 inst.relax = inst.instruction;
8363 inst.instruction = THUMB_OP16 (inst.instruction);
8364 inst.instruction |= inst.operands[0].reg << 4;
8365 }
8366 else if (unified_syntax && inst.size_req != 2)
e9f89963 8367 {
0110f2b8 8368 /* Generate a 32-bit opcode. */
e9f89963
PB
8369 inst.instruction = THUMB_OP32 (inst.instruction);
8370 inst.instruction |= inst.operands[0].reg << 8;
8371 inst.reloc.type = BFD_RELOC_ARM_T32_ADD_PC12;
8372 inst.reloc.pc_rel = 1;
8373 }
8374 else
8375 {
0110f2b8 8376 /* Generate a 16-bit opcode. */
e9f89963
PB
8377 inst.instruction = THUMB_OP16 (inst.instruction);
8378 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
8379 inst.reloc.exp.X_add_number -= 4; /* PC relative adjust. */
8380 inst.reloc.pc_rel = 1;
b99bd4ef 8381
e9f89963
PB
8382 inst.instruction |= inst.operands[0].reg << 4;
8383 }
c19d1205 8384}
b99bd4ef 8385
c19d1205
ZW
8386/* Arithmetic instructions for which there is just one 16-bit
8387 instruction encoding, and it allows only two low registers.
8388 For maximal compatibility with ARM syntax, we allow three register
8389 operands even when Thumb-32 instructions are not available, as long
8390 as the first two are identical. For instance, both "sbc r0,r1" and
8391 "sbc r0,r0,r1" are allowed. */
b99bd4ef 8392static void
c19d1205 8393do_t_arit3 (void)
b99bd4ef 8394{
c19d1205 8395 int Rd, Rs, Rn;
b99bd4ef 8396
c19d1205
ZW
8397 Rd = inst.operands[0].reg;
8398 Rs = (inst.operands[1].present
8399 ? inst.operands[1].reg /* Rd, Rs, foo */
8400 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
8401 Rn = inst.operands[2].reg;
b99bd4ef 8402
c19d1205 8403 if (unified_syntax)
b99bd4ef 8404 {
c19d1205
ZW
8405 if (!inst.operands[2].isreg)
8406 {
8407 /* For an immediate, we always generate a 32-bit opcode;
8408 section relaxation will shrink it later if possible. */
8409 inst.instruction = THUMB_OP32 (inst.instruction);
8410 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
8411 inst.instruction |= Rd << 8;
8412 inst.instruction |= Rs << 16;
8413 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
8414 }
8415 else
8416 {
e27ec89e
PB
8417 bfd_boolean narrow;
8418
c19d1205 8419 /* See if we can do this with a 16-bit instruction. */
e27ec89e
PB
8420 if (THUMB_SETS_FLAGS (inst.instruction))
8421 narrow = current_it_mask == 0;
8422 else
8423 narrow = current_it_mask != 0;
8424
8425 if (Rd > 7 || Rn > 7 || Rs > 7)
8426 narrow = FALSE;
8427 if (inst.operands[2].shifted)
8428 narrow = FALSE;
8429 if (inst.size_req == 4)
8430 narrow = FALSE;
8431
8432 if (narrow
c19d1205
ZW
8433 && Rd == Rs)
8434 {
8435 inst.instruction = THUMB_OP16 (inst.instruction);
8436 inst.instruction |= Rd;
8437 inst.instruction |= Rn << 3;
8438 return;
8439 }
b99bd4ef 8440
c19d1205
ZW
8441 /* If we get here, it can't be done in 16 bits. */
8442 constraint (inst.operands[2].shifted
8443 && inst.operands[2].immisreg,
8444 _("shift must be constant"));
8445 inst.instruction = THUMB_OP32 (inst.instruction);
8446 inst.instruction |= Rd << 8;
8447 inst.instruction |= Rs << 16;
8448 encode_thumb32_shifted_operand (2);
8449 }
a737bd4d 8450 }
c19d1205 8451 else
b99bd4ef 8452 {
c19d1205
ZW
8453 /* On its face this is a lie - the instruction does set the
8454 flags. However, the only supported mnemonic in this mode
8455 says it doesn't. */
8456 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
a737bd4d 8457
c19d1205
ZW
8458 constraint (!inst.operands[2].isreg || inst.operands[2].shifted,
8459 _("unshifted register required"));
8460 constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG);
8461 constraint (Rd != Rs,
8462 _("dest and source1 must be the same register"));
a737bd4d 8463
c19d1205
ZW
8464 inst.instruction = THUMB_OP16 (inst.instruction);
8465 inst.instruction |= Rd;
8466 inst.instruction |= Rn << 3;
b99bd4ef 8467 }
a737bd4d 8468}
b99bd4ef 8469
c19d1205
ZW
8470/* Similarly, but for instructions where the arithmetic operation is
8471 commutative, so we can allow either of them to be different from
8472 the destination operand in a 16-bit instruction. For instance, all
8473 three of "adc r0,r1", "adc r0,r0,r1", and "adc r0,r1,r0" are
8474 accepted. */
8475static void
8476do_t_arit3c (void)
a737bd4d 8477{
c19d1205 8478 int Rd, Rs, Rn;
b99bd4ef 8479
c19d1205
ZW
8480 Rd = inst.operands[0].reg;
8481 Rs = (inst.operands[1].present
8482 ? inst.operands[1].reg /* Rd, Rs, foo */
8483 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
8484 Rn = inst.operands[2].reg;
a737bd4d 8485
c19d1205 8486 if (unified_syntax)
a737bd4d 8487 {
c19d1205 8488 if (!inst.operands[2].isreg)
b99bd4ef 8489 {
c19d1205
ZW
8490 /* For an immediate, we always generate a 32-bit opcode;
8491 section relaxation will shrink it later if possible. */
8492 inst.instruction = THUMB_OP32 (inst.instruction);
8493 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
8494 inst.instruction |= Rd << 8;
8495 inst.instruction |= Rs << 16;
8496 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
b99bd4ef 8497 }
c19d1205 8498 else
a737bd4d 8499 {
e27ec89e
PB
8500 bfd_boolean narrow;
8501
c19d1205 8502 /* See if we can do this with a 16-bit instruction. */
e27ec89e
PB
8503 if (THUMB_SETS_FLAGS (inst.instruction))
8504 narrow = current_it_mask == 0;
8505 else
8506 narrow = current_it_mask != 0;
8507
8508 if (Rd > 7 || Rn > 7 || Rs > 7)
8509 narrow = FALSE;
8510 if (inst.operands[2].shifted)
8511 narrow = FALSE;
8512 if (inst.size_req == 4)
8513 narrow = FALSE;
8514
8515 if (narrow)
a737bd4d 8516 {
c19d1205 8517 if (Rd == Rs)
a737bd4d 8518 {
c19d1205
ZW
8519 inst.instruction = THUMB_OP16 (inst.instruction);
8520 inst.instruction |= Rd;
8521 inst.instruction |= Rn << 3;
8522 return;
a737bd4d 8523 }
c19d1205 8524 if (Rd == Rn)
a737bd4d 8525 {
c19d1205
ZW
8526 inst.instruction = THUMB_OP16 (inst.instruction);
8527 inst.instruction |= Rd;
8528 inst.instruction |= Rs << 3;
8529 return;
a737bd4d
NC
8530 }
8531 }
c19d1205
ZW
8532
8533 /* If we get here, it can't be done in 16 bits. */
8534 constraint (inst.operands[2].shifted
8535 && inst.operands[2].immisreg,
8536 _("shift must be constant"));
8537 inst.instruction = THUMB_OP32 (inst.instruction);
8538 inst.instruction |= Rd << 8;
8539 inst.instruction |= Rs << 16;
8540 encode_thumb32_shifted_operand (2);
a737bd4d 8541 }
b99bd4ef 8542 }
c19d1205
ZW
8543 else
8544 {
8545 /* On its face this is a lie - the instruction does set the
8546 flags. However, the only supported mnemonic in this mode
8547 says it doesn't. */
8548 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
a737bd4d 8549
c19d1205
ZW
8550 constraint (!inst.operands[2].isreg || inst.operands[2].shifted,
8551 _("unshifted register required"));
8552 constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG);
8553
8554 inst.instruction = THUMB_OP16 (inst.instruction);
8555 inst.instruction |= Rd;
8556
8557 if (Rd == Rs)
8558 inst.instruction |= Rn << 3;
8559 else if (Rd == Rn)
8560 inst.instruction |= Rs << 3;
8561 else
8562 constraint (1, _("dest must overlap one source register"));
8563 }
a737bd4d
NC
8564}
8565
62b3e311
PB
8566static void
8567do_t_barrier (void)
8568{
8569 if (inst.operands[0].present)
8570 {
8571 constraint ((inst.instruction & 0xf0) != 0x40
8572 && inst.operands[0].imm != 0xf,
8573 "bad barrier type");
8574 inst.instruction |= inst.operands[0].imm;
8575 }
8576 else
8577 inst.instruction |= 0xf;
8578}
8579
c19d1205
ZW
8580static void
8581do_t_bfc (void)
a737bd4d 8582{
c19d1205
ZW
8583 unsigned int msb = inst.operands[1].imm + inst.operands[2].imm;
8584 constraint (msb > 32, _("bit-field extends past end of register"));
8585 /* The instruction encoding stores the LSB and MSB,
8586 not the LSB and width. */
8587 inst.instruction |= inst.operands[0].reg << 8;
8588 inst.instruction |= (inst.operands[1].imm & 0x1c) << 10;
8589 inst.instruction |= (inst.operands[1].imm & 0x03) << 6;
8590 inst.instruction |= msb - 1;
b99bd4ef
NC
8591}
8592
c19d1205
ZW
8593static void
8594do_t_bfi (void)
b99bd4ef 8595{
c19d1205 8596 unsigned int msb;
b99bd4ef 8597
c19d1205
ZW
8598 /* #0 in second position is alternative syntax for bfc, which is
8599 the same instruction but with REG_PC in the Rm field. */
8600 if (!inst.operands[1].isreg)
8601 inst.operands[1].reg = REG_PC;
b99bd4ef 8602
c19d1205
ZW
8603 msb = inst.operands[2].imm + inst.operands[3].imm;
8604 constraint (msb > 32, _("bit-field extends past end of register"));
8605 /* The instruction encoding stores the LSB and MSB,
8606 not the LSB and width. */
8607 inst.instruction |= inst.operands[0].reg << 8;
8608 inst.instruction |= inst.operands[1].reg << 16;
8609 inst.instruction |= (inst.operands[2].imm & 0x1c) << 10;
8610 inst.instruction |= (inst.operands[2].imm & 0x03) << 6;
8611 inst.instruction |= msb - 1;
b99bd4ef
NC
8612}
8613
c19d1205
ZW
8614static void
8615do_t_bfx (void)
b99bd4ef 8616{
c19d1205
ZW
8617 constraint (inst.operands[2].imm + inst.operands[3].imm > 32,
8618 _("bit-field extends past end of register"));
8619 inst.instruction |= inst.operands[0].reg << 8;
8620 inst.instruction |= inst.operands[1].reg << 16;
8621 inst.instruction |= (inst.operands[2].imm & 0x1c) << 10;
8622 inst.instruction |= (inst.operands[2].imm & 0x03) << 6;
8623 inst.instruction |= inst.operands[3].imm - 1;
8624}
b99bd4ef 8625
c19d1205
ZW
8626/* ARM V5 Thumb BLX (argument parse)
8627 BLX <target_addr> which is BLX(1)
8628 BLX <Rm> which is BLX(2)
8629 Unfortunately, there are two different opcodes for this mnemonic.
8630 So, the insns[].value is not used, and the code here zaps values
8631 into inst.instruction.
b99bd4ef 8632
c19d1205
ZW
8633 ??? How to take advantage of the additional two bits of displacement
8634 available in Thumb32 mode? Need new relocation? */
b99bd4ef 8635
c19d1205
ZW
8636static void
8637do_t_blx (void)
8638{
dfa9f0d5 8639 constraint (current_it_mask && current_it_mask != 0x10, BAD_BRANCH);
c19d1205
ZW
8640 if (inst.operands[0].isreg)
8641 /* We have a register, so this is BLX(2). */
8642 inst.instruction |= inst.operands[0].reg << 3;
b99bd4ef
NC
8643 else
8644 {
c19d1205 8645 /* No register. This must be BLX(1). */
2fc8bdac 8646 inst.instruction = 0xf000e800;
39b41c9c
PB
8647#ifdef OBJ_ELF
8648 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
8649 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH23;
8650 else
8651#endif
8652 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BLX;
c19d1205 8653 inst.reloc.pc_rel = 1;
b99bd4ef
NC
8654 }
8655}
8656
c19d1205
ZW
8657static void
8658do_t_branch (void)
b99bd4ef 8659{
0110f2b8 8660 int opcode;
dfa9f0d5
PB
8661 int cond;
8662
8663 if (current_it_mask)
8664 {
8665 /* Conditional branches inside IT blocks are encoded as unconditional
8666 branches. */
8667 cond = COND_ALWAYS;
8668 /* A branch must be the last instruction in an IT block. */
8669 constraint (current_it_mask != 0x10, BAD_BRANCH);
8670 }
8671 else
8672 cond = inst.cond;
8673
8674 if (cond != COND_ALWAYS)
0110f2b8
PB
8675 opcode = T_MNEM_bcond;
8676 else
8677 opcode = inst.instruction;
8678
8679 if (unified_syntax && inst.size_req == 4)
c19d1205 8680 {
0110f2b8 8681 inst.instruction = THUMB_OP32(opcode);
dfa9f0d5 8682 if (cond == COND_ALWAYS)
0110f2b8 8683 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH25;
c19d1205
ZW
8684 else
8685 {
dfa9f0d5
PB
8686 assert (cond != 0xF);
8687 inst.instruction |= cond << 22;
c19d1205
ZW
8688 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH20;
8689 }
8690 }
b99bd4ef
NC
8691 else
8692 {
0110f2b8 8693 inst.instruction = THUMB_OP16(opcode);
dfa9f0d5 8694 if (cond == COND_ALWAYS)
c19d1205
ZW
8695 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH12;
8696 else
b99bd4ef 8697 {
dfa9f0d5 8698 inst.instruction |= cond << 8;
c19d1205 8699 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH9;
b99bd4ef 8700 }
0110f2b8
PB
8701 /* Allow section relaxation. */
8702 if (unified_syntax && inst.size_req != 2)
8703 inst.relax = opcode;
b99bd4ef 8704 }
c19d1205
ZW
8705
8706 inst.reloc.pc_rel = 1;
b99bd4ef
NC
8707}
8708
8709static void
c19d1205 8710do_t_bkpt (void)
b99bd4ef 8711{
dfa9f0d5
PB
8712 constraint (inst.cond != COND_ALWAYS,
8713 _("instruction is always unconditional"));
c19d1205 8714 if (inst.operands[0].present)
b99bd4ef 8715 {
c19d1205
ZW
8716 constraint (inst.operands[0].imm > 255,
8717 _("immediate value out of range"));
8718 inst.instruction |= inst.operands[0].imm;
b99bd4ef 8719 }
b99bd4ef
NC
8720}
8721
8722static void
c19d1205 8723do_t_branch23 (void)
b99bd4ef 8724{
dfa9f0d5 8725 constraint (current_it_mask && current_it_mask != 0x10, BAD_BRANCH);
c19d1205 8726 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH23;
90e4755a
RE
8727 inst.reloc.pc_rel = 1;
8728
c19d1205
ZW
8729 /* If the destination of the branch is a defined symbol which does not have
8730 the THUMB_FUNC attribute, then we must be calling a function which has
8731 the (interfacearm) attribute. We look for the Thumb entry point to that
8732 function and change the branch to refer to that function instead. */
8733 if ( inst.reloc.exp.X_op == O_symbol
8734 && inst.reloc.exp.X_add_symbol != NULL
8735 && S_IS_DEFINED (inst.reloc.exp.X_add_symbol)
8736 && ! THUMB_IS_FUNC (inst.reloc.exp.X_add_symbol))
8737 inst.reloc.exp.X_add_symbol =
8738 find_real_start (inst.reloc.exp.X_add_symbol);
90e4755a
RE
8739}
8740
8741static void
c19d1205 8742do_t_bx (void)
90e4755a 8743{
dfa9f0d5 8744 constraint (current_it_mask && current_it_mask != 0x10, BAD_BRANCH);
c19d1205
ZW
8745 inst.instruction |= inst.operands[0].reg << 3;
8746 /* ??? FIXME: Should add a hacky reloc here if reg is REG_PC. The reloc
8747 should cause the alignment to be checked once it is known. This is
8748 because BX PC only works if the instruction is word aligned. */
8749}
90e4755a 8750
c19d1205
ZW
8751static void
8752do_t_bxj (void)
8753{
dfa9f0d5 8754 constraint (current_it_mask && current_it_mask != 0x10, BAD_BRANCH);
c19d1205
ZW
8755 if (inst.operands[0].reg == REG_PC)
8756 as_tsktsk (_("use of r15 in bxj is not really useful"));
90e4755a 8757
c19d1205 8758 inst.instruction |= inst.operands[0].reg << 16;
90e4755a
RE
8759}
8760
8761static void
c19d1205 8762do_t_clz (void)
90e4755a 8763{
c19d1205
ZW
8764 inst.instruction |= inst.operands[0].reg << 8;
8765 inst.instruction |= inst.operands[1].reg << 16;
8766 inst.instruction |= inst.operands[1].reg;
8767}
90e4755a 8768
dfa9f0d5
PB
8769static void
8770do_t_cps (void)
8771{
8772 constraint (current_it_mask, BAD_NOT_IT);
8773 inst.instruction |= inst.operands[0].imm;
8774}
8775
c19d1205
ZW
8776static void
8777do_t_cpsi (void)
8778{
dfa9f0d5 8779 constraint (current_it_mask, BAD_NOT_IT);
c19d1205 8780 if (unified_syntax
62b3e311
PB
8781 && (inst.operands[1].present || inst.size_req == 4)
8782 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6_notm))
90e4755a 8783 {
c19d1205
ZW
8784 unsigned int imod = (inst.instruction & 0x0030) >> 4;
8785 inst.instruction = 0xf3af8000;
8786 inst.instruction |= imod << 9;
8787 inst.instruction |= inst.operands[0].imm << 5;
8788 if (inst.operands[1].present)
8789 inst.instruction |= 0x100 | inst.operands[1].imm;
90e4755a 8790 }
c19d1205 8791 else
90e4755a 8792 {
62b3e311
PB
8793 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1)
8794 && (inst.operands[0].imm & 4),
8795 _("selected processor does not support 'A' form "
8796 "of this instruction"));
8797 constraint (inst.operands[1].present || inst.size_req == 4,
c19d1205
ZW
8798 _("Thumb does not support the 2-argument "
8799 "form of this instruction"));
8800 inst.instruction |= inst.operands[0].imm;
90e4755a 8801 }
90e4755a
RE
8802}
8803
c19d1205
ZW
8804/* THUMB CPY instruction (argument parse). */
8805
90e4755a 8806static void
c19d1205 8807do_t_cpy (void)
90e4755a 8808{
c19d1205 8809 if (inst.size_req == 4)
90e4755a 8810 {
c19d1205
ZW
8811 inst.instruction = THUMB_OP32 (T_MNEM_mov);
8812 inst.instruction |= inst.operands[0].reg << 8;
8813 inst.instruction |= inst.operands[1].reg;
90e4755a 8814 }
c19d1205 8815 else
90e4755a 8816 {
c19d1205
ZW
8817 inst.instruction |= (inst.operands[0].reg & 0x8) << 4;
8818 inst.instruction |= (inst.operands[0].reg & 0x7);
8819 inst.instruction |= inst.operands[1].reg << 3;
90e4755a 8820 }
90e4755a
RE
8821}
8822
90e4755a 8823static void
c19d1205 8824do_t_czb (void)
90e4755a 8825{
dfa9f0d5 8826 constraint (current_it_mask, BAD_NOT_IT);
c19d1205
ZW
8827 constraint (inst.operands[0].reg > 7, BAD_HIREG);
8828 inst.instruction |= inst.operands[0].reg;
8829 inst.reloc.pc_rel = 1;
8830 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH7;
8831}
90e4755a 8832
62b3e311
PB
8833static void
8834do_t_dbg (void)
8835{
8836 inst.instruction |= inst.operands[0].imm;
8837}
8838
8839static void
8840do_t_div (void)
8841{
8842 if (!inst.operands[1].present)
8843 inst.operands[1].reg = inst.operands[0].reg;
8844 inst.instruction |= inst.operands[0].reg << 8;
8845 inst.instruction |= inst.operands[1].reg << 16;
8846 inst.instruction |= inst.operands[2].reg;
8847}
8848
c19d1205
ZW
8849static void
8850do_t_hint (void)
8851{
8852 if (unified_syntax && inst.size_req == 4)
8853 inst.instruction = THUMB_OP32 (inst.instruction);
8854 else
8855 inst.instruction = THUMB_OP16 (inst.instruction);
8856}
90e4755a 8857
c19d1205
ZW
8858static void
8859do_t_it (void)
8860{
8861 unsigned int cond = inst.operands[0].imm;
e27ec89e 8862
dfa9f0d5 8863 constraint (current_it_mask, BAD_NOT_IT);
e27ec89e
PB
8864 current_it_mask = (inst.instruction & 0xf) | 0x10;
8865 current_cc = cond;
8866
8867 /* If the condition is a negative condition, invert the mask. */
c19d1205 8868 if ((cond & 0x1) == 0x0)
90e4755a 8869 {
c19d1205 8870 unsigned int mask = inst.instruction & 0x000f;
90e4755a 8871
c19d1205
ZW
8872 if ((mask & 0x7) == 0)
8873 /* no conversion needed */;
8874 else if ((mask & 0x3) == 0)
e27ec89e
PB
8875 mask ^= 0x8;
8876 else if ((mask & 0x1) == 0)
8877 mask ^= 0xC;
c19d1205 8878 else
e27ec89e 8879 mask ^= 0xE;
90e4755a 8880
e27ec89e
PB
8881 inst.instruction &= 0xfff0;
8882 inst.instruction |= mask;
c19d1205 8883 }
90e4755a 8884
c19d1205
ZW
8885 inst.instruction |= cond << 4;
8886}
90e4755a 8887
c19d1205
ZW
8888static void
8889do_t_ldmstm (void)
8890{
8891 /* This really doesn't seem worth it. */
8892 constraint (inst.reloc.type != BFD_RELOC_UNUSED,
8893 _("expression too complex"));
8894 constraint (inst.operands[1].writeback,
8895 _("Thumb load/store multiple does not support {reglist}^"));
90e4755a 8896
c19d1205
ZW
8897 if (unified_syntax)
8898 {
8899 /* See if we can use a 16-bit instruction. */
8900 if (inst.instruction < 0xffff /* not ldmdb/stmdb */
8901 && inst.size_req != 4
8902 && inst.operands[0].reg <= 7
8903 && !(inst.operands[1].imm & ~0xff)
8904 && (inst.instruction == T_MNEM_stmia
8905 ? inst.operands[0].writeback
8906 : (inst.operands[0].writeback
8907 == !(inst.operands[1].imm & (1 << inst.operands[0].reg)))))
90e4755a 8908 {
c19d1205
ZW
8909 if (inst.instruction == T_MNEM_stmia
8910 && (inst.operands[1].imm & (1 << inst.operands[0].reg))
8911 && (inst.operands[1].imm & ((1 << inst.operands[0].reg) - 1)))
8912 as_warn (_("value stored for r%d is UNPREDICTABLE"),
8913 inst.operands[0].reg);
90e4755a 8914
c19d1205
ZW
8915 inst.instruction = THUMB_OP16 (inst.instruction);
8916 inst.instruction |= inst.operands[0].reg << 8;
8917 inst.instruction |= inst.operands[1].imm;
8918 }
8919 else
8920 {
8921 if (inst.operands[1].imm & (1 << 13))
8922 as_warn (_("SP should not be in register list"));
8923 if (inst.instruction == T_MNEM_stmia)
90e4755a 8924 {
c19d1205
ZW
8925 if (inst.operands[1].imm & (1 << 15))
8926 as_warn (_("PC should not be in register list"));
8927 if (inst.operands[1].imm & (1 << inst.operands[0].reg))
8928 as_warn (_("value stored for r%d is UNPREDICTABLE"),
8929 inst.operands[0].reg);
90e4755a
RE
8930 }
8931 else
8932 {
c19d1205
ZW
8933 if (inst.operands[1].imm & (1 << 14)
8934 && inst.operands[1].imm & (1 << 15))
8935 as_warn (_("LR and PC should not both be in register list"));
8936 if ((inst.operands[1].imm & (1 << inst.operands[0].reg))
8937 && inst.operands[0].writeback)
8938 as_warn (_("base register should not be in register list "
8939 "when written back"));
90e4755a 8940 }
c19d1205
ZW
8941 if (inst.instruction < 0xffff)
8942 inst.instruction = THUMB_OP32 (inst.instruction);
8943 inst.instruction |= inst.operands[0].reg << 16;
8944 inst.instruction |= inst.operands[1].imm;
8945 if (inst.operands[0].writeback)
8946 inst.instruction |= WRITE_BACK;
90e4755a
RE
8947 }
8948 }
c19d1205 8949 else
90e4755a 8950 {
c19d1205
ZW
8951 constraint (inst.operands[0].reg > 7
8952 || (inst.operands[1].imm & ~0xff), BAD_HIREG);
8953 if (inst.instruction == T_MNEM_stmia)
f03698e6 8954 {
c19d1205
ZW
8955 if (!inst.operands[0].writeback)
8956 as_warn (_("this instruction will write back the base register"));
8957 if ((inst.operands[1].imm & (1 << inst.operands[0].reg))
8958 && (inst.operands[1].imm & ((1 << inst.operands[0].reg) - 1)))
8959 as_warn (_("value stored for r%d is UNPREDICTABLE"),
8960 inst.operands[0].reg);
f03698e6 8961 }
c19d1205 8962 else
90e4755a 8963 {
c19d1205
ZW
8964 if (!inst.operands[0].writeback
8965 && !(inst.operands[1].imm & (1 << inst.operands[0].reg)))
8966 as_warn (_("this instruction will write back the base register"));
8967 else if (inst.operands[0].writeback
8968 && (inst.operands[1].imm & (1 << inst.operands[0].reg)))
8969 as_warn (_("this instruction will not write back the base register"));
90e4755a
RE
8970 }
8971
c19d1205
ZW
8972 inst.instruction = THUMB_OP16 (inst.instruction);
8973 inst.instruction |= inst.operands[0].reg << 8;
8974 inst.instruction |= inst.operands[1].imm;
8975 }
8976}
e28cd48c 8977
c19d1205
ZW
8978static void
8979do_t_ldrex (void)
8980{
8981 constraint (!inst.operands[1].isreg || !inst.operands[1].preind
8982 || inst.operands[1].postind || inst.operands[1].writeback
8983 || inst.operands[1].immisreg || inst.operands[1].shifted
8984 || inst.operands[1].negative,
01cfc07f 8985 BAD_ADDR_MODE);
e28cd48c 8986
c19d1205
ZW
8987 inst.instruction |= inst.operands[0].reg << 12;
8988 inst.instruction |= inst.operands[1].reg << 16;
8989 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8;
8990}
e28cd48c 8991
c19d1205
ZW
8992static void
8993do_t_ldrexd (void)
8994{
8995 if (!inst.operands[1].present)
1cac9012 8996 {
c19d1205
ZW
8997 constraint (inst.operands[0].reg == REG_LR,
8998 _("r14 not allowed as first register "
8999 "when second register is omitted"));
9000 inst.operands[1].reg = inst.operands[0].reg + 1;
b99bd4ef 9001 }
c19d1205
ZW
9002 constraint (inst.operands[0].reg == inst.operands[1].reg,
9003 BAD_OVERLAP);
b99bd4ef 9004
c19d1205
ZW
9005 inst.instruction |= inst.operands[0].reg << 12;
9006 inst.instruction |= inst.operands[1].reg << 8;
9007 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
9008}
9009
9010static void
c19d1205 9011do_t_ldst (void)
b99bd4ef 9012{
0110f2b8
PB
9013 unsigned long opcode;
9014 int Rn;
9015
9016 opcode = inst.instruction;
c19d1205 9017 if (unified_syntax)
b99bd4ef 9018 {
53365c0d
PB
9019 if (!inst.operands[1].isreg)
9020 {
9021 if (opcode <= 0xffff)
9022 inst.instruction = THUMB_OP32 (opcode);
9023 if (move_or_literal_pool (0, /*thumb_p=*/TRUE, /*mode_3=*/FALSE))
9024 return;
9025 }
0110f2b8
PB
9026 if (inst.operands[1].isreg
9027 && !inst.operands[1].writeback
c19d1205
ZW
9028 && !inst.operands[1].shifted && !inst.operands[1].postind
9029 && !inst.operands[1].negative && inst.operands[0].reg <= 7
0110f2b8
PB
9030 && opcode <= 0xffff
9031 && inst.size_req != 4)
c19d1205 9032 {
0110f2b8
PB
9033 /* Insn may have a 16-bit form. */
9034 Rn = inst.operands[1].reg;
9035 if (inst.operands[1].immisreg)
9036 {
9037 inst.instruction = THUMB_OP16 (opcode);
9038 /* [Rn, Ri] */
9039 if (Rn <= 7 && inst.operands[1].imm <= 7)
9040 goto op16;
9041 }
9042 else if ((Rn <= 7 && opcode != T_MNEM_ldrsh
9043 && opcode != T_MNEM_ldrsb)
9044 || ((Rn == REG_PC || Rn == REG_SP) && opcode == T_MNEM_ldr)
9045 || (Rn == REG_SP && opcode == T_MNEM_str))
9046 {
9047 /* [Rn, #const] */
9048 if (Rn > 7)
9049 {
9050 if (Rn == REG_PC)
9051 {
9052 if (inst.reloc.pc_rel)
9053 opcode = T_MNEM_ldr_pc2;
9054 else
9055 opcode = T_MNEM_ldr_pc;
9056 }
9057 else
9058 {
9059 if (opcode == T_MNEM_ldr)
9060 opcode = T_MNEM_ldr_sp;
9061 else
9062 opcode = T_MNEM_str_sp;
9063 }
9064 inst.instruction = inst.operands[0].reg << 8;
9065 }
9066 else
9067 {
9068 inst.instruction = inst.operands[0].reg;
9069 inst.instruction |= inst.operands[1].reg << 3;
9070 }
9071 inst.instruction |= THUMB_OP16 (opcode);
9072 if (inst.size_req == 2)
9073 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
9074 else
9075 inst.relax = opcode;
9076 return;
9077 }
c19d1205 9078 }
0110f2b8
PB
9079 /* Definitely a 32-bit variant. */
9080 inst.instruction = THUMB_OP32 (opcode);
c19d1205
ZW
9081 inst.instruction |= inst.operands[0].reg << 12;
9082 encode_thumb32_addr_mode (1, /*is_t=*/FALSE, /*is_d=*/FALSE);
b99bd4ef
NC
9083 return;
9084 }
9085
c19d1205
ZW
9086 constraint (inst.operands[0].reg > 7, BAD_HIREG);
9087
9088 if (inst.instruction == T_MNEM_ldrsh || inst.instruction == T_MNEM_ldrsb)
b99bd4ef 9089 {
c19d1205
ZW
9090 /* Only [Rn,Rm] is acceptable. */
9091 constraint (inst.operands[1].reg > 7 || inst.operands[1].imm > 7, BAD_HIREG);
9092 constraint (!inst.operands[1].isreg || !inst.operands[1].immisreg
9093 || inst.operands[1].postind || inst.operands[1].shifted
9094 || inst.operands[1].negative,
9095 _("Thumb does not support this addressing mode"));
9096 inst.instruction = THUMB_OP16 (inst.instruction);
9097 goto op16;
b99bd4ef 9098 }
c19d1205
ZW
9099
9100 inst.instruction = THUMB_OP16 (inst.instruction);
9101 if (!inst.operands[1].isreg)
9102 if (move_or_literal_pool (0, /*thumb_p=*/TRUE, /*mode_3=*/FALSE))
9103 return;
b99bd4ef 9104
c19d1205
ZW
9105 constraint (!inst.operands[1].preind
9106 || inst.operands[1].shifted
9107 || inst.operands[1].writeback,
9108 _("Thumb does not support this addressing mode"));
9109 if (inst.operands[1].reg == REG_PC || inst.operands[1].reg == REG_SP)
90e4755a 9110 {
c19d1205
ZW
9111 constraint (inst.instruction & 0x0600,
9112 _("byte or halfword not valid for base register"));
9113 constraint (inst.operands[1].reg == REG_PC
9114 && !(inst.instruction & THUMB_LOAD_BIT),
9115 _("r15 based store not allowed"));
9116 constraint (inst.operands[1].immisreg,
9117 _("invalid base register for register offset"));
b99bd4ef 9118
c19d1205
ZW
9119 if (inst.operands[1].reg == REG_PC)
9120 inst.instruction = T_OPCODE_LDR_PC;
9121 else if (inst.instruction & THUMB_LOAD_BIT)
9122 inst.instruction = T_OPCODE_LDR_SP;
9123 else
9124 inst.instruction = T_OPCODE_STR_SP;
b99bd4ef 9125
c19d1205
ZW
9126 inst.instruction |= inst.operands[0].reg << 8;
9127 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
9128 return;
9129 }
90e4755a 9130
c19d1205
ZW
9131 constraint (inst.operands[1].reg > 7, BAD_HIREG);
9132 if (!inst.operands[1].immisreg)
9133 {
9134 /* Immediate offset. */
9135 inst.instruction |= inst.operands[0].reg;
9136 inst.instruction |= inst.operands[1].reg << 3;
9137 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
9138 return;
9139 }
90e4755a 9140
c19d1205
ZW
9141 /* Register offset. */
9142 constraint (inst.operands[1].imm > 7, BAD_HIREG);
9143 constraint (inst.operands[1].negative,
9144 _("Thumb does not support this addressing mode"));
90e4755a 9145
c19d1205
ZW
9146 op16:
9147 switch (inst.instruction)
9148 {
9149 case T_OPCODE_STR_IW: inst.instruction = T_OPCODE_STR_RW; break;
9150 case T_OPCODE_STR_IH: inst.instruction = T_OPCODE_STR_RH; break;
9151 case T_OPCODE_STR_IB: inst.instruction = T_OPCODE_STR_RB; break;
9152 case T_OPCODE_LDR_IW: inst.instruction = T_OPCODE_LDR_RW; break;
9153 case T_OPCODE_LDR_IH: inst.instruction = T_OPCODE_LDR_RH; break;
9154 case T_OPCODE_LDR_IB: inst.instruction = T_OPCODE_LDR_RB; break;
9155 case 0x5600 /* ldrsb */:
9156 case 0x5e00 /* ldrsh */: break;
9157 default: abort ();
9158 }
90e4755a 9159
c19d1205
ZW
9160 inst.instruction |= inst.operands[0].reg;
9161 inst.instruction |= inst.operands[1].reg << 3;
9162 inst.instruction |= inst.operands[1].imm << 6;
9163}
90e4755a 9164
c19d1205
ZW
9165static void
9166do_t_ldstd (void)
9167{
9168 if (!inst.operands[1].present)
b99bd4ef 9169 {
c19d1205
ZW
9170 inst.operands[1].reg = inst.operands[0].reg + 1;
9171 constraint (inst.operands[0].reg == REG_LR,
9172 _("r14 not allowed here"));
b99bd4ef 9173 }
c19d1205
ZW
9174 inst.instruction |= inst.operands[0].reg << 12;
9175 inst.instruction |= inst.operands[1].reg << 8;
9176 encode_thumb32_addr_mode (2, /*is_t=*/FALSE, /*is_d=*/TRUE);
9177
b99bd4ef
NC
9178}
9179
c19d1205
ZW
9180static void
9181do_t_ldstt (void)
9182{
9183 inst.instruction |= inst.operands[0].reg << 12;
9184 encode_thumb32_addr_mode (1, /*is_t=*/TRUE, /*is_d=*/FALSE);
9185}
a737bd4d 9186
b99bd4ef 9187static void
c19d1205 9188do_t_mla (void)
b99bd4ef 9189{
c19d1205
ZW
9190 inst.instruction |= inst.operands[0].reg << 8;
9191 inst.instruction |= inst.operands[1].reg << 16;
9192 inst.instruction |= inst.operands[2].reg;
9193 inst.instruction |= inst.operands[3].reg << 12;
9194}
b99bd4ef 9195
c19d1205
ZW
9196static void
9197do_t_mlal (void)
9198{
9199 inst.instruction |= inst.operands[0].reg << 12;
9200 inst.instruction |= inst.operands[1].reg << 8;
9201 inst.instruction |= inst.operands[2].reg << 16;
9202 inst.instruction |= inst.operands[3].reg;
9203}
b99bd4ef 9204
c19d1205
ZW
9205static void
9206do_t_mov_cmp (void)
9207{
9208 if (unified_syntax)
b99bd4ef 9209 {
c19d1205
ZW
9210 int r0off = (inst.instruction == T_MNEM_mov
9211 || inst.instruction == T_MNEM_movs) ? 8 : 16;
0110f2b8 9212 unsigned long opcode;
3d388997
PB
9213 bfd_boolean narrow;
9214 bfd_boolean low_regs;
9215
9216 low_regs = (inst.operands[0].reg <= 7 && inst.operands[1].reg <= 7);
0110f2b8 9217 opcode = inst.instruction;
3d388997 9218 if (current_it_mask)
0110f2b8 9219 narrow = opcode != T_MNEM_movs;
3d388997 9220 else
0110f2b8 9221 narrow = opcode != T_MNEM_movs || low_regs;
3d388997
PB
9222 if (inst.size_req == 4
9223 || inst.operands[1].shifted)
9224 narrow = FALSE;
9225
c19d1205
ZW
9226 if (!inst.operands[1].isreg)
9227 {
0110f2b8
PB
9228 /* Immediate operand. */
9229 if (current_it_mask == 0 && opcode == T_MNEM_mov)
9230 narrow = 0;
9231 if (low_regs && narrow)
9232 {
9233 inst.instruction = THUMB_OP16 (opcode);
9234 inst.instruction |= inst.operands[0].reg << 8;
9235 if (inst.size_req == 2)
9236 inst.reloc.type = BFD_RELOC_ARM_THUMB_IMM;
9237 else
9238 inst.relax = opcode;
9239 }
9240 else
9241 {
9242 inst.instruction = THUMB_OP32 (inst.instruction);
9243 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
9244 inst.instruction |= inst.operands[0].reg << r0off;
9245 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
9246 }
c19d1205 9247 }
3d388997 9248 else if (!narrow)
c19d1205
ZW
9249 {
9250 inst.instruction = THUMB_OP32 (inst.instruction);
9251 inst.instruction |= inst.operands[0].reg << r0off;
9252 encode_thumb32_shifted_operand (1);
9253 }
9254 else
9255 switch (inst.instruction)
9256 {
9257 case T_MNEM_mov:
9258 inst.instruction = T_OPCODE_MOV_HR;
9259 inst.instruction |= (inst.operands[0].reg & 0x8) << 4;
9260 inst.instruction |= (inst.operands[0].reg & 0x7);
9261 inst.instruction |= inst.operands[1].reg << 3;
9262 break;
b99bd4ef 9263
c19d1205
ZW
9264 case T_MNEM_movs:
9265 /* We know we have low registers at this point.
9266 Generate ADD Rd, Rs, #0. */
9267 inst.instruction = T_OPCODE_ADD_I3;
9268 inst.instruction |= inst.operands[0].reg;
9269 inst.instruction |= inst.operands[1].reg << 3;
9270 break;
9271
9272 case T_MNEM_cmp:
3d388997 9273 if (low_regs)
c19d1205
ZW
9274 {
9275 inst.instruction = T_OPCODE_CMP_LR;
9276 inst.instruction |= inst.operands[0].reg;
9277 inst.instruction |= inst.operands[1].reg << 3;
9278 }
9279 else
9280 {
9281 inst.instruction = T_OPCODE_CMP_HR;
9282 inst.instruction |= (inst.operands[0].reg & 0x8) << 4;
9283 inst.instruction |= (inst.operands[0].reg & 0x7);
9284 inst.instruction |= inst.operands[1].reg << 3;
9285 }
9286 break;
9287 }
b99bd4ef
NC
9288 return;
9289 }
9290
c19d1205
ZW
9291 inst.instruction = THUMB_OP16 (inst.instruction);
9292 if (inst.operands[1].isreg)
b99bd4ef 9293 {
c19d1205 9294 if (inst.operands[0].reg < 8 && inst.operands[1].reg < 8)
b99bd4ef 9295 {
c19d1205
ZW
9296 /* A move of two lowregs is encoded as ADD Rd, Rs, #0
9297 since a MOV instruction produces unpredictable results. */
9298 if (inst.instruction == T_OPCODE_MOV_I8)
9299 inst.instruction = T_OPCODE_ADD_I3;
b99bd4ef 9300 else
c19d1205 9301 inst.instruction = T_OPCODE_CMP_LR;
b99bd4ef 9302
c19d1205
ZW
9303 inst.instruction |= inst.operands[0].reg;
9304 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
9305 }
9306 else
9307 {
c19d1205
ZW
9308 if (inst.instruction == T_OPCODE_MOV_I8)
9309 inst.instruction = T_OPCODE_MOV_HR;
9310 else
9311 inst.instruction = T_OPCODE_CMP_HR;
9312 do_t_cpy ();
b99bd4ef
NC
9313 }
9314 }
c19d1205 9315 else
b99bd4ef 9316 {
c19d1205
ZW
9317 constraint (inst.operands[0].reg > 7,
9318 _("only lo regs allowed with immediate"));
9319 inst.instruction |= inst.operands[0].reg << 8;
9320 inst.reloc.type = BFD_RELOC_ARM_THUMB_IMM;
9321 }
9322}
b99bd4ef 9323
c19d1205
ZW
9324static void
9325do_t_mov16 (void)
9326{
b6895b4f
PB
9327 bfd_vma imm;
9328 bfd_boolean top;
9329
9330 top = (inst.instruction & 0x00800000) != 0;
9331 if (inst.reloc.type == BFD_RELOC_ARM_MOVW)
9332 {
9333 constraint (top, _(":lower16: not allowed this instruction"));
9334 inst.reloc.type = BFD_RELOC_ARM_THUMB_MOVW;
9335 }
9336 else if (inst.reloc.type == BFD_RELOC_ARM_MOVT)
9337 {
9338 constraint (!top, _(":upper16: not allowed this instruction"));
9339 inst.reloc.type = BFD_RELOC_ARM_THUMB_MOVT;
9340 }
9341
c19d1205 9342 inst.instruction |= inst.operands[0].reg << 8;
b6895b4f
PB
9343 if (inst.reloc.type == BFD_RELOC_UNUSED)
9344 {
9345 imm = inst.reloc.exp.X_add_number;
9346 inst.instruction |= (imm & 0xf000) << 4;
9347 inst.instruction |= (imm & 0x0800) << 15;
9348 inst.instruction |= (imm & 0x0700) << 4;
9349 inst.instruction |= (imm & 0x00ff);
9350 }
c19d1205 9351}
b99bd4ef 9352
c19d1205
ZW
9353static void
9354do_t_mvn_tst (void)
9355{
9356 if (unified_syntax)
9357 {
9358 int r0off = (inst.instruction == T_MNEM_mvn
9359 || inst.instruction == T_MNEM_mvns) ? 8 : 16;
3d388997
PB
9360 bfd_boolean narrow;
9361
9362 if (inst.size_req == 4
9363 || inst.instruction > 0xffff
9364 || inst.operands[1].shifted
9365 || inst.operands[0].reg > 7 || inst.operands[1].reg > 7)
9366 narrow = FALSE;
9367 else if (inst.instruction == T_MNEM_cmn)
9368 narrow = TRUE;
9369 else if (THUMB_SETS_FLAGS (inst.instruction))
9370 narrow = (current_it_mask == 0);
9371 else
9372 narrow = (current_it_mask != 0);
9373
c19d1205 9374 if (!inst.operands[1].isreg)
b99bd4ef 9375 {
c19d1205
ZW
9376 /* For an immediate, we always generate a 32-bit opcode;
9377 section relaxation will shrink it later if possible. */
9378 if (inst.instruction < 0xffff)
9379 inst.instruction = THUMB_OP32 (inst.instruction);
9380 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
9381 inst.instruction |= inst.operands[0].reg << r0off;
9382 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
b99bd4ef 9383 }
c19d1205 9384 else
b99bd4ef 9385 {
c19d1205 9386 /* See if we can do this with a 16-bit instruction. */
3d388997 9387 if (narrow)
b99bd4ef 9388 {
c19d1205
ZW
9389 inst.instruction = THUMB_OP16 (inst.instruction);
9390 inst.instruction |= inst.operands[0].reg;
9391 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef 9392 }
c19d1205 9393 else
b99bd4ef 9394 {
c19d1205
ZW
9395 constraint (inst.operands[1].shifted
9396 && inst.operands[1].immisreg,
9397 _("shift must be constant"));
9398 if (inst.instruction < 0xffff)
9399 inst.instruction = THUMB_OP32 (inst.instruction);
9400 inst.instruction |= inst.operands[0].reg << r0off;
9401 encode_thumb32_shifted_operand (1);
b99bd4ef 9402 }
b99bd4ef
NC
9403 }
9404 }
9405 else
9406 {
c19d1205
ZW
9407 constraint (inst.instruction > 0xffff
9408 || inst.instruction == T_MNEM_mvns, BAD_THUMB32);
9409 constraint (!inst.operands[1].isreg || inst.operands[1].shifted,
9410 _("unshifted register required"));
9411 constraint (inst.operands[0].reg > 7 || inst.operands[1].reg > 7,
9412 BAD_HIREG);
b99bd4ef 9413
c19d1205
ZW
9414 inst.instruction = THUMB_OP16 (inst.instruction);
9415 inst.instruction |= inst.operands[0].reg;
9416 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef 9417 }
b99bd4ef
NC
9418}
9419
b05fe5cf 9420static void
c19d1205 9421do_t_mrs (void)
b05fe5cf 9422{
62b3e311 9423 int flags;
037e8744
JB
9424
9425 if (do_vfp_nsyn_mrs () == SUCCESS)
9426 return;
9427
62b3e311
PB
9428 flags = inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f|SPSR_BIT);
9429 if (flags == 0)
9430 {
9431 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7m),
9432 _("selected processor does not support "
9433 "requested special purpose register"));
9434 }
9435 else
9436 {
9437 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1),
9438 _("selected processor does not support "
9439 "requested special purpose register %x"));
9440 /* mrs only accepts CPSR/SPSR/CPSR_all/SPSR_all. */
9441 constraint ((flags & ~SPSR_BIT) != (PSR_c|PSR_f),
9442 _("'CPSR' or 'SPSR' expected"));
9443 }
9444
c19d1205 9445 inst.instruction |= inst.operands[0].reg << 8;
62b3e311
PB
9446 inst.instruction |= (flags & SPSR_BIT) >> 2;
9447 inst.instruction |= inst.operands[1].imm & 0xff;
c19d1205 9448}
b05fe5cf 9449
c19d1205
ZW
9450static void
9451do_t_msr (void)
9452{
62b3e311
PB
9453 int flags;
9454
037e8744
JB
9455 if (do_vfp_nsyn_msr () == SUCCESS)
9456 return;
9457
c19d1205
ZW
9458 constraint (!inst.operands[1].isreg,
9459 _("Thumb encoding does not support an immediate here"));
62b3e311
PB
9460 flags = inst.operands[0].imm;
9461 if (flags & ~0xff)
9462 {
9463 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1),
9464 _("selected processor does not support "
9465 "requested special purpose register"));
9466 }
9467 else
9468 {
9469 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7m),
9470 _("selected processor does not support "
9471 "requested special purpose register"));
9472 flags |= PSR_f;
9473 }
9474 inst.instruction |= (flags & SPSR_BIT) >> 2;
9475 inst.instruction |= (flags & ~SPSR_BIT) >> 8;
9476 inst.instruction |= (flags & 0xff);
c19d1205
ZW
9477 inst.instruction |= inst.operands[1].reg << 16;
9478}
b05fe5cf 9479
c19d1205
ZW
9480static void
9481do_t_mul (void)
9482{
9483 if (!inst.operands[2].present)
9484 inst.operands[2].reg = inst.operands[0].reg;
b05fe5cf 9485
c19d1205
ZW
9486 /* There is no 32-bit MULS and no 16-bit MUL. */
9487 if (unified_syntax && inst.instruction == T_MNEM_mul)
b05fe5cf 9488 {
c19d1205
ZW
9489 inst.instruction = THUMB_OP32 (inst.instruction);
9490 inst.instruction |= inst.operands[0].reg << 8;
9491 inst.instruction |= inst.operands[1].reg << 16;
9492 inst.instruction |= inst.operands[2].reg << 0;
b05fe5cf 9493 }
c19d1205 9494 else
b05fe5cf 9495 {
c19d1205
ZW
9496 constraint (!unified_syntax
9497 && inst.instruction == T_MNEM_muls, BAD_THUMB32);
9498 constraint (inst.operands[0].reg > 7 || inst.operands[1].reg > 7,
9499 BAD_HIREG);
b05fe5cf 9500
c19d1205
ZW
9501 inst.instruction = THUMB_OP16 (inst.instruction);
9502 inst.instruction |= inst.operands[0].reg;
b05fe5cf 9503
c19d1205
ZW
9504 if (inst.operands[0].reg == inst.operands[1].reg)
9505 inst.instruction |= inst.operands[2].reg << 3;
9506 else if (inst.operands[0].reg == inst.operands[2].reg)
9507 inst.instruction |= inst.operands[1].reg << 3;
9508 else
9509 constraint (1, _("dest must overlap one source register"));
9510 }
9511}
b05fe5cf 9512
c19d1205
ZW
9513static void
9514do_t_mull (void)
9515{
9516 inst.instruction |= inst.operands[0].reg << 12;
9517 inst.instruction |= inst.operands[1].reg << 8;
9518 inst.instruction |= inst.operands[2].reg << 16;
9519 inst.instruction |= inst.operands[3].reg;
b05fe5cf 9520
c19d1205
ZW
9521 if (inst.operands[0].reg == inst.operands[1].reg)
9522 as_tsktsk (_("rdhi and rdlo must be different"));
9523}
b05fe5cf 9524
c19d1205
ZW
9525static void
9526do_t_nop (void)
9527{
9528 if (unified_syntax)
9529 {
9530 if (inst.size_req == 4 || inst.operands[0].imm > 15)
b05fe5cf 9531 {
c19d1205
ZW
9532 inst.instruction = THUMB_OP32 (inst.instruction);
9533 inst.instruction |= inst.operands[0].imm;
9534 }
9535 else
9536 {
9537 inst.instruction = THUMB_OP16 (inst.instruction);
9538 inst.instruction |= inst.operands[0].imm << 4;
9539 }
9540 }
9541 else
9542 {
9543 constraint (inst.operands[0].present,
9544 _("Thumb does not support NOP with hints"));
9545 inst.instruction = 0x46c0;
9546 }
9547}
b05fe5cf 9548
c19d1205
ZW
9549static void
9550do_t_neg (void)
9551{
9552 if (unified_syntax)
9553 {
3d388997
PB
9554 bfd_boolean narrow;
9555
9556 if (THUMB_SETS_FLAGS (inst.instruction))
9557 narrow = (current_it_mask == 0);
9558 else
9559 narrow = (current_it_mask != 0);
9560 if (inst.operands[0].reg > 7 || inst.operands[1].reg > 7)
9561 narrow = FALSE;
9562 if (inst.size_req == 4)
9563 narrow = FALSE;
9564
9565 if (!narrow)
c19d1205
ZW
9566 {
9567 inst.instruction = THUMB_OP32 (inst.instruction);
9568 inst.instruction |= inst.operands[0].reg << 8;
9569 inst.instruction |= inst.operands[1].reg << 16;
b05fe5cf
ZW
9570 }
9571 else
9572 {
c19d1205
ZW
9573 inst.instruction = THUMB_OP16 (inst.instruction);
9574 inst.instruction |= inst.operands[0].reg;
9575 inst.instruction |= inst.operands[1].reg << 3;
b05fe5cf
ZW
9576 }
9577 }
9578 else
9579 {
c19d1205
ZW
9580 constraint (inst.operands[0].reg > 7 || inst.operands[1].reg > 7,
9581 BAD_HIREG);
9582 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
9583
9584 inst.instruction = THUMB_OP16 (inst.instruction);
9585 inst.instruction |= inst.operands[0].reg;
9586 inst.instruction |= inst.operands[1].reg << 3;
9587 }
9588}
9589
9590static void
9591do_t_pkhbt (void)
9592{
9593 inst.instruction |= inst.operands[0].reg << 8;
9594 inst.instruction |= inst.operands[1].reg << 16;
9595 inst.instruction |= inst.operands[2].reg;
9596 if (inst.operands[3].present)
9597 {
9598 unsigned int val = inst.reloc.exp.X_add_number;
9599 constraint (inst.reloc.exp.X_op != O_constant,
9600 _("expression too complex"));
9601 inst.instruction |= (val & 0x1c) << 10;
9602 inst.instruction |= (val & 0x03) << 6;
b05fe5cf 9603 }
c19d1205 9604}
b05fe5cf 9605
c19d1205
ZW
9606static void
9607do_t_pkhtb (void)
9608{
9609 if (!inst.operands[3].present)
9610 inst.instruction &= ~0x00000020;
9611 do_t_pkhbt ();
b05fe5cf
ZW
9612}
9613
c19d1205
ZW
9614static void
9615do_t_pld (void)
9616{
9617 encode_thumb32_addr_mode (0, /*is_t=*/FALSE, /*is_d=*/FALSE);
9618}
b05fe5cf 9619
c19d1205
ZW
9620static void
9621do_t_push_pop (void)
b99bd4ef 9622{
e9f89963
PB
9623 unsigned mask;
9624
c19d1205
ZW
9625 constraint (inst.operands[0].writeback,
9626 _("push/pop do not support {reglist}^"));
9627 constraint (inst.reloc.type != BFD_RELOC_UNUSED,
9628 _("expression too complex"));
b99bd4ef 9629
e9f89963
PB
9630 mask = inst.operands[0].imm;
9631 if ((mask & ~0xff) == 0)
c19d1205
ZW
9632 inst.instruction = THUMB_OP16 (inst.instruction);
9633 else if ((inst.instruction == T_MNEM_push
e9f89963 9634 && (mask & ~0xff) == 1 << REG_LR)
c19d1205 9635 || (inst.instruction == T_MNEM_pop
e9f89963 9636 && (mask & ~0xff) == 1 << REG_PC))
b99bd4ef 9637 {
c19d1205
ZW
9638 inst.instruction = THUMB_OP16 (inst.instruction);
9639 inst.instruction |= THUMB_PP_PC_LR;
e9f89963 9640 mask &= 0xff;
c19d1205
ZW
9641 }
9642 else if (unified_syntax)
9643 {
e9f89963
PB
9644 if (mask & (1 << 13))
9645 inst.error = _("SP not allowed in register list");
c19d1205 9646 if (inst.instruction == T_MNEM_push)
b99bd4ef 9647 {
e9f89963
PB
9648 if (mask & (1 << 15))
9649 inst.error = _("PC not allowed in register list");
c19d1205
ZW
9650 }
9651 else
9652 {
e9f89963
PB
9653 if (mask & (1 << 14)
9654 && mask & (1 << 15))
9655 inst.error = _("LR and PC should not both be in register list");
c19d1205 9656 }
e9f89963
PB
9657 if ((mask & (mask - 1)) == 0)
9658 {
9659 /* Single register push/pop implemented as str/ldr. */
9660 if (inst.instruction == T_MNEM_push)
9661 inst.instruction = 0xf84d0d04; /* str reg, [sp, #-4]! */
9662 else
9663 inst.instruction = 0xf85d0b04; /* ldr reg, [sp], #4 */
9664 mask = ffs(mask) - 1;
9665 mask <<= 12;
9666 }
9667 else
9668 inst.instruction = THUMB_OP32 (inst.instruction);
c19d1205
ZW
9669 }
9670 else
9671 {
9672 inst.error = _("invalid register list to push/pop instruction");
9673 return;
9674 }
b99bd4ef 9675
e9f89963 9676 inst.instruction |= mask;
c19d1205 9677}
b99bd4ef 9678
c19d1205
ZW
9679static void
9680do_t_rbit (void)
9681{
9682 inst.instruction |= inst.operands[0].reg << 8;
9683 inst.instruction |= inst.operands[1].reg << 16;
9684}
b99bd4ef 9685
c19d1205
ZW
9686static void
9687do_t_rev (void)
9688{
9689 if (inst.operands[0].reg <= 7 && inst.operands[1].reg <= 7
9690 && inst.size_req != 4)
9691 {
9692 inst.instruction = THUMB_OP16 (inst.instruction);
9693 inst.instruction |= inst.operands[0].reg;
9694 inst.instruction |= inst.operands[1].reg << 3;
9695 }
9696 else if (unified_syntax)
9697 {
9698 inst.instruction = THUMB_OP32 (inst.instruction);
9699 inst.instruction |= inst.operands[0].reg << 8;
9700 inst.instruction |= inst.operands[1].reg << 16;
9701 inst.instruction |= inst.operands[1].reg;
9702 }
9703 else
9704 inst.error = BAD_HIREG;
9705}
b99bd4ef 9706
c19d1205
ZW
9707static void
9708do_t_rsb (void)
9709{
9710 int Rd, Rs;
b99bd4ef 9711
c19d1205
ZW
9712 Rd = inst.operands[0].reg;
9713 Rs = (inst.operands[1].present
9714 ? inst.operands[1].reg /* Rd, Rs, foo */
9715 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
b99bd4ef 9716
c19d1205
ZW
9717 inst.instruction |= Rd << 8;
9718 inst.instruction |= Rs << 16;
9719 if (!inst.operands[2].isreg)
9720 {
9721 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
9722 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
9723 }
9724 else
9725 encode_thumb32_shifted_operand (2);
9726}
b99bd4ef 9727
c19d1205
ZW
9728static void
9729do_t_setend (void)
9730{
dfa9f0d5 9731 constraint (current_it_mask, BAD_NOT_IT);
c19d1205
ZW
9732 if (inst.operands[0].imm)
9733 inst.instruction |= 0x8;
9734}
b99bd4ef 9735
c19d1205
ZW
9736static void
9737do_t_shift (void)
9738{
9739 if (!inst.operands[1].present)
9740 inst.operands[1].reg = inst.operands[0].reg;
9741
9742 if (unified_syntax)
9743 {
3d388997
PB
9744 bfd_boolean narrow;
9745 int shift_kind;
9746
9747 switch (inst.instruction)
9748 {
9749 case T_MNEM_asr:
9750 case T_MNEM_asrs: shift_kind = SHIFT_ASR; break;
9751 case T_MNEM_lsl:
9752 case T_MNEM_lsls: shift_kind = SHIFT_LSL; break;
9753 case T_MNEM_lsr:
9754 case T_MNEM_lsrs: shift_kind = SHIFT_LSR; break;
9755 case T_MNEM_ror:
9756 case T_MNEM_rors: shift_kind = SHIFT_ROR; break;
9757 default: abort ();
9758 }
9759
9760 if (THUMB_SETS_FLAGS (inst.instruction))
9761 narrow = (current_it_mask == 0);
9762 else
9763 narrow = (current_it_mask != 0);
9764 if (inst.operands[0].reg > 7 || inst.operands[1].reg > 7)
9765 narrow = FALSE;
9766 if (!inst.operands[2].isreg && shift_kind == SHIFT_ROR)
9767 narrow = FALSE;
9768 if (inst.operands[2].isreg
9769 && (inst.operands[1].reg != inst.operands[0].reg
9770 || inst.operands[2].reg > 7))
9771 narrow = FALSE;
9772 if (inst.size_req == 4)
9773 narrow = FALSE;
9774
9775 if (!narrow)
c19d1205
ZW
9776 {
9777 if (inst.operands[2].isreg)
b99bd4ef 9778 {
c19d1205
ZW
9779 inst.instruction = THUMB_OP32 (inst.instruction);
9780 inst.instruction |= inst.operands[0].reg << 8;
9781 inst.instruction |= inst.operands[1].reg << 16;
9782 inst.instruction |= inst.operands[2].reg;
9783 }
9784 else
9785 {
9786 inst.operands[1].shifted = 1;
3d388997 9787 inst.operands[1].shift_kind = shift_kind;
c19d1205
ZW
9788 inst.instruction = THUMB_OP32 (THUMB_SETS_FLAGS (inst.instruction)
9789 ? T_MNEM_movs : T_MNEM_mov);
9790 inst.instruction |= inst.operands[0].reg << 8;
9791 encode_thumb32_shifted_operand (1);
9792 /* Prevent the incorrect generation of an ARM_IMMEDIATE fixup. */
9793 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef
NC
9794 }
9795 }
9796 else
9797 {
c19d1205 9798 if (inst.operands[2].isreg)
b99bd4ef 9799 {
3d388997 9800 switch (shift_kind)
b99bd4ef 9801 {
3d388997
PB
9802 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_R; break;
9803 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_R; break;
9804 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_R; break;
9805 case SHIFT_ROR: inst.instruction = T_OPCODE_ROR_R; break;
c19d1205 9806 default: abort ();
b99bd4ef 9807 }
c19d1205
ZW
9808
9809 inst.instruction |= inst.operands[0].reg;
9810 inst.instruction |= inst.operands[2].reg << 3;
b99bd4ef
NC
9811 }
9812 else
9813 {
3d388997 9814 switch (shift_kind)
b99bd4ef 9815 {
3d388997
PB
9816 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_I; break;
9817 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_I; break;
9818 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_I; break;
c19d1205 9819 default: abort ();
b99bd4ef 9820 }
c19d1205
ZW
9821 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
9822 inst.instruction |= inst.operands[0].reg;
9823 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
9824 }
9825 }
c19d1205
ZW
9826 }
9827 else
9828 {
9829 constraint (inst.operands[0].reg > 7
9830 || inst.operands[1].reg > 7, BAD_HIREG);
9831 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
b99bd4ef 9832
c19d1205
ZW
9833 if (inst.operands[2].isreg) /* Rd, {Rs,} Rn */
9834 {
9835 constraint (inst.operands[2].reg > 7, BAD_HIREG);
9836 constraint (inst.operands[0].reg != inst.operands[1].reg,
9837 _("source1 and dest must be same register"));
b99bd4ef 9838
c19d1205
ZW
9839 switch (inst.instruction)
9840 {
9841 case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_R; break;
9842 case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_R; break;
9843 case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_R; break;
9844 case T_MNEM_ror: inst.instruction = T_OPCODE_ROR_R; break;
9845 default: abort ();
9846 }
9847
9848 inst.instruction |= inst.operands[0].reg;
9849 inst.instruction |= inst.operands[2].reg << 3;
9850 }
9851 else
b99bd4ef 9852 {
c19d1205
ZW
9853 switch (inst.instruction)
9854 {
9855 case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_I; break;
9856 case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_I; break;
9857 case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_I; break;
9858 case T_MNEM_ror: inst.error = _("ror #imm not supported"); return;
9859 default: abort ();
9860 }
9861 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
9862 inst.instruction |= inst.operands[0].reg;
9863 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
9864 }
9865 }
b99bd4ef
NC
9866}
9867
9868static void
c19d1205 9869do_t_simd (void)
b99bd4ef 9870{
c19d1205
ZW
9871 inst.instruction |= inst.operands[0].reg << 8;
9872 inst.instruction |= inst.operands[1].reg << 16;
9873 inst.instruction |= inst.operands[2].reg;
9874}
b99bd4ef 9875
c19d1205 9876static void
3eb17e6b 9877do_t_smc (void)
c19d1205
ZW
9878{
9879 unsigned int value = inst.reloc.exp.X_add_number;
9880 constraint (inst.reloc.exp.X_op != O_constant,
9881 _("expression too complex"));
9882 inst.reloc.type = BFD_RELOC_UNUSED;
9883 inst.instruction |= (value & 0xf000) >> 12;
9884 inst.instruction |= (value & 0x0ff0);
9885 inst.instruction |= (value & 0x000f) << 16;
9886}
b99bd4ef 9887
c19d1205
ZW
9888static void
9889do_t_ssat (void)
9890{
9891 inst.instruction |= inst.operands[0].reg << 8;
9892 inst.instruction |= inst.operands[1].imm - 1;
9893 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef 9894
c19d1205 9895 if (inst.operands[3].present)
b99bd4ef 9896 {
c19d1205
ZW
9897 constraint (inst.reloc.exp.X_op != O_constant,
9898 _("expression too complex"));
b99bd4ef 9899
c19d1205 9900 if (inst.reloc.exp.X_add_number != 0)
6189168b 9901 {
c19d1205
ZW
9902 if (inst.operands[3].shift_kind == SHIFT_ASR)
9903 inst.instruction |= 0x00200000; /* sh bit */
9904 inst.instruction |= (inst.reloc.exp.X_add_number & 0x1c) << 10;
9905 inst.instruction |= (inst.reloc.exp.X_add_number & 0x03) << 6;
6189168b 9906 }
c19d1205 9907 inst.reloc.type = BFD_RELOC_UNUSED;
6189168b 9908 }
b99bd4ef
NC
9909}
9910
0dd132b6 9911static void
c19d1205 9912do_t_ssat16 (void)
0dd132b6 9913{
c19d1205
ZW
9914 inst.instruction |= inst.operands[0].reg << 8;
9915 inst.instruction |= inst.operands[1].imm - 1;
9916 inst.instruction |= inst.operands[2].reg << 16;
9917}
0dd132b6 9918
c19d1205
ZW
9919static void
9920do_t_strex (void)
9921{
9922 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
9923 || inst.operands[2].postind || inst.operands[2].writeback
9924 || inst.operands[2].immisreg || inst.operands[2].shifted
9925 || inst.operands[2].negative,
01cfc07f 9926 BAD_ADDR_MODE);
0dd132b6 9927
c19d1205
ZW
9928 inst.instruction |= inst.operands[0].reg << 8;
9929 inst.instruction |= inst.operands[1].reg << 12;
9930 inst.instruction |= inst.operands[2].reg << 16;
9931 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8;
0dd132b6
NC
9932}
9933
b99bd4ef 9934static void
c19d1205 9935do_t_strexd (void)
b99bd4ef 9936{
c19d1205
ZW
9937 if (!inst.operands[2].present)
9938 inst.operands[2].reg = inst.operands[1].reg + 1;
b99bd4ef 9939
c19d1205
ZW
9940 constraint (inst.operands[0].reg == inst.operands[1].reg
9941 || inst.operands[0].reg == inst.operands[2].reg
9942 || inst.operands[0].reg == inst.operands[3].reg
9943 || inst.operands[1].reg == inst.operands[2].reg,
9944 BAD_OVERLAP);
b99bd4ef 9945
c19d1205
ZW
9946 inst.instruction |= inst.operands[0].reg;
9947 inst.instruction |= inst.operands[1].reg << 12;
9948 inst.instruction |= inst.operands[2].reg << 8;
9949 inst.instruction |= inst.operands[3].reg << 16;
b99bd4ef
NC
9950}
9951
9952static void
c19d1205 9953do_t_sxtah (void)
b99bd4ef 9954{
c19d1205
ZW
9955 inst.instruction |= inst.operands[0].reg << 8;
9956 inst.instruction |= inst.operands[1].reg << 16;
9957 inst.instruction |= inst.operands[2].reg;
9958 inst.instruction |= inst.operands[3].imm << 4;
9959}
b99bd4ef 9960
c19d1205
ZW
9961static void
9962do_t_sxth (void)
9963{
9964 if (inst.instruction <= 0xffff && inst.size_req != 4
9965 && inst.operands[0].reg <= 7 && inst.operands[1].reg <= 7
9966 && (!inst.operands[2].present || inst.operands[2].imm == 0))
b99bd4ef 9967 {
c19d1205
ZW
9968 inst.instruction = THUMB_OP16 (inst.instruction);
9969 inst.instruction |= inst.operands[0].reg;
9970 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef 9971 }
c19d1205 9972 else if (unified_syntax)
b99bd4ef 9973 {
c19d1205
ZW
9974 if (inst.instruction <= 0xffff)
9975 inst.instruction = THUMB_OP32 (inst.instruction);
9976 inst.instruction |= inst.operands[0].reg << 8;
9977 inst.instruction |= inst.operands[1].reg;
9978 inst.instruction |= inst.operands[2].imm << 4;
b99bd4ef 9979 }
c19d1205 9980 else
b99bd4ef 9981 {
c19d1205
ZW
9982 constraint (inst.operands[2].present && inst.operands[2].imm != 0,
9983 _("Thumb encoding does not support rotation"));
9984 constraint (1, BAD_HIREG);
b99bd4ef 9985 }
c19d1205 9986}
b99bd4ef 9987
c19d1205
ZW
9988static void
9989do_t_swi (void)
9990{
9991 inst.reloc.type = BFD_RELOC_ARM_SWI;
9992}
b99bd4ef 9993
92e90b6e
PB
9994static void
9995do_t_tb (void)
9996{
9997 int half;
9998
9999 half = (inst.instruction & 0x10) != 0;
dfa9f0d5
PB
10000 constraint (current_it_mask && current_it_mask != 0x10, BAD_BRANCH);
10001 constraint (inst.operands[0].immisreg,
10002 _("instruction requires register index"));
92e90b6e
PB
10003 constraint (inst.operands[0].imm == 15,
10004 _("PC is not a valid index register"));
10005 constraint (!half && inst.operands[0].shifted,
10006 _("instruction does not allow shifted index"));
92e90b6e
PB
10007 inst.instruction |= (inst.operands[0].reg << 16) | inst.operands[0].imm;
10008}
10009
c19d1205
ZW
10010static void
10011do_t_usat (void)
10012{
10013 inst.instruction |= inst.operands[0].reg << 8;
10014 inst.instruction |= inst.operands[1].imm;
10015 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef 10016
c19d1205 10017 if (inst.operands[3].present)
b99bd4ef 10018 {
c19d1205
ZW
10019 constraint (inst.reloc.exp.X_op != O_constant,
10020 _("expression too complex"));
10021 if (inst.reloc.exp.X_add_number != 0)
10022 {
10023 if (inst.operands[3].shift_kind == SHIFT_ASR)
10024 inst.instruction |= 0x00200000; /* sh bit */
b99bd4ef 10025
c19d1205
ZW
10026 inst.instruction |= (inst.reloc.exp.X_add_number & 0x1c) << 10;
10027 inst.instruction |= (inst.reloc.exp.X_add_number & 0x03) << 6;
10028 }
10029 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef 10030 }
b99bd4ef
NC
10031}
10032
10033static void
c19d1205 10034do_t_usat16 (void)
b99bd4ef 10035{
c19d1205
ZW
10036 inst.instruction |= inst.operands[0].reg << 8;
10037 inst.instruction |= inst.operands[1].imm;
10038 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef 10039}
c19d1205 10040
5287ad62
JB
10041/* Neon instruction encoder helpers. */
10042
10043/* Encodings for the different types for various Neon opcodes. */
b99bd4ef 10044
5287ad62
JB
10045/* An "invalid" code for the following tables. */
10046#define N_INV -1u
10047
10048struct neon_tab_entry
b99bd4ef 10049{
5287ad62
JB
10050 unsigned integer;
10051 unsigned float_or_poly;
10052 unsigned scalar_or_imm;
10053};
10054
10055/* Map overloaded Neon opcodes to their respective encodings. */
10056#define NEON_ENC_TAB \
10057 X(vabd, 0x0000700, 0x1200d00, N_INV), \
10058 X(vmax, 0x0000600, 0x0000f00, N_INV), \
10059 X(vmin, 0x0000610, 0x0200f00, N_INV), \
10060 X(vpadd, 0x0000b10, 0x1000d00, N_INV), \
10061 X(vpmax, 0x0000a00, 0x1000f00, N_INV), \
10062 X(vpmin, 0x0000a10, 0x1200f00, N_INV), \
10063 X(vadd, 0x0000800, 0x0000d00, N_INV), \
10064 X(vsub, 0x1000800, 0x0200d00, N_INV), \
10065 X(vceq, 0x1000810, 0x0000e00, 0x1b10100), \
10066 X(vcge, 0x0000310, 0x1000e00, 0x1b10080), \
10067 X(vcgt, 0x0000300, 0x1200e00, 0x1b10000), \
10068 /* Register variants of the following two instructions are encoded as
10069 vcge / vcgt with the operands reversed. */ \
10070 X(vclt, 0x0000310, 0x1000e00, 0x1b10200), \
10071 X(vcle, 0x0000300, 0x1200e00, 0x1b10180), \
10072 X(vmla, 0x0000900, 0x0000d10, 0x0800040), \
10073 X(vmls, 0x1000900, 0x0200d10, 0x0800440), \
10074 X(vmul, 0x0000910, 0x1000d10, 0x0800840), \
10075 X(vmull, 0x0800c00, 0x0800e00, 0x0800a40), /* polynomial not float. */ \
10076 X(vmlal, 0x0800800, N_INV, 0x0800240), \
10077 X(vmlsl, 0x0800a00, N_INV, 0x0800640), \
10078 X(vqdmlal, 0x0800900, N_INV, 0x0800340), \
10079 X(vqdmlsl, 0x0800b00, N_INV, 0x0800740), \
10080 X(vqdmull, 0x0800d00, N_INV, 0x0800b40), \
10081 X(vqdmulh, 0x0000b00, N_INV, 0x0800c40), \
10082 X(vqrdmulh, 0x1000b00, N_INV, 0x0800d40), \
10083 X(vshl, 0x0000400, N_INV, 0x0800510), \
10084 X(vqshl, 0x0000410, N_INV, 0x0800710), \
10085 X(vand, 0x0000110, N_INV, 0x0800030), \
10086 X(vbic, 0x0100110, N_INV, 0x0800030), \
10087 X(veor, 0x1000110, N_INV, N_INV), \
10088 X(vorn, 0x0300110, N_INV, 0x0800010), \
10089 X(vorr, 0x0200110, N_INV, 0x0800010), \
10090 X(vmvn, 0x1b00580, N_INV, 0x0800030), \
10091 X(vshll, 0x1b20300, N_INV, 0x0800a10), /* max shift, immediate. */ \
10092 X(vcvt, 0x1b30600, N_INV, 0x0800e10), /* integer, fixed-point. */ \
10093 X(vdup, 0xe800b10, N_INV, 0x1b00c00), /* arm, scalar. */ \
10094 X(vld1, 0x0200000, 0x0a00000, 0x0a00c00), /* interlv, lane, dup. */ \
10095 X(vst1, 0x0000000, 0x0800000, N_INV), \
10096 X(vld2, 0x0200100, 0x0a00100, 0x0a00d00), \
10097 X(vst2, 0x0000100, 0x0800100, N_INV), \
10098 X(vld3, 0x0200200, 0x0a00200, 0x0a00e00), \
10099 X(vst3, 0x0000200, 0x0800200, N_INV), \
10100 X(vld4, 0x0200300, 0x0a00300, 0x0a00f00), \
10101 X(vst4, 0x0000300, 0x0800300, N_INV), \
10102 X(vmovn, 0x1b20200, N_INV, N_INV), \
10103 X(vtrn, 0x1b20080, N_INV, N_INV), \
10104 X(vqmovn, 0x1b20200, N_INV, N_INV), \
037e8744
JB
10105 X(vqmovun, 0x1b20240, N_INV, N_INV), \
10106 X(vnmul, 0xe200a40, 0xe200b40, N_INV), \
10107 X(vnmla, 0xe000a40, 0xe000b40, N_INV), \
10108 X(vnmls, 0xe100a40, 0xe100b40, N_INV), \
10109 X(vcmp, 0xeb40a40, 0xeb40b40, N_INV), \
10110 X(vcmpz, 0xeb50a40, 0xeb50b40, N_INV), \
10111 X(vcmpe, 0xeb40ac0, 0xeb40bc0, N_INV), \
10112 X(vcmpez, 0xeb50ac0, 0xeb50bc0, N_INV)
5287ad62
JB
10113
10114enum neon_opc
10115{
10116#define X(OPC,I,F,S) N_MNEM_##OPC
10117NEON_ENC_TAB
10118#undef X
10119};
b99bd4ef 10120
5287ad62
JB
10121static const struct neon_tab_entry neon_enc_tab[] =
10122{
10123#define X(OPC,I,F,S) { (I), (F), (S) }
10124NEON_ENC_TAB
10125#undef X
10126};
b99bd4ef 10127
5287ad62
JB
10128#define NEON_ENC_INTEGER(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
10129#define NEON_ENC_ARMREG(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
10130#define NEON_ENC_POLY(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
10131#define NEON_ENC_FLOAT(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
10132#define NEON_ENC_SCALAR(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
10133#define NEON_ENC_IMMED(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
10134#define NEON_ENC_INTERLV(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
10135#define NEON_ENC_LANE(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
10136#define NEON_ENC_DUP(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
037e8744
JB
10137#define NEON_ENC_SINGLE(X) \
10138 ((neon_enc_tab[(X) & 0x0fffffff].integer) | ((X) & 0xf0000000))
10139#define NEON_ENC_DOUBLE(X) \
10140 ((neon_enc_tab[(X) & 0x0fffffff].float_or_poly) | ((X) & 0xf0000000))
5287ad62 10141
037e8744
JB
10142/* Define shapes for instruction operands. The following mnemonic characters
10143 are used in this table:
5287ad62 10144
037e8744 10145 F - VFP S<n> register
5287ad62
JB
10146 D - Neon D<n> register
10147 Q - Neon Q<n> register
10148 I - Immediate
10149 S - Scalar
10150 R - ARM register
10151 L - D<n> register list
037e8744
JB
10152
10153 This table is used to generate various data:
10154 - enumerations of the form NS_DDR to be used as arguments to
10155 neon_select_shape.
10156 - a table classifying shapes into single, double, quad, mixed.
10157 - a table used to drive neon_select_shape.
5287ad62 10158*/
b99bd4ef 10159
037e8744
JB
10160#define NEON_SHAPE_DEF \
10161 X(3, (D, D, D), DOUBLE), \
10162 X(3, (Q, Q, Q), QUAD), \
10163 X(3, (D, D, I), DOUBLE), \
10164 X(3, (Q, Q, I), QUAD), \
10165 X(3, (D, D, S), DOUBLE), \
10166 X(3, (Q, Q, S), QUAD), \
10167 X(2, (D, D), DOUBLE), \
10168 X(2, (Q, Q), QUAD), \
10169 X(2, (D, S), DOUBLE), \
10170 X(2, (Q, S), QUAD), \
10171 X(2, (D, R), DOUBLE), \
10172 X(2, (Q, R), QUAD), \
10173 X(2, (D, I), DOUBLE), \
10174 X(2, (Q, I), QUAD), \
10175 X(3, (D, L, D), DOUBLE), \
10176 X(2, (D, Q), MIXED), \
10177 X(2, (Q, D), MIXED), \
10178 X(3, (D, Q, I), MIXED), \
10179 X(3, (Q, D, I), MIXED), \
10180 X(3, (Q, D, D), MIXED), \
10181 X(3, (D, Q, Q), MIXED), \
10182 X(3, (Q, Q, D), MIXED), \
10183 X(3, (Q, D, S), MIXED), \
10184 X(3, (D, Q, S), MIXED), \
10185 X(4, (D, D, D, I), DOUBLE), \
10186 X(4, (Q, Q, Q, I), QUAD), \
10187 X(2, (F, F), SINGLE), \
10188 X(3, (F, F, F), SINGLE), \
10189 X(2, (F, I), SINGLE), \
10190 X(2, (F, D), MIXED), \
10191 X(2, (D, F), MIXED), \
10192 X(3, (F, F, I), MIXED), \
10193 X(4, (R, R, F, F), SINGLE), \
10194 X(4, (F, F, R, R), SINGLE), \
10195 X(3, (D, R, R), DOUBLE), \
10196 X(3, (R, R, D), DOUBLE), \
10197 X(2, (S, R), SINGLE), \
10198 X(2, (R, S), SINGLE), \
10199 X(2, (F, R), SINGLE), \
10200 X(2, (R, F), SINGLE)
10201
10202#define S2(A,B) NS_##A##B
10203#define S3(A,B,C) NS_##A##B##C
10204#define S4(A,B,C,D) NS_##A##B##C##D
10205
10206#define X(N, L, C) S##N L
10207
5287ad62
JB
10208enum neon_shape
10209{
037e8744
JB
10210 NEON_SHAPE_DEF,
10211 NS_NULL
5287ad62 10212};
b99bd4ef 10213
037e8744
JB
10214#undef X
10215#undef S2
10216#undef S3
10217#undef S4
10218
10219enum neon_shape_class
10220{
10221 SC_SINGLE,
10222 SC_DOUBLE,
10223 SC_QUAD,
10224 SC_MIXED
10225};
10226
10227#define X(N, L, C) SC_##C
10228
10229static enum neon_shape_class neon_shape_class[] =
10230{
10231 NEON_SHAPE_DEF
10232};
10233
10234#undef X
10235
10236enum neon_shape_el
10237{
10238 SE_F,
10239 SE_D,
10240 SE_Q,
10241 SE_I,
10242 SE_S,
10243 SE_R,
10244 SE_L
10245};
10246
10247/* Register widths of above. */
10248static unsigned neon_shape_el_size[] =
10249{
10250 32,
10251 64,
10252 128,
10253 0,
10254 32,
10255 32,
10256 0
10257};
10258
10259struct neon_shape_info
10260{
10261 unsigned els;
10262 enum neon_shape_el el[NEON_MAX_TYPE_ELS];
10263};
10264
10265#define S2(A,B) { SE_##A, SE_##B }
10266#define S3(A,B,C) { SE_##A, SE_##B, SE_##C }
10267#define S4(A,B,C,D) { SE_##A, SE_##B, SE_##C, SE_##D }
10268
10269#define X(N, L, C) { N, S##N L }
10270
10271static struct neon_shape_info neon_shape_tab[] =
10272{
10273 NEON_SHAPE_DEF
10274};
10275
10276#undef X
10277#undef S2
10278#undef S3
10279#undef S4
10280
5287ad62
JB
10281/* Bit masks used in type checking given instructions.
10282 'N_EQK' means the type must be the same as (or based on in some way) the key
10283 type, which itself is marked with the 'N_KEY' bit. If the 'N_EQK' bit is
10284 set, various other bits can be set as well in order to modify the meaning of
10285 the type constraint. */
10286
10287enum neon_type_mask
10288{
10289 N_S8 = 0x000001,
10290 N_S16 = 0x000002,
10291 N_S32 = 0x000004,
10292 N_S64 = 0x000008,
10293 N_U8 = 0x000010,
10294 N_U16 = 0x000020,
10295 N_U32 = 0x000040,
10296 N_U64 = 0x000080,
10297 N_I8 = 0x000100,
10298 N_I16 = 0x000200,
10299 N_I32 = 0x000400,
10300 N_I64 = 0x000800,
10301 N_8 = 0x001000,
10302 N_16 = 0x002000,
10303 N_32 = 0x004000,
10304 N_64 = 0x008000,
10305 N_P8 = 0x010000,
10306 N_P16 = 0x020000,
10307 N_F32 = 0x040000,
037e8744
JB
10308 N_F64 = 0x080000,
10309 N_KEY = 0x100000, /* key element (main type specifier). */
10310 N_EQK = 0x200000, /* given operand has the same type & size as the key. */
10311 N_VFP = 0x400000, /* VFP mode: operand size must match register width. */
5287ad62
JB
10312 N_DBL = 0x000001, /* if N_EQK, this operand is twice the size. */
10313 N_HLF = 0x000002, /* if N_EQK, this operand is half the size. */
10314 N_SGN = 0x000004, /* if N_EQK, this operand is forced to be signed. */
10315 N_UNS = 0x000008, /* if N_EQK, this operand is forced to be unsigned. */
10316 N_INT = 0x000010, /* if N_EQK, this operand is forced to be integer. */
10317 N_FLT = 0x000020, /* if N_EQK, this operand is forced to be float. */
dcbf9037 10318 N_SIZ = 0x000040, /* if N_EQK, this operand is forced to be size-only. */
5287ad62 10319 N_UTYP = 0,
037e8744 10320 N_MAX_NONSPECIAL = N_F64
5287ad62
JB
10321};
10322
dcbf9037
JB
10323#define N_ALLMODS (N_DBL | N_HLF | N_SGN | N_UNS | N_INT | N_FLT | N_SIZ)
10324
5287ad62
JB
10325#define N_SU_ALL (N_S8 | N_S16 | N_S32 | N_S64 | N_U8 | N_U16 | N_U32 | N_U64)
10326#define N_SU_32 (N_S8 | N_S16 | N_S32 | N_U8 | N_U16 | N_U32)
10327#define N_SU_16_64 (N_S16 | N_S32 | N_S64 | N_U16 | N_U32 | N_U64)
10328#define N_SUF_32 (N_SU_32 | N_F32)
10329#define N_I_ALL (N_I8 | N_I16 | N_I32 | N_I64)
10330#define N_IF_32 (N_I8 | N_I16 | N_I32 | N_F32)
10331
10332/* Pass this as the first type argument to neon_check_type to ignore types
10333 altogether. */
10334#define N_IGNORE_TYPE (N_KEY | N_EQK)
10335
037e8744
JB
10336/* Select a "shape" for the current instruction (describing register types or
10337 sizes) from a list of alternatives. Return NS_NULL if the current instruction
10338 doesn't fit. For non-polymorphic shapes, checking is usually done as a
10339 function of operand parsing, so this function doesn't need to be called.
10340 Shapes should be listed in order of decreasing length. */
5287ad62
JB
10341
10342static enum neon_shape
037e8744 10343neon_select_shape (enum neon_shape shape, ...)
5287ad62 10344{
037e8744
JB
10345 va_list ap;
10346 enum neon_shape first_shape = shape;
5287ad62
JB
10347
10348 /* Fix missing optional operands. FIXME: we don't know at this point how
10349 many arguments we should have, so this makes the assumption that we have
10350 > 1. This is true of all current Neon opcodes, I think, but may not be
10351 true in the future. */
10352 if (!inst.operands[1].present)
10353 inst.operands[1] = inst.operands[0];
10354
037e8744 10355 va_start (ap, shape);
5287ad62 10356
037e8744
JB
10357 for (; shape != NS_NULL; shape = va_arg (ap, int))
10358 {
10359 unsigned j;
10360 int matches = 1;
10361
10362 for (j = 0; j < neon_shape_tab[shape].els; j++)
10363 {
10364 if (!inst.operands[j].present)
10365 {
10366 matches = 0;
10367 break;
10368 }
10369
10370 switch (neon_shape_tab[shape].el[j])
10371 {
10372 case SE_F:
10373 if (!(inst.operands[j].isreg
10374 && inst.operands[j].isvec
10375 && inst.operands[j].issingle
10376 && !inst.operands[j].isquad))
10377 matches = 0;
10378 break;
10379
10380 case SE_D:
10381 if (!(inst.operands[j].isreg
10382 && inst.operands[j].isvec
10383 && !inst.operands[j].isquad
10384 && !inst.operands[j].issingle))
10385 matches = 0;
10386 break;
10387
10388 case SE_R:
10389 if (!(inst.operands[j].isreg
10390 && !inst.operands[j].isvec))
10391 matches = 0;
10392 break;
10393
10394 case SE_Q:
10395 if (!(inst.operands[j].isreg
10396 && inst.operands[j].isvec
10397 && inst.operands[j].isquad
10398 && !inst.operands[j].issingle))
10399 matches = 0;
10400 break;
10401
10402 case SE_I:
10403 if (!(!inst.operands[j].isreg
10404 && !inst.operands[j].isscalar))
10405 matches = 0;
10406 break;
10407
10408 case SE_S:
10409 if (!(!inst.operands[j].isreg
10410 && inst.operands[j].isscalar))
10411 matches = 0;
10412 break;
10413
10414 case SE_L:
10415 break;
10416 }
10417 }
10418 if (matches)
5287ad62 10419 break;
037e8744 10420 }
5287ad62 10421
037e8744 10422 va_end (ap);
5287ad62 10423
037e8744
JB
10424 if (shape == NS_NULL && first_shape != NS_NULL)
10425 first_error (_("invalid instruction shape"));
5287ad62 10426
037e8744
JB
10427 return shape;
10428}
5287ad62 10429
037e8744
JB
10430/* True if SHAPE is predominantly a quadword operation (most of the time, this
10431 means the Q bit should be set). */
10432
10433static int
10434neon_quad (enum neon_shape shape)
10435{
10436 return neon_shape_class[shape] == SC_QUAD;
5287ad62 10437}
037e8744 10438
5287ad62
JB
10439static void
10440neon_modify_type_size (unsigned typebits, enum neon_el_type *g_type,
10441 unsigned *g_size)
10442{
10443 /* Allow modification to be made to types which are constrained to be
10444 based on the key element, based on bits set alongside N_EQK. */
10445 if ((typebits & N_EQK) != 0)
10446 {
10447 if ((typebits & N_HLF) != 0)
10448 *g_size /= 2;
10449 else if ((typebits & N_DBL) != 0)
10450 *g_size *= 2;
10451 if ((typebits & N_SGN) != 0)
10452 *g_type = NT_signed;
10453 else if ((typebits & N_UNS) != 0)
10454 *g_type = NT_unsigned;
10455 else if ((typebits & N_INT) != 0)
10456 *g_type = NT_integer;
10457 else if ((typebits & N_FLT) != 0)
10458 *g_type = NT_float;
dcbf9037
JB
10459 else if ((typebits & N_SIZ) != 0)
10460 *g_type = NT_untyped;
5287ad62
JB
10461 }
10462}
10463
10464/* Return operand OPNO promoted by bits set in THISARG. KEY should be the "key"
10465 operand type, i.e. the single type specified in a Neon instruction when it
10466 is the only one given. */
10467
10468static struct neon_type_el
10469neon_type_promote (struct neon_type_el *key, unsigned thisarg)
10470{
10471 struct neon_type_el dest = *key;
10472
10473 assert ((thisarg & N_EQK) != 0);
10474
10475 neon_modify_type_size (thisarg, &dest.type, &dest.size);
10476
10477 return dest;
10478}
10479
10480/* Convert Neon type and size into compact bitmask representation. */
10481
10482static enum neon_type_mask
10483type_chk_of_el_type (enum neon_el_type type, unsigned size)
10484{
10485 switch (type)
10486 {
10487 case NT_untyped:
10488 switch (size)
10489 {
10490 case 8: return N_8;
10491 case 16: return N_16;
10492 case 32: return N_32;
10493 case 64: return N_64;
10494 default: ;
10495 }
10496 break;
10497
10498 case NT_integer:
10499 switch (size)
10500 {
10501 case 8: return N_I8;
10502 case 16: return N_I16;
10503 case 32: return N_I32;
10504 case 64: return N_I64;
10505 default: ;
10506 }
10507 break;
10508
10509 case NT_float:
037e8744
JB
10510 switch (size)
10511 {
10512 case 32: return N_F32;
10513 case 64: return N_F64;
10514 default: ;
10515 }
5287ad62
JB
10516 break;
10517
10518 case NT_poly:
10519 switch (size)
10520 {
10521 case 8: return N_P8;
10522 case 16: return N_P16;
10523 default: ;
10524 }
10525 break;
10526
10527 case NT_signed:
10528 switch (size)
10529 {
10530 case 8: return N_S8;
10531 case 16: return N_S16;
10532 case 32: return N_S32;
10533 case 64: return N_S64;
10534 default: ;
10535 }
10536 break;
10537
10538 case NT_unsigned:
10539 switch (size)
10540 {
10541 case 8: return N_U8;
10542 case 16: return N_U16;
10543 case 32: return N_U32;
10544 case 64: return N_U64;
10545 default: ;
10546 }
10547 break;
10548
10549 default: ;
10550 }
10551
10552 return N_UTYP;
10553}
10554
10555/* Convert compact Neon bitmask type representation to a type and size. Only
10556 handles the case where a single bit is set in the mask. */
10557
dcbf9037 10558static int
5287ad62
JB
10559el_type_of_type_chk (enum neon_el_type *type, unsigned *size,
10560 enum neon_type_mask mask)
10561{
dcbf9037
JB
10562 if ((mask & N_EQK) != 0)
10563 return FAIL;
10564
5287ad62
JB
10565 if ((mask & (N_S8 | N_U8 | N_I8 | N_8 | N_P8)) != 0)
10566 *size = 8;
dcbf9037 10567 else if ((mask & (N_S16 | N_U16 | N_I16 | N_16 | N_P16)) != 0)
5287ad62 10568 *size = 16;
dcbf9037 10569 else if ((mask & (N_S32 | N_U32 | N_I32 | N_32 | N_F32)) != 0)
5287ad62 10570 *size = 32;
037e8744 10571 else if ((mask & (N_S64 | N_U64 | N_I64 | N_64 | N_F64)) != 0)
5287ad62 10572 *size = 64;
dcbf9037
JB
10573 else
10574 return FAIL;
10575
5287ad62
JB
10576 if ((mask & (N_S8 | N_S16 | N_S32 | N_S64)) != 0)
10577 *type = NT_signed;
dcbf9037 10578 else if ((mask & (N_U8 | N_U16 | N_U32 | N_U64)) != 0)
5287ad62 10579 *type = NT_unsigned;
dcbf9037 10580 else if ((mask & (N_I8 | N_I16 | N_I32 | N_I64)) != 0)
5287ad62 10581 *type = NT_integer;
dcbf9037 10582 else if ((mask & (N_8 | N_16 | N_32 | N_64)) != 0)
5287ad62 10583 *type = NT_untyped;
dcbf9037 10584 else if ((mask & (N_P8 | N_P16)) != 0)
5287ad62 10585 *type = NT_poly;
037e8744 10586 else if ((mask & (N_F32 | N_F64)) != 0)
5287ad62 10587 *type = NT_float;
dcbf9037
JB
10588 else
10589 return FAIL;
10590
10591 return SUCCESS;
5287ad62
JB
10592}
10593
10594/* Modify a bitmask of allowed types. This is only needed for type
10595 relaxation. */
10596
10597static unsigned
10598modify_types_allowed (unsigned allowed, unsigned mods)
10599{
10600 unsigned size;
10601 enum neon_el_type type;
10602 unsigned destmask;
10603 int i;
10604
10605 destmask = 0;
10606
10607 for (i = 1; i <= N_MAX_NONSPECIAL; i <<= 1)
10608 {
dcbf9037
JB
10609 if (el_type_of_type_chk (&type, &size, allowed & i) == SUCCESS)
10610 {
10611 neon_modify_type_size (mods, &type, &size);
10612 destmask |= type_chk_of_el_type (type, size);
10613 }
5287ad62
JB
10614 }
10615
10616 return destmask;
10617}
10618
10619/* Check type and return type classification.
10620 The manual states (paraphrase): If one datatype is given, it indicates the
10621 type given in:
10622 - the second operand, if there is one
10623 - the operand, if there is no second operand
10624 - the result, if there are no operands.
10625 This isn't quite good enough though, so we use a concept of a "key" datatype
10626 which is set on a per-instruction basis, which is the one which matters when
10627 only one data type is written.
10628 Note: this function has side-effects (e.g. filling in missing operands). All
037e8744 10629 Neon instructions should call it before performing bit encoding. */
5287ad62
JB
10630
10631static struct neon_type_el
10632neon_check_type (unsigned els, enum neon_shape ns, ...)
10633{
10634 va_list ap;
10635 unsigned i, pass, key_el = 0;
10636 unsigned types[NEON_MAX_TYPE_ELS];
10637 enum neon_el_type k_type = NT_invtype;
10638 unsigned k_size = -1u;
10639 struct neon_type_el badtype = {NT_invtype, -1};
10640 unsigned key_allowed = 0;
10641
10642 /* Optional registers in Neon instructions are always (not) in operand 1.
10643 Fill in the missing operand here, if it was omitted. */
10644 if (els > 1 && !inst.operands[1].present)
10645 inst.operands[1] = inst.operands[0];
10646
10647 /* Suck up all the varargs. */
10648 va_start (ap, ns);
10649 for (i = 0; i < els; i++)
10650 {
10651 unsigned thisarg = va_arg (ap, unsigned);
10652 if (thisarg == N_IGNORE_TYPE)
10653 {
10654 va_end (ap);
10655 return badtype;
10656 }
10657 types[i] = thisarg;
10658 if ((thisarg & N_KEY) != 0)
10659 key_el = i;
10660 }
10661 va_end (ap);
10662
dcbf9037
JB
10663 if (inst.vectype.elems > 0)
10664 for (i = 0; i < els; i++)
10665 if (inst.operands[i].vectype.type != NT_invtype)
10666 {
10667 first_error (_("types specified in both the mnemonic and operands"));
10668 return badtype;
10669 }
10670
5287ad62
JB
10671 /* Duplicate inst.vectype elements here as necessary.
10672 FIXME: No idea if this is exactly the same as the ARM assembler,
10673 particularly when an insn takes one register and one non-register
10674 operand. */
10675 if (inst.vectype.elems == 1 && els > 1)
10676 {
10677 unsigned j;
10678 inst.vectype.elems = els;
10679 inst.vectype.el[key_el] = inst.vectype.el[0];
10680 for (j = 0; j < els; j++)
dcbf9037
JB
10681 if (j != key_el)
10682 inst.vectype.el[j] = neon_type_promote (&inst.vectype.el[key_el],
10683 types[j]);
10684 }
10685 else if (inst.vectype.elems == 0 && els > 0)
10686 {
10687 unsigned j;
10688 /* No types were given after the mnemonic, so look for types specified
10689 after each operand. We allow some flexibility here; as long as the
10690 "key" operand has a type, we can infer the others. */
10691 for (j = 0; j < els; j++)
10692 if (inst.operands[j].vectype.type != NT_invtype)
10693 inst.vectype.el[j] = inst.operands[j].vectype;
10694
10695 if (inst.operands[key_el].vectype.type != NT_invtype)
5287ad62 10696 {
dcbf9037
JB
10697 for (j = 0; j < els; j++)
10698 if (inst.operands[j].vectype.type == NT_invtype)
10699 inst.vectype.el[j] = neon_type_promote (&inst.vectype.el[key_el],
10700 types[j]);
10701 }
10702 else
10703 {
10704 first_error (_("operand types can't be inferred"));
10705 return badtype;
5287ad62
JB
10706 }
10707 }
10708 else if (inst.vectype.elems != els)
10709 {
dcbf9037 10710 first_error (_("type specifier has the wrong number of parts"));
5287ad62
JB
10711 return badtype;
10712 }
10713
10714 for (pass = 0; pass < 2; pass++)
10715 {
10716 for (i = 0; i < els; i++)
10717 {
10718 unsigned thisarg = types[i];
10719 unsigned types_allowed = ((thisarg & N_EQK) != 0 && pass != 0)
10720 ? modify_types_allowed (key_allowed, thisarg) : thisarg;
10721 enum neon_el_type g_type = inst.vectype.el[i].type;
10722 unsigned g_size = inst.vectype.el[i].size;
10723
10724 /* Decay more-specific signed & unsigned types to sign-insensitive
10725 integer types if sign-specific variants are unavailable. */
10726 if ((g_type == NT_signed || g_type == NT_unsigned)
10727 && (types_allowed & N_SU_ALL) == 0)
10728 g_type = NT_integer;
10729
10730 /* If only untyped args are allowed, decay any more specific types to
10731 them. Some instructions only care about signs for some element
10732 sizes, so handle that properly. */
10733 if ((g_size == 8 && (types_allowed & N_8) != 0)
10734 || (g_size == 16 && (types_allowed & N_16) != 0)
10735 || (g_size == 32 && (types_allowed & N_32) != 0)
10736 || (g_size == 64 && (types_allowed & N_64) != 0))
10737 g_type = NT_untyped;
10738
10739 if (pass == 0)
10740 {
10741 if ((thisarg & N_KEY) != 0)
10742 {
10743 k_type = g_type;
10744 k_size = g_size;
10745 key_allowed = thisarg & ~N_KEY;
10746 }
10747 }
10748 else
10749 {
037e8744
JB
10750 if ((thisarg & N_VFP) != 0)
10751 {
10752 enum neon_shape_el regshape = neon_shape_tab[ns].el[i];
10753 unsigned regwidth = neon_shape_el_size[regshape], match;
10754
10755 /* In VFP mode, operands must match register widths. If we
10756 have a key operand, use its width, else use the width of
10757 the current operand. */
10758 if (k_size != -1u)
10759 match = k_size;
10760 else
10761 match = g_size;
10762
10763 if (regwidth != match)
10764 {
10765 first_error (_("operand size must match register width"));
10766 return badtype;
10767 }
10768 }
10769
5287ad62
JB
10770 if ((thisarg & N_EQK) == 0)
10771 {
10772 unsigned given_type = type_chk_of_el_type (g_type, g_size);
10773
10774 if ((given_type & types_allowed) == 0)
10775 {
dcbf9037 10776 first_error (_("bad type in Neon instruction"));
5287ad62
JB
10777 return badtype;
10778 }
10779 }
10780 else
10781 {
10782 enum neon_el_type mod_k_type = k_type;
10783 unsigned mod_k_size = k_size;
10784 neon_modify_type_size (thisarg, &mod_k_type, &mod_k_size);
10785 if (g_type != mod_k_type || g_size != mod_k_size)
10786 {
dcbf9037 10787 first_error (_("inconsistent types in Neon instruction"));
5287ad62
JB
10788 return badtype;
10789 }
10790 }
10791 }
10792 }
10793 }
10794
10795 return inst.vectype.el[key_el];
10796}
10797
037e8744 10798/* Neon-style VFP instruction forwarding. */
5287ad62 10799
037e8744
JB
10800/* Thumb VFP instructions have 0xE in the condition field. */
10801
10802static void
10803do_vfp_cond_or_thumb (void)
5287ad62
JB
10804{
10805 if (thumb_mode)
037e8744 10806 inst.instruction |= 0xe0000000;
5287ad62 10807 else
037e8744 10808 inst.instruction |= inst.cond << 28;
5287ad62
JB
10809}
10810
037e8744
JB
10811/* Look up and encode a simple mnemonic, for use as a helper function for the
10812 Neon-style VFP syntax. This avoids duplication of bits of the insns table,
10813 etc. It is assumed that operand parsing has already been done, and that the
10814 operands are in the form expected by the given opcode (this isn't necessarily
10815 the same as the form in which they were parsed, hence some massaging must
10816 take place before this function is called).
10817 Checks current arch version against that in the looked-up opcode. */
5287ad62 10818
037e8744
JB
10819static void
10820do_vfp_nsyn_opcode (const char *opname)
5287ad62 10821{
037e8744
JB
10822 const struct asm_opcode *opcode;
10823
10824 opcode = hash_find (arm_ops_hsh, opname);
5287ad62 10825
037e8744
JB
10826 if (!opcode)
10827 abort ();
5287ad62 10828
037e8744
JB
10829 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant,
10830 thumb_mode ? *opcode->tvariant : *opcode->avariant),
10831 _(BAD_FPU));
5287ad62 10832
037e8744
JB
10833 if (thumb_mode)
10834 {
10835 inst.instruction = opcode->tvalue;
10836 opcode->tencode ();
10837 }
10838 else
10839 {
10840 inst.instruction = (inst.cond << 28) | opcode->avalue;
10841 opcode->aencode ();
10842 }
10843}
5287ad62
JB
10844
10845static void
037e8744 10846do_vfp_nsyn_add_sub (enum neon_shape rs)
5287ad62 10847{
037e8744
JB
10848 int is_add = (inst.instruction & 0x0fffffff) == N_MNEM_vadd;
10849
10850 if (rs == NS_FFF)
10851 {
10852 if (is_add)
10853 do_vfp_nsyn_opcode ("fadds");
10854 else
10855 do_vfp_nsyn_opcode ("fsubs");
10856 }
10857 else
10858 {
10859 if (is_add)
10860 do_vfp_nsyn_opcode ("faddd");
10861 else
10862 do_vfp_nsyn_opcode ("fsubd");
10863 }
10864}
10865
10866/* Check operand types to see if this is a VFP instruction, and if so call
10867 PFN (). */
10868
10869static int
10870try_vfp_nsyn (int args, void (*pfn) (enum neon_shape))
10871{
10872 enum neon_shape rs;
10873 struct neon_type_el et;
10874
10875 switch (args)
10876 {
10877 case 2:
10878 rs = neon_select_shape (NS_FF, NS_DD, NS_NULL);
10879 et = neon_check_type (2, rs,
10880 N_EQK | N_VFP, N_F32 | N_F64 | N_KEY | N_VFP);
10881 break;
10882
10883 case 3:
10884 rs = neon_select_shape (NS_FFF, NS_DDD, NS_NULL);
10885 et = neon_check_type (3, rs,
10886 N_EQK | N_VFP, N_EQK | N_VFP, N_F32 | N_F64 | N_KEY | N_VFP);
10887 break;
10888
10889 default:
10890 abort ();
10891 }
10892
10893 if (et.type != NT_invtype)
10894 {
10895 pfn (rs);
10896 return SUCCESS;
10897 }
10898 else
10899 inst.error = NULL;
10900
10901 return FAIL;
10902}
10903
10904static void
10905do_vfp_nsyn_mla_mls (enum neon_shape rs)
10906{
10907 int is_mla = (inst.instruction & 0x0fffffff) == N_MNEM_vmla;
10908
10909 if (rs == NS_FFF)
10910 {
10911 if (is_mla)
10912 do_vfp_nsyn_opcode ("fmacs");
10913 else
10914 do_vfp_nsyn_opcode ("fmscs");
10915 }
10916 else
10917 {
10918 if (is_mla)
10919 do_vfp_nsyn_opcode ("fmacd");
10920 else
10921 do_vfp_nsyn_opcode ("fmscd");
10922 }
10923}
10924
10925static void
10926do_vfp_nsyn_mul (enum neon_shape rs)
10927{
10928 if (rs == NS_FFF)
10929 do_vfp_nsyn_opcode ("fmuls");
10930 else
10931 do_vfp_nsyn_opcode ("fmuld");
10932}
10933
10934static void
10935do_vfp_nsyn_abs_neg (enum neon_shape rs)
10936{
10937 int is_neg = (inst.instruction & 0x80) != 0;
10938 neon_check_type (2, rs, N_EQK | N_VFP, N_F32 | N_F64 | N_VFP | N_KEY);
10939
10940 if (rs == NS_FF)
10941 {
10942 if (is_neg)
10943 do_vfp_nsyn_opcode ("fnegs");
10944 else
10945 do_vfp_nsyn_opcode ("fabss");
10946 }
10947 else
10948 {
10949 if (is_neg)
10950 do_vfp_nsyn_opcode ("fnegd");
10951 else
10952 do_vfp_nsyn_opcode ("fabsd");
10953 }
10954}
10955
10956/* Encode single-precision (only!) VFP fldm/fstm instructions. Double precision
10957 insns belong to Neon, and are handled elsewhere. */
10958
10959static void
10960do_vfp_nsyn_ldm_stm (int is_dbmode)
10961{
10962 int is_ldm = (inst.instruction & (1 << 20)) != 0;
10963 if (is_ldm)
10964 {
10965 if (is_dbmode)
10966 do_vfp_nsyn_opcode ("fldmdbs");
10967 else
10968 do_vfp_nsyn_opcode ("fldmias");
10969 }
10970 else
10971 {
10972 if (is_dbmode)
10973 do_vfp_nsyn_opcode ("fstmdbs");
10974 else
10975 do_vfp_nsyn_opcode ("fstmias");
10976 }
10977}
10978
037e8744
JB
10979static void
10980do_vfp_nsyn_sqrt (void)
10981{
10982 enum neon_shape rs = neon_select_shape (NS_FF, NS_DD, NS_NULL);
10983 neon_check_type (2, rs, N_EQK | N_VFP, N_F32 | N_F64 | N_KEY | N_VFP);
10984
10985 if (rs == NS_FF)
10986 do_vfp_nsyn_opcode ("fsqrts");
10987 else
10988 do_vfp_nsyn_opcode ("fsqrtd");
10989}
10990
10991static void
10992do_vfp_nsyn_div (void)
10993{
10994 enum neon_shape rs = neon_select_shape (NS_FFF, NS_DDD, NS_NULL);
10995 neon_check_type (3, rs, N_EQK | N_VFP, N_EQK | N_VFP,
10996 N_F32 | N_F64 | N_KEY | N_VFP);
10997
10998 if (rs == NS_FFF)
10999 do_vfp_nsyn_opcode ("fdivs");
11000 else
11001 do_vfp_nsyn_opcode ("fdivd");
11002}
11003
11004static void
11005do_vfp_nsyn_nmul (void)
11006{
11007 enum neon_shape rs = neon_select_shape (NS_FFF, NS_DDD, NS_NULL);
11008 neon_check_type (3, rs, N_EQK | N_VFP, N_EQK | N_VFP,
11009 N_F32 | N_F64 | N_KEY | N_VFP);
11010
11011 if (rs == NS_FFF)
11012 {
11013 inst.instruction = NEON_ENC_SINGLE (inst.instruction);
11014 do_vfp_sp_dyadic ();
11015 }
11016 else
11017 {
11018 inst.instruction = NEON_ENC_DOUBLE (inst.instruction);
11019 do_vfp_dp_rd_rn_rm ();
11020 }
11021 do_vfp_cond_or_thumb ();
11022}
11023
11024static void
11025do_vfp_nsyn_cmp (void)
11026{
11027 if (inst.operands[1].isreg)
11028 {
11029 enum neon_shape rs = neon_select_shape (NS_FF, NS_DD, NS_NULL);
11030 neon_check_type (2, rs, N_EQK | N_VFP, N_F32 | N_F64 | N_KEY | N_VFP);
11031
11032 if (rs == NS_FF)
11033 {
11034 inst.instruction = NEON_ENC_SINGLE (inst.instruction);
11035 do_vfp_sp_monadic ();
11036 }
11037 else
11038 {
11039 inst.instruction = NEON_ENC_DOUBLE (inst.instruction);
11040 do_vfp_dp_rd_rm ();
11041 }
11042 }
11043 else
11044 {
11045 enum neon_shape rs = neon_select_shape (NS_FI, NS_DI, NS_NULL);
11046 neon_check_type (2, rs, N_F32 | N_F64 | N_KEY | N_VFP, N_EQK);
11047
11048 switch (inst.instruction & 0x0fffffff)
11049 {
11050 case N_MNEM_vcmp:
11051 inst.instruction += N_MNEM_vcmpz - N_MNEM_vcmp;
11052 break;
11053 case N_MNEM_vcmpe:
11054 inst.instruction += N_MNEM_vcmpez - N_MNEM_vcmpe;
11055 break;
11056 default:
11057 abort ();
11058 }
11059
11060 if (rs == NS_FI)
11061 {
11062 inst.instruction = NEON_ENC_SINGLE (inst.instruction);
11063 do_vfp_sp_compare_z ();
11064 }
11065 else
11066 {
11067 inst.instruction = NEON_ENC_DOUBLE (inst.instruction);
11068 do_vfp_dp_rd ();
11069 }
11070 }
11071 do_vfp_cond_or_thumb ();
11072}
11073
11074static void
11075nsyn_insert_sp (void)
11076{
11077 inst.operands[1] = inst.operands[0];
11078 memset (&inst.operands[0], '\0', sizeof (inst.operands[0]));
11079 inst.operands[0].reg = 13;
11080 inst.operands[0].isreg = 1;
11081 inst.operands[0].writeback = 1;
11082 inst.operands[0].present = 1;
11083}
11084
11085static void
11086do_vfp_nsyn_push (void)
11087{
11088 nsyn_insert_sp ();
11089 if (inst.operands[1].issingle)
11090 do_vfp_nsyn_opcode ("fstmdbs");
11091 else
11092 do_vfp_nsyn_opcode ("fstmdbd");
11093}
11094
11095static void
11096do_vfp_nsyn_pop (void)
11097{
11098 nsyn_insert_sp ();
11099 if (inst.operands[1].issingle)
11100 do_vfp_nsyn_opcode ("fldmdbs");
11101 else
11102 do_vfp_nsyn_opcode ("fldmdbd");
11103}
11104
11105/* Fix up Neon data-processing instructions, ORing in the correct bits for
11106 ARM mode or Thumb mode and moving the encoded bit 24 to bit 28. */
11107
11108static unsigned
11109neon_dp_fixup (unsigned i)
11110{
11111 if (thumb_mode)
11112 {
11113 /* The U bit is at bit 24 by default. Move to bit 28 in Thumb mode. */
11114 if (i & (1 << 24))
11115 i |= 1 << 28;
11116
11117 i &= ~(1 << 24);
11118
11119 i |= 0xef000000;
11120 }
11121 else
11122 i |= 0xf2000000;
11123
11124 return i;
11125}
11126
11127/* Turn a size (8, 16, 32, 64) into the respective bit number minus 3
11128 (0, 1, 2, 3). */
11129
11130static unsigned
11131neon_logbits (unsigned x)
11132{
11133 return ffs (x) - 4;
11134}
11135
11136#define LOW4(R) ((R) & 0xf)
11137#define HI1(R) (((R) >> 4) & 1)
11138
11139/* Encode insns with bit pattern:
11140
11141 |28/24|23|22 |21 20|19 16|15 12|11 8|7|6|5|4|3 0|
11142 | U |x |D |size | Rn | Rd |x x x x|N|Q|M|x| Rm |
11143
11144 SIZE is passed in bits. -1 means size field isn't changed, in case it has a
11145 different meaning for some instruction. */
11146
11147static void
11148neon_three_same (int isquad, int ubit, int size)
11149{
11150 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
11151 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
11152 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
11153 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
11154 inst.instruction |= LOW4 (inst.operands[2].reg);
11155 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
11156 inst.instruction |= (isquad != 0) << 6;
11157 inst.instruction |= (ubit != 0) << 24;
11158 if (size != -1)
11159 inst.instruction |= neon_logbits (size) << 20;
11160
11161 inst.instruction = neon_dp_fixup (inst.instruction);
11162}
11163
11164/* Encode instructions of the form:
11165
11166 |28/24|23|22|21 20|19 18|17 16|15 12|11 7|6|5|4|3 0|
11167 | U |x |D |x x |size |x x | Rd |x x x x x|Q|M|x| Rm |
5287ad62
JB
11168
11169 Don't write size if SIZE == -1. */
11170
11171static void
11172neon_two_same (int qbit, int ubit, int size)
11173{
11174 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
11175 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
11176 inst.instruction |= LOW4 (inst.operands[1].reg);
11177 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
11178 inst.instruction |= (qbit != 0) << 6;
11179 inst.instruction |= (ubit != 0) << 24;
11180
11181 if (size != -1)
11182 inst.instruction |= neon_logbits (size) << 18;
11183
11184 inst.instruction = neon_dp_fixup (inst.instruction);
11185}
11186
11187/* Neon instruction encoders, in approximate order of appearance. */
11188
11189static void
11190do_neon_dyadic_i_su (void)
11191{
037e8744 11192 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
11193 struct neon_type_el et = neon_check_type (3, rs,
11194 N_EQK, N_EQK, N_SU_32 | N_KEY);
037e8744 11195 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
11196}
11197
11198static void
11199do_neon_dyadic_i64_su (void)
11200{
037e8744 11201 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
11202 struct neon_type_el et = neon_check_type (3, rs,
11203 N_EQK, N_EQK, N_SU_ALL | N_KEY);
037e8744 11204 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
11205}
11206
11207static void
11208neon_imm_shift (int write_ubit, int uval, int isquad, struct neon_type_el et,
11209 unsigned immbits)
11210{
11211 unsigned size = et.size >> 3;
11212 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
11213 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
11214 inst.instruction |= LOW4 (inst.operands[1].reg);
11215 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
11216 inst.instruction |= (isquad != 0) << 6;
11217 inst.instruction |= immbits << 16;
11218 inst.instruction |= (size >> 3) << 7;
11219 inst.instruction |= (size & 0x7) << 19;
11220 if (write_ubit)
11221 inst.instruction |= (uval != 0) << 24;
11222
11223 inst.instruction = neon_dp_fixup (inst.instruction);
11224}
11225
11226static void
11227do_neon_shl_imm (void)
11228{
11229 if (!inst.operands[2].isreg)
11230 {
037e8744 11231 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
11232 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_KEY | N_I_ALL);
11233 inst.instruction = NEON_ENC_IMMED (inst.instruction);
037e8744 11234 neon_imm_shift (FALSE, 0, neon_quad (rs), et, inst.operands[2].imm);
5287ad62
JB
11235 }
11236 else
11237 {
037e8744 11238 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
11239 struct neon_type_el et = neon_check_type (3, rs,
11240 N_EQK, N_SU_ALL | N_KEY, N_EQK | N_SGN);
11241 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
037e8744 11242 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
11243 }
11244}
11245
11246static void
11247do_neon_qshl_imm (void)
11248{
11249 if (!inst.operands[2].isreg)
11250 {
037e8744 11251 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
11252 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_ALL | N_KEY);
11253 inst.instruction = NEON_ENC_IMMED (inst.instruction);
037e8744 11254 neon_imm_shift (TRUE, et.type == NT_unsigned, neon_quad (rs), et,
5287ad62
JB
11255 inst.operands[2].imm);
11256 }
11257 else
11258 {
037e8744 11259 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
11260 struct neon_type_el et = neon_check_type (3, rs,
11261 N_EQK, N_SU_ALL | N_KEY, N_EQK | N_SGN);
11262 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
037e8744 11263 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
11264 }
11265}
11266
11267static int
11268neon_cmode_for_logic_imm (unsigned immediate, unsigned *immbits, int size)
11269{
11270 /* Handle .I8 and .I64 as pseudo-instructions. */
11271 switch (size)
11272 {
11273 case 8:
11274 /* Unfortunately, this will make everything apart from zero out-of-range.
11275 FIXME is this the intended semantics? There doesn't seem much point in
11276 accepting .I8 if so. */
11277 immediate |= immediate << 8;
11278 size = 16;
11279 break;
11280 case 64:
11281 /* Similarly, anything other than zero will be replicated in bits [63:32],
11282 which probably isn't want we want if we specified .I64. */
11283 if (immediate != 0)
11284 goto bad_immediate;
11285 size = 32;
11286 break;
11287 default: ;
11288 }
11289
11290 if (immediate == (immediate & 0x000000ff))
11291 {
11292 *immbits = immediate;
11293 return (size == 16) ? 0x9 : 0x1;
11294 }
11295 else if (immediate == (immediate & 0x0000ff00))
11296 {
11297 *immbits = immediate >> 8;
11298 return (size == 16) ? 0xb : 0x3;
11299 }
11300 else if (immediate == (immediate & 0x00ff0000))
11301 {
11302 *immbits = immediate >> 16;
11303 return 0x5;
11304 }
11305 else if (immediate == (immediate & 0xff000000))
11306 {
11307 *immbits = immediate >> 24;
11308 return 0x7;
11309 }
11310
11311 bad_immediate:
dcbf9037 11312 first_error (_("immediate value out of range"));
5287ad62
JB
11313 return FAIL;
11314}
11315
11316/* True if IMM has form 0bAAAAAAAABBBBBBBBCCCCCCCCDDDDDDDD for bits
11317 A, B, C, D. */
11318
11319static int
11320neon_bits_same_in_bytes (unsigned imm)
11321{
11322 return ((imm & 0x000000ff) == 0 || (imm & 0x000000ff) == 0x000000ff)
11323 && ((imm & 0x0000ff00) == 0 || (imm & 0x0000ff00) == 0x0000ff00)
11324 && ((imm & 0x00ff0000) == 0 || (imm & 0x00ff0000) == 0x00ff0000)
11325 && ((imm & 0xff000000) == 0 || (imm & 0xff000000) == 0xff000000);
11326}
11327
11328/* For immediate of above form, return 0bABCD. */
11329
11330static unsigned
11331neon_squash_bits (unsigned imm)
11332{
11333 return (imm & 0x01) | ((imm & 0x0100) >> 7) | ((imm & 0x010000) >> 14)
11334 | ((imm & 0x01000000) >> 21);
11335}
11336
136da414 11337/* Compress quarter-float representation to 0b...000 abcdefgh. */
5287ad62
JB
11338
11339static unsigned
11340neon_qfloat_bits (unsigned imm)
11341{
136da414 11342 return ((imm >> 19) & 0x7f) | ((imm >> 24) & 0x80);
5287ad62
JB
11343}
11344
11345/* Returns CMODE. IMMBITS [7:0] is set to bits suitable for inserting into
11346 the instruction. *OP is passed as the initial value of the op field, and
11347 may be set to a different value depending on the constant (i.e.
11348 "MOV I64, 0bAAAAAAAABBBB..." which uses OP = 1 despite being MOV not
11349 MVN). */
11350
11351static int
11352neon_cmode_for_move_imm (unsigned immlo, unsigned immhi, unsigned *immbits,
136da414 11353 int *op, int size, enum neon_el_type type)
5287ad62 11354{
136da414
JB
11355 if (type == NT_float && is_quarter_float (immlo) && immhi == 0)
11356 {
11357 if (size != 32 || *op == 1)
11358 return FAIL;
11359 *immbits = neon_qfloat_bits (immlo);
11360 return 0xf;
11361 }
11362 else if (size == 64 && neon_bits_same_in_bytes (immhi)
5287ad62
JB
11363 && neon_bits_same_in_bytes (immlo))
11364 {
11365 /* Check this one first so we don't have to bother with immhi in later
11366 tests. */
11367 if (*op == 1)
11368 return FAIL;
11369 *immbits = (neon_squash_bits (immhi) << 4) | neon_squash_bits (immlo);
11370 *op = 1;
11371 return 0xe;
11372 }
11373 else if (immhi != 0)
11374 return FAIL;
11375 else if (immlo == (immlo & 0x000000ff))
11376 {
11377 /* 64-bit case was already handled. Don't allow MVN with 8-bit
11378 immediate. */
11379 if ((size != 8 && size != 16 && size != 32)
11380 || (size == 8 && *op == 1))
11381 return FAIL;
11382 *immbits = immlo;
11383 return (size == 8) ? 0xe : (size == 16) ? 0x8 : 0x0;
11384 }
11385 else if (immlo == (immlo & 0x0000ff00))
11386 {
11387 if (size != 16 && size != 32)
11388 return FAIL;
11389 *immbits = immlo >> 8;
11390 return (size == 16) ? 0xa : 0x2;
11391 }
11392 else if (immlo == (immlo & 0x00ff0000))
11393 {
11394 if (size != 32)
11395 return FAIL;
11396 *immbits = immlo >> 16;
11397 return 0x4;
11398 }
11399 else if (immlo == (immlo & 0xff000000))
11400 {
11401 if (size != 32)
11402 return FAIL;
11403 *immbits = immlo >> 24;
11404 return 0x6;
11405 }
11406 else if (immlo == ((immlo & 0x0000ff00) | 0x000000ff))
11407 {
11408 if (size != 32)
11409 return FAIL;
11410 *immbits = (immlo >> 8) & 0xff;
11411 return 0xc;
11412 }
11413 else if (immlo == ((immlo & 0x00ff0000) | 0x0000ffff))
11414 {
11415 if (size != 32)
11416 return FAIL;
11417 *immbits = (immlo >> 16) & 0xff;
11418 return 0xd;
11419 }
5287ad62
JB
11420
11421 return FAIL;
11422}
11423
11424/* Write immediate bits [7:0] to the following locations:
11425
11426 |28/24|23 19|18 16|15 4|3 0|
11427 | a |x x x x x|b c d|x x x x x x x x x x x x|e f g h|
11428
11429 This function is used by VMOV/VMVN/VORR/VBIC. */
11430
11431static void
11432neon_write_immbits (unsigned immbits)
11433{
11434 inst.instruction |= immbits & 0xf;
11435 inst.instruction |= ((immbits >> 4) & 0x7) << 16;
11436 inst.instruction |= ((immbits >> 7) & 0x1) << 24;
11437}
11438
11439/* Invert low-order SIZE bits of XHI:XLO. */
11440
11441static void
11442neon_invert_size (unsigned *xlo, unsigned *xhi, int size)
11443{
11444 unsigned immlo = xlo ? *xlo : 0;
11445 unsigned immhi = xhi ? *xhi : 0;
11446
11447 switch (size)
11448 {
11449 case 8:
11450 immlo = (~immlo) & 0xff;
11451 break;
11452
11453 case 16:
11454 immlo = (~immlo) & 0xffff;
11455 break;
11456
11457 case 64:
11458 immhi = (~immhi) & 0xffffffff;
11459 /* fall through. */
11460
11461 case 32:
11462 immlo = (~immlo) & 0xffffffff;
11463 break;
11464
11465 default:
11466 abort ();
11467 }
11468
11469 if (xlo)
11470 *xlo = immlo;
11471
11472 if (xhi)
11473 *xhi = immhi;
11474}
11475
11476static void
11477do_neon_logic (void)
11478{
11479 if (inst.operands[2].present && inst.operands[2].isreg)
11480 {
037e8744 11481 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
11482 neon_check_type (3, rs, N_IGNORE_TYPE);
11483 /* U bit and size field were set as part of the bitmask. */
11484 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
037e8744 11485 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
11486 }
11487 else
11488 {
037e8744
JB
11489 enum neon_shape rs = neon_select_shape (NS_DI, NS_QI, NS_NULL);
11490 struct neon_type_el et = neon_check_type (2, rs,
11491 N_I8 | N_I16 | N_I32 | N_I64 | N_F32 | N_KEY, N_EQK);
5287ad62
JB
11492 enum neon_opc opcode = inst.instruction & 0x0fffffff;
11493 unsigned immbits;
11494 int cmode;
11495
11496 if (et.type == NT_invtype)
11497 return;
11498
11499 inst.instruction = NEON_ENC_IMMED (inst.instruction);
11500
11501 switch (opcode)
11502 {
11503 case N_MNEM_vbic:
11504 cmode = neon_cmode_for_logic_imm (inst.operands[1].imm, &immbits,
11505 et.size);
11506 break;
11507
11508 case N_MNEM_vorr:
11509 cmode = neon_cmode_for_logic_imm (inst.operands[1].imm, &immbits,
11510 et.size);
11511 break;
11512
11513 case N_MNEM_vand:
11514 /* Pseudo-instruction for VBIC. */
11515 immbits = inst.operands[1].imm;
11516 neon_invert_size (&immbits, 0, et.size);
11517 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
11518 break;
11519
11520 case N_MNEM_vorn:
11521 /* Pseudo-instruction for VORR. */
11522 immbits = inst.operands[1].imm;
11523 neon_invert_size (&immbits, 0, et.size);
11524 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
11525 break;
11526
11527 default:
11528 abort ();
11529 }
11530
11531 if (cmode == FAIL)
11532 return;
11533
037e8744 11534 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
11535 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
11536 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
11537 inst.instruction |= cmode << 8;
11538 neon_write_immbits (immbits);
11539
11540 inst.instruction = neon_dp_fixup (inst.instruction);
11541 }
11542}
11543
11544static void
11545do_neon_bitfield (void)
11546{
037e8744 11547 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
dcbf9037 11548 neon_check_type (3, rs, N_IGNORE_TYPE);
037e8744 11549 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
11550}
11551
11552static void
dcbf9037
JB
11553neon_dyadic_misc (enum neon_el_type ubit_meaning, unsigned types,
11554 unsigned destbits)
5287ad62 11555{
037e8744 11556 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
dcbf9037
JB
11557 struct neon_type_el et = neon_check_type (3, rs, N_EQK | destbits, N_EQK,
11558 types | N_KEY);
5287ad62
JB
11559 if (et.type == NT_float)
11560 {
11561 inst.instruction = NEON_ENC_FLOAT (inst.instruction);
037e8744 11562 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
11563 }
11564 else
11565 {
11566 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
037e8744 11567 neon_three_same (neon_quad (rs), et.type == ubit_meaning, et.size);
5287ad62
JB
11568 }
11569}
11570
11571static void
11572do_neon_dyadic_if_su (void)
11573{
dcbf9037 11574 neon_dyadic_misc (NT_unsigned, N_SUF_32, 0);
5287ad62
JB
11575}
11576
11577static void
11578do_neon_dyadic_if_su_d (void)
11579{
11580 /* This version only allow D registers, but that constraint is enforced during
11581 operand parsing so we don't need to do anything extra here. */
dcbf9037 11582 neon_dyadic_misc (NT_unsigned, N_SUF_32, 0);
5287ad62
JB
11583}
11584
11585static void
11586do_neon_dyadic_if_i (void)
11587{
dcbf9037 11588 neon_dyadic_misc (NT_unsigned, N_IF_32, 0);
5287ad62
JB
11589}
11590
11591static void
11592do_neon_dyadic_if_i_d (void)
11593{
dcbf9037 11594 neon_dyadic_misc (NT_unsigned, N_IF_32, 0);
5287ad62
JB
11595}
11596
037e8744
JB
11597enum vfp_or_neon_is_neon_bits
11598{
11599 NEON_CHECK_CC = 1,
11600 NEON_CHECK_ARCH = 2
11601};
11602
11603/* Call this function if an instruction which may have belonged to the VFP or
11604 Neon instruction sets, but turned out to be a Neon instruction (due to the
11605 operand types involved, etc.). We have to check and/or fix-up a couple of
11606 things:
11607
11608 - Make sure the user hasn't attempted to make a Neon instruction
11609 conditional.
11610 - Alter the value in the condition code field if necessary.
11611 - Make sure that the arch supports Neon instructions.
11612
11613 Which of these operations take place depends on bits from enum
11614 vfp_or_neon_is_neon_bits.
11615
11616 WARNING: This function has side effects! If NEON_CHECK_CC is used and the
11617 current instruction's condition is COND_ALWAYS, the condition field is
11618 changed to inst.uncond_value. This is necessary because instructions shared
11619 between VFP and Neon may be conditional for the VFP variants only, and the
11620 unconditional Neon version must have, e.g., 0xF in the condition field. */
11621
11622static int
11623vfp_or_neon_is_neon (unsigned check)
11624{
11625 /* Conditions are always legal in Thumb mode (IT blocks). */
11626 if (!thumb_mode && (check & NEON_CHECK_CC))
11627 {
11628 if (inst.cond != COND_ALWAYS)
11629 {
11630 first_error (_(BAD_COND));
11631 return FAIL;
11632 }
11633 if (inst.uncond_value != -1)
11634 inst.instruction |= inst.uncond_value << 28;
11635 }
11636
11637 if ((check & NEON_CHECK_ARCH)
11638 && !ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1))
11639 {
11640 first_error (_(BAD_FPU));
11641 return FAIL;
11642 }
11643
11644 return SUCCESS;
11645}
11646
5287ad62
JB
11647static void
11648do_neon_addsub_if_i (void)
11649{
037e8744
JB
11650 if (try_vfp_nsyn (3, do_vfp_nsyn_add_sub) == SUCCESS)
11651 return;
11652
11653 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
11654 return;
11655
5287ad62
JB
11656 /* The "untyped" case can't happen. Do this to stop the "U" bit being
11657 affected if we specify unsigned args. */
dcbf9037 11658 neon_dyadic_misc (NT_untyped, N_IF_32 | N_I64, 0);
5287ad62
JB
11659}
11660
11661/* Swaps operands 1 and 2. If operand 1 (optional arg) was omitted, we want the
11662 result to be:
11663 V<op> A,B (A is operand 0, B is operand 2)
11664 to mean:
11665 V<op> A,B,A
11666 not:
11667 V<op> A,B,B
11668 so handle that case specially. */
11669
11670static void
11671neon_exchange_operands (void)
11672{
11673 void *scratch = alloca (sizeof (inst.operands[0]));
11674 if (inst.operands[1].present)
11675 {
11676 /* Swap operands[1] and operands[2]. */
11677 memcpy (scratch, &inst.operands[1], sizeof (inst.operands[0]));
11678 inst.operands[1] = inst.operands[2];
11679 memcpy (&inst.operands[2], scratch, sizeof (inst.operands[0]));
11680 }
11681 else
11682 {
11683 inst.operands[1] = inst.operands[2];
11684 inst.operands[2] = inst.operands[0];
11685 }
11686}
11687
11688static void
11689neon_compare (unsigned regtypes, unsigned immtypes, int invert)
11690{
11691 if (inst.operands[2].isreg)
11692 {
11693 if (invert)
11694 neon_exchange_operands ();
dcbf9037 11695 neon_dyadic_misc (NT_unsigned, regtypes, N_SIZ);
5287ad62
JB
11696 }
11697 else
11698 {
037e8744 11699 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
dcbf9037
JB
11700 struct neon_type_el et = neon_check_type (2, rs,
11701 N_EQK | N_SIZ, immtypes | N_KEY);
5287ad62
JB
11702
11703 inst.instruction = NEON_ENC_IMMED (inst.instruction);
11704 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
11705 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
11706 inst.instruction |= LOW4 (inst.operands[1].reg);
11707 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 11708 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
11709 inst.instruction |= (et.type == NT_float) << 10;
11710 inst.instruction |= neon_logbits (et.size) << 18;
11711
11712 inst.instruction = neon_dp_fixup (inst.instruction);
11713 }
11714}
11715
11716static void
11717do_neon_cmp (void)
11718{
11719 neon_compare (N_SUF_32, N_S8 | N_S16 | N_S32 | N_F32, FALSE);
11720}
11721
11722static void
11723do_neon_cmp_inv (void)
11724{
11725 neon_compare (N_SUF_32, N_S8 | N_S16 | N_S32 | N_F32, TRUE);
11726}
11727
11728static void
11729do_neon_ceq (void)
11730{
11731 neon_compare (N_IF_32, N_IF_32, FALSE);
11732}
11733
11734/* For multiply instructions, we have the possibility of 16-bit or 32-bit
11735 scalars, which are encoded in 5 bits, M : Rm.
11736 For 16-bit scalars, the register is encoded in Rm[2:0] and the index in
11737 M:Rm[3], and for 32-bit scalars, the register is encoded in Rm[3:0] and the
11738 index in M. */
11739
11740static unsigned
11741neon_scalar_for_mul (unsigned scalar, unsigned elsize)
11742{
dcbf9037
JB
11743 unsigned regno = NEON_SCALAR_REG (scalar);
11744 unsigned elno = NEON_SCALAR_INDEX (scalar);
5287ad62
JB
11745
11746 switch (elsize)
11747 {
11748 case 16:
11749 if (regno > 7 || elno > 3)
11750 goto bad_scalar;
11751 return regno | (elno << 3);
11752
11753 case 32:
11754 if (regno > 15 || elno > 1)
11755 goto bad_scalar;
11756 return regno | (elno << 4);
11757
11758 default:
11759 bad_scalar:
dcbf9037 11760 first_error (_("scalar out of range for multiply instruction"));
5287ad62
JB
11761 }
11762
11763 return 0;
11764}
11765
11766/* Encode multiply / multiply-accumulate scalar instructions. */
11767
11768static void
11769neon_mul_mac (struct neon_type_el et, int ubit)
11770{
dcbf9037
JB
11771 unsigned scalar;
11772
11773 /* Give a more helpful error message if we have an invalid type. */
11774 if (et.type == NT_invtype)
11775 return;
11776
11777 scalar = neon_scalar_for_mul (inst.operands[2].reg, et.size);
5287ad62
JB
11778 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
11779 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
11780 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
11781 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
11782 inst.instruction |= LOW4 (scalar);
11783 inst.instruction |= HI1 (scalar) << 5;
11784 inst.instruction |= (et.type == NT_float) << 8;
11785 inst.instruction |= neon_logbits (et.size) << 20;
11786 inst.instruction |= (ubit != 0) << 24;
11787
11788 inst.instruction = neon_dp_fixup (inst.instruction);
11789}
11790
11791static void
11792do_neon_mac_maybe_scalar (void)
11793{
037e8744
JB
11794 if (try_vfp_nsyn (3, do_vfp_nsyn_mla_mls) == SUCCESS)
11795 return;
11796
11797 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
11798 return;
11799
5287ad62
JB
11800 if (inst.operands[2].isscalar)
11801 {
037e8744 11802 enum neon_shape rs = neon_select_shape (NS_DDS, NS_QQS, NS_NULL);
5287ad62
JB
11803 struct neon_type_el et = neon_check_type (3, rs,
11804 N_EQK, N_EQK, N_I16 | N_I32 | N_F32 | N_KEY);
11805 inst.instruction = NEON_ENC_SCALAR (inst.instruction);
037e8744 11806 neon_mul_mac (et, neon_quad (rs));
5287ad62
JB
11807 }
11808 else
11809 do_neon_dyadic_if_i ();
11810}
11811
11812static void
11813do_neon_tst (void)
11814{
037e8744 11815 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
11816 struct neon_type_el et = neon_check_type (3, rs,
11817 N_EQK, N_EQK, N_8 | N_16 | N_32 | N_KEY);
037e8744 11818 neon_three_same (neon_quad (rs), 0, et.size);
5287ad62
JB
11819}
11820
11821/* VMUL with 3 registers allows the P8 type. The scalar version supports the
11822 same types as the MAC equivalents. The polynomial type for this instruction
11823 is encoded the same as the integer type. */
11824
11825static void
11826do_neon_mul (void)
11827{
037e8744
JB
11828 if (try_vfp_nsyn (3, do_vfp_nsyn_mul) == SUCCESS)
11829 return;
11830
11831 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
11832 return;
11833
5287ad62
JB
11834 if (inst.operands[2].isscalar)
11835 do_neon_mac_maybe_scalar ();
11836 else
dcbf9037 11837 neon_dyadic_misc (NT_poly, N_I8 | N_I16 | N_I32 | N_F32 | N_P8, 0);
5287ad62
JB
11838}
11839
11840static void
11841do_neon_qdmulh (void)
11842{
11843 if (inst.operands[2].isscalar)
11844 {
037e8744 11845 enum neon_shape rs = neon_select_shape (NS_DDS, NS_QQS, NS_NULL);
5287ad62
JB
11846 struct neon_type_el et = neon_check_type (3, rs,
11847 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
11848 inst.instruction = NEON_ENC_SCALAR (inst.instruction);
037e8744 11849 neon_mul_mac (et, neon_quad (rs));
5287ad62
JB
11850 }
11851 else
11852 {
037e8744 11853 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
11854 struct neon_type_el et = neon_check_type (3, rs,
11855 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
11856 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
11857 /* The U bit (rounding) comes from bit mask. */
037e8744 11858 neon_three_same (neon_quad (rs), 0, et.size);
5287ad62
JB
11859 }
11860}
11861
11862static void
11863do_neon_fcmp_absolute (void)
11864{
037e8744 11865 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
11866 neon_check_type (3, rs, N_EQK, N_EQK, N_F32 | N_KEY);
11867 /* Size field comes from bit mask. */
037e8744 11868 neon_three_same (neon_quad (rs), 1, -1);
5287ad62
JB
11869}
11870
11871static void
11872do_neon_fcmp_absolute_inv (void)
11873{
11874 neon_exchange_operands ();
11875 do_neon_fcmp_absolute ();
11876}
11877
11878static void
11879do_neon_step (void)
11880{
037e8744 11881 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62 11882 neon_check_type (3, rs, N_EQK, N_EQK, N_F32 | N_KEY);
037e8744 11883 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
11884}
11885
11886static void
11887do_neon_abs_neg (void)
11888{
037e8744
JB
11889 enum neon_shape rs;
11890 struct neon_type_el et;
11891
11892 if (try_vfp_nsyn (2, do_vfp_nsyn_abs_neg) == SUCCESS)
11893 return;
11894
11895 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
11896 return;
11897
11898 rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
11899 et = neon_check_type (2, rs, N_EQK, N_S8 | N_S16 | N_S32 | N_F32 | N_KEY);
11900
5287ad62
JB
11901 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
11902 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
11903 inst.instruction |= LOW4 (inst.operands[1].reg);
11904 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 11905 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
11906 inst.instruction |= (et.type == NT_float) << 10;
11907 inst.instruction |= neon_logbits (et.size) << 18;
11908
11909 inst.instruction = neon_dp_fixup (inst.instruction);
11910}
11911
11912static void
11913do_neon_sli (void)
11914{
037e8744 11915 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
11916 struct neon_type_el et = neon_check_type (2, rs,
11917 N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
11918 int imm = inst.operands[2].imm;
11919 constraint (imm < 0 || (unsigned)imm >= et.size,
11920 _("immediate out of range for insert"));
037e8744 11921 neon_imm_shift (FALSE, 0, neon_quad (rs), et, imm);
5287ad62
JB
11922}
11923
11924static void
11925do_neon_sri (void)
11926{
037e8744 11927 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
11928 struct neon_type_el et = neon_check_type (2, rs,
11929 N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
11930 int imm = inst.operands[2].imm;
11931 constraint (imm < 1 || (unsigned)imm > et.size,
11932 _("immediate out of range for insert"));
037e8744 11933 neon_imm_shift (FALSE, 0, neon_quad (rs), et, et.size - imm);
5287ad62
JB
11934}
11935
11936static void
11937do_neon_qshlu_imm (void)
11938{
037e8744 11939 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
11940 struct neon_type_el et = neon_check_type (2, rs,
11941 N_EQK | N_UNS, N_S8 | N_S16 | N_S32 | N_S64 | N_KEY);
11942 int imm = inst.operands[2].imm;
11943 constraint (imm < 0 || (unsigned)imm >= et.size,
11944 _("immediate out of range for shift"));
11945 /* Only encodes the 'U present' variant of the instruction.
11946 In this case, signed types have OP (bit 8) set to 0.
11947 Unsigned types have OP set to 1. */
11948 inst.instruction |= (et.type == NT_unsigned) << 8;
11949 /* The rest of the bits are the same as other immediate shifts. */
037e8744 11950 neon_imm_shift (FALSE, 0, neon_quad (rs), et, imm);
5287ad62
JB
11951}
11952
11953static void
11954do_neon_qmovn (void)
11955{
11956 struct neon_type_el et = neon_check_type (2, NS_DQ,
11957 N_EQK | N_HLF, N_SU_16_64 | N_KEY);
11958 /* Saturating move where operands can be signed or unsigned, and the
11959 destination has the same signedness. */
11960 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
11961 if (et.type == NT_unsigned)
11962 inst.instruction |= 0xc0;
11963 else
11964 inst.instruction |= 0x80;
11965 neon_two_same (0, 1, et.size / 2);
11966}
11967
11968static void
11969do_neon_qmovun (void)
11970{
11971 struct neon_type_el et = neon_check_type (2, NS_DQ,
11972 N_EQK | N_HLF | N_UNS, N_S16 | N_S32 | N_S64 | N_KEY);
11973 /* Saturating move with unsigned results. Operands must be signed. */
11974 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
11975 neon_two_same (0, 1, et.size / 2);
11976}
11977
11978static void
11979do_neon_rshift_sat_narrow (void)
11980{
11981 /* FIXME: Types for narrowing. If operands are signed, results can be signed
11982 or unsigned. If operands are unsigned, results must also be unsigned. */
11983 struct neon_type_el et = neon_check_type (2, NS_DQI,
11984 N_EQK | N_HLF, N_SU_16_64 | N_KEY);
11985 int imm = inst.operands[2].imm;
11986 /* This gets the bounds check, size encoding and immediate bits calculation
11987 right. */
11988 et.size /= 2;
11989
11990 /* VQ{R}SHRN.I<size> <Dd>, <Qm>, #0 is a synonym for
11991 VQMOVN.I<size> <Dd>, <Qm>. */
11992 if (imm == 0)
11993 {
11994 inst.operands[2].present = 0;
11995 inst.instruction = N_MNEM_vqmovn;
11996 do_neon_qmovn ();
11997 return;
11998 }
11999
12000 constraint (imm < 1 || (unsigned)imm > et.size,
12001 _("immediate out of range"));
12002 neon_imm_shift (TRUE, et.type == NT_unsigned, 0, et, et.size - imm);
12003}
12004
12005static void
12006do_neon_rshift_sat_narrow_u (void)
12007{
12008 /* FIXME: Types for narrowing. If operands are signed, results can be signed
12009 or unsigned. If operands are unsigned, results must also be unsigned. */
12010 struct neon_type_el et = neon_check_type (2, NS_DQI,
12011 N_EQK | N_HLF | N_UNS, N_S16 | N_S32 | N_S64 | N_KEY);
12012 int imm = inst.operands[2].imm;
12013 /* This gets the bounds check, size encoding and immediate bits calculation
12014 right. */
12015 et.size /= 2;
12016
12017 /* VQSHRUN.I<size> <Dd>, <Qm>, #0 is a synonym for
12018 VQMOVUN.I<size> <Dd>, <Qm>. */
12019 if (imm == 0)
12020 {
12021 inst.operands[2].present = 0;
12022 inst.instruction = N_MNEM_vqmovun;
12023 do_neon_qmovun ();
12024 return;
12025 }
12026
12027 constraint (imm < 1 || (unsigned)imm > et.size,
12028 _("immediate out of range"));
12029 /* FIXME: The manual is kind of unclear about what value U should have in
12030 VQ{R}SHRUN instructions, but U=0, op=0 definitely encodes VRSHR, so it
12031 must be 1. */
12032 neon_imm_shift (TRUE, 1, 0, et, et.size - imm);
12033}
12034
12035static void
12036do_neon_movn (void)
12037{
12038 struct neon_type_el et = neon_check_type (2, NS_DQ,
12039 N_EQK | N_HLF, N_I16 | N_I32 | N_I64 | N_KEY);
12040 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
12041 neon_two_same (0, 1, et.size / 2);
12042}
12043
12044static void
12045do_neon_rshift_narrow (void)
12046{
12047 struct neon_type_el et = neon_check_type (2, NS_DQI,
12048 N_EQK | N_HLF, N_I16 | N_I32 | N_I64 | N_KEY);
12049 int imm = inst.operands[2].imm;
12050 /* This gets the bounds check, size encoding and immediate bits calculation
12051 right. */
12052 et.size /= 2;
12053
12054 /* If immediate is zero then we are a pseudo-instruction for
12055 VMOVN.I<size> <Dd>, <Qm> */
12056 if (imm == 0)
12057 {
12058 inst.operands[2].present = 0;
12059 inst.instruction = N_MNEM_vmovn;
12060 do_neon_movn ();
12061 return;
12062 }
12063
12064 constraint (imm < 1 || (unsigned)imm > et.size,
12065 _("immediate out of range for narrowing operation"));
12066 neon_imm_shift (FALSE, 0, 0, et, et.size - imm);
12067}
12068
12069static void
12070do_neon_shll (void)
12071{
12072 /* FIXME: Type checking when lengthening. */
12073 struct neon_type_el et = neon_check_type (2, NS_QDI,
12074 N_EQK | N_DBL, N_I8 | N_I16 | N_I32 | N_KEY);
12075 unsigned imm = inst.operands[2].imm;
12076
12077 if (imm == et.size)
12078 {
12079 /* Maximum shift variant. */
12080 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
12081 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12082 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
12083 inst.instruction |= LOW4 (inst.operands[1].reg);
12084 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
12085 inst.instruction |= neon_logbits (et.size) << 18;
12086
12087 inst.instruction = neon_dp_fixup (inst.instruction);
12088 }
12089 else
12090 {
12091 /* A more-specific type check for non-max versions. */
12092 et = neon_check_type (2, NS_QDI,
12093 N_EQK | N_DBL, N_SU_32 | N_KEY);
12094 inst.instruction = NEON_ENC_IMMED (inst.instruction);
12095 neon_imm_shift (TRUE, et.type == NT_unsigned, 0, et, imm);
12096 }
12097}
12098
037e8744 12099/* Check the various types for the VCVT instruction, and return which version
5287ad62
JB
12100 the current instruction is. */
12101
12102static int
12103neon_cvt_flavour (enum neon_shape rs)
12104{
037e8744
JB
12105#define CVT_VAR(C,X,Y) \
12106 et = neon_check_type (2, rs, whole_reg | (X), whole_reg | (Y)); \
12107 if (et.type != NT_invtype) \
12108 { \
12109 inst.error = NULL; \
12110 return (C); \
5287ad62
JB
12111 }
12112 struct neon_type_el et;
037e8744
JB
12113 unsigned whole_reg = (rs == NS_FFI || rs == NS_FD || rs == NS_DF
12114 || rs == NS_FF) ? N_VFP : 0;
12115 /* The instruction versions which take an immediate take one register
12116 argument, which is extended to the width of the full register. Thus the
12117 "source" and "destination" registers must have the same width. Hack that
12118 here by making the size equal to the key (wider, in this case) operand. */
12119 unsigned key = (rs == NS_QQI || rs == NS_DDI || rs == NS_FFI) ? N_KEY : 0;
5287ad62
JB
12120
12121 CVT_VAR (0, N_S32, N_F32);
12122 CVT_VAR (1, N_U32, N_F32);
12123 CVT_VAR (2, N_F32, N_S32);
12124 CVT_VAR (3, N_F32, N_U32);
12125
037e8744
JB
12126 whole_reg = N_VFP;
12127
12128 /* VFP instructions. */
12129 CVT_VAR (4, N_F32, N_F64);
12130 CVT_VAR (5, N_F64, N_F32);
12131 CVT_VAR (6, N_S32, N_F64 | key);
12132 CVT_VAR (7, N_U32, N_F64 | key);
12133 CVT_VAR (8, N_F64 | key, N_S32);
12134 CVT_VAR (9, N_F64 | key, N_U32);
12135 /* VFP instructions with bitshift. */
12136 CVT_VAR (10, N_F32 | key, N_S16);
12137 CVT_VAR (11, N_F32 | key, N_U16);
12138 CVT_VAR (12, N_F64 | key, N_S16);
12139 CVT_VAR (13, N_F64 | key, N_U16);
12140 CVT_VAR (14, N_S16, N_F32 | key);
12141 CVT_VAR (15, N_U16, N_F32 | key);
12142 CVT_VAR (16, N_S16, N_F64 | key);
12143 CVT_VAR (17, N_U16, N_F64 | key);
12144
5287ad62
JB
12145 return -1;
12146#undef CVT_VAR
12147}
12148
037e8744
JB
12149/* Neon-syntax VFP conversions. */
12150
5287ad62 12151static void
037e8744 12152do_vfp_nsyn_cvt (enum neon_shape rs, int flavour)
5287ad62 12153{
037e8744
JB
12154 const char *opname = 0;
12155
12156 if (rs == NS_DDI || rs == NS_QQI || rs == NS_FFI)
5287ad62 12157 {
037e8744
JB
12158 /* Conversions with immediate bitshift. */
12159 const char *enc[] =
12160 {
12161 "ftosls",
12162 "ftouls",
12163 "fsltos",
12164 "fultos",
12165 NULL,
12166 NULL,
12167 "ftosld",
12168 "ftould",
12169 "fsltod",
12170 "fultod",
12171 "fshtos",
12172 "fuhtos",
12173 "fshtod",
12174 "fuhtod",
12175 "ftoshs",
12176 "ftouhs",
12177 "ftoshd",
12178 "ftouhd"
12179 };
12180
12181 if (flavour >= 0 && flavour < (int) ARRAY_SIZE (enc))
12182 {
12183 opname = enc[flavour];
12184 constraint (inst.operands[0].reg != inst.operands[1].reg,
12185 _("operands 0 and 1 must be the same register"));
12186 inst.operands[1] = inst.operands[2];
12187 memset (&inst.operands[2], '\0', sizeof (inst.operands[2]));
12188 }
5287ad62
JB
12189 }
12190 else
12191 {
037e8744
JB
12192 /* Conversions without bitshift. */
12193 const char *enc[] =
12194 {
12195 "ftosis",
12196 "ftouis",
12197 "fsitos",
12198 "fuitos",
12199 "fcvtsd",
12200 "fcvtds",
12201 "ftosid",
12202 "ftouid",
12203 "fsitod",
12204 "fuitod"
12205 };
12206
12207 if (flavour >= 0 && flavour < (int) ARRAY_SIZE (enc))
12208 opname = enc[flavour];
12209 }
12210
12211 if (opname)
12212 do_vfp_nsyn_opcode (opname);
12213}
12214
12215static void
12216do_vfp_nsyn_cvtz (void)
12217{
12218 enum neon_shape rs = neon_select_shape (NS_FF, NS_FD, NS_NULL);
12219 int flavour = neon_cvt_flavour (rs);
12220 const char *enc[] =
12221 {
12222 "ftosizs",
12223 "ftouizs",
12224 NULL,
12225 NULL,
12226 NULL,
12227 NULL,
12228 "ftosizd",
12229 "ftouizd"
12230 };
12231
12232 if (flavour >= 0 && flavour < (int) ARRAY_SIZE (enc) && enc[flavour])
12233 do_vfp_nsyn_opcode (enc[flavour]);
12234}
12235
12236static void
12237do_neon_cvt (void)
12238{
12239 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_FFI, NS_DD, NS_QQ,
12240 NS_FD, NS_DF, NS_FF, NS_NULL);
12241 int flavour = neon_cvt_flavour (rs);
12242
12243 /* VFP rather than Neon conversions. */
12244 if (flavour >= 4)
12245 {
12246 do_vfp_nsyn_cvt (rs, flavour);
12247 return;
12248 }
12249
12250 switch (rs)
12251 {
12252 case NS_DDI:
12253 case NS_QQI:
12254 {
12255 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
12256 return;
12257
12258 /* Fixed-point conversion with #0 immediate is encoded as an
12259 integer conversion. */
12260 if (inst.operands[2].present && inst.operands[2].imm == 0)
12261 goto int_encode;
12262 unsigned immbits = 32 - inst.operands[2].imm;
12263 unsigned enctab[] = { 0x0000100, 0x1000100, 0x0, 0x1000000 };
12264 inst.instruction = NEON_ENC_IMMED (inst.instruction);
12265 if (flavour != -1)
12266 inst.instruction |= enctab[flavour];
12267 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12268 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
12269 inst.instruction |= LOW4 (inst.operands[1].reg);
12270 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
12271 inst.instruction |= neon_quad (rs) << 6;
12272 inst.instruction |= 1 << 21;
12273 inst.instruction |= immbits << 16;
12274
12275 inst.instruction = neon_dp_fixup (inst.instruction);
12276 }
12277 break;
12278
12279 case NS_DD:
12280 case NS_QQ:
12281 int_encode:
12282 {
12283 unsigned enctab[] = { 0x100, 0x180, 0x0, 0x080 };
12284
12285 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
12286
12287 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
12288 return;
12289
12290 if (flavour != -1)
12291 inst.instruction |= enctab[flavour];
12292
12293 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12294 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
12295 inst.instruction |= LOW4 (inst.operands[1].reg);
12296 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
12297 inst.instruction |= neon_quad (rs) << 6;
12298 inst.instruction |= 2 << 18;
12299
12300 inst.instruction = neon_dp_fixup (inst.instruction);
12301 }
12302 break;
12303
12304 default:
12305 /* Some VFP conversions go here (s32 <-> f32, u32 <-> f32). */
12306 do_vfp_nsyn_cvt (rs, flavour);
5287ad62 12307 }
5287ad62
JB
12308}
12309
12310static void
12311neon_move_immediate (void)
12312{
037e8744
JB
12313 enum neon_shape rs = neon_select_shape (NS_DI, NS_QI, NS_NULL);
12314 struct neon_type_el et = neon_check_type (2, rs,
12315 N_I8 | N_I16 | N_I32 | N_I64 | N_F32 | N_KEY, N_EQK);
5287ad62
JB
12316 unsigned immlo, immhi = 0, immbits;
12317 int op, cmode;
12318
037e8744
JB
12319 constraint (et.type == NT_invtype,
12320 _("operand size must be specified for immediate VMOV"));
12321
5287ad62
JB
12322 /* We start out as an MVN instruction if OP = 1, MOV otherwise. */
12323 op = (inst.instruction & (1 << 5)) != 0;
12324
12325 immlo = inst.operands[1].imm;
12326 if (inst.operands[1].regisimm)
12327 immhi = inst.operands[1].reg;
12328
12329 constraint (et.size < 32 && (immlo & ~((1 << et.size) - 1)) != 0,
12330 _("immediate has bits set outside the operand size"));
12331
12332 if ((cmode = neon_cmode_for_move_imm (immlo, immhi, &immbits, &op,
136da414 12333 et.size, et.type)) == FAIL)
5287ad62
JB
12334 {
12335 /* Invert relevant bits only. */
12336 neon_invert_size (&immlo, &immhi, et.size);
12337 /* Flip from VMOV/VMVN to VMVN/VMOV. Some immediate types are unavailable
12338 with one or the other; those cases are caught by
12339 neon_cmode_for_move_imm. */
12340 op = !op;
12341 if ((cmode = neon_cmode_for_move_imm (immlo, immhi, &immbits, &op,
136da414 12342 et.size, et.type)) == FAIL)
5287ad62 12343 {
dcbf9037 12344 first_error (_("immediate out of range"));
5287ad62
JB
12345 return;
12346 }
12347 }
12348
12349 inst.instruction &= ~(1 << 5);
12350 inst.instruction |= op << 5;
12351
12352 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12353 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
037e8744 12354 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
12355 inst.instruction |= cmode << 8;
12356
12357 neon_write_immbits (immbits);
12358}
12359
12360static void
12361do_neon_mvn (void)
12362{
12363 if (inst.operands[1].isreg)
12364 {
037e8744 12365 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
12366
12367 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
12368 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12369 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
12370 inst.instruction |= LOW4 (inst.operands[1].reg);
12371 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 12372 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
12373 }
12374 else
12375 {
12376 inst.instruction = NEON_ENC_IMMED (inst.instruction);
12377 neon_move_immediate ();
12378 }
12379
12380 inst.instruction = neon_dp_fixup (inst.instruction);
12381}
12382
12383/* Encode instructions of form:
12384
12385 |28/24|23|22|21 20|19 16|15 12|11 8|7|6|5|4|3 0|
12386 | U |x |D |size | Rn | Rd |x x x x|N|x|M|x| Rm |
12387
12388*/
12389
12390static void
12391neon_mixed_length (struct neon_type_el et, unsigned size)
12392{
12393 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12394 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
12395 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
12396 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
12397 inst.instruction |= LOW4 (inst.operands[2].reg);
12398 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
12399 inst.instruction |= (et.type == NT_unsigned) << 24;
12400 inst.instruction |= neon_logbits (size) << 20;
12401
12402 inst.instruction = neon_dp_fixup (inst.instruction);
12403}
12404
12405static void
12406do_neon_dyadic_long (void)
12407{
12408 /* FIXME: Type checking for lengthening op. */
12409 struct neon_type_el et = neon_check_type (3, NS_QDD,
12410 N_EQK | N_DBL, N_EQK, N_SU_32 | N_KEY);
12411 neon_mixed_length (et, et.size);
12412}
12413
12414static void
12415do_neon_abal (void)
12416{
12417 struct neon_type_el et = neon_check_type (3, NS_QDD,
12418 N_EQK | N_INT | N_DBL, N_EQK, N_SU_32 | N_KEY);
12419 neon_mixed_length (et, et.size);
12420}
12421
12422static void
12423neon_mac_reg_scalar_long (unsigned regtypes, unsigned scalartypes)
12424{
12425 if (inst.operands[2].isscalar)
12426 {
dcbf9037
JB
12427 struct neon_type_el et = neon_check_type (3, NS_QDS,
12428 N_EQK | N_DBL, N_EQK, regtypes | N_KEY);
5287ad62
JB
12429 inst.instruction = NEON_ENC_SCALAR (inst.instruction);
12430 neon_mul_mac (et, et.type == NT_unsigned);
12431 }
12432 else
12433 {
12434 struct neon_type_el et = neon_check_type (3, NS_QDD,
12435 N_EQK | N_DBL, N_EQK, scalartypes | N_KEY);
12436 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
12437 neon_mixed_length (et, et.size);
12438 }
12439}
12440
12441static void
12442do_neon_mac_maybe_scalar_long (void)
12443{
12444 neon_mac_reg_scalar_long (N_S16 | N_S32 | N_U16 | N_U32, N_SU_32);
12445}
12446
12447static void
12448do_neon_dyadic_wide (void)
12449{
12450 struct neon_type_el et = neon_check_type (3, NS_QQD,
12451 N_EQK | N_DBL, N_EQK | N_DBL, N_SU_32 | N_KEY);
12452 neon_mixed_length (et, et.size);
12453}
12454
12455static void
12456do_neon_dyadic_narrow (void)
12457{
12458 struct neon_type_el et = neon_check_type (3, NS_QDD,
12459 N_EQK | N_DBL, N_EQK, N_I16 | N_I32 | N_I64 | N_KEY);
12460 neon_mixed_length (et, et.size / 2);
12461}
12462
12463static void
12464do_neon_mul_sat_scalar_long (void)
12465{
12466 neon_mac_reg_scalar_long (N_S16 | N_S32, N_S16 | N_S32);
12467}
12468
12469static void
12470do_neon_vmull (void)
12471{
12472 if (inst.operands[2].isscalar)
12473 do_neon_mac_maybe_scalar_long ();
12474 else
12475 {
12476 struct neon_type_el et = neon_check_type (3, NS_QDD,
12477 N_EQK | N_DBL, N_EQK, N_SU_32 | N_P8 | N_KEY);
12478 if (et.type == NT_poly)
12479 inst.instruction = NEON_ENC_POLY (inst.instruction);
12480 else
12481 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
12482 /* For polynomial encoding, size field must be 0b00 and the U bit must be
12483 zero. Should be OK as-is. */
12484 neon_mixed_length (et, et.size);
12485 }
12486}
12487
12488static void
12489do_neon_ext (void)
12490{
037e8744 12491 enum neon_shape rs = neon_select_shape (NS_DDDI, NS_QQQI, NS_NULL);
5287ad62
JB
12492 struct neon_type_el et = neon_check_type (3, rs,
12493 N_EQK, N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
12494 unsigned imm = (inst.operands[3].imm * et.size) / 8;
12495 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12496 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
12497 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
12498 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
12499 inst.instruction |= LOW4 (inst.operands[2].reg);
12500 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
037e8744 12501 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
12502 inst.instruction |= imm << 8;
12503
12504 inst.instruction = neon_dp_fixup (inst.instruction);
12505}
12506
12507static void
12508do_neon_rev (void)
12509{
037e8744 12510 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
12511 struct neon_type_el et = neon_check_type (2, rs,
12512 N_EQK, N_8 | N_16 | N_32 | N_KEY);
12513 unsigned op = (inst.instruction >> 7) & 3;
12514 /* N (width of reversed regions) is encoded as part of the bitmask. We
12515 extract it here to check the elements to be reversed are smaller.
12516 Otherwise we'd get a reserved instruction. */
12517 unsigned elsize = (op == 2) ? 16 : (op == 1) ? 32 : (op == 0) ? 64 : 0;
12518 assert (elsize != 0);
12519 constraint (et.size >= elsize,
12520 _("elements must be smaller than reversal region"));
037e8744 12521 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
12522}
12523
12524static void
12525do_neon_dup (void)
12526{
12527 if (inst.operands[1].isscalar)
12528 {
037e8744 12529 enum neon_shape rs = neon_select_shape (NS_DS, NS_QS, NS_NULL);
dcbf9037
JB
12530 struct neon_type_el et = neon_check_type (2, rs,
12531 N_EQK, N_8 | N_16 | N_32 | N_KEY);
5287ad62 12532 unsigned sizebits = et.size >> 3;
dcbf9037 12533 unsigned dm = NEON_SCALAR_REG (inst.operands[1].reg);
5287ad62 12534 int logsize = neon_logbits (et.size);
dcbf9037 12535 unsigned x = NEON_SCALAR_INDEX (inst.operands[1].reg) << logsize;
037e8744
JB
12536
12537 if (vfp_or_neon_is_neon (NEON_CHECK_CC) == FAIL)
12538 return;
12539
5287ad62
JB
12540 inst.instruction = NEON_ENC_SCALAR (inst.instruction);
12541 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12542 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
12543 inst.instruction |= LOW4 (dm);
12544 inst.instruction |= HI1 (dm) << 5;
037e8744 12545 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
12546 inst.instruction |= x << 17;
12547 inst.instruction |= sizebits << 16;
12548
12549 inst.instruction = neon_dp_fixup (inst.instruction);
12550 }
12551 else
12552 {
037e8744
JB
12553 enum neon_shape rs = neon_select_shape (NS_DR, NS_QR, NS_NULL);
12554 struct neon_type_el et = neon_check_type (2, rs,
12555 N_8 | N_16 | N_32 | N_KEY, N_EQK);
5287ad62
JB
12556 /* Duplicate ARM register to lanes of vector. */
12557 inst.instruction = NEON_ENC_ARMREG (inst.instruction);
12558 switch (et.size)
12559 {
12560 case 8: inst.instruction |= 0x400000; break;
12561 case 16: inst.instruction |= 0x000020; break;
12562 case 32: inst.instruction |= 0x000000; break;
12563 default: break;
12564 }
12565 inst.instruction |= LOW4 (inst.operands[1].reg) << 12;
12566 inst.instruction |= LOW4 (inst.operands[0].reg) << 16;
12567 inst.instruction |= HI1 (inst.operands[0].reg) << 7;
037e8744 12568 inst.instruction |= neon_quad (rs) << 21;
5287ad62
JB
12569 /* The encoding for this instruction is identical for the ARM and Thumb
12570 variants, except for the condition field. */
037e8744 12571 do_vfp_cond_or_thumb ();
5287ad62
JB
12572 }
12573}
12574
12575/* VMOV has particularly many variations. It can be one of:
12576 0. VMOV<c><q> <Qd>, <Qm>
12577 1. VMOV<c><q> <Dd>, <Dm>
12578 (Register operations, which are VORR with Rm = Rn.)
12579 2. VMOV<c><q>.<dt> <Qd>, #<imm>
12580 3. VMOV<c><q>.<dt> <Dd>, #<imm>
12581 (Immediate loads.)
12582 4. VMOV<c><q>.<size> <Dn[x]>, <Rd>
12583 (ARM register to scalar.)
12584 5. VMOV<c><q> <Dm>, <Rd>, <Rn>
12585 (Two ARM registers to vector.)
12586 6. VMOV<c><q>.<dt> <Rd>, <Dn[x]>
12587 (Scalar to ARM register.)
12588 7. VMOV<c><q> <Rd>, <Rn>, <Dm>
12589 (Vector to two ARM registers.)
037e8744
JB
12590 8. VMOV.F32 <Sd>, <Sm>
12591 9. VMOV.F64 <Dd>, <Dm>
12592 (VFP register moves.)
12593 10. VMOV.F32 <Sd>, #imm
12594 11. VMOV.F64 <Dd>, #imm
12595 (VFP float immediate load.)
12596 12. VMOV <Rd>, <Sm>
12597 (VFP single to ARM reg.)
12598 13. VMOV <Sd>, <Rm>
12599 (ARM reg to VFP single.)
12600 14. VMOV <Rd>, <Re>, <Sn>, <Sm>
12601 (Two ARM regs to two VFP singles.)
12602 15. VMOV <Sd>, <Se>, <Rn>, <Rm>
12603 (Two VFP singles to two ARM regs.)
5287ad62 12604
037e8744
JB
12605 These cases can be disambiguated using neon_select_shape, except cases 1/9
12606 and 3/11 which depend on the operand type too.
5287ad62
JB
12607
12608 All the encoded bits are hardcoded by this function.
12609
b7fc2769
JB
12610 Cases 4, 6 may be used with VFPv1 and above (only 32-bit transfers!).
12611 Cases 5, 7 may be used with VFPv2 and above.
12612
5287ad62
JB
12613 FIXME: Some of the checking may be a bit sloppy (in a couple of cases you
12614 can specify a type where it doesn't make sense to, and is ignored).
12615*/
12616
12617static void
12618do_neon_mov (void)
12619{
037e8744
JB
12620 enum neon_shape rs = neon_select_shape (NS_RRFF, NS_FFRR, NS_DRR, NS_RRD,
12621 NS_QQ, NS_DD, NS_QI, NS_DI, NS_SR, NS_RS, NS_FF, NS_FI, NS_RF, NS_FR,
12622 NS_NULL);
12623 struct neon_type_el et;
12624 const char *ldconst = 0;
5287ad62 12625
037e8744 12626 switch (rs)
5287ad62 12627 {
037e8744
JB
12628 case NS_DD: /* case 1/9. */
12629 et = neon_check_type (2, rs, N_EQK, N_F64 | N_KEY);
12630 /* It is not an error here if no type is given. */
12631 inst.error = NULL;
12632 if (et.type == NT_float && et.size == 64)
5287ad62 12633 {
037e8744
JB
12634 do_vfp_nsyn_opcode ("fcpyd");
12635 break;
5287ad62 12636 }
037e8744 12637 /* fall through. */
5287ad62 12638
037e8744
JB
12639 case NS_QQ: /* case 0/1. */
12640 {
12641 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
12642 return;
12643 /* The architecture manual I have doesn't explicitly state which
12644 value the U bit should have for register->register moves, but
12645 the equivalent VORR instruction has U = 0, so do that. */
12646 inst.instruction = 0x0200110;
12647 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12648 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
12649 inst.instruction |= LOW4 (inst.operands[1].reg);
12650 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
12651 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
12652 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
12653 inst.instruction |= neon_quad (rs) << 6;
12654
12655 inst.instruction = neon_dp_fixup (inst.instruction);
12656 }
12657 break;
12658
12659 case NS_DI: /* case 3/11. */
12660 et = neon_check_type (2, rs, N_EQK, N_F64 | N_KEY);
12661 inst.error = NULL;
12662 if (et.type == NT_float && et.size == 64)
5287ad62 12663 {
037e8744
JB
12664 /* case 11 (fconstd). */
12665 ldconst = "fconstd";
12666 goto encode_fconstd;
5287ad62 12667 }
037e8744
JB
12668 /* fall through. */
12669
12670 case NS_QI: /* case 2/3. */
12671 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
12672 return;
12673 inst.instruction = 0x0800010;
12674 neon_move_immediate ();
12675 inst.instruction = neon_dp_fixup (inst.instruction);
5287ad62
JB
12676 break;
12677
037e8744
JB
12678 case NS_SR: /* case 4. */
12679 {
12680 unsigned bcdebits = 0;
12681 struct neon_type_el et = neon_check_type (2, NS_NULL,
12682 N_8 | N_16 | N_32 | N_KEY, N_EQK);
12683 int logsize = neon_logbits (et.size);
12684 unsigned dn = NEON_SCALAR_REG (inst.operands[0].reg);
12685 unsigned x = NEON_SCALAR_INDEX (inst.operands[0].reg);
12686
12687 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v1),
12688 _(BAD_FPU));
12689 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1)
12690 && et.size != 32, _(BAD_FPU));
12691 constraint (et.type == NT_invtype, _("bad type for scalar"));
12692 constraint (x >= 64 / et.size, _("scalar index out of range"));
12693
12694 switch (et.size)
12695 {
12696 case 8: bcdebits = 0x8; break;
12697 case 16: bcdebits = 0x1; break;
12698 case 32: bcdebits = 0x0; break;
12699 default: ;
12700 }
12701
12702 bcdebits |= x << logsize;
12703
12704 inst.instruction = 0xe000b10;
12705 do_vfp_cond_or_thumb ();
12706 inst.instruction |= LOW4 (dn) << 16;
12707 inst.instruction |= HI1 (dn) << 7;
12708 inst.instruction |= inst.operands[1].reg << 12;
12709 inst.instruction |= (bcdebits & 3) << 5;
12710 inst.instruction |= (bcdebits >> 2) << 21;
12711 }
12712 break;
12713
12714 case NS_DRR: /* case 5 (fmdrr). */
b7fc2769 12715 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v2),
037e8744 12716 _(BAD_FPU));
b7fc2769 12717
037e8744
JB
12718 inst.instruction = 0xc400b10;
12719 do_vfp_cond_or_thumb ();
12720 inst.instruction |= LOW4 (inst.operands[0].reg);
12721 inst.instruction |= HI1 (inst.operands[0].reg) << 5;
12722 inst.instruction |= inst.operands[1].reg << 12;
12723 inst.instruction |= inst.operands[2].reg << 16;
12724 break;
12725
12726 case NS_RS: /* case 6. */
12727 {
12728 struct neon_type_el et = neon_check_type (2, NS_NULL,
12729 N_EQK, N_S8 | N_S16 | N_U8 | N_U16 | N_32 | N_KEY);
12730 unsigned logsize = neon_logbits (et.size);
12731 unsigned dn = NEON_SCALAR_REG (inst.operands[1].reg);
12732 unsigned x = NEON_SCALAR_INDEX (inst.operands[1].reg);
12733 unsigned abcdebits = 0;
12734
12735 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v1),
12736 _(BAD_FPU));
12737 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1)
12738 && et.size != 32, _(BAD_FPU));
12739 constraint (et.type == NT_invtype, _("bad type for scalar"));
12740 constraint (x >= 64 / et.size, _("scalar index out of range"));
12741
12742 switch (et.size)
12743 {
12744 case 8: abcdebits = (et.type == NT_signed) ? 0x08 : 0x18; break;
12745 case 16: abcdebits = (et.type == NT_signed) ? 0x01 : 0x11; break;
12746 case 32: abcdebits = 0x00; break;
12747 default: ;
12748 }
12749
12750 abcdebits |= x << logsize;
12751 inst.instruction = 0xe100b10;
12752 do_vfp_cond_or_thumb ();
12753 inst.instruction |= LOW4 (dn) << 16;
12754 inst.instruction |= HI1 (dn) << 7;
12755 inst.instruction |= inst.operands[0].reg << 12;
12756 inst.instruction |= (abcdebits & 3) << 5;
12757 inst.instruction |= (abcdebits >> 2) << 21;
12758 }
12759 break;
12760
12761 case NS_RRD: /* case 7 (fmrrd). */
12762 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v2),
12763 _(BAD_FPU));
12764
12765 inst.instruction = 0xc500b10;
12766 do_vfp_cond_or_thumb ();
12767 inst.instruction |= inst.operands[0].reg << 12;
12768 inst.instruction |= inst.operands[1].reg << 16;
12769 inst.instruction |= LOW4 (inst.operands[2].reg);
12770 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
12771 break;
12772
12773 case NS_FF: /* case 8 (fcpys). */
12774 do_vfp_nsyn_opcode ("fcpys");
12775 break;
12776
12777 case NS_FI: /* case 10 (fconsts). */
12778 ldconst = "fconsts";
12779 encode_fconstd:
12780 if (is_quarter_float (inst.operands[1].imm))
5287ad62 12781 {
037e8744
JB
12782 inst.operands[1].imm = neon_qfloat_bits (inst.operands[1].imm);
12783 do_vfp_nsyn_opcode (ldconst);
5287ad62
JB
12784 }
12785 else
037e8744
JB
12786 first_error (_("immediate out of range"));
12787 break;
12788
12789 case NS_RF: /* case 12 (fmrs). */
12790 do_vfp_nsyn_opcode ("fmrs");
12791 break;
12792
12793 case NS_FR: /* case 13 (fmsr). */
12794 do_vfp_nsyn_opcode ("fmsr");
12795 break;
12796
12797 /* The encoders for the fmrrs and fmsrr instructions expect three operands
12798 (one of which is a list), but we have parsed four. Do some fiddling to
12799 make the operands what do_vfp_reg2_from_sp2 and do_vfp_sp2_from_reg2
12800 expect. */
12801 case NS_RRFF: /* case 14 (fmrrs). */
12802 constraint (inst.operands[3].reg != inst.operands[2].reg + 1,
12803 _("VFP registers must be adjacent"));
12804 inst.operands[2].imm = 2;
12805 memset (&inst.operands[3], '\0', sizeof (inst.operands[3]));
12806 do_vfp_nsyn_opcode ("fmrrs");
12807 break;
12808
12809 case NS_FFRR: /* case 15 (fmsrr). */
12810 constraint (inst.operands[1].reg != inst.operands[0].reg + 1,
12811 _("VFP registers must be adjacent"));
12812 inst.operands[1] = inst.operands[2];
12813 inst.operands[2] = inst.operands[3];
12814 inst.operands[0].imm = 2;
12815 memset (&inst.operands[3], '\0', sizeof (inst.operands[3]));
12816 do_vfp_nsyn_opcode ("fmsrr");
5287ad62
JB
12817 break;
12818
12819 default:
12820 abort ();
12821 }
12822}
12823
12824static void
12825do_neon_rshift_round_imm (void)
12826{
037e8744 12827 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
12828 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_ALL | N_KEY);
12829 int imm = inst.operands[2].imm;
12830
12831 /* imm == 0 case is encoded as VMOV for V{R}SHR. */
12832 if (imm == 0)
12833 {
12834 inst.operands[2].present = 0;
12835 do_neon_mov ();
12836 return;
12837 }
12838
12839 constraint (imm < 1 || (unsigned)imm > et.size,
12840 _("immediate out of range for shift"));
037e8744 12841 neon_imm_shift (TRUE, et.type == NT_unsigned, neon_quad (rs), et,
5287ad62
JB
12842 et.size - imm);
12843}
12844
12845static void
12846do_neon_movl (void)
12847{
12848 struct neon_type_el et = neon_check_type (2, NS_QD,
12849 N_EQK | N_DBL, N_SU_32 | N_KEY);
12850 unsigned sizebits = et.size >> 3;
12851 inst.instruction |= sizebits << 19;
12852 neon_two_same (0, et.type == NT_unsigned, -1);
12853}
12854
12855static void
12856do_neon_trn (void)
12857{
037e8744 12858 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
12859 struct neon_type_el et = neon_check_type (2, rs,
12860 N_EQK, N_8 | N_16 | N_32 | N_KEY);
12861 inst.instruction = NEON_ENC_INTEGER (inst.instruction);
037e8744 12862 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
12863}
12864
12865static void
12866do_neon_zip_uzp (void)
12867{
037e8744 12868 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
12869 struct neon_type_el et = neon_check_type (2, rs,
12870 N_EQK, N_8 | N_16 | N_32 | N_KEY);
12871 if (rs == NS_DD && et.size == 32)
12872 {
12873 /* Special case: encode as VTRN.32 <Dd>, <Dm>. */
12874 inst.instruction = N_MNEM_vtrn;
12875 do_neon_trn ();
12876 return;
12877 }
037e8744 12878 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
12879}
12880
12881static void
12882do_neon_sat_abs_neg (void)
12883{
037e8744 12884 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
12885 struct neon_type_el et = neon_check_type (2, rs,
12886 N_EQK, N_S8 | N_S16 | N_S32 | N_KEY);
037e8744 12887 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
12888}
12889
12890static void
12891do_neon_pair_long (void)
12892{
037e8744 12893 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
12894 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_32 | N_KEY);
12895 /* Unsigned is encoded in OP field (bit 7) for these instruction. */
12896 inst.instruction |= (et.type == NT_unsigned) << 7;
037e8744 12897 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
12898}
12899
12900static void
12901do_neon_recip_est (void)
12902{
037e8744 12903 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
12904 struct neon_type_el et = neon_check_type (2, rs,
12905 N_EQK | N_FLT, N_F32 | N_U32 | N_KEY);
12906 inst.instruction |= (et.type == NT_float) << 8;
037e8744 12907 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
12908}
12909
12910static void
12911do_neon_cls (void)
12912{
037e8744 12913 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
12914 struct neon_type_el et = neon_check_type (2, rs,
12915 N_EQK, N_S8 | N_S16 | N_S32 | N_KEY);
037e8744 12916 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
12917}
12918
12919static void
12920do_neon_clz (void)
12921{
037e8744 12922 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
12923 struct neon_type_el et = neon_check_type (2, rs,
12924 N_EQK, N_I8 | N_I16 | N_I32 | N_KEY);
037e8744 12925 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
12926}
12927
12928static void
12929do_neon_cnt (void)
12930{
037e8744 12931 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
12932 struct neon_type_el et = neon_check_type (2, rs,
12933 N_EQK | N_INT, N_8 | N_KEY);
037e8744 12934 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
12935}
12936
12937static void
12938do_neon_swp (void)
12939{
037e8744
JB
12940 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
12941 neon_two_same (neon_quad (rs), 1, -1);
5287ad62
JB
12942}
12943
12944static void
12945do_neon_tbl_tbx (void)
12946{
12947 unsigned listlenbits;
dcbf9037 12948 neon_check_type (3, NS_DLD, N_EQK, N_EQK, N_8 | N_KEY);
5287ad62
JB
12949
12950 if (inst.operands[1].imm < 1 || inst.operands[1].imm > 4)
12951 {
dcbf9037 12952 first_error (_("bad list length for table lookup"));
5287ad62
JB
12953 return;
12954 }
12955
12956 listlenbits = inst.operands[1].imm - 1;
12957 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
12958 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
12959 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
12960 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
12961 inst.instruction |= LOW4 (inst.operands[2].reg);
12962 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
12963 inst.instruction |= listlenbits << 8;
12964
12965 inst.instruction = neon_dp_fixup (inst.instruction);
12966}
12967
12968static void
12969do_neon_ldm_stm (void)
12970{
12971 /* P, U and L bits are part of bitmask. */
12972 int is_dbmode = (inst.instruction & (1 << 24)) != 0;
12973 unsigned offsetbits = inst.operands[1].imm * 2;
12974
037e8744
JB
12975 if (inst.operands[1].issingle)
12976 {
12977 do_vfp_nsyn_ldm_stm (is_dbmode);
12978 return;
12979 }
12980
5287ad62
JB
12981 constraint (is_dbmode && !inst.operands[0].writeback,
12982 _("writeback (!) must be used for VLDMDB and VSTMDB"));
12983
12984 constraint (inst.operands[1].imm < 1 || inst.operands[1].imm > 16,
12985 _("register list must contain at least 1 and at most 16 "
12986 "registers"));
12987
12988 inst.instruction |= inst.operands[0].reg << 16;
12989 inst.instruction |= inst.operands[0].writeback << 21;
12990 inst.instruction |= LOW4 (inst.operands[1].reg) << 12;
12991 inst.instruction |= HI1 (inst.operands[1].reg) << 22;
12992
12993 inst.instruction |= offsetbits;
12994
037e8744 12995 do_vfp_cond_or_thumb ();
5287ad62
JB
12996}
12997
12998static void
12999do_neon_ldr_str (void)
13000{
5287ad62
JB
13001 int is_ldr = (inst.instruction & (1 << 20)) != 0;
13002
037e8744
JB
13003 if (inst.operands[0].issingle)
13004 {
cd2f129f
JB
13005 if (is_ldr)
13006 do_vfp_nsyn_opcode ("flds");
13007 else
13008 do_vfp_nsyn_opcode ("fsts");
5287ad62
JB
13009 }
13010 else
5287ad62 13011 {
cd2f129f
JB
13012 if (is_ldr)
13013 do_vfp_nsyn_opcode ("fldd");
5287ad62 13014 else
cd2f129f 13015 do_vfp_nsyn_opcode ("fstd");
5287ad62 13016 }
5287ad62
JB
13017}
13018
13019/* "interleave" version also handles non-interleaving register VLD1/VST1
13020 instructions. */
13021
13022static void
13023do_neon_ld_st_interleave (void)
13024{
037e8744 13025 struct neon_type_el et = neon_check_type (1, NS_NULL,
5287ad62
JB
13026 N_8 | N_16 | N_32 | N_64);
13027 unsigned alignbits = 0;
13028 unsigned idx;
13029 /* The bits in this table go:
13030 0: register stride of one (0) or two (1)
13031 1,2: register list length, minus one (1, 2, 3, 4).
13032 3,4: <n> in instruction type, minus one (VLD<n> / VST<n>).
13033 We use -1 for invalid entries. */
13034 const int typetable[] =
13035 {
13036 0x7, -1, 0xa, -1, 0x6, -1, 0x2, -1, /* VLD1 / VST1. */
13037 -1, -1, 0x8, 0x9, -1, -1, 0x3, -1, /* VLD2 / VST2. */
13038 -1, -1, -1, -1, 0x4, 0x5, -1, -1, /* VLD3 / VST3. */
13039 -1, -1, -1, -1, -1, -1, 0x0, 0x1 /* VLD4 / VST4. */
13040 };
13041 int typebits;
13042
dcbf9037
JB
13043 if (et.type == NT_invtype)
13044 return;
13045
5287ad62
JB
13046 if (inst.operands[1].immisalign)
13047 switch (inst.operands[1].imm >> 8)
13048 {
13049 case 64: alignbits = 1; break;
13050 case 128:
13051 if (NEON_REGLIST_LENGTH (inst.operands[0].imm) == 3)
13052 goto bad_alignment;
13053 alignbits = 2;
13054 break;
13055 case 256:
13056 if (NEON_REGLIST_LENGTH (inst.operands[0].imm) == 3)
13057 goto bad_alignment;
13058 alignbits = 3;
13059 break;
13060 default:
13061 bad_alignment:
dcbf9037 13062 first_error (_("bad alignment"));
5287ad62
JB
13063 return;
13064 }
13065
13066 inst.instruction |= alignbits << 4;
13067 inst.instruction |= neon_logbits (et.size) << 6;
13068
13069 /* Bits [4:6] of the immediate in a list specifier encode register stride
13070 (minus 1) in bit 4, and list length in bits [5:6]. We put the <n> of
13071 VLD<n>/VST<n> in bits [9:8] of the initial bitmask. Suck it out here, look
13072 up the right value for "type" in a table based on this value and the given
13073 list style, then stick it back. */
13074 idx = ((inst.operands[0].imm >> 4) & 7)
13075 | (((inst.instruction >> 8) & 3) << 3);
13076
13077 typebits = typetable[idx];
13078
13079 constraint (typebits == -1, _("bad list type for instruction"));
13080
13081 inst.instruction &= ~0xf00;
13082 inst.instruction |= typebits << 8;
13083}
13084
13085/* Check alignment is valid for do_neon_ld_st_lane and do_neon_ld_dup.
13086 *DO_ALIGN is set to 1 if the relevant alignment bit should be set, 0
13087 otherwise. The variable arguments are a list of pairs of legal (size, align)
13088 values, terminated with -1. */
13089
13090static int
13091neon_alignment_bit (int size, int align, int *do_align, ...)
13092{
13093 va_list ap;
13094 int result = FAIL, thissize, thisalign;
13095
13096 if (!inst.operands[1].immisalign)
13097 {
13098 *do_align = 0;
13099 return SUCCESS;
13100 }
13101
13102 va_start (ap, do_align);
13103
13104 do
13105 {
13106 thissize = va_arg (ap, int);
13107 if (thissize == -1)
13108 break;
13109 thisalign = va_arg (ap, int);
13110
13111 if (size == thissize && align == thisalign)
13112 result = SUCCESS;
13113 }
13114 while (result != SUCCESS);
13115
13116 va_end (ap);
13117
13118 if (result == SUCCESS)
13119 *do_align = 1;
13120 else
dcbf9037 13121 first_error (_("unsupported alignment for instruction"));
5287ad62
JB
13122
13123 return result;
13124}
13125
13126static void
13127do_neon_ld_st_lane (void)
13128{
037e8744 13129 struct neon_type_el et = neon_check_type (1, NS_NULL, N_8 | N_16 | N_32);
5287ad62
JB
13130 int align_good, do_align = 0;
13131 int logsize = neon_logbits (et.size);
13132 int align = inst.operands[1].imm >> 8;
13133 int n = (inst.instruction >> 8) & 3;
13134 int max_el = 64 / et.size;
13135
dcbf9037
JB
13136 if (et.type == NT_invtype)
13137 return;
13138
5287ad62
JB
13139 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != n + 1,
13140 _("bad list length"));
13141 constraint (NEON_LANE (inst.operands[0].imm) >= max_el,
13142 _("scalar index out of range"));
13143 constraint (n != 0 && NEON_REG_STRIDE (inst.operands[0].imm) == 2
13144 && et.size == 8,
13145 _("stride of 2 unavailable when element size is 8"));
13146
13147 switch (n)
13148 {
13149 case 0: /* VLD1 / VST1. */
13150 align_good = neon_alignment_bit (et.size, align, &do_align, 16, 16,
13151 32, 32, -1);
13152 if (align_good == FAIL)
13153 return;
13154 if (do_align)
13155 {
13156 unsigned alignbits = 0;
13157 switch (et.size)
13158 {
13159 case 16: alignbits = 0x1; break;
13160 case 32: alignbits = 0x3; break;
13161 default: ;
13162 }
13163 inst.instruction |= alignbits << 4;
13164 }
13165 break;
13166
13167 case 1: /* VLD2 / VST2. */
13168 align_good = neon_alignment_bit (et.size, align, &do_align, 8, 16, 16, 32,
13169 32, 64, -1);
13170 if (align_good == FAIL)
13171 return;
13172 if (do_align)
13173 inst.instruction |= 1 << 4;
13174 break;
13175
13176 case 2: /* VLD3 / VST3. */
13177 constraint (inst.operands[1].immisalign,
13178 _("can't use alignment with this instruction"));
13179 break;
13180
13181 case 3: /* VLD4 / VST4. */
13182 align_good = neon_alignment_bit (et.size, align, &do_align, 8, 32,
13183 16, 64, 32, 64, 32, 128, -1);
13184 if (align_good == FAIL)
13185 return;
13186 if (do_align)
13187 {
13188 unsigned alignbits = 0;
13189 switch (et.size)
13190 {
13191 case 8: alignbits = 0x1; break;
13192 case 16: alignbits = 0x1; break;
13193 case 32: alignbits = (align == 64) ? 0x1 : 0x2; break;
13194 default: ;
13195 }
13196 inst.instruction |= alignbits << 4;
13197 }
13198 break;
13199
13200 default: ;
13201 }
13202
13203 /* Reg stride of 2 is encoded in bit 5 when size==16, bit 6 when size==32. */
13204 if (n != 0 && NEON_REG_STRIDE (inst.operands[0].imm) == 2)
13205 inst.instruction |= 1 << (4 + logsize);
13206
13207 inst.instruction |= NEON_LANE (inst.operands[0].imm) << (logsize + 5);
13208 inst.instruction |= logsize << 10;
13209}
13210
13211/* Encode single n-element structure to all lanes VLD<n> instructions. */
13212
13213static void
13214do_neon_ld_dup (void)
13215{
037e8744 13216 struct neon_type_el et = neon_check_type (1, NS_NULL, N_8 | N_16 | N_32);
5287ad62
JB
13217 int align_good, do_align = 0;
13218
dcbf9037
JB
13219 if (et.type == NT_invtype)
13220 return;
13221
5287ad62
JB
13222 switch ((inst.instruction >> 8) & 3)
13223 {
13224 case 0: /* VLD1. */
13225 assert (NEON_REG_STRIDE (inst.operands[0].imm) != 2);
13226 align_good = neon_alignment_bit (et.size, inst.operands[1].imm >> 8,
13227 &do_align, 16, 16, 32, 32, -1);
13228 if (align_good == FAIL)
13229 return;
13230 switch (NEON_REGLIST_LENGTH (inst.operands[0].imm))
13231 {
13232 case 1: break;
13233 case 2: inst.instruction |= 1 << 5; break;
dcbf9037 13234 default: first_error (_("bad list length")); return;
5287ad62
JB
13235 }
13236 inst.instruction |= neon_logbits (et.size) << 6;
13237 break;
13238
13239 case 1: /* VLD2. */
13240 align_good = neon_alignment_bit (et.size, inst.operands[1].imm >> 8,
13241 &do_align, 8, 16, 16, 32, 32, 64, -1);
13242 if (align_good == FAIL)
13243 return;
13244 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 2,
13245 _("bad list length"));
13246 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
13247 inst.instruction |= 1 << 5;
13248 inst.instruction |= neon_logbits (et.size) << 6;
13249 break;
13250
13251 case 2: /* VLD3. */
13252 constraint (inst.operands[1].immisalign,
13253 _("can't use alignment with this instruction"));
13254 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 3,
13255 _("bad list length"));
13256 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
13257 inst.instruction |= 1 << 5;
13258 inst.instruction |= neon_logbits (et.size) << 6;
13259 break;
13260
13261 case 3: /* VLD4. */
13262 {
13263 int align = inst.operands[1].imm >> 8;
13264 align_good = neon_alignment_bit (et.size, align, &do_align, 8, 32,
13265 16, 64, 32, 64, 32, 128, -1);
13266 if (align_good == FAIL)
13267 return;
13268 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 4,
13269 _("bad list length"));
13270 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
13271 inst.instruction |= 1 << 5;
13272 if (et.size == 32 && align == 128)
13273 inst.instruction |= 0x3 << 6;
13274 else
13275 inst.instruction |= neon_logbits (et.size) << 6;
13276 }
13277 break;
13278
13279 default: ;
13280 }
13281
13282 inst.instruction |= do_align << 4;
13283}
13284
13285/* Disambiguate VLD<n> and VST<n> instructions, and fill in common bits (those
13286 apart from bits [11:4]. */
13287
13288static void
13289do_neon_ldx_stx (void)
13290{
13291 switch (NEON_LANE (inst.operands[0].imm))
13292 {
13293 case NEON_INTERLEAVE_LANES:
13294 inst.instruction = NEON_ENC_INTERLV (inst.instruction);
13295 do_neon_ld_st_interleave ();
13296 break;
13297
13298 case NEON_ALL_LANES:
13299 inst.instruction = NEON_ENC_DUP (inst.instruction);
13300 do_neon_ld_dup ();
13301 break;
13302
13303 default:
13304 inst.instruction = NEON_ENC_LANE (inst.instruction);
13305 do_neon_ld_st_lane ();
13306 }
13307
13308 /* L bit comes from bit mask. */
13309 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
13310 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
13311 inst.instruction |= inst.operands[1].reg << 16;
13312
13313 if (inst.operands[1].postind)
13314 {
13315 int postreg = inst.operands[1].imm & 0xf;
13316 constraint (!inst.operands[1].immisreg,
13317 _("post-index must be a register"));
13318 constraint (postreg == 0xd || postreg == 0xf,
13319 _("bad register for post-index"));
13320 inst.instruction |= postreg;
13321 }
13322 else if (inst.operands[1].writeback)
13323 {
13324 inst.instruction |= 0xd;
13325 }
13326 else
13327 inst.instruction |= 0xf;
13328
13329 if (thumb_mode)
13330 inst.instruction |= 0xf9000000;
13331 else
13332 inst.instruction |= 0xf4000000;
13333}
13334
13335\f
13336/* Overall per-instruction processing. */
13337
13338/* We need to be able to fix up arbitrary expressions in some statements.
13339 This is so that we can handle symbols that are an arbitrary distance from
13340 the pc. The most common cases are of the form ((+/-sym -/+ . - 8) & mask),
13341 which returns part of an address in a form which will be valid for
13342 a data instruction. We do this by pushing the expression into a symbol
13343 in the expr_section, and creating a fix for that. */
13344
13345static void
13346fix_new_arm (fragS * frag,
13347 int where,
13348 short int size,
13349 expressionS * exp,
13350 int pc_rel,
13351 int reloc)
13352{
13353 fixS * new_fix;
13354
13355 switch (exp->X_op)
13356 {
13357 case O_constant:
13358 case O_symbol:
13359 case O_add:
13360 case O_subtract:
13361 new_fix = fix_new_exp (frag, where, size, exp, pc_rel, reloc);
13362 break;
13363
13364 default:
13365 new_fix = fix_new (frag, where, size, make_expr_symbol (exp), 0,
13366 pc_rel, reloc);
13367 break;
13368 }
13369
13370 /* Mark whether the fix is to a THUMB instruction, or an ARM
13371 instruction. */
13372 new_fix->tc_fix_data = thumb_mode;
13373}
13374
13375/* Create a frg for an instruction requiring relaxation. */
13376static void
13377output_relax_insn (void)
13378{
13379 char * to;
13380 symbolS *sym;
0110f2b8
PB
13381 int offset;
13382
6e1cb1a6
PB
13383#ifdef OBJ_ELF
13384 /* The size of the instruction is unknown, so tie the debug info to the
13385 start of the instruction. */
13386 dwarf2_emit_insn (0);
13387#endif
13388
0110f2b8
PB
13389 switch (inst.reloc.exp.X_op)
13390 {
13391 case O_symbol:
13392 sym = inst.reloc.exp.X_add_symbol;
13393 offset = inst.reloc.exp.X_add_number;
13394 break;
13395 case O_constant:
13396 sym = NULL;
13397 offset = inst.reloc.exp.X_add_number;
13398 break;
13399 default:
13400 sym = make_expr_symbol (&inst.reloc.exp);
13401 offset = 0;
13402 break;
13403 }
13404 to = frag_var (rs_machine_dependent, INSN_SIZE, THUMB_SIZE,
13405 inst.relax, sym, offset, NULL/*offset, opcode*/);
13406 md_number_to_chars (to, inst.instruction, THUMB_SIZE);
0110f2b8
PB
13407}
13408
13409/* Write a 32-bit thumb instruction to buf. */
13410static void
13411put_thumb32_insn (char * buf, unsigned long insn)
13412{
13413 md_number_to_chars (buf, insn >> 16, THUMB_SIZE);
13414 md_number_to_chars (buf + THUMB_SIZE, insn, THUMB_SIZE);
13415}
13416
b99bd4ef 13417static void
c19d1205 13418output_inst (const char * str)
b99bd4ef 13419{
c19d1205 13420 char * to = NULL;
b99bd4ef 13421
c19d1205 13422 if (inst.error)
b99bd4ef 13423 {
c19d1205 13424 as_bad ("%s -- `%s'", inst.error, str);
b99bd4ef
NC
13425 return;
13426 }
0110f2b8
PB
13427 if (inst.relax) {
13428 output_relax_insn();
13429 return;
13430 }
c19d1205
ZW
13431 if (inst.size == 0)
13432 return;
b99bd4ef 13433
c19d1205
ZW
13434 to = frag_more (inst.size);
13435
13436 if (thumb_mode && (inst.size > THUMB_SIZE))
b99bd4ef 13437 {
c19d1205 13438 assert (inst.size == (2 * THUMB_SIZE));
0110f2b8 13439 put_thumb32_insn (to, inst.instruction);
b99bd4ef 13440 }
c19d1205 13441 else if (inst.size > INSN_SIZE)
b99bd4ef 13442 {
c19d1205
ZW
13443 assert (inst.size == (2 * INSN_SIZE));
13444 md_number_to_chars (to, inst.instruction, INSN_SIZE);
13445 md_number_to_chars (to + INSN_SIZE, inst.instruction, INSN_SIZE);
b99bd4ef 13446 }
c19d1205
ZW
13447 else
13448 md_number_to_chars (to, inst.instruction, inst.size);
b99bd4ef 13449
c19d1205
ZW
13450 if (inst.reloc.type != BFD_RELOC_UNUSED)
13451 fix_new_arm (frag_now, to - frag_now->fr_literal,
13452 inst.size, & inst.reloc.exp, inst.reloc.pc_rel,
13453 inst.reloc.type);
b99bd4ef 13454
c19d1205
ZW
13455#ifdef OBJ_ELF
13456 dwarf2_emit_insn (inst.size);
13457#endif
13458}
b99bd4ef 13459
c19d1205
ZW
13460/* Tag values used in struct asm_opcode's tag field. */
13461enum opcode_tag
13462{
13463 OT_unconditional, /* Instruction cannot be conditionalized.
13464 The ARM condition field is still 0xE. */
13465 OT_unconditionalF, /* Instruction cannot be conditionalized
13466 and carries 0xF in its ARM condition field. */
13467 OT_csuffix, /* Instruction takes a conditional suffix. */
037e8744
JB
13468 OT_csuffixF, /* Some forms of the instruction take a conditional
13469 suffix, others place 0xF where the condition field
13470 would be. */
c19d1205
ZW
13471 OT_cinfix3, /* Instruction takes a conditional infix,
13472 beginning at character index 3. (In
13473 unified mode, it becomes a suffix.) */
088fa78e
KH
13474 OT_cinfix3_deprecated, /* The same as OT_cinfix3. This is used for
13475 tsts, cmps, cmns, and teqs. */
e3cb604e
PB
13476 OT_cinfix3_legacy, /* Legacy instruction takes a conditional infix at
13477 character index 3, even in unified mode. Used for
13478 legacy instructions where suffix and infix forms
13479 may be ambiguous. */
c19d1205 13480 OT_csuf_or_in3, /* Instruction takes either a conditional
e3cb604e 13481 suffix or an infix at character index 3. */
c19d1205
ZW
13482 OT_odd_infix_unc, /* This is the unconditional variant of an
13483 instruction that takes a conditional infix
13484 at an unusual position. In unified mode,
13485 this variant will accept a suffix. */
13486 OT_odd_infix_0 /* Values greater than or equal to OT_odd_infix_0
13487 are the conditional variants of instructions that
13488 take conditional infixes in unusual positions.
13489 The infix appears at character index
13490 (tag - OT_odd_infix_0). These are not accepted
13491 in unified mode. */
13492};
b99bd4ef 13493
c19d1205
ZW
13494/* Subroutine of md_assemble, responsible for looking up the primary
13495 opcode from the mnemonic the user wrote. STR points to the
13496 beginning of the mnemonic.
13497
13498 This is not simply a hash table lookup, because of conditional
13499 variants. Most instructions have conditional variants, which are
13500 expressed with a _conditional affix_ to the mnemonic. If we were
13501 to encode each conditional variant as a literal string in the opcode
13502 table, it would have approximately 20,000 entries.
13503
13504 Most mnemonics take this affix as a suffix, and in unified syntax,
13505 'most' is upgraded to 'all'. However, in the divided syntax, some
13506 instructions take the affix as an infix, notably the s-variants of
13507 the arithmetic instructions. Of those instructions, all but six
13508 have the infix appear after the third character of the mnemonic.
13509
13510 Accordingly, the algorithm for looking up primary opcodes given
13511 an identifier is:
13512
13513 1. Look up the identifier in the opcode table.
13514 If we find a match, go to step U.
13515
13516 2. Look up the last two characters of the identifier in the
13517 conditions table. If we find a match, look up the first N-2
13518 characters of the identifier in the opcode table. If we
13519 find a match, go to step CE.
13520
13521 3. Look up the fourth and fifth characters of the identifier in
13522 the conditions table. If we find a match, extract those
13523 characters from the identifier, and look up the remaining
13524 characters in the opcode table. If we find a match, go
13525 to step CM.
13526
13527 4. Fail.
13528
13529 U. Examine the tag field of the opcode structure, in case this is
13530 one of the six instructions with its conditional infix in an
13531 unusual place. If it is, the tag tells us where to find the
13532 infix; look it up in the conditions table and set inst.cond
13533 accordingly. Otherwise, this is an unconditional instruction.
13534 Again set inst.cond accordingly. Return the opcode structure.
13535
13536 CE. Examine the tag field to make sure this is an instruction that
13537 should receive a conditional suffix. If it is not, fail.
13538 Otherwise, set inst.cond from the suffix we already looked up,
13539 and return the opcode structure.
13540
13541 CM. Examine the tag field to make sure this is an instruction that
13542 should receive a conditional infix after the third character.
13543 If it is not, fail. Otherwise, undo the edits to the current
13544 line of input and proceed as for case CE. */
13545
13546static const struct asm_opcode *
13547opcode_lookup (char **str)
13548{
13549 char *end, *base;
13550 char *affix;
13551 const struct asm_opcode *opcode;
13552 const struct asm_cond *cond;
e3cb604e 13553 char save[2];
c19d1205
ZW
13554
13555 /* Scan up to the end of the mnemonic, which must end in white space,
13556 '.' (in unified mode only), or end of string. */
13557 for (base = end = *str; *end != '\0'; end++)
13558 if (*end == ' ' || (unified_syntax && *end == '.'))
13559 break;
b99bd4ef 13560
c19d1205
ZW
13561 if (end == base)
13562 return 0;
b99bd4ef 13563
5287ad62 13564 /* Handle a possible width suffix and/or Neon type suffix. */
c19d1205 13565 if (end[0] == '.')
b99bd4ef 13566 {
5287ad62
JB
13567 int offset = 2;
13568
13569 if (end[1] == 'w')
c19d1205 13570 inst.size_req = 4;
5287ad62 13571 else if (end[1] == 'n')
c19d1205
ZW
13572 inst.size_req = 2;
13573 else
5287ad62
JB
13574 offset = 0;
13575
13576 inst.vectype.elems = 0;
13577
13578 *str = end + offset;
b99bd4ef 13579
5287ad62
JB
13580 if (end[offset] == '.')
13581 {
13582 /* See if we have a Neon type suffix. */
dcbf9037 13583 if (parse_neon_type (&inst.vectype, str) == FAIL)
5287ad62
JB
13584 return 0;
13585 }
13586 else if (end[offset] != '\0' && end[offset] != ' ')
13587 return 0;
b99bd4ef 13588 }
c19d1205
ZW
13589 else
13590 *str = end;
b99bd4ef 13591
c19d1205
ZW
13592 /* Look for unaffixed or special-case affixed mnemonic. */
13593 opcode = hash_find_n (arm_ops_hsh, base, end - base);
13594 if (opcode)
b99bd4ef 13595 {
c19d1205
ZW
13596 /* step U */
13597 if (opcode->tag < OT_odd_infix_0)
b99bd4ef 13598 {
c19d1205
ZW
13599 inst.cond = COND_ALWAYS;
13600 return opcode;
b99bd4ef 13601 }
b99bd4ef 13602
c19d1205
ZW
13603 if (unified_syntax)
13604 as_warn (_("conditional infixes are deprecated in unified syntax"));
13605 affix = base + (opcode->tag - OT_odd_infix_0);
13606 cond = hash_find_n (arm_cond_hsh, affix, 2);
13607 assert (cond);
b99bd4ef 13608
c19d1205
ZW
13609 inst.cond = cond->value;
13610 return opcode;
13611 }
b99bd4ef 13612
c19d1205
ZW
13613 /* Cannot have a conditional suffix on a mnemonic of less than two
13614 characters. */
13615 if (end - base < 3)
13616 return 0;
b99bd4ef 13617
c19d1205
ZW
13618 /* Look for suffixed mnemonic. */
13619 affix = end - 2;
13620 cond = hash_find_n (arm_cond_hsh, affix, 2);
13621 opcode = hash_find_n (arm_ops_hsh, base, affix - base);
13622 if (opcode && cond)
13623 {
13624 /* step CE */
13625 switch (opcode->tag)
13626 {
e3cb604e
PB
13627 case OT_cinfix3_legacy:
13628 /* Ignore conditional suffixes matched on infix only mnemonics. */
13629 break;
13630
c19d1205 13631 case OT_cinfix3:
088fa78e 13632 case OT_cinfix3_deprecated:
c19d1205
ZW
13633 case OT_odd_infix_unc:
13634 if (!unified_syntax)
e3cb604e 13635 return 0;
c19d1205
ZW
13636 /* else fall through */
13637
13638 case OT_csuffix:
037e8744 13639 case OT_csuffixF:
c19d1205
ZW
13640 case OT_csuf_or_in3:
13641 inst.cond = cond->value;
13642 return opcode;
13643
13644 case OT_unconditional:
13645 case OT_unconditionalF:
dfa9f0d5
PB
13646 if (thumb_mode)
13647 {
13648 inst.cond = cond->value;
13649 }
13650 else
13651 {
13652 /* delayed diagnostic */
13653 inst.error = BAD_COND;
13654 inst.cond = COND_ALWAYS;
13655 }
c19d1205 13656 return opcode;
b99bd4ef 13657
c19d1205
ZW
13658 default:
13659 return 0;
13660 }
13661 }
b99bd4ef 13662
c19d1205
ZW
13663 /* Cannot have a usual-position infix on a mnemonic of less than
13664 six characters (five would be a suffix). */
13665 if (end - base < 6)
13666 return 0;
b99bd4ef 13667
c19d1205
ZW
13668 /* Look for infixed mnemonic in the usual position. */
13669 affix = base + 3;
13670 cond = hash_find_n (arm_cond_hsh, affix, 2);
e3cb604e
PB
13671 if (!cond)
13672 return 0;
13673
13674 memcpy (save, affix, 2);
13675 memmove (affix, affix + 2, (end - affix) - 2);
13676 opcode = hash_find_n (arm_ops_hsh, base, (end - base) - 2);
13677 memmove (affix + 2, affix, (end - affix) - 2);
13678 memcpy (affix, save, 2);
13679
088fa78e
KH
13680 if (opcode
13681 && (opcode->tag == OT_cinfix3
13682 || opcode->tag == OT_cinfix3_deprecated
13683 || opcode->tag == OT_csuf_or_in3
13684 || opcode->tag == OT_cinfix3_legacy))
b99bd4ef 13685 {
c19d1205 13686 /* step CM */
088fa78e
KH
13687 if (unified_syntax
13688 && (opcode->tag == OT_cinfix3
13689 || opcode->tag == OT_cinfix3_deprecated))
c19d1205
ZW
13690 as_warn (_("conditional infixes are deprecated in unified syntax"));
13691
13692 inst.cond = cond->value;
13693 return opcode;
b99bd4ef
NC
13694 }
13695
c19d1205 13696 return 0;
b99bd4ef
NC
13697}
13698
c19d1205
ZW
13699void
13700md_assemble (char *str)
b99bd4ef 13701{
c19d1205
ZW
13702 char *p = str;
13703 const struct asm_opcode * opcode;
b99bd4ef 13704
c19d1205
ZW
13705 /* Align the previous label if needed. */
13706 if (last_label_seen != NULL)
b99bd4ef 13707 {
c19d1205
ZW
13708 symbol_set_frag (last_label_seen, frag_now);
13709 S_SET_VALUE (last_label_seen, (valueT) frag_now_fix ());
13710 S_SET_SEGMENT (last_label_seen, now_seg);
b99bd4ef
NC
13711 }
13712
c19d1205
ZW
13713 memset (&inst, '\0', sizeof (inst));
13714 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef 13715
c19d1205
ZW
13716 opcode = opcode_lookup (&p);
13717 if (!opcode)
b99bd4ef 13718 {
c19d1205 13719 /* It wasn't an instruction, but it might be a register alias of
dcbf9037
JB
13720 the form alias .req reg, or a Neon .dn/.qn directive. */
13721 if (!create_register_alias (str, p)
13722 && !create_neon_reg_alias (str, p))
c19d1205 13723 as_bad (_("bad instruction `%s'"), str);
b99bd4ef 13724
b99bd4ef
NC
13725 return;
13726 }
13727
088fa78e
KH
13728 if (opcode->tag == OT_cinfix3_deprecated)
13729 as_warn (_("s suffix on comparison instruction is deprecated"));
13730
037e8744
JB
13731 /* The value which unconditional instructions should have in place of the
13732 condition field. */
13733 inst.uncond_value = (opcode->tag == OT_csuffixF) ? 0xf : -1;
13734
c19d1205 13735 if (thumb_mode)
b99bd4ef 13736 {
e74cfd16 13737 arm_feature_set variant;
8f06b2d8
PB
13738
13739 variant = cpu_variant;
13740 /* Only allow coprocessor instructions on Thumb-2 capable devices. */
e74cfd16
PB
13741 if (!ARM_CPU_HAS_FEATURE (variant, arm_arch_t2))
13742 ARM_CLEAR_FEATURE (variant, variant, fpu_any_hard);
c19d1205 13743 /* Check that this instruction is supported for this CPU. */
62b3e311
PB
13744 if (!opcode->tvariant
13745 || (thumb_mode == 1
13746 && !ARM_CPU_HAS_FEATURE (variant, *opcode->tvariant)))
b99bd4ef 13747 {
c19d1205 13748 as_bad (_("selected processor does not support `%s'"), str);
b99bd4ef
NC
13749 return;
13750 }
c19d1205
ZW
13751 if (inst.cond != COND_ALWAYS && !unified_syntax
13752 && opcode->tencode != do_t_branch)
b99bd4ef 13753 {
c19d1205 13754 as_bad (_("Thumb does not support conditional execution"));
b99bd4ef
NC
13755 return;
13756 }
13757
e27ec89e
PB
13758 /* Check conditional suffixes. */
13759 if (current_it_mask)
13760 {
13761 int cond;
13762 cond = current_cc ^ ((current_it_mask >> 4) & 1) ^ 1;
dfa9f0d5
PB
13763 current_it_mask <<= 1;
13764 current_it_mask &= 0x1f;
13765 /* The BKPT instruction is unconditional even in an IT block. */
13766 if (!inst.error
13767 && cond != inst.cond && opcode->tencode != do_t_bkpt)
e27ec89e
PB
13768 {
13769 as_bad (_("incorrect condition in IT block"));
13770 return;
13771 }
e27ec89e
PB
13772 }
13773 else if (inst.cond != COND_ALWAYS && opcode->tencode != do_t_branch)
13774 {
13775 as_bad (_("thumb conditional instrunction not in IT block"));
13776 return;
13777 }
13778
c19d1205
ZW
13779 mapping_state (MAP_THUMB);
13780 inst.instruction = opcode->tvalue;
13781
13782 if (!parse_operands (p, opcode->operands))
13783 opcode->tencode ();
13784
e27ec89e
PB
13785 /* Clear current_it_mask at the end of an IT block. */
13786 if (current_it_mask == 0x10)
13787 current_it_mask = 0;
13788
0110f2b8 13789 if (!(inst.error || inst.relax))
b99bd4ef 13790 {
c19d1205
ZW
13791 assert (inst.instruction < 0xe800 || inst.instruction > 0xffff);
13792 inst.size = (inst.instruction > 0xffff ? 4 : 2);
13793 if (inst.size_req && inst.size_req != inst.size)
b99bd4ef 13794 {
c19d1205 13795 as_bad (_("cannot honor width suffix -- `%s'"), str);
b99bd4ef
NC
13796 return;
13797 }
13798 }
e74cfd16
PB
13799 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
13800 *opcode->tvariant);
ee065d83 13801 /* Many Thumb-2 instructions also have Thumb-1 variants, so explicitly
708587a4 13802 set those bits when Thumb-2 32-bit instructions are seen. ie.
ee065d83
PB
13803 anything other than bl/blx.
13804 This is overly pessimistic for relaxable instructions. */
13805 if ((inst.size == 4 && (inst.instruction & 0xf800e800) != 0xf000e800)
13806 || inst.relax)
e74cfd16
PB
13807 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
13808 arm_ext_v6t2);
c19d1205
ZW
13809 }
13810 else
13811 {
13812 /* Check that this instruction is supported for this CPU. */
62b3e311
PB
13813 if (!opcode->avariant ||
13814 !ARM_CPU_HAS_FEATURE (cpu_variant, *opcode->avariant))
b99bd4ef 13815 {
c19d1205
ZW
13816 as_bad (_("selected processor does not support `%s'"), str);
13817 return;
b99bd4ef 13818 }
c19d1205 13819 if (inst.size_req)
b99bd4ef 13820 {
c19d1205
ZW
13821 as_bad (_("width suffixes are invalid in ARM mode -- `%s'"), str);
13822 return;
b99bd4ef
NC
13823 }
13824
c19d1205
ZW
13825 mapping_state (MAP_ARM);
13826 inst.instruction = opcode->avalue;
13827 if (opcode->tag == OT_unconditionalF)
13828 inst.instruction |= 0xF << 28;
13829 else
13830 inst.instruction |= inst.cond << 28;
13831 inst.size = INSN_SIZE;
13832 if (!parse_operands (p, opcode->operands))
13833 opcode->aencode ();
ee065d83
PB
13834 /* Arm mode bx is marked as both v4T and v5 because it's still required
13835 on a hypothetical non-thumb v5 core. */
e74cfd16
PB
13836 if (ARM_CPU_HAS_FEATURE (*opcode->avariant, arm_ext_v4t)
13837 || ARM_CPU_HAS_FEATURE (*opcode->avariant, arm_ext_v5))
13838 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used, arm_ext_v4t);
ee065d83 13839 else
e74cfd16
PB
13840 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
13841 *opcode->avariant);
b99bd4ef 13842 }
c19d1205
ZW
13843 output_inst (str);
13844}
b99bd4ef 13845
c19d1205
ZW
13846/* Various frobbings of labels and their addresses. */
13847
13848void
13849arm_start_line_hook (void)
13850{
13851 last_label_seen = NULL;
b99bd4ef
NC
13852}
13853
c19d1205
ZW
13854void
13855arm_frob_label (symbolS * sym)
b99bd4ef 13856{
c19d1205 13857 last_label_seen = sym;
b99bd4ef 13858
c19d1205 13859 ARM_SET_THUMB (sym, thumb_mode);
b99bd4ef 13860
c19d1205
ZW
13861#if defined OBJ_COFF || defined OBJ_ELF
13862 ARM_SET_INTERWORK (sym, support_interwork);
13863#endif
b99bd4ef 13864
c19d1205
ZW
13865 /* Note - do not allow local symbols (.Lxxx) to be labeled
13866 as Thumb functions. This is because these labels, whilst
13867 they exist inside Thumb code, are not the entry points for
13868 possible ARM->Thumb calls. Also, these labels can be used
13869 as part of a computed goto or switch statement. eg gcc
13870 can generate code that looks like this:
b99bd4ef 13871
c19d1205
ZW
13872 ldr r2, [pc, .Laaa]
13873 lsl r3, r3, #2
13874 ldr r2, [r3, r2]
13875 mov pc, r2
b99bd4ef 13876
c19d1205
ZW
13877 .Lbbb: .word .Lxxx
13878 .Lccc: .word .Lyyy
13879 ..etc...
13880 .Laaa: .word Lbbb
b99bd4ef 13881
c19d1205
ZW
13882 The first instruction loads the address of the jump table.
13883 The second instruction converts a table index into a byte offset.
13884 The third instruction gets the jump address out of the table.
13885 The fourth instruction performs the jump.
b99bd4ef 13886
c19d1205
ZW
13887 If the address stored at .Laaa is that of a symbol which has the
13888 Thumb_Func bit set, then the linker will arrange for this address
13889 to have the bottom bit set, which in turn would mean that the
13890 address computation performed by the third instruction would end
13891 up with the bottom bit set. Since the ARM is capable of unaligned
13892 word loads, the instruction would then load the incorrect address
13893 out of the jump table, and chaos would ensue. */
13894 if (label_is_thumb_function_name
13895 && (S_GET_NAME (sym)[0] != '.' || S_GET_NAME (sym)[1] != 'L')
13896 && (bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0)
b99bd4ef 13897 {
c19d1205
ZW
13898 /* When the address of a Thumb function is taken the bottom
13899 bit of that address should be set. This will allow
13900 interworking between Arm and Thumb functions to work
13901 correctly. */
b99bd4ef 13902
c19d1205 13903 THUMB_SET_FUNC (sym, 1);
b99bd4ef 13904
c19d1205 13905 label_is_thumb_function_name = FALSE;
b99bd4ef 13906 }
07a53e5c
RH
13907
13908#ifdef OBJ_ELF
13909 dwarf2_emit_label (sym);
13910#endif
b99bd4ef
NC
13911}
13912
c19d1205
ZW
13913int
13914arm_data_in_code (void)
b99bd4ef 13915{
c19d1205 13916 if (thumb_mode && ! strncmp (input_line_pointer + 1, "data:", 5))
b99bd4ef 13917 {
c19d1205
ZW
13918 *input_line_pointer = '/';
13919 input_line_pointer += 5;
13920 *input_line_pointer = 0;
13921 return 1;
b99bd4ef
NC
13922 }
13923
c19d1205 13924 return 0;
b99bd4ef
NC
13925}
13926
c19d1205
ZW
13927char *
13928arm_canonicalize_symbol_name (char * name)
b99bd4ef 13929{
c19d1205 13930 int len;
b99bd4ef 13931
c19d1205
ZW
13932 if (thumb_mode && (len = strlen (name)) > 5
13933 && streq (name + len - 5, "/data"))
13934 *(name + len - 5) = 0;
b99bd4ef 13935
c19d1205 13936 return name;
b99bd4ef 13937}
c19d1205
ZW
13938\f
13939/* Table of all register names defined by default. The user can
13940 define additional names with .req. Note that all register names
13941 should appear in both upper and lowercase variants. Some registers
13942 also have mixed-case names. */
b99bd4ef 13943
dcbf9037 13944#define REGDEF(s,n,t) { #s, n, REG_TYPE_##t, TRUE, 0 }
c19d1205 13945#define REGNUM(p,n,t) REGDEF(p##n, n, t)
5287ad62 13946#define REGNUM2(p,n,t) REGDEF(p##n, 2 * n, t)
c19d1205
ZW
13947#define REGSET(p,t) \
13948 REGNUM(p, 0,t), REGNUM(p, 1,t), REGNUM(p, 2,t), REGNUM(p, 3,t), \
13949 REGNUM(p, 4,t), REGNUM(p, 5,t), REGNUM(p, 6,t), REGNUM(p, 7,t), \
13950 REGNUM(p, 8,t), REGNUM(p, 9,t), REGNUM(p,10,t), REGNUM(p,11,t), \
13951 REGNUM(p,12,t), REGNUM(p,13,t), REGNUM(p,14,t), REGNUM(p,15,t)
5287ad62
JB
13952#define REGSETH(p,t) \
13953 REGNUM(p,16,t), REGNUM(p,17,t), REGNUM(p,18,t), REGNUM(p,19,t), \
13954 REGNUM(p,20,t), REGNUM(p,21,t), REGNUM(p,22,t), REGNUM(p,23,t), \
13955 REGNUM(p,24,t), REGNUM(p,25,t), REGNUM(p,26,t), REGNUM(p,27,t), \
13956 REGNUM(p,28,t), REGNUM(p,29,t), REGNUM(p,30,t), REGNUM(p,31,t)
13957#define REGSET2(p,t) \
13958 REGNUM2(p, 0,t), REGNUM2(p, 1,t), REGNUM2(p, 2,t), REGNUM2(p, 3,t), \
13959 REGNUM2(p, 4,t), REGNUM2(p, 5,t), REGNUM2(p, 6,t), REGNUM2(p, 7,t), \
13960 REGNUM2(p, 8,t), REGNUM2(p, 9,t), REGNUM2(p,10,t), REGNUM2(p,11,t), \
13961 REGNUM2(p,12,t), REGNUM2(p,13,t), REGNUM2(p,14,t), REGNUM2(p,15,t)
7ed4c4c5 13962
c19d1205 13963static const struct reg_entry reg_names[] =
7ed4c4c5 13964{
c19d1205
ZW
13965 /* ARM integer registers. */
13966 REGSET(r, RN), REGSET(R, RN),
7ed4c4c5 13967
c19d1205
ZW
13968 /* ATPCS synonyms. */
13969 REGDEF(a1,0,RN), REGDEF(a2,1,RN), REGDEF(a3, 2,RN), REGDEF(a4, 3,RN),
13970 REGDEF(v1,4,RN), REGDEF(v2,5,RN), REGDEF(v3, 6,RN), REGDEF(v4, 7,RN),
13971 REGDEF(v5,8,RN), REGDEF(v6,9,RN), REGDEF(v7,10,RN), REGDEF(v8,11,RN),
7ed4c4c5 13972
c19d1205
ZW
13973 REGDEF(A1,0,RN), REGDEF(A2,1,RN), REGDEF(A3, 2,RN), REGDEF(A4, 3,RN),
13974 REGDEF(V1,4,RN), REGDEF(V2,5,RN), REGDEF(V3, 6,RN), REGDEF(V4, 7,RN),
13975 REGDEF(V5,8,RN), REGDEF(V6,9,RN), REGDEF(V7,10,RN), REGDEF(V8,11,RN),
7ed4c4c5 13976
c19d1205
ZW
13977 /* Well-known aliases. */
13978 REGDEF(wr, 7,RN), REGDEF(sb, 9,RN), REGDEF(sl,10,RN), REGDEF(fp,11,RN),
13979 REGDEF(ip,12,RN), REGDEF(sp,13,RN), REGDEF(lr,14,RN), REGDEF(pc,15,RN),
13980
13981 REGDEF(WR, 7,RN), REGDEF(SB, 9,RN), REGDEF(SL,10,RN), REGDEF(FP,11,RN),
13982 REGDEF(IP,12,RN), REGDEF(SP,13,RN), REGDEF(LR,14,RN), REGDEF(PC,15,RN),
13983
13984 /* Coprocessor numbers. */
13985 REGSET(p, CP), REGSET(P, CP),
13986
13987 /* Coprocessor register numbers. The "cr" variants are for backward
13988 compatibility. */
13989 REGSET(c, CN), REGSET(C, CN),
13990 REGSET(cr, CN), REGSET(CR, CN),
13991
13992 /* FPA registers. */
13993 REGNUM(f,0,FN), REGNUM(f,1,FN), REGNUM(f,2,FN), REGNUM(f,3,FN),
13994 REGNUM(f,4,FN), REGNUM(f,5,FN), REGNUM(f,6,FN), REGNUM(f,7, FN),
13995
13996 REGNUM(F,0,FN), REGNUM(F,1,FN), REGNUM(F,2,FN), REGNUM(F,3,FN),
13997 REGNUM(F,4,FN), REGNUM(F,5,FN), REGNUM(F,6,FN), REGNUM(F,7, FN),
13998
13999 /* VFP SP registers. */
5287ad62
JB
14000 REGSET(s,VFS), REGSET(S,VFS),
14001 REGSETH(s,VFS), REGSETH(S,VFS),
c19d1205
ZW
14002
14003 /* VFP DP Registers. */
5287ad62
JB
14004 REGSET(d,VFD), REGSET(D,VFD),
14005 /* Extra Neon DP registers. */
14006 REGSETH(d,VFD), REGSETH(D,VFD),
14007
14008 /* Neon QP registers. */
14009 REGSET2(q,NQ), REGSET2(Q,NQ),
c19d1205
ZW
14010
14011 /* VFP control registers. */
14012 REGDEF(fpsid,0,VFC), REGDEF(fpscr,1,VFC), REGDEF(fpexc,8,VFC),
14013 REGDEF(FPSID,0,VFC), REGDEF(FPSCR,1,VFC), REGDEF(FPEXC,8,VFC),
14014
14015 /* Maverick DSP coprocessor registers. */
14016 REGSET(mvf,MVF), REGSET(mvd,MVD), REGSET(mvfx,MVFX), REGSET(mvdx,MVDX),
14017 REGSET(MVF,MVF), REGSET(MVD,MVD), REGSET(MVFX,MVFX), REGSET(MVDX,MVDX),
14018
14019 REGNUM(mvax,0,MVAX), REGNUM(mvax,1,MVAX),
14020 REGNUM(mvax,2,MVAX), REGNUM(mvax,3,MVAX),
14021 REGDEF(dspsc,0,DSPSC),
14022
14023 REGNUM(MVAX,0,MVAX), REGNUM(MVAX,1,MVAX),
14024 REGNUM(MVAX,2,MVAX), REGNUM(MVAX,3,MVAX),
14025 REGDEF(DSPSC,0,DSPSC),
14026
14027 /* iWMMXt data registers - p0, c0-15. */
14028 REGSET(wr,MMXWR), REGSET(wR,MMXWR), REGSET(WR, MMXWR),
14029
14030 /* iWMMXt control registers - p1, c0-3. */
14031 REGDEF(wcid, 0,MMXWC), REGDEF(wCID, 0,MMXWC), REGDEF(WCID, 0,MMXWC),
14032 REGDEF(wcon, 1,MMXWC), REGDEF(wCon, 1,MMXWC), REGDEF(WCON, 1,MMXWC),
14033 REGDEF(wcssf, 2,MMXWC), REGDEF(wCSSF, 2,MMXWC), REGDEF(WCSSF, 2,MMXWC),
14034 REGDEF(wcasf, 3,MMXWC), REGDEF(wCASF, 3,MMXWC), REGDEF(WCASF, 3,MMXWC),
14035
14036 /* iWMMXt scalar (constant/offset) registers - p1, c8-11. */
14037 REGDEF(wcgr0, 8,MMXWCG), REGDEF(wCGR0, 8,MMXWCG), REGDEF(WCGR0, 8,MMXWCG),
14038 REGDEF(wcgr1, 9,MMXWCG), REGDEF(wCGR1, 9,MMXWCG), REGDEF(WCGR1, 9,MMXWCG),
14039 REGDEF(wcgr2,10,MMXWCG), REGDEF(wCGR2,10,MMXWCG), REGDEF(WCGR2,10,MMXWCG),
14040 REGDEF(wcgr3,11,MMXWCG), REGDEF(wCGR3,11,MMXWCG), REGDEF(WCGR3,11,MMXWCG),
14041
14042 /* XScale accumulator registers. */
14043 REGNUM(acc,0,XSCALE), REGNUM(ACC,0,XSCALE),
14044};
14045#undef REGDEF
14046#undef REGNUM
14047#undef REGSET
7ed4c4c5 14048
c19d1205
ZW
14049/* Table of all PSR suffixes. Bare "CPSR" and "SPSR" are handled
14050 within psr_required_here. */
14051static const struct asm_psr psrs[] =
14052{
14053 /* Backward compatibility notation. Note that "all" is no longer
14054 truly all possible PSR bits. */
14055 {"all", PSR_c | PSR_f},
14056 {"flg", PSR_f},
14057 {"ctl", PSR_c},
14058
14059 /* Individual flags. */
14060 {"f", PSR_f},
14061 {"c", PSR_c},
14062 {"x", PSR_x},
14063 {"s", PSR_s},
14064 /* Combinations of flags. */
14065 {"fs", PSR_f | PSR_s},
14066 {"fx", PSR_f | PSR_x},
14067 {"fc", PSR_f | PSR_c},
14068 {"sf", PSR_s | PSR_f},
14069 {"sx", PSR_s | PSR_x},
14070 {"sc", PSR_s | PSR_c},
14071 {"xf", PSR_x | PSR_f},
14072 {"xs", PSR_x | PSR_s},
14073 {"xc", PSR_x | PSR_c},
14074 {"cf", PSR_c | PSR_f},
14075 {"cs", PSR_c | PSR_s},
14076 {"cx", PSR_c | PSR_x},
14077 {"fsx", PSR_f | PSR_s | PSR_x},
14078 {"fsc", PSR_f | PSR_s | PSR_c},
14079 {"fxs", PSR_f | PSR_x | PSR_s},
14080 {"fxc", PSR_f | PSR_x | PSR_c},
14081 {"fcs", PSR_f | PSR_c | PSR_s},
14082 {"fcx", PSR_f | PSR_c | PSR_x},
14083 {"sfx", PSR_s | PSR_f | PSR_x},
14084 {"sfc", PSR_s | PSR_f | PSR_c},
14085 {"sxf", PSR_s | PSR_x | PSR_f},
14086 {"sxc", PSR_s | PSR_x | PSR_c},
14087 {"scf", PSR_s | PSR_c | PSR_f},
14088 {"scx", PSR_s | PSR_c | PSR_x},
14089 {"xfs", PSR_x | PSR_f | PSR_s},
14090 {"xfc", PSR_x | PSR_f | PSR_c},
14091 {"xsf", PSR_x | PSR_s | PSR_f},
14092 {"xsc", PSR_x | PSR_s | PSR_c},
14093 {"xcf", PSR_x | PSR_c | PSR_f},
14094 {"xcs", PSR_x | PSR_c | PSR_s},
14095 {"cfs", PSR_c | PSR_f | PSR_s},
14096 {"cfx", PSR_c | PSR_f | PSR_x},
14097 {"csf", PSR_c | PSR_s | PSR_f},
14098 {"csx", PSR_c | PSR_s | PSR_x},
14099 {"cxf", PSR_c | PSR_x | PSR_f},
14100 {"cxs", PSR_c | PSR_x | PSR_s},
14101 {"fsxc", PSR_f | PSR_s | PSR_x | PSR_c},
14102 {"fscx", PSR_f | PSR_s | PSR_c | PSR_x},
14103 {"fxsc", PSR_f | PSR_x | PSR_s | PSR_c},
14104 {"fxcs", PSR_f | PSR_x | PSR_c | PSR_s},
14105 {"fcsx", PSR_f | PSR_c | PSR_s | PSR_x},
14106 {"fcxs", PSR_f | PSR_c | PSR_x | PSR_s},
14107 {"sfxc", PSR_s | PSR_f | PSR_x | PSR_c},
14108 {"sfcx", PSR_s | PSR_f | PSR_c | PSR_x},
14109 {"sxfc", PSR_s | PSR_x | PSR_f | PSR_c},
14110 {"sxcf", PSR_s | PSR_x | PSR_c | PSR_f},
14111 {"scfx", PSR_s | PSR_c | PSR_f | PSR_x},
14112 {"scxf", PSR_s | PSR_c | PSR_x | PSR_f},
14113 {"xfsc", PSR_x | PSR_f | PSR_s | PSR_c},
14114 {"xfcs", PSR_x | PSR_f | PSR_c | PSR_s},
14115 {"xsfc", PSR_x | PSR_s | PSR_f | PSR_c},
14116 {"xscf", PSR_x | PSR_s | PSR_c | PSR_f},
14117 {"xcfs", PSR_x | PSR_c | PSR_f | PSR_s},
14118 {"xcsf", PSR_x | PSR_c | PSR_s | PSR_f},
14119 {"cfsx", PSR_c | PSR_f | PSR_s | PSR_x},
14120 {"cfxs", PSR_c | PSR_f | PSR_x | PSR_s},
14121 {"csfx", PSR_c | PSR_s | PSR_f | PSR_x},
14122 {"csxf", PSR_c | PSR_s | PSR_x | PSR_f},
14123 {"cxfs", PSR_c | PSR_x | PSR_f | PSR_s},
14124 {"cxsf", PSR_c | PSR_x | PSR_s | PSR_f},
14125};
14126
62b3e311
PB
14127/* Table of V7M psr names. */
14128static const struct asm_psr v7m_psrs[] =
14129{
14130 {"apsr", 0 },
14131 {"iapsr", 1 },
14132 {"eapsr", 2 },
14133 {"psr", 3 },
14134 {"ipsr", 5 },
14135 {"epsr", 6 },
14136 {"iepsr", 7 },
14137 {"msp", 8 },
14138 {"psp", 9 },
14139 {"primask", 16},
14140 {"basepri", 17},
14141 {"basepri_max", 18},
14142 {"faultmask", 19},
14143 {"control", 20}
14144};
14145
c19d1205
ZW
14146/* Table of all shift-in-operand names. */
14147static const struct asm_shift_name shift_names [] =
b99bd4ef 14148{
c19d1205
ZW
14149 { "asl", SHIFT_LSL }, { "ASL", SHIFT_LSL },
14150 { "lsl", SHIFT_LSL }, { "LSL", SHIFT_LSL },
14151 { "lsr", SHIFT_LSR }, { "LSR", SHIFT_LSR },
14152 { "asr", SHIFT_ASR }, { "ASR", SHIFT_ASR },
14153 { "ror", SHIFT_ROR }, { "ROR", SHIFT_ROR },
14154 { "rrx", SHIFT_RRX }, { "RRX", SHIFT_RRX }
14155};
b99bd4ef 14156
c19d1205
ZW
14157/* Table of all explicit relocation names. */
14158#ifdef OBJ_ELF
14159static struct reloc_entry reloc_names[] =
14160{
14161 { "got", BFD_RELOC_ARM_GOT32 }, { "GOT", BFD_RELOC_ARM_GOT32 },
14162 { "gotoff", BFD_RELOC_ARM_GOTOFF }, { "GOTOFF", BFD_RELOC_ARM_GOTOFF },
14163 { "plt", BFD_RELOC_ARM_PLT32 }, { "PLT", BFD_RELOC_ARM_PLT32 },
14164 { "target1", BFD_RELOC_ARM_TARGET1 }, { "TARGET1", BFD_RELOC_ARM_TARGET1 },
14165 { "target2", BFD_RELOC_ARM_TARGET2 }, { "TARGET2", BFD_RELOC_ARM_TARGET2 },
14166 { "sbrel", BFD_RELOC_ARM_SBREL32 }, { "SBREL", BFD_RELOC_ARM_SBREL32 },
14167 { "tlsgd", BFD_RELOC_ARM_TLS_GD32}, { "TLSGD", BFD_RELOC_ARM_TLS_GD32},
14168 { "tlsldm", BFD_RELOC_ARM_TLS_LDM32}, { "TLSLDM", BFD_RELOC_ARM_TLS_LDM32},
14169 { "tlsldo", BFD_RELOC_ARM_TLS_LDO32}, { "TLSLDO", BFD_RELOC_ARM_TLS_LDO32},
14170 { "gottpoff",BFD_RELOC_ARM_TLS_IE32}, { "GOTTPOFF",BFD_RELOC_ARM_TLS_IE32},
14171 { "tpoff", BFD_RELOC_ARM_TLS_LE32}, { "TPOFF", BFD_RELOC_ARM_TLS_LE32}
14172};
14173#endif
b99bd4ef 14174
c19d1205
ZW
14175/* Table of all conditional affixes. 0xF is not defined as a condition code. */
14176static const struct asm_cond conds[] =
14177{
14178 {"eq", 0x0},
14179 {"ne", 0x1},
14180 {"cs", 0x2}, {"hs", 0x2},
14181 {"cc", 0x3}, {"ul", 0x3}, {"lo", 0x3},
14182 {"mi", 0x4},
14183 {"pl", 0x5},
14184 {"vs", 0x6},
14185 {"vc", 0x7},
14186 {"hi", 0x8},
14187 {"ls", 0x9},
14188 {"ge", 0xa},
14189 {"lt", 0xb},
14190 {"gt", 0xc},
14191 {"le", 0xd},
14192 {"al", 0xe}
14193};
bfae80f2 14194
62b3e311
PB
14195static struct asm_barrier_opt barrier_opt_names[] =
14196{
14197 { "sy", 0xf },
14198 { "un", 0x7 },
14199 { "st", 0xe },
14200 { "unst", 0x6 }
14201};
14202
c19d1205
ZW
14203/* Table of ARM-format instructions. */
14204
14205/* Macros for gluing together operand strings. N.B. In all cases
14206 other than OPS0, the trailing OP_stop comes from default
14207 zero-initialization of the unspecified elements of the array. */
14208#define OPS0() { OP_stop, }
14209#define OPS1(a) { OP_##a, }
14210#define OPS2(a,b) { OP_##a,OP_##b, }
14211#define OPS3(a,b,c) { OP_##a,OP_##b,OP_##c, }
14212#define OPS4(a,b,c,d) { OP_##a,OP_##b,OP_##c,OP_##d, }
14213#define OPS5(a,b,c,d,e) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e, }
14214#define OPS6(a,b,c,d,e,f) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e,OP_##f, }
14215
14216/* These macros abstract out the exact format of the mnemonic table and
14217 save some repeated characters. */
14218
14219/* The normal sort of mnemonic; has a Thumb variant; takes a conditional suffix. */
14220#define TxCE(mnem, op, top, nops, ops, ae, te) \
14221 { #mnem, OPS##nops ops, OT_csuffix, 0x##op, top, ARM_VARIANT, \
1887dd22 14222 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
14223
14224/* Two variants of the above - TCE for a numeric Thumb opcode, tCE for
14225 a T_MNEM_xyz enumerator. */
14226#define TCE(mnem, aop, top, nops, ops, ae, te) \
14227 TxCE(mnem, aop, 0x##top, nops, ops, ae, te)
14228#define tCE(mnem, aop, top, nops, ops, ae, te) \
14229 TxCE(mnem, aop, T_MNEM_##top, nops, ops, ae, te)
14230
14231/* Second most common sort of mnemonic: has a Thumb variant, takes a conditional
14232 infix after the third character. */
14233#define TxC3(mnem, op, top, nops, ops, ae, te) \
14234 { #mnem, OPS##nops ops, OT_cinfix3, 0x##op, top, ARM_VARIANT, \
1887dd22 14235 THUMB_VARIANT, do_##ae, do_##te }
088fa78e
KH
14236#define TxC3w(mnem, op, top, nops, ops, ae, te) \
14237 { #mnem, OPS##nops ops, OT_cinfix3_deprecated, 0x##op, top, ARM_VARIANT, \
14238 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
14239#define TC3(mnem, aop, top, nops, ops, ae, te) \
14240 TxC3(mnem, aop, 0x##top, nops, ops, ae, te)
088fa78e
KH
14241#define TC3w(mnem, aop, top, nops, ops, ae, te) \
14242 TxC3w(mnem, aop, 0x##top, nops, ops, ae, te)
c19d1205
ZW
14243#define tC3(mnem, aop, top, nops, ops, ae, te) \
14244 TxC3(mnem, aop, T_MNEM_##top, nops, ops, ae, te)
088fa78e
KH
14245#define tC3w(mnem, aop, top, nops, ops, ae, te) \
14246 TxC3w(mnem, aop, T_MNEM_##top, nops, ops, ae, te)
c19d1205
ZW
14247
14248/* Mnemonic with a conditional infix in an unusual place. Each and every variant has to
14249 appear in the condition table. */
14250#define TxCM_(m1, m2, m3, op, top, nops, ops, ae, te) \
14251 { #m1 #m2 #m3, OPS##nops ops, sizeof(#m2) == 1 ? OT_odd_infix_unc : OT_odd_infix_0 + sizeof(#m1) - 1, \
1887dd22 14252 0x##op, top, ARM_VARIANT, THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
14253
14254#define TxCM(m1, m2, op, top, nops, ops, ae, te) \
14255 TxCM_(m1, , m2, op, top, nops, ops, ae, te), \
14256 TxCM_(m1, eq, m2, op, top, nops, ops, ae, te), \
14257 TxCM_(m1, ne, m2, op, top, nops, ops, ae, te), \
14258 TxCM_(m1, cs, m2, op, top, nops, ops, ae, te), \
14259 TxCM_(m1, hs, m2, op, top, nops, ops, ae, te), \
14260 TxCM_(m1, cc, m2, op, top, nops, ops, ae, te), \
14261 TxCM_(m1, ul, m2, op, top, nops, ops, ae, te), \
14262 TxCM_(m1, lo, m2, op, top, nops, ops, ae, te), \
14263 TxCM_(m1, mi, m2, op, top, nops, ops, ae, te), \
14264 TxCM_(m1, pl, m2, op, top, nops, ops, ae, te), \
14265 TxCM_(m1, vs, m2, op, top, nops, ops, ae, te), \
14266 TxCM_(m1, vc, m2, op, top, nops, ops, ae, te), \
14267 TxCM_(m1, hi, m2, op, top, nops, ops, ae, te), \
14268 TxCM_(m1, ls, m2, op, top, nops, ops, ae, te), \
14269 TxCM_(m1, ge, m2, op, top, nops, ops, ae, te), \
14270 TxCM_(m1, lt, m2, op, top, nops, ops, ae, te), \
14271 TxCM_(m1, gt, m2, op, top, nops, ops, ae, te), \
14272 TxCM_(m1, le, m2, op, top, nops, ops, ae, te), \
14273 TxCM_(m1, al, m2, op, top, nops, ops, ae, te)
14274
14275#define TCM(m1,m2, aop, top, nops, ops, ae, te) \
14276 TxCM(m1,m2, aop, 0x##top, nops, ops, ae, te)
14277#define tCM(m1,m2, aop, top, nops, ops, ae, te) \
14278 TxCM(m1,m2, aop, T_MNEM_##top, nops, ops, ae, te)
14279
14280/* Mnemonic that cannot be conditionalized. The ARM condition-code
dfa9f0d5
PB
14281 field is still 0xE. Many of the Thumb variants can be executed
14282 conditionally, so this is checked separately. */
c19d1205
ZW
14283#define TUE(mnem, op, top, nops, ops, ae, te) \
14284 { #mnem, OPS##nops ops, OT_unconditional, 0x##op, 0x##top, ARM_VARIANT, \
1887dd22 14285 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
14286
14287/* Mnemonic that cannot be conditionalized, and bears 0xF in its ARM
14288 condition code field. */
14289#define TUF(mnem, op, top, nops, ops, ae, te) \
14290 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##top, ARM_VARIANT, \
1887dd22 14291 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
14292
14293/* ARM-only variants of all the above. */
6a86118a
NC
14294#define CE(mnem, op, nops, ops, ae) \
14295 { #mnem, OPS##nops ops, OT_csuffix, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
14296
14297#define C3(mnem, op, nops, ops, ae) \
14298 { #mnem, OPS##nops ops, OT_cinfix3, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
14299
e3cb604e
PB
14300/* Legacy mnemonics that always have conditional infix after the third
14301 character. */
14302#define CL(mnem, op, nops, ops, ae) \
14303 { #mnem, OPS##nops ops, OT_cinfix3_legacy, \
14304 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
14305
8f06b2d8
PB
14306/* Coprocessor instructions. Isomorphic between Arm and Thumb-2. */
14307#define cCE(mnem, op, nops, ops, ae) \
14308 { #mnem, OPS##nops ops, OT_csuffix, 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
14309
e3cb604e
PB
14310/* Legacy coprocessor instructions where conditional infix and conditional
14311 suffix are ambiguous. For consistency this includes all FPA instructions,
14312 not just the potentially ambiguous ones. */
14313#define cCL(mnem, op, nops, ops, ae) \
14314 { #mnem, OPS##nops ops, OT_cinfix3_legacy, \
14315 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
14316
14317/* Coprocessor, takes either a suffix or a position-3 infix
14318 (for an FPA corner case). */
14319#define C3E(mnem, op, nops, ops, ae) \
14320 { #mnem, OPS##nops ops, OT_csuf_or_in3, \
14321 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
8f06b2d8 14322
6a86118a
NC
14323#define xCM_(m1, m2, m3, op, nops, ops, ae) \
14324 { #m1 #m2 #m3, OPS##nops ops, \
14325 sizeof(#m2) == 1 ? OT_odd_infix_unc : OT_odd_infix_0 + sizeof(#m1) - 1, \
14326 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
14327
14328#define CM(m1, m2, op, nops, ops, ae) \
14329 xCM_(m1, , m2, op, nops, ops, ae), \
14330 xCM_(m1, eq, m2, op, nops, ops, ae), \
14331 xCM_(m1, ne, m2, op, nops, ops, ae), \
14332 xCM_(m1, cs, m2, op, nops, ops, ae), \
14333 xCM_(m1, hs, m2, op, nops, ops, ae), \
14334 xCM_(m1, cc, m2, op, nops, ops, ae), \
14335 xCM_(m1, ul, m2, op, nops, ops, ae), \
14336 xCM_(m1, lo, m2, op, nops, ops, ae), \
14337 xCM_(m1, mi, m2, op, nops, ops, ae), \
14338 xCM_(m1, pl, m2, op, nops, ops, ae), \
14339 xCM_(m1, vs, m2, op, nops, ops, ae), \
14340 xCM_(m1, vc, m2, op, nops, ops, ae), \
14341 xCM_(m1, hi, m2, op, nops, ops, ae), \
14342 xCM_(m1, ls, m2, op, nops, ops, ae), \
14343 xCM_(m1, ge, m2, op, nops, ops, ae), \
14344 xCM_(m1, lt, m2, op, nops, ops, ae), \
14345 xCM_(m1, gt, m2, op, nops, ops, ae), \
14346 xCM_(m1, le, m2, op, nops, ops, ae), \
14347 xCM_(m1, al, m2, op, nops, ops, ae)
14348
14349#define UE(mnem, op, nops, ops, ae) \
14350 { #mnem, OPS##nops ops, OT_unconditional, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL }
14351
14352#define UF(mnem, op, nops, ops, ae) \
14353 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL }
14354
5287ad62
JB
14355/* Neon data-processing. ARM versions are unconditional with cond=0xf.
14356 The Thumb and ARM variants are mostly the same (bits 0-23 and 24/28), so we
14357 use the same encoding function for each. */
14358#define NUF(mnem, op, nops, ops, enc) \
14359 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##op, \
14360 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
14361
14362/* Neon data processing, version which indirects through neon_enc_tab for
14363 the various overloaded versions of opcodes. */
14364#define nUF(mnem, op, nops, ops, enc) \
14365 { #mnem, OPS##nops ops, OT_unconditionalF, N_MNEM_##op, N_MNEM_##op, \
14366 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
14367
14368/* Neon insn with conditional suffix for the ARM version, non-overloaded
14369 version. */
037e8744
JB
14370#define NCE_tag(mnem, op, nops, ops, enc, tag) \
14371 { #mnem, OPS##nops ops, tag, 0x##op, 0x##op, ARM_VARIANT, \
5287ad62
JB
14372 THUMB_VARIANT, do_##enc, do_##enc }
14373
037e8744
JB
14374#define NCE(mnem, op, nops, ops, enc) \
14375 NCE_tag(mnem, op, nops, ops, enc, OT_csuffix)
14376
14377#define NCEF(mnem, op, nops, ops, enc) \
14378 NCE_tag(mnem, op, nops, ops, enc, OT_csuffixF)
14379
5287ad62 14380/* Neon insn with conditional suffix for the ARM version, overloaded types. */
037e8744
JB
14381#define nCE_tag(mnem, op, nops, ops, enc, tag) \
14382 { #mnem, OPS##nops ops, tag, N_MNEM_##op, N_MNEM_##op, \
5287ad62
JB
14383 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
14384
037e8744
JB
14385#define nCE(mnem, op, nops, ops, enc) \
14386 nCE_tag(mnem, op, nops, ops, enc, OT_csuffix)
14387
14388#define nCEF(mnem, op, nops, ops, enc) \
14389 nCE_tag(mnem, op, nops, ops, enc, OT_csuffixF)
14390
c19d1205
ZW
14391#define do_0 0
14392
14393/* Thumb-only, unconditional. */
14394#define UT(mnem, op, nops, ops, te) TUE(mnem, 0, op, nops, ops, 0, te)
14395
c19d1205 14396static const struct asm_opcode insns[] =
bfae80f2 14397{
e74cfd16
PB
14398#define ARM_VARIANT &arm_ext_v1 /* Core ARM Instructions. */
14399#define THUMB_VARIANT &arm_ext_v4t
c19d1205
ZW
14400 tCE(and, 0000000, and, 3, (RR, oRR, SH), arit, t_arit3c),
14401 tC3(ands, 0100000, ands, 3, (RR, oRR, SH), arit, t_arit3c),
14402 tCE(eor, 0200000, eor, 3, (RR, oRR, SH), arit, t_arit3c),
14403 tC3(eors, 0300000, eors, 3, (RR, oRR, SH), arit, t_arit3c),
14404 tCE(sub, 0400000, sub, 3, (RR, oRR, SH), arit, t_add_sub),
14405 tC3(subs, 0500000, subs, 3, (RR, oRR, SH), arit, t_add_sub),
4962c51a
MS
14406 tCE(add, 0800000, add, 3, (RR, oRR, SHG), arit, t_add_sub),
14407 tC3(adds, 0900000, adds, 3, (RR, oRR, SHG), arit, t_add_sub),
c19d1205
ZW
14408 tCE(adc, 0a00000, adc, 3, (RR, oRR, SH), arit, t_arit3c),
14409 tC3(adcs, 0b00000, adcs, 3, (RR, oRR, SH), arit, t_arit3c),
14410 tCE(sbc, 0c00000, sbc, 3, (RR, oRR, SH), arit, t_arit3),
14411 tC3(sbcs, 0d00000, sbcs, 3, (RR, oRR, SH), arit, t_arit3),
14412 tCE(orr, 1800000, orr, 3, (RR, oRR, SH), arit, t_arit3c),
14413 tC3(orrs, 1900000, orrs, 3, (RR, oRR, SH), arit, t_arit3c),
14414 tCE(bic, 1c00000, bic, 3, (RR, oRR, SH), arit, t_arit3),
14415 tC3(bics, 1d00000, bics, 3, (RR, oRR, SH), arit, t_arit3),
14416
14417 /* The p-variants of tst/cmp/cmn/teq (below) are the pre-V6 mechanism
14418 for setting PSR flag bits. They are obsolete in V6 and do not
14419 have Thumb equivalents. */
14420 tCE(tst, 1100000, tst, 2, (RR, SH), cmp, t_mvn_tst),
088fa78e 14421 tC3w(tsts, 1100000, tst, 2, (RR, SH), cmp, t_mvn_tst),
e3cb604e 14422 CL(tstp, 110f000, 2, (RR, SH), cmp),
c19d1205 14423 tCE(cmp, 1500000, cmp, 2, (RR, SH), cmp, t_mov_cmp),
088fa78e 14424 tC3w(cmps, 1500000, cmp, 2, (RR, SH), cmp, t_mov_cmp),
e3cb604e 14425 CL(cmpp, 150f000, 2, (RR, SH), cmp),
c19d1205 14426 tCE(cmn, 1700000, cmn, 2, (RR, SH), cmp, t_mvn_tst),
088fa78e 14427 tC3w(cmns, 1700000, cmn, 2, (RR, SH), cmp, t_mvn_tst),
e3cb604e 14428 CL(cmnp, 170f000, 2, (RR, SH), cmp),
c19d1205
ZW
14429
14430 tCE(mov, 1a00000, mov, 2, (RR, SH), mov, t_mov_cmp),
14431 tC3(movs, 1b00000, movs, 2, (RR, SH), mov, t_mov_cmp),
14432 tCE(mvn, 1e00000, mvn, 2, (RR, SH), mov, t_mvn_tst),
14433 tC3(mvns, 1f00000, mvns, 2, (RR, SH), mov, t_mvn_tst),
14434
4962c51a
MS
14435 tCE(ldr, 4100000, ldr, 2, (RR, ADDRGLDR),ldst, t_ldst),
14436 tC3(ldrb, 4500000, ldrb, 2, (RR, ADDRGLDR),ldst, t_ldst),
14437 tCE(str, 4000000, str, 2, (RR, ADDRGLDR),ldst, t_ldst),
14438 tC3(strb, 4400000, strb, 2, (RR, ADDRGLDR),ldst, t_ldst),
c19d1205 14439
f5208ef2 14440 tCE(stm, 8800000, stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
c19d1205
ZW
14441 tC3(stmia, 8800000, stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
14442 tC3(stmea, 8800000, stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
f5208ef2 14443 tCE(ldm, 8900000, ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
c19d1205
ZW
14444 tC3(ldmia, 8900000, ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
14445 tC3(ldmfd, 8900000, ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
14446
14447 TCE(swi, f000000, df00, 1, (EXPi), swi, t_swi),
c16d2bf0 14448 TCE(svc, f000000, df00, 1, (EXPi), swi, t_swi),
0110f2b8 14449 tCE(b, a000000, b, 1, (EXPr), branch, t_branch),
39b41c9c 14450 TCE(bl, b000000, f000f800, 1, (EXPr), bl, t_branch23),
bfae80f2 14451
c19d1205 14452 /* Pseudo ops. */
e9f89963 14453 tCE(adr, 28f0000, adr, 2, (RR, EXP), adr, t_adr),
2fc8bdac
ZW
14454 C3(adrl, 28f0000, 2, (RR, EXP), adrl),
14455 tCE(nop, 1a00000, nop, 1, (oI255c), nop, t_nop),
c19d1205
ZW
14456
14457 /* Thumb-compatibility pseudo ops. */
14458 tCE(lsl, 1a00000, lsl, 3, (RR, oRR, SH), shift, t_shift),
14459 tC3(lsls, 1b00000, lsls, 3, (RR, oRR, SH), shift, t_shift),
14460 tCE(lsr, 1a00020, lsr, 3, (RR, oRR, SH), shift, t_shift),
14461 tC3(lsrs, 1b00020, lsrs, 3, (RR, oRR, SH), shift, t_shift),
14462 tCE(asr, 1a00040, asr, 3, (RR, oRR, SH), shift, t_shift),
2fc8bdac 14463 tC3(asrs, 1b00040, asrs, 3, (RR, oRR, SH), shift, t_shift),
c19d1205
ZW
14464 tCE(ror, 1a00060, ror, 3, (RR, oRR, SH), shift, t_shift),
14465 tC3(rors, 1b00060, rors, 3, (RR, oRR, SH), shift, t_shift),
14466 tCE(neg, 2600000, neg, 2, (RR, RR), rd_rn, t_neg),
14467 tC3(negs, 2700000, negs, 2, (RR, RR), rd_rn, t_neg),
14468 tCE(push, 92d0000, push, 1, (REGLST), push_pop, t_push_pop),
14469 tCE(pop, 8bd0000, pop, 1, (REGLST), push_pop, t_push_pop),
14470
14471#undef THUMB_VARIANT
e74cfd16 14472#define THUMB_VARIANT &arm_ext_v6
2fc8bdac 14473 TCE(cpy, 1a00000, 4600, 2, (RR, RR), rd_rm, t_cpy),
c19d1205
ZW
14474
14475 /* V1 instructions with no Thumb analogue prior to V6T2. */
14476#undef THUMB_VARIANT
e74cfd16 14477#define THUMB_VARIANT &arm_ext_v6t2
c19d1205
ZW
14478 TCE(rsb, 0600000, ebc00000, 3, (RR, oRR, SH), arit, t_rsb),
14479 TC3(rsbs, 0700000, ebd00000, 3, (RR, oRR, SH), arit, t_rsb),
14480 TCE(teq, 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst),
088fa78e 14481 TC3w(teqs, 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst),
e3cb604e 14482 CL(teqp, 130f000, 2, (RR, SH), cmp),
c19d1205
ZW
14483
14484 TC3(ldrt, 4300000, f8500e00, 2, (RR, ADDR), ldstt, t_ldstt),
3e94bf1a 14485 TC3(ldrbt, 4700000, f8100e00, 2, (RR, ADDR), ldstt, t_ldstt),
c19d1205 14486 TC3(strt, 4200000, f8400e00, 2, (RR, ADDR), ldstt, t_ldstt),
3e94bf1a 14487 TC3(strbt, 4600000, f8000e00, 2, (RR, ADDR), ldstt, t_ldstt),
c19d1205 14488
9c3c69f2
PB
14489 TC3(stmdb, 9000000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
14490 TC3(stmfd, 9000000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
c19d1205 14491
9c3c69f2
PB
14492 TC3(ldmdb, 9100000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
14493 TC3(ldmea, 9100000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
c19d1205
ZW
14494
14495 /* V1 instructions with no Thumb analogue at all. */
14496 CE(rsc, 0e00000, 3, (RR, oRR, SH), arit),
14497 C3(rscs, 0f00000, 3, (RR, oRR, SH), arit),
14498
14499 C3(stmib, 9800000, 2, (RRw, REGLST), ldmstm),
14500 C3(stmfa, 9800000, 2, (RRw, REGLST), ldmstm),
14501 C3(stmda, 8000000, 2, (RRw, REGLST), ldmstm),
14502 C3(stmed, 8000000, 2, (RRw, REGLST), ldmstm),
14503 C3(ldmib, 9900000, 2, (RRw, REGLST), ldmstm),
14504 C3(ldmed, 9900000, 2, (RRw, REGLST), ldmstm),
14505 C3(ldmda, 8100000, 2, (RRw, REGLST), ldmstm),
14506 C3(ldmfa, 8100000, 2, (RRw, REGLST), ldmstm),
14507
14508#undef ARM_VARIANT
e74cfd16 14509#define ARM_VARIANT &arm_ext_v2 /* ARM 2 - multiplies. */
c19d1205 14510#undef THUMB_VARIANT
e74cfd16 14511#define THUMB_VARIANT &arm_ext_v4t
c19d1205
ZW
14512 tCE(mul, 0000090, mul, 3, (RRnpc, RRnpc, oRR), mul, t_mul),
14513 tC3(muls, 0100090, muls, 3, (RRnpc, RRnpc, oRR), mul, t_mul),
14514
14515#undef THUMB_VARIANT
e74cfd16 14516#define THUMB_VARIANT &arm_ext_v6t2
c19d1205
ZW
14517 TCE(mla, 0200090, fb000000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla),
14518 C3(mlas, 0300090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas),
14519
14520 /* Generic coprocessor instructions. */
14521 TCE(cdp, e000000, ee000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp),
4962c51a
MS
14522 TCE(ldc, c100000, ec100000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
14523 TC3(ldcl, c500000, ec500000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
14524 TCE(stc, c000000, ec000000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
14525 TC3(stcl, c400000, ec400000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
c19d1205
ZW
14526 TCE(mcr, e000010, ee000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
14527 TCE(mrc, e100010, ee100010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
14528
14529#undef ARM_VARIANT
e74cfd16 14530#define ARM_VARIANT &arm_ext_v2s /* ARM 3 - swp instructions. */
c19d1205
ZW
14531 CE(swp, 1000090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn),
14532 C3(swpb, 1400090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn),
14533
14534#undef ARM_VARIANT
e74cfd16 14535#define ARM_VARIANT &arm_ext_v3 /* ARM 6 Status register instructions. */
037e8744
JB
14536 TCE(mrs, 10f0000, f3ef8000, 2, (APSR_RR, RVC_PSR), mrs, t_mrs),
14537 TCE(msr, 120f000, f3808000, 2, (RVC_PSR, RR_EXi), msr, t_msr),
c19d1205
ZW
14538
14539#undef ARM_VARIANT
e74cfd16 14540#define ARM_VARIANT &arm_ext_v3m /* ARM 7M long multiplies. */
c19d1205
ZW
14541 TCE(smull, 0c00090, fb800000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
14542 CM(smull,s, 0d00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
14543 TCE(umull, 0800090, fba00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
14544 CM(umull,s, 0900090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
14545 TCE(smlal, 0e00090, fbc00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
14546 CM(smlal,s, 0f00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
14547 TCE(umlal, 0a00090, fbe00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
14548 CM(umlal,s, 0b00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
14549
14550#undef ARM_VARIANT
e74cfd16 14551#define ARM_VARIANT &arm_ext_v4 /* ARM Architecture 4. */
c19d1205 14552#undef THUMB_VARIANT
e74cfd16 14553#define THUMB_VARIANT &arm_ext_v4t
4962c51a
MS
14554 tC3(ldrh, 01000b0, ldrh, 2, (RR, ADDRGLDRS), ldstv4, t_ldst),
14555 tC3(strh, 00000b0, strh, 2, (RR, ADDRGLDRS), ldstv4, t_ldst),
14556 tC3(ldrsh, 01000f0, ldrsh, 2, (RR, ADDRGLDRS), ldstv4, t_ldst),
14557 tC3(ldrsb, 01000d0, ldrsb, 2, (RR, ADDRGLDRS), ldstv4, t_ldst),
14558 tCM(ld,sh, 01000f0, ldrsh, 2, (RR, ADDRGLDRS), ldstv4, t_ldst),
14559 tCM(ld,sb, 01000d0, ldrsb, 2, (RR, ADDRGLDRS), ldstv4, t_ldst),
c19d1205
ZW
14560
14561#undef ARM_VARIANT
e74cfd16 14562#define ARM_VARIANT &arm_ext_v4t_5
c19d1205
ZW
14563 /* ARM Architecture 4T. */
14564 /* Note: bx (and blx) are required on V5, even if the processor does
14565 not support Thumb. */
14566 TCE(bx, 12fff10, 4700, 1, (RR), bx, t_bx),
14567
14568#undef ARM_VARIANT
e74cfd16 14569#define ARM_VARIANT &arm_ext_v5 /* ARM Architecture 5T. */
c19d1205 14570#undef THUMB_VARIANT
e74cfd16 14571#define THUMB_VARIANT &arm_ext_v5t
c19d1205
ZW
14572 /* Note: blx has 2 variants; the .value coded here is for
14573 BLX(2). Only this variant has conditional execution. */
14574 TCE(blx, 12fff30, 4780, 1, (RR_EXr), blx, t_blx),
14575 TUE(bkpt, 1200070, be00, 1, (oIffffb), bkpt, t_bkpt),
14576
14577#undef THUMB_VARIANT
e74cfd16 14578#define THUMB_VARIANT &arm_ext_v6t2
c19d1205 14579 TCE(clz, 16f0f10, fab0f080, 2, (RRnpc, RRnpc), rd_rm, t_clz),
4962c51a
MS
14580 TUF(ldc2, c100000, fc100000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
14581 TUF(ldc2l, c500000, fc500000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
14582 TUF(stc2, c000000, fc000000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
14583 TUF(stc2l, c400000, fc400000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
c19d1205
ZW
14584 TUF(cdp2, e000000, fe000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp),
14585 TUF(mcr2, e000010, fe000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
14586 TUF(mrc2, e100010, fe100010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
14587
14588#undef ARM_VARIANT
e74cfd16 14589#define ARM_VARIANT &arm_ext_v5exp /* ARM Architecture 5TExP. */
c19d1205
ZW
14590 TCE(smlabb, 1000080, fb100000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
14591 TCE(smlatb, 10000a0, fb100020, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
14592 TCE(smlabt, 10000c0, fb100010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
14593 TCE(smlatt, 10000e0, fb100030, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
14594
14595 TCE(smlawb, 1200080, fb300000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
14596 TCE(smlawt, 12000c0, fb300010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
14597
14598 TCE(smlalbb, 1400080, fbc00080, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
14599 TCE(smlaltb, 14000a0, fbc000a0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
14600 TCE(smlalbt, 14000c0, fbc00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
14601 TCE(smlaltt, 14000e0, fbc000b0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
14602
14603 TCE(smulbb, 1600080, fb10f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
14604 TCE(smultb, 16000a0, fb10f020, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
14605 TCE(smulbt, 16000c0, fb10f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
14606 TCE(smultt, 16000e0, fb10f030, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
14607
14608 TCE(smulwb, 12000a0, fb30f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
14609 TCE(smulwt, 12000e0, fb30f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
14610
14611 TCE(qadd, 1000050, fa80f080, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, rd_rm_rn),
14612 TCE(qdadd, 1400050, fa80f090, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, rd_rm_rn),
14613 TCE(qsub, 1200050, fa80f0a0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, rd_rm_rn),
14614 TCE(qdsub, 1600050, fa80f0b0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, rd_rm_rn),
14615
14616#undef ARM_VARIANT
e74cfd16 14617#define ARM_VARIANT &arm_ext_v5e /* ARM Architecture 5TE. */
c19d1205 14618 TUF(pld, 450f000, f810f000, 1, (ADDR), pld, t_pld),
4962c51a
MS
14619 TC3(ldrd, 00000d0, e9500000, 3, (RRnpc, oRRnpc, ADDRGLDRS), ldrd, t_ldstd),
14620 TC3(strd, 00000f0, e9400000, 3, (RRnpc, oRRnpc, ADDRGLDRS), ldrd, t_ldstd),
c19d1205
ZW
14621
14622 TCE(mcrr, c400000, ec400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
14623 TCE(mrrc, c500000, ec500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
14624
14625#undef ARM_VARIANT
e74cfd16 14626#define ARM_VARIANT &arm_ext_v5j /* ARM Architecture 5TEJ. */
c19d1205
ZW
14627 TCE(bxj, 12fff20, f3c08f00, 1, (RR), bxj, t_bxj),
14628
14629#undef ARM_VARIANT
e74cfd16 14630#define ARM_VARIANT &arm_ext_v6 /* ARM V6. */
c19d1205 14631#undef THUMB_VARIANT
e74cfd16 14632#define THUMB_VARIANT &arm_ext_v6
c19d1205
ZW
14633 TUF(cpsie, 1080000, b660, 2, (CPSF, oI31b), cpsi, t_cpsi),
14634 TUF(cpsid, 10c0000, b670, 2, (CPSF, oI31b), cpsi, t_cpsi),
14635 tCE(rev, 6bf0f30, rev, 2, (RRnpc, RRnpc), rd_rm, t_rev),
14636 tCE(rev16, 6bf0fb0, rev16, 2, (RRnpc, RRnpc), rd_rm, t_rev),
14637 tCE(revsh, 6ff0fb0, revsh, 2, (RRnpc, RRnpc), rd_rm, t_rev),
14638 tCE(sxth, 6bf0070, sxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
14639 tCE(uxth, 6ff0070, uxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
14640 tCE(sxtb, 6af0070, sxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
14641 tCE(uxtb, 6ef0070, uxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
14642 TUF(setend, 1010000, b650, 1, (ENDI), setend, t_setend),
14643
14644#undef THUMB_VARIANT
e74cfd16 14645#define THUMB_VARIANT &arm_ext_v6t2
c19d1205
ZW
14646 TCE(ldrex, 1900f9f, e8500f00, 2, (RRnpc, ADDR), ldrex, t_ldrex),
14647 TUF(mcrr2, c400000, fc400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
14648 TUF(mrrc2, c500000, fc500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
62b3e311
PB
14649
14650 TCE(ssat, 6a00010, f3000000, 4, (RRnpc, I32, RRnpc, oSHllar),ssat, t_ssat),
14651 TCE(usat, 6e00010, f3800000, 4, (RRnpc, I31, RRnpc, oSHllar),usat, t_usat),
14652
14653/* ARM V6 not included in V7M (eg. integer SIMD). */
14654#undef THUMB_VARIANT
14655#define THUMB_VARIANT &arm_ext_v6_notm
dfa9f0d5 14656 TUF(cps, 1020000, f3af8100, 1, (I31b), imm0, t_cps),
c19d1205
ZW
14657 TCE(pkhbt, 6800010, eac00000, 4, (RRnpc, RRnpc, RRnpc, oSHll), pkhbt, t_pkhbt),
14658 TCE(pkhtb, 6800050, eac00020, 4, (RRnpc, RRnpc, RRnpc, oSHar), pkhtb, t_pkhtb),
14659 TCE(qadd16, 6200f10, fa90f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14660 TCE(qadd8, 6200f90, fa80f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14661 TCE(qaddsubx, 6200f30, faa0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14662 TCE(qsub16, 6200f70, fad0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14663 TCE(qsub8, 6200ff0, fac0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14664 TCE(qsubaddx, 6200f50, fae0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14665 TCE(sadd16, 6100f10, fa90f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14666 TCE(sadd8, 6100f90, fa80f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14667 TCE(saddsubx, 6100f30, faa0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14668 TCE(shadd16, 6300f10, fa90f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14669 TCE(shadd8, 6300f90, fa80f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14670 TCE(shaddsubx, 6300f30, faa0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14671 TCE(shsub16, 6300f70, fad0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14672 TCE(shsub8, 6300ff0, fac0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14673 TCE(shsubaddx, 6300f50, fae0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14674 TCE(ssub16, 6100f70, fad0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14675 TCE(ssub8, 6100ff0, fac0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14676 TCE(ssubaddx, 6100f50, fae0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14677 TCE(uadd16, 6500f10, fa90f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14678 TCE(uadd8, 6500f90, fa80f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14679 TCE(uaddsubx, 6500f30, faa0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14680 TCE(uhadd16, 6700f10, fa90f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14681 TCE(uhadd8, 6700f90, fa80f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14682 TCE(uhaddsubx, 6700f30, faa0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14683 TCE(uhsub16, 6700f70, fad0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14684 TCE(uhsub8, 6700ff0, fac0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14685 TCE(uhsubaddx, 6700f50, fae0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14686 TCE(uqadd16, 6600f10, fa90f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14687 TCE(uqadd8, 6600f90, fa80f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14688 TCE(uqaddsubx, 6600f30, faa0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14689 TCE(uqsub16, 6600f70, fad0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14690 TCE(uqsub8, 6600ff0, fac0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14691 TCE(uqsubaddx, 6600f50, fae0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14692 TCE(usub16, 6500f70, fad0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14693 TCE(usub8, 6500ff0, fac0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14694 TCE(usubaddx, 6500f50, fae0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
14695 TUF(rfeia, 8900a00, e990c000, 1, (RRw), rfe, rfe),
14696 UF(rfeib, 9900a00, 1, (RRw), rfe),
14697 UF(rfeda, 8100a00, 1, (RRw), rfe),
14698 TUF(rfedb, 9100a00, e810c000, 1, (RRw), rfe, rfe),
14699 TUF(rfefd, 8900a00, e990c000, 1, (RRw), rfe, rfe),
14700 UF(rfefa, 9900a00, 1, (RRw), rfe),
14701 UF(rfeea, 8100a00, 1, (RRw), rfe),
14702 TUF(rfeed, 9100a00, e810c000, 1, (RRw), rfe, rfe),
14703 TCE(sxtah, 6b00070, fa00f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
14704 TCE(sxtab16, 6800070, fa20f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
14705 TCE(sxtab, 6a00070, fa40f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
14706 TCE(sxtb16, 68f0070, fa2ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
14707 TCE(uxtah, 6f00070, fa10f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
14708 TCE(uxtab16, 6c00070, fa30f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
14709 TCE(uxtab, 6e00070, fa50f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
14710 TCE(uxtb16, 6cf0070, fa3ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
f1022c90 14711 TCE(sel, 6800fb0, faa0f080, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
c19d1205
ZW
14712 TCE(smlad, 7000010, fb200000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
14713 TCE(smladx, 7000030, fb200010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
14714 TCE(smlald, 7400010, fbc000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
14715 TCE(smlaldx, 7400030, fbc000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
14716 TCE(smlsd, 7000050, fb400000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
14717 TCE(smlsdx, 7000070, fb400010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
14718 TCE(smlsld, 7400050, fbd000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
14719 TCE(smlsldx, 7400070, fbd000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
14720 TCE(smmla, 7500010, fb500000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
14721 TCE(smmlar, 7500030, fb500010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
14722 TCE(smmls, 75000d0, fb600000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
14723 TCE(smmlsr, 75000f0, fb600010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
14724 TCE(smmul, 750f010, fb50f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
14725 TCE(smmulr, 750f030, fb50f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
14726 TCE(smuad, 700f010, fb20f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
14727 TCE(smuadx, 700f030, fb20f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
14728 TCE(smusd, 700f050, fb40f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
14729 TCE(smusdx, 700f070, fb40f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
14730 TUF(srsia, 8cd0500, e980c000, 1, (I31w), srs, srs),
14731 UF(srsib, 9cd0500, 1, (I31w), srs),
14732 UF(srsda, 84d0500, 1, (I31w), srs),
14733 TUF(srsdb, 94d0500, e800c000, 1, (I31w), srs, srs),
c19d1205
ZW
14734 TCE(ssat16, 6a00f30, f3200000, 3, (RRnpc, I16, RRnpc), ssat16, t_ssat16),
14735 TCE(strex, 1800f90, e8400000, 3, (RRnpc, RRnpc, ADDR), strex, t_strex),
14736 TCE(umaal, 0400090, fbe00060, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal, t_mlal),
14737 TCE(usad8, 780f010, fb70f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
14738 TCE(usada8, 7800010, fb700000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
c19d1205
ZW
14739 TCE(usat16, 6e00f30, f3a00000, 3, (RRnpc, I15, RRnpc), usat16, t_usat16),
14740
14741#undef ARM_VARIANT
e74cfd16 14742#define ARM_VARIANT &arm_ext_v6k
c19d1205 14743#undef THUMB_VARIANT
e74cfd16 14744#define THUMB_VARIANT &arm_ext_v6k
c19d1205
ZW
14745 tCE(yield, 320f001, yield, 0, (), noargs, t_hint),
14746 tCE(wfe, 320f002, wfe, 0, (), noargs, t_hint),
14747 tCE(wfi, 320f003, wfi, 0, (), noargs, t_hint),
14748 tCE(sev, 320f004, sev, 0, (), noargs, t_hint),
14749
ebdca51a
PB
14750#undef THUMB_VARIANT
14751#define THUMB_VARIANT &arm_ext_v6_notm
14752 TCE(ldrexd, 1b00f9f, e8d0007f, 3, (RRnpc, oRRnpc, RRnpcb), ldrexd, t_ldrexd),
14753 TCE(strexd, 1a00f90, e8c00070, 4, (RRnpc, RRnpc, oRRnpc, RRnpcb), strexd, t_strexd),
14754
c19d1205 14755#undef THUMB_VARIANT
e74cfd16 14756#define THUMB_VARIANT &arm_ext_v6t2
c19d1205
ZW
14757 TCE(ldrexb, 1d00f9f, e8d00f4f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
14758 TCE(ldrexh, 1f00f9f, e8d00f5f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
c19d1205
ZW
14759 TCE(strexb, 1c00f90, e8c00f40, 3, (RRnpc, RRnpc, ADDR), strex, rm_rd_rn),
14760 TCE(strexh, 1e00f90, e8c00f50, 3, (RRnpc, RRnpc, ADDR), strex, rm_rd_rn),
c19d1205
ZW
14761 TUF(clrex, 57ff01f, f3bf8f2f, 0, (), noargs, noargs),
14762
14763#undef ARM_VARIANT
e74cfd16 14764#define ARM_VARIANT &arm_ext_v6z
3eb17e6b 14765 TCE(smc, 1600070, f7f08000, 1, (EXPi), smc, t_smc),
c19d1205
ZW
14766
14767#undef ARM_VARIANT
e74cfd16 14768#define ARM_VARIANT &arm_ext_v6t2
c19d1205
ZW
14769 TCE(bfc, 7c0001f, f36f0000, 3, (RRnpc, I31, I32), bfc, t_bfc),
14770 TCE(bfi, 7c00010, f3600000, 4, (RRnpc, RRnpc_I0, I31, I32), bfi, t_bfi),
14771 TCE(sbfx, 7a00050, f3400000, 4, (RR, RR, I31, I32), bfx, t_bfx),
14772 TCE(ubfx, 7e00050, f3c00000, 4, (RR, RR, I31, I32), bfx, t_bfx),
14773
14774 TCE(mls, 0600090, fb000010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla),
b6895b4f
PB
14775 TCE(movw, 3000000, f2400000, 2, (RRnpc, HALF), mov16, t_mov16),
14776 TCE(movt, 3400000, f2c00000, 2, (RRnpc, HALF), mov16, t_mov16),
401a54cf 14777 TCE(rbit, 6ff0f30, fa90f0a0, 2, (RR, RR), rd_rm, t_rbit),
c19d1205
ZW
14778
14779 TC3(ldrht, 03000b0, f8300e00, 2, (RR, ADDR), ldsttv4, t_ldstt),
14780 TC3(ldrsht, 03000f0, f9300e00, 2, (RR, ADDR), ldsttv4, t_ldstt),
14781 TC3(ldrsbt, 03000d0, f9100e00, 2, (RR, ADDR), ldsttv4, t_ldstt),
14782 TC3(strht, 02000b0, f8200e00, 2, (RR, ADDR), ldsttv4, t_ldstt),
14783
14784 UT(cbnz, b900, 2, (RR, EXP), t_czb),
14785 UT(cbz, b100, 2, (RR, EXP), t_czb),
14786 /* ARM does not really have an IT instruction. */
14787 TUE(it, 0, bf08, 1, (COND), it, t_it),
14788 TUE(itt, 0, bf0c, 1, (COND), it, t_it),
14789 TUE(ite, 0, bf04, 1, (COND), it, t_it),
14790 TUE(ittt, 0, bf0e, 1, (COND), it, t_it),
14791 TUE(itet, 0, bf06, 1, (COND), it, t_it),
14792 TUE(itte, 0, bf0a, 1, (COND), it, t_it),
14793 TUE(itee, 0, bf02, 1, (COND), it, t_it),
14794 TUE(itttt, 0, bf0f, 1, (COND), it, t_it),
14795 TUE(itett, 0, bf07, 1, (COND), it, t_it),
14796 TUE(ittet, 0, bf0b, 1, (COND), it, t_it),
14797 TUE(iteet, 0, bf03, 1, (COND), it, t_it),
14798 TUE(ittte, 0, bf0d, 1, (COND), it, t_it),
14799 TUE(itete, 0, bf05, 1, (COND), it, t_it),
14800 TUE(ittee, 0, bf09, 1, (COND), it, t_it),
14801 TUE(iteee, 0, bf01, 1, (COND), it, t_it),
14802
92e90b6e
PB
14803 /* Thumb2 only instructions. */
14804#undef ARM_VARIANT
e74cfd16 14805#define ARM_VARIANT NULL
92e90b6e
PB
14806
14807 TCE(addw, 0, f2000000, 3, (RR, RR, EXPi), 0, t_add_sub_w),
14808 TCE(subw, 0, f2a00000, 3, (RR, RR, EXPi), 0, t_add_sub_w),
14809 TCE(tbb, 0, e8d0f000, 1, (TB), 0, t_tb),
14810 TCE(tbh, 0, e8d0f010, 1, (TB), 0, t_tb),
14811
62b3e311
PB
14812 /* Thumb-2 hardware division instructions (R and M profiles only). */
14813#undef THUMB_VARIANT
14814#define THUMB_VARIANT &arm_ext_div
14815 TCE(sdiv, 0, fb90f0f0, 3, (RR, oRR, RR), 0, t_div),
14816 TCE(udiv, 0, fbb0f0f0, 3, (RR, oRR, RR), 0, t_div),
14817
14818 /* ARM V7 instructions. */
14819#undef ARM_VARIANT
14820#define ARM_VARIANT &arm_ext_v7
14821#undef THUMB_VARIANT
14822#define THUMB_VARIANT &arm_ext_v7
14823 TUF(pli, 450f000, f910f000, 1, (ADDR), pli, t_pld),
14824 TCE(dbg, 320f0f0, f3af80f0, 1, (I15), dbg, t_dbg),
14825 TUF(dmb, 57ff050, f3bf8f50, 1, (oBARRIER), barrier, t_barrier),
14826 TUF(dsb, 57ff040, f3bf8f40, 1, (oBARRIER), barrier, t_barrier),
14827 TUF(isb, 57ff060, f3bf8f60, 1, (oBARRIER), barrier, t_barrier),
14828
c19d1205 14829#undef ARM_VARIANT
e74cfd16 14830#define ARM_VARIANT &fpu_fpa_ext_v1 /* Core FPA instruction set (V1). */
8f06b2d8
PB
14831 cCE(wfs, e200110, 1, (RR), rd),
14832 cCE(rfs, e300110, 1, (RR), rd),
14833 cCE(wfc, e400110, 1, (RR), rd),
14834 cCE(rfc, e500110, 1, (RR), rd),
14835
4962c51a
MS
14836 cCL(ldfs, c100100, 2, (RF, ADDRGLDC), rd_cpaddr),
14837 cCL(ldfd, c108100, 2, (RF, ADDRGLDC), rd_cpaddr),
14838 cCL(ldfe, c500100, 2, (RF, ADDRGLDC), rd_cpaddr),
14839 cCL(ldfp, c508100, 2, (RF, ADDRGLDC), rd_cpaddr),
e3cb604e 14840
4962c51a
MS
14841 cCL(stfs, c000100, 2, (RF, ADDRGLDC), rd_cpaddr),
14842 cCL(stfd, c008100, 2, (RF, ADDRGLDC), rd_cpaddr),
14843 cCL(stfe, c400100, 2, (RF, ADDRGLDC), rd_cpaddr),
14844 cCL(stfp, c408100, 2, (RF, ADDRGLDC), rd_cpaddr),
e3cb604e
PB
14845
14846 cCL(mvfs, e008100, 2, (RF, RF_IF), rd_rm),
14847 cCL(mvfsp, e008120, 2, (RF, RF_IF), rd_rm),
14848 cCL(mvfsm, e008140, 2, (RF, RF_IF), rd_rm),
14849 cCL(mvfsz, e008160, 2, (RF, RF_IF), rd_rm),
14850 cCL(mvfd, e008180, 2, (RF, RF_IF), rd_rm),
14851 cCL(mvfdp, e0081a0, 2, (RF, RF_IF), rd_rm),
14852 cCL(mvfdm, e0081c0, 2, (RF, RF_IF), rd_rm),
14853 cCL(mvfdz, e0081e0, 2, (RF, RF_IF), rd_rm),
14854 cCL(mvfe, e088100, 2, (RF, RF_IF), rd_rm),
14855 cCL(mvfep, e088120, 2, (RF, RF_IF), rd_rm),
14856 cCL(mvfem, e088140, 2, (RF, RF_IF), rd_rm),
14857 cCL(mvfez, e088160, 2, (RF, RF_IF), rd_rm),
14858
14859 cCL(mnfs, e108100, 2, (RF, RF_IF), rd_rm),
14860 cCL(mnfsp, e108120, 2, (RF, RF_IF), rd_rm),
14861 cCL(mnfsm, e108140, 2, (RF, RF_IF), rd_rm),
14862 cCL(mnfsz, e108160, 2, (RF, RF_IF), rd_rm),
14863 cCL(mnfd, e108180, 2, (RF, RF_IF), rd_rm),
14864 cCL(mnfdp, e1081a0, 2, (RF, RF_IF), rd_rm),
14865 cCL(mnfdm, e1081c0, 2, (RF, RF_IF), rd_rm),
14866 cCL(mnfdz, e1081e0, 2, (RF, RF_IF), rd_rm),
14867 cCL(mnfe, e188100, 2, (RF, RF_IF), rd_rm),
14868 cCL(mnfep, e188120, 2, (RF, RF_IF), rd_rm),
14869 cCL(mnfem, e188140, 2, (RF, RF_IF), rd_rm),
14870 cCL(mnfez, e188160, 2, (RF, RF_IF), rd_rm),
14871
14872 cCL(abss, e208100, 2, (RF, RF_IF), rd_rm),
14873 cCL(abssp, e208120, 2, (RF, RF_IF), rd_rm),
14874 cCL(abssm, e208140, 2, (RF, RF_IF), rd_rm),
14875 cCL(abssz, e208160, 2, (RF, RF_IF), rd_rm),
14876 cCL(absd, e208180, 2, (RF, RF_IF), rd_rm),
14877 cCL(absdp, e2081a0, 2, (RF, RF_IF), rd_rm),
14878 cCL(absdm, e2081c0, 2, (RF, RF_IF), rd_rm),
14879 cCL(absdz, e2081e0, 2, (RF, RF_IF), rd_rm),
14880 cCL(abse, e288100, 2, (RF, RF_IF), rd_rm),
14881 cCL(absep, e288120, 2, (RF, RF_IF), rd_rm),
14882 cCL(absem, e288140, 2, (RF, RF_IF), rd_rm),
14883 cCL(absez, e288160, 2, (RF, RF_IF), rd_rm),
14884
14885 cCL(rnds, e308100, 2, (RF, RF_IF), rd_rm),
14886 cCL(rndsp, e308120, 2, (RF, RF_IF), rd_rm),
14887 cCL(rndsm, e308140, 2, (RF, RF_IF), rd_rm),
14888 cCL(rndsz, e308160, 2, (RF, RF_IF), rd_rm),
14889 cCL(rndd, e308180, 2, (RF, RF_IF), rd_rm),
14890 cCL(rnddp, e3081a0, 2, (RF, RF_IF), rd_rm),
14891 cCL(rnddm, e3081c0, 2, (RF, RF_IF), rd_rm),
14892 cCL(rnddz, e3081e0, 2, (RF, RF_IF), rd_rm),
14893 cCL(rnde, e388100, 2, (RF, RF_IF), rd_rm),
14894 cCL(rndep, e388120, 2, (RF, RF_IF), rd_rm),
14895 cCL(rndem, e388140, 2, (RF, RF_IF), rd_rm),
14896 cCL(rndez, e388160, 2, (RF, RF_IF), rd_rm),
14897
14898 cCL(sqts, e408100, 2, (RF, RF_IF), rd_rm),
14899 cCL(sqtsp, e408120, 2, (RF, RF_IF), rd_rm),
14900 cCL(sqtsm, e408140, 2, (RF, RF_IF), rd_rm),
14901 cCL(sqtsz, e408160, 2, (RF, RF_IF), rd_rm),
14902 cCL(sqtd, e408180, 2, (RF, RF_IF), rd_rm),
14903 cCL(sqtdp, e4081a0, 2, (RF, RF_IF), rd_rm),
14904 cCL(sqtdm, e4081c0, 2, (RF, RF_IF), rd_rm),
14905 cCL(sqtdz, e4081e0, 2, (RF, RF_IF), rd_rm),
14906 cCL(sqte, e488100, 2, (RF, RF_IF), rd_rm),
14907 cCL(sqtep, e488120, 2, (RF, RF_IF), rd_rm),
14908 cCL(sqtem, e488140, 2, (RF, RF_IF), rd_rm),
14909 cCL(sqtez, e488160, 2, (RF, RF_IF), rd_rm),
14910
14911 cCL(logs, e508100, 2, (RF, RF_IF), rd_rm),
14912 cCL(logsp, e508120, 2, (RF, RF_IF), rd_rm),
14913 cCL(logsm, e508140, 2, (RF, RF_IF), rd_rm),
14914 cCL(logsz, e508160, 2, (RF, RF_IF), rd_rm),
14915 cCL(logd, e508180, 2, (RF, RF_IF), rd_rm),
14916 cCL(logdp, e5081a0, 2, (RF, RF_IF), rd_rm),
14917 cCL(logdm, e5081c0, 2, (RF, RF_IF), rd_rm),
14918 cCL(logdz, e5081e0, 2, (RF, RF_IF), rd_rm),
14919 cCL(loge, e588100, 2, (RF, RF_IF), rd_rm),
14920 cCL(logep, e588120, 2, (RF, RF_IF), rd_rm),
14921 cCL(logem, e588140, 2, (RF, RF_IF), rd_rm),
14922 cCL(logez, e588160, 2, (RF, RF_IF), rd_rm),
14923
14924 cCL(lgns, e608100, 2, (RF, RF_IF), rd_rm),
14925 cCL(lgnsp, e608120, 2, (RF, RF_IF), rd_rm),
14926 cCL(lgnsm, e608140, 2, (RF, RF_IF), rd_rm),
14927 cCL(lgnsz, e608160, 2, (RF, RF_IF), rd_rm),
14928 cCL(lgnd, e608180, 2, (RF, RF_IF), rd_rm),
14929 cCL(lgndp, e6081a0, 2, (RF, RF_IF), rd_rm),
14930 cCL(lgndm, e6081c0, 2, (RF, RF_IF), rd_rm),
14931 cCL(lgndz, e6081e0, 2, (RF, RF_IF), rd_rm),
14932 cCL(lgne, e688100, 2, (RF, RF_IF), rd_rm),
14933 cCL(lgnep, e688120, 2, (RF, RF_IF), rd_rm),
14934 cCL(lgnem, e688140, 2, (RF, RF_IF), rd_rm),
14935 cCL(lgnez, e688160, 2, (RF, RF_IF), rd_rm),
14936
14937 cCL(exps, e708100, 2, (RF, RF_IF), rd_rm),
14938 cCL(expsp, e708120, 2, (RF, RF_IF), rd_rm),
14939 cCL(expsm, e708140, 2, (RF, RF_IF), rd_rm),
14940 cCL(expsz, e708160, 2, (RF, RF_IF), rd_rm),
14941 cCL(expd, e708180, 2, (RF, RF_IF), rd_rm),
14942 cCL(expdp, e7081a0, 2, (RF, RF_IF), rd_rm),
14943 cCL(expdm, e7081c0, 2, (RF, RF_IF), rd_rm),
14944 cCL(expdz, e7081e0, 2, (RF, RF_IF), rd_rm),
14945 cCL(expe, e788100, 2, (RF, RF_IF), rd_rm),
14946 cCL(expep, e788120, 2, (RF, RF_IF), rd_rm),
14947 cCL(expem, e788140, 2, (RF, RF_IF), rd_rm),
14948 cCL(expdz, e788160, 2, (RF, RF_IF), rd_rm),
14949
14950 cCL(sins, e808100, 2, (RF, RF_IF), rd_rm),
14951 cCL(sinsp, e808120, 2, (RF, RF_IF), rd_rm),
14952 cCL(sinsm, e808140, 2, (RF, RF_IF), rd_rm),
14953 cCL(sinsz, e808160, 2, (RF, RF_IF), rd_rm),
14954 cCL(sind, e808180, 2, (RF, RF_IF), rd_rm),
14955 cCL(sindp, e8081a0, 2, (RF, RF_IF), rd_rm),
14956 cCL(sindm, e8081c0, 2, (RF, RF_IF), rd_rm),
14957 cCL(sindz, e8081e0, 2, (RF, RF_IF), rd_rm),
14958 cCL(sine, e888100, 2, (RF, RF_IF), rd_rm),
14959 cCL(sinep, e888120, 2, (RF, RF_IF), rd_rm),
14960 cCL(sinem, e888140, 2, (RF, RF_IF), rd_rm),
14961 cCL(sinez, e888160, 2, (RF, RF_IF), rd_rm),
14962
14963 cCL(coss, e908100, 2, (RF, RF_IF), rd_rm),
14964 cCL(cossp, e908120, 2, (RF, RF_IF), rd_rm),
14965 cCL(cossm, e908140, 2, (RF, RF_IF), rd_rm),
14966 cCL(cossz, e908160, 2, (RF, RF_IF), rd_rm),
14967 cCL(cosd, e908180, 2, (RF, RF_IF), rd_rm),
14968 cCL(cosdp, e9081a0, 2, (RF, RF_IF), rd_rm),
14969 cCL(cosdm, e9081c0, 2, (RF, RF_IF), rd_rm),
14970 cCL(cosdz, e9081e0, 2, (RF, RF_IF), rd_rm),
14971 cCL(cose, e988100, 2, (RF, RF_IF), rd_rm),
14972 cCL(cosep, e988120, 2, (RF, RF_IF), rd_rm),
14973 cCL(cosem, e988140, 2, (RF, RF_IF), rd_rm),
14974 cCL(cosez, e988160, 2, (RF, RF_IF), rd_rm),
14975
14976 cCL(tans, ea08100, 2, (RF, RF_IF), rd_rm),
14977 cCL(tansp, ea08120, 2, (RF, RF_IF), rd_rm),
14978 cCL(tansm, ea08140, 2, (RF, RF_IF), rd_rm),
14979 cCL(tansz, ea08160, 2, (RF, RF_IF), rd_rm),
14980 cCL(tand, ea08180, 2, (RF, RF_IF), rd_rm),
14981 cCL(tandp, ea081a0, 2, (RF, RF_IF), rd_rm),
14982 cCL(tandm, ea081c0, 2, (RF, RF_IF), rd_rm),
14983 cCL(tandz, ea081e0, 2, (RF, RF_IF), rd_rm),
14984 cCL(tane, ea88100, 2, (RF, RF_IF), rd_rm),
14985 cCL(tanep, ea88120, 2, (RF, RF_IF), rd_rm),
14986 cCL(tanem, ea88140, 2, (RF, RF_IF), rd_rm),
14987 cCL(tanez, ea88160, 2, (RF, RF_IF), rd_rm),
14988
14989 cCL(asns, eb08100, 2, (RF, RF_IF), rd_rm),
14990 cCL(asnsp, eb08120, 2, (RF, RF_IF), rd_rm),
14991 cCL(asnsm, eb08140, 2, (RF, RF_IF), rd_rm),
14992 cCL(asnsz, eb08160, 2, (RF, RF_IF), rd_rm),
14993 cCL(asnd, eb08180, 2, (RF, RF_IF), rd_rm),
14994 cCL(asndp, eb081a0, 2, (RF, RF_IF), rd_rm),
14995 cCL(asndm, eb081c0, 2, (RF, RF_IF), rd_rm),
14996 cCL(asndz, eb081e0, 2, (RF, RF_IF), rd_rm),
14997 cCL(asne, eb88100, 2, (RF, RF_IF), rd_rm),
14998 cCL(asnep, eb88120, 2, (RF, RF_IF), rd_rm),
14999 cCL(asnem, eb88140, 2, (RF, RF_IF), rd_rm),
15000 cCL(asnez, eb88160, 2, (RF, RF_IF), rd_rm),
15001
15002 cCL(acss, ec08100, 2, (RF, RF_IF), rd_rm),
15003 cCL(acssp, ec08120, 2, (RF, RF_IF), rd_rm),
15004 cCL(acssm, ec08140, 2, (RF, RF_IF), rd_rm),
15005 cCL(acssz, ec08160, 2, (RF, RF_IF), rd_rm),
15006 cCL(acsd, ec08180, 2, (RF, RF_IF), rd_rm),
15007 cCL(acsdp, ec081a0, 2, (RF, RF_IF), rd_rm),
15008 cCL(acsdm, ec081c0, 2, (RF, RF_IF), rd_rm),
15009 cCL(acsdz, ec081e0, 2, (RF, RF_IF), rd_rm),
15010 cCL(acse, ec88100, 2, (RF, RF_IF), rd_rm),
15011 cCL(acsep, ec88120, 2, (RF, RF_IF), rd_rm),
15012 cCL(acsem, ec88140, 2, (RF, RF_IF), rd_rm),
15013 cCL(acsez, ec88160, 2, (RF, RF_IF), rd_rm),
15014
15015 cCL(atns, ed08100, 2, (RF, RF_IF), rd_rm),
15016 cCL(atnsp, ed08120, 2, (RF, RF_IF), rd_rm),
15017 cCL(atnsm, ed08140, 2, (RF, RF_IF), rd_rm),
15018 cCL(atnsz, ed08160, 2, (RF, RF_IF), rd_rm),
15019 cCL(atnd, ed08180, 2, (RF, RF_IF), rd_rm),
15020 cCL(atndp, ed081a0, 2, (RF, RF_IF), rd_rm),
15021 cCL(atndm, ed081c0, 2, (RF, RF_IF), rd_rm),
15022 cCL(atndz, ed081e0, 2, (RF, RF_IF), rd_rm),
15023 cCL(atne, ed88100, 2, (RF, RF_IF), rd_rm),
15024 cCL(atnep, ed88120, 2, (RF, RF_IF), rd_rm),
15025 cCL(atnem, ed88140, 2, (RF, RF_IF), rd_rm),
15026 cCL(atnez, ed88160, 2, (RF, RF_IF), rd_rm),
15027
15028 cCL(urds, ee08100, 2, (RF, RF_IF), rd_rm),
15029 cCL(urdsp, ee08120, 2, (RF, RF_IF), rd_rm),
15030 cCL(urdsm, ee08140, 2, (RF, RF_IF), rd_rm),
15031 cCL(urdsz, ee08160, 2, (RF, RF_IF), rd_rm),
15032 cCL(urdd, ee08180, 2, (RF, RF_IF), rd_rm),
15033 cCL(urddp, ee081a0, 2, (RF, RF_IF), rd_rm),
15034 cCL(urddm, ee081c0, 2, (RF, RF_IF), rd_rm),
15035 cCL(urddz, ee081e0, 2, (RF, RF_IF), rd_rm),
15036 cCL(urde, ee88100, 2, (RF, RF_IF), rd_rm),
15037 cCL(urdep, ee88120, 2, (RF, RF_IF), rd_rm),
15038 cCL(urdem, ee88140, 2, (RF, RF_IF), rd_rm),
15039 cCL(urdez, ee88160, 2, (RF, RF_IF), rd_rm),
15040
15041 cCL(nrms, ef08100, 2, (RF, RF_IF), rd_rm),
15042 cCL(nrmsp, ef08120, 2, (RF, RF_IF), rd_rm),
15043 cCL(nrmsm, ef08140, 2, (RF, RF_IF), rd_rm),
15044 cCL(nrmsz, ef08160, 2, (RF, RF_IF), rd_rm),
15045 cCL(nrmd, ef08180, 2, (RF, RF_IF), rd_rm),
15046 cCL(nrmdp, ef081a0, 2, (RF, RF_IF), rd_rm),
15047 cCL(nrmdm, ef081c0, 2, (RF, RF_IF), rd_rm),
15048 cCL(nrmdz, ef081e0, 2, (RF, RF_IF), rd_rm),
15049 cCL(nrme, ef88100, 2, (RF, RF_IF), rd_rm),
15050 cCL(nrmep, ef88120, 2, (RF, RF_IF), rd_rm),
15051 cCL(nrmem, ef88140, 2, (RF, RF_IF), rd_rm),
15052 cCL(nrmez, ef88160, 2, (RF, RF_IF), rd_rm),
15053
15054 cCL(adfs, e000100, 3, (RF, RF, RF_IF), rd_rn_rm),
15055 cCL(adfsp, e000120, 3, (RF, RF, RF_IF), rd_rn_rm),
15056 cCL(adfsm, e000140, 3, (RF, RF, RF_IF), rd_rn_rm),
15057 cCL(adfsz, e000160, 3, (RF, RF, RF_IF), rd_rn_rm),
15058 cCL(adfd, e000180, 3, (RF, RF, RF_IF), rd_rn_rm),
15059 cCL(adfdp, e0001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
15060 cCL(adfdm, e0001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
15061 cCL(adfdz, e0001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
15062 cCL(adfe, e080100, 3, (RF, RF, RF_IF), rd_rn_rm),
15063 cCL(adfep, e080120, 3, (RF, RF, RF_IF), rd_rn_rm),
15064 cCL(adfem, e080140, 3, (RF, RF, RF_IF), rd_rn_rm),
15065 cCL(adfez, e080160, 3, (RF, RF, RF_IF), rd_rn_rm),
15066
15067 cCL(sufs, e200100, 3, (RF, RF, RF_IF), rd_rn_rm),
15068 cCL(sufsp, e200120, 3, (RF, RF, RF_IF), rd_rn_rm),
15069 cCL(sufsm, e200140, 3, (RF, RF, RF_IF), rd_rn_rm),
15070 cCL(sufsz, e200160, 3, (RF, RF, RF_IF), rd_rn_rm),
15071 cCL(sufd, e200180, 3, (RF, RF, RF_IF), rd_rn_rm),
15072 cCL(sufdp, e2001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
15073 cCL(sufdm, e2001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
15074 cCL(sufdz, e2001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
15075 cCL(sufe, e280100, 3, (RF, RF, RF_IF), rd_rn_rm),
15076 cCL(sufep, e280120, 3, (RF, RF, RF_IF), rd_rn_rm),
15077 cCL(sufem, e280140, 3, (RF, RF, RF_IF), rd_rn_rm),
15078 cCL(sufez, e280160, 3, (RF, RF, RF_IF), rd_rn_rm),
15079
15080 cCL(rsfs, e300100, 3, (RF, RF, RF_IF), rd_rn_rm),
15081 cCL(rsfsp, e300120, 3, (RF, RF, RF_IF), rd_rn_rm),
15082 cCL(rsfsm, e300140, 3, (RF, RF, RF_IF), rd_rn_rm),
15083 cCL(rsfsz, e300160, 3, (RF, RF, RF_IF), rd_rn_rm),
15084 cCL(rsfd, e300180, 3, (RF, RF, RF_IF), rd_rn_rm),
15085 cCL(rsfdp, e3001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
15086 cCL(rsfdm, e3001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
15087 cCL(rsfdz, e3001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
15088 cCL(rsfe, e380100, 3, (RF, RF, RF_IF), rd_rn_rm),
15089 cCL(rsfep, e380120, 3, (RF, RF, RF_IF), rd_rn_rm),
15090 cCL(rsfem, e380140, 3, (RF, RF, RF_IF), rd_rn_rm),
15091 cCL(rsfez, e380160, 3, (RF, RF, RF_IF), rd_rn_rm),
15092
15093 cCL(mufs, e100100, 3, (RF, RF, RF_IF), rd_rn_rm),
15094 cCL(mufsp, e100120, 3, (RF, RF, RF_IF), rd_rn_rm),
15095 cCL(mufsm, e100140, 3, (RF, RF, RF_IF), rd_rn_rm),
15096 cCL(mufsz, e100160, 3, (RF, RF, RF_IF), rd_rn_rm),
15097 cCL(mufd, e100180, 3, (RF, RF, RF_IF), rd_rn_rm),
15098 cCL(mufdp, e1001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
15099 cCL(mufdm, e1001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
15100 cCL(mufdz, e1001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
15101 cCL(mufe, e180100, 3, (RF, RF, RF_IF), rd_rn_rm),
15102 cCL(mufep, e180120, 3, (RF, RF, RF_IF), rd_rn_rm),
15103 cCL(mufem, e180140, 3, (RF, RF, RF_IF), rd_rn_rm),
15104 cCL(mufez, e180160, 3, (RF, RF, RF_IF), rd_rn_rm),
15105
15106 cCL(dvfs, e400100, 3, (RF, RF, RF_IF), rd_rn_rm),
15107 cCL(dvfsp, e400120, 3, (RF, RF, RF_IF), rd_rn_rm),
15108 cCL(dvfsm, e400140, 3, (RF, RF, RF_IF), rd_rn_rm),
15109 cCL(dvfsz, e400160, 3, (RF, RF, RF_IF), rd_rn_rm),
15110 cCL(dvfd, e400180, 3, (RF, RF, RF_IF), rd_rn_rm),
15111 cCL(dvfdp, e4001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
15112 cCL(dvfdm, e4001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
15113 cCL(dvfdz, e4001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
15114 cCL(dvfe, e480100, 3, (RF, RF, RF_IF), rd_rn_rm),
15115 cCL(dvfep, e480120, 3, (RF, RF, RF_IF), rd_rn_rm),
15116 cCL(dvfem, e480140, 3, (RF, RF, RF_IF), rd_rn_rm),
15117 cCL(dvfez, e480160, 3, (RF, RF, RF_IF), rd_rn_rm),
15118
15119 cCL(rdfs, e500100, 3, (RF, RF, RF_IF), rd_rn_rm),
15120 cCL(rdfsp, e500120, 3, (RF, RF, RF_IF), rd_rn_rm),
15121 cCL(rdfsm, e500140, 3, (RF, RF, RF_IF), rd_rn_rm),
15122 cCL(rdfsz, e500160, 3, (RF, RF, RF_IF), rd_rn_rm),
15123 cCL(rdfd, e500180, 3, (RF, RF, RF_IF), rd_rn_rm),
15124 cCL(rdfdp, e5001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
15125 cCL(rdfdm, e5001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
15126 cCL(rdfdz, e5001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
15127 cCL(rdfe, e580100, 3, (RF, RF, RF_IF), rd_rn_rm),
15128 cCL(rdfep, e580120, 3, (RF, RF, RF_IF), rd_rn_rm),
15129 cCL(rdfem, e580140, 3, (RF, RF, RF_IF), rd_rn_rm),
15130 cCL(rdfez, e580160, 3, (RF, RF, RF_IF), rd_rn_rm),
15131
15132 cCL(pows, e600100, 3, (RF, RF, RF_IF), rd_rn_rm),
15133 cCL(powsp, e600120, 3, (RF, RF, RF_IF), rd_rn_rm),
15134 cCL(powsm, e600140, 3, (RF, RF, RF_IF), rd_rn_rm),
15135 cCL(powsz, e600160, 3, (RF, RF, RF_IF), rd_rn_rm),
15136 cCL(powd, e600180, 3, (RF, RF, RF_IF), rd_rn_rm),
15137 cCL(powdp, e6001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
15138 cCL(powdm, e6001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
15139 cCL(powdz, e6001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
15140 cCL(powe, e680100, 3, (RF, RF, RF_IF), rd_rn_rm),
15141 cCL(powep, e680120, 3, (RF, RF, RF_IF), rd_rn_rm),
15142 cCL(powem, e680140, 3, (RF, RF, RF_IF), rd_rn_rm),
15143 cCL(powez, e680160, 3, (RF, RF, RF_IF), rd_rn_rm),
15144
15145 cCL(rpws, e700100, 3, (RF, RF, RF_IF), rd_rn_rm),
15146 cCL(rpwsp, e700120, 3, (RF, RF, RF_IF), rd_rn_rm),
15147 cCL(rpwsm, e700140, 3, (RF, RF, RF_IF), rd_rn_rm),
15148 cCL(rpwsz, e700160, 3, (RF, RF, RF_IF), rd_rn_rm),
15149 cCL(rpwd, e700180, 3, (RF, RF, RF_IF), rd_rn_rm),
15150 cCL(rpwdp, e7001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
15151 cCL(rpwdm, e7001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
15152 cCL(rpwdz, e7001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
15153 cCL(rpwe, e780100, 3, (RF, RF, RF_IF), rd_rn_rm),
15154 cCL(rpwep, e780120, 3, (RF, RF, RF_IF), rd_rn_rm),
15155 cCL(rpwem, e780140, 3, (RF, RF, RF_IF), rd_rn_rm),
15156 cCL(rpwez, e780160, 3, (RF, RF, RF_IF), rd_rn_rm),
15157
15158 cCL(rmfs, e800100, 3, (RF, RF, RF_IF), rd_rn_rm),
15159 cCL(rmfsp, e800120, 3, (RF, RF, RF_IF), rd_rn_rm),
15160 cCL(rmfsm, e800140, 3, (RF, RF, RF_IF), rd_rn_rm),
15161 cCL(rmfsz, e800160, 3, (RF, RF, RF_IF), rd_rn_rm),
15162 cCL(rmfd, e800180, 3, (RF, RF, RF_IF), rd_rn_rm),
15163 cCL(rmfdp, e8001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
15164 cCL(rmfdm, e8001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
15165 cCL(rmfdz, e8001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
15166 cCL(rmfe, e880100, 3, (RF, RF, RF_IF), rd_rn_rm),
15167 cCL(rmfep, e880120, 3, (RF, RF, RF_IF), rd_rn_rm),
15168 cCL(rmfem, e880140, 3, (RF, RF, RF_IF), rd_rn_rm),
15169 cCL(rmfez, e880160, 3, (RF, RF, RF_IF), rd_rn_rm),
15170
15171 cCL(fmls, e900100, 3, (RF, RF, RF_IF), rd_rn_rm),
15172 cCL(fmlsp, e900120, 3, (RF, RF, RF_IF), rd_rn_rm),
15173 cCL(fmlsm, e900140, 3, (RF, RF, RF_IF), rd_rn_rm),
15174 cCL(fmlsz, e900160, 3, (RF, RF, RF_IF), rd_rn_rm),
15175 cCL(fmld, e900180, 3, (RF, RF, RF_IF), rd_rn_rm),
15176 cCL(fmldp, e9001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
15177 cCL(fmldm, e9001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
15178 cCL(fmldz, e9001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
15179 cCL(fmle, e980100, 3, (RF, RF, RF_IF), rd_rn_rm),
15180 cCL(fmlep, e980120, 3, (RF, RF, RF_IF), rd_rn_rm),
15181 cCL(fmlem, e980140, 3, (RF, RF, RF_IF), rd_rn_rm),
15182 cCL(fmlez, e980160, 3, (RF, RF, RF_IF), rd_rn_rm),
15183
15184 cCL(fdvs, ea00100, 3, (RF, RF, RF_IF), rd_rn_rm),
15185 cCL(fdvsp, ea00120, 3, (RF, RF, RF_IF), rd_rn_rm),
15186 cCL(fdvsm, ea00140, 3, (RF, RF, RF_IF), rd_rn_rm),
15187 cCL(fdvsz, ea00160, 3, (RF, RF, RF_IF), rd_rn_rm),
15188 cCL(fdvd, ea00180, 3, (RF, RF, RF_IF), rd_rn_rm),
15189 cCL(fdvdp, ea001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
15190 cCL(fdvdm, ea001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
15191 cCL(fdvdz, ea001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
15192 cCL(fdve, ea80100, 3, (RF, RF, RF_IF), rd_rn_rm),
15193 cCL(fdvep, ea80120, 3, (RF, RF, RF_IF), rd_rn_rm),
15194 cCL(fdvem, ea80140, 3, (RF, RF, RF_IF), rd_rn_rm),
15195 cCL(fdvez, ea80160, 3, (RF, RF, RF_IF), rd_rn_rm),
15196
15197 cCL(frds, eb00100, 3, (RF, RF, RF_IF), rd_rn_rm),
15198 cCL(frdsp, eb00120, 3, (RF, RF, RF_IF), rd_rn_rm),
15199 cCL(frdsm, eb00140, 3, (RF, RF, RF_IF), rd_rn_rm),
15200 cCL(frdsz, eb00160, 3, (RF, RF, RF_IF), rd_rn_rm),
15201 cCL(frdd, eb00180, 3, (RF, RF, RF_IF), rd_rn_rm),
15202 cCL(frddp, eb001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
15203 cCL(frddm, eb001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
15204 cCL(frddz, eb001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
15205 cCL(frde, eb80100, 3, (RF, RF, RF_IF), rd_rn_rm),
15206 cCL(frdep, eb80120, 3, (RF, RF, RF_IF), rd_rn_rm),
15207 cCL(frdem, eb80140, 3, (RF, RF, RF_IF), rd_rn_rm),
15208 cCL(frdez, eb80160, 3, (RF, RF, RF_IF), rd_rn_rm),
15209
15210 cCL(pols, ec00100, 3, (RF, RF, RF_IF), rd_rn_rm),
15211 cCL(polsp, ec00120, 3, (RF, RF, RF_IF), rd_rn_rm),
15212 cCL(polsm, ec00140, 3, (RF, RF, RF_IF), rd_rn_rm),
15213 cCL(polsz, ec00160, 3, (RF, RF, RF_IF), rd_rn_rm),
15214 cCL(pold, ec00180, 3, (RF, RF, RF_IF), rd_rn_rm),
15215 cCL(poldp, ec001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
15216 cCL(poldm, ec001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
15217 cCL(poldz, ec001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
15218 cCL(pole, ec80100, 3, (RF, RF, RF_IF), rd_rn_rm),
15219 cCL(polep, ec80120, 3, (RF, RF, RF_IF), rd_rn_rm),
15220 cCL(polem, ec80140, 3, (RF, RF, RF_IF), rd_rn_rm),
15221 cCL(polez, ec80160, 3, (RF, RF, RF_IF), rd_rn_rm),
8f06b2d8
PB
15222
15223 cCE(cmf, e90f110, 2, (RF, RF_IF), fpa_cmp),
c19d1205 15224 C3E(cmfe, ed0f110, 2, (RF, RF_IF), fpa_cmp),
8f06b2d8 15225 cCE(cnf, eb0f110, 2, (RF, RF_IF), fpa_cmp),
c19d1205
ZW
15226 C3E(cnfe, ef0f110, 2, (RF, RF_IF), fpa_cmp),
15227
e3cb604e
PB
15228 cCL(flts, e000110, 2, (RF, RR), rn_rd),
15229 cCL(fltsp, e000130, 2, (RF, RR), rn_rd),
15230 cCL(fltsm, e000150, 2, (RF, RR), rn_rd),
15231 cCL(fltsz, e000170, 2, (RF, RR), rn_rd),
15232 cCL(fltd, e000190, 2, (RF, RR), rn_rd),
15233 cCL(fltdp, e0001b0, 2, (RF, RR), rn_rd),
15234 cCL(fltdm, e0001d0, 2, (RF, RR), rn_rd),
15235 cCL(fltdz, e0001f0, 2, (RF, RR), rn_rd),
15236 cCL(flte, e080110, 2, (RF, RR), rn_rd),
15237 cCL(fltep, e080130, 2, (RF, RR), rn_rd),
15238 cCL(fltem, e080150, 2, (RF, RR), rn_rd),
15239 cCL(fltez, e080170, 2, (RF, RR), rn_rd),
b99bd4ef 15240
c19d1205
ZW
15241 /* The implementation of the FIX instruction is broken on some
15242 assemblers, in that it accepts a precision specifier as well as a
15243 rounding specifier, despite the fact that this is meaningless.
15244 To be more compatible, we accept it as well, though of course it
15245 does not set any bits. */
8f06b2d8 15246 cCE(fix, e100110, 2, (RR, RF), rd_rm),
e3cb604e
PB
15247 cCL(fixp, e100130, 2, (RR, RF), rd_rm),
15248 cCL(fixm, e100150, 2, (RR, RF), rd_rm),
15249 cCL(fixz, e100170, 2, (RR, RF), rd_rm),
15250 cCL(fixsp, e100130, 2, (RR, RF), rd_rm),
15251 cCL(fixsm, e100150, 2, (RR, RF), rd_rm),
15252 cCL(fixsz, e100170, 2, (RR, RF), rd_rm),
15253 cCL(fixdp, e100130, 2, (RR, RF), rd_rm),
15254 cCL(fixdm, e100150, 2, (RR, RF), rd_rm),
15255 cCL(fixdz, e100170, 2, (RR, RF), rd_rm),
15256 cCL(fixep, e100130, 2, (RR, RF), rd_rm),
15257 cCL(fixem, e100150, 2, (RR, RF), rd_rm),
15258 cCL(fixez, e100170, 2, (RR, RF), rd_rm),
bfae80f2 15259
c19d1205
ZW
15260 /* Instructions that were new with the real FPA, call them V2. */
15261#undef ARM_VARIANT
e74cfd16 15262#define ARM_VARIANT &fpu_fpa_ext_v2
8f06b2d8 15263 cCE(lfm, c100200, 3, (RF, I4b, ADDR), fpa_ldmstm),
e3cb604e
PB
15264 cCL(lfmfd, c900200, 3, (RF, I4b, ADDR), fpa_ldmstm),
15265 cCL(lfmea, d100200, 3, (RF, I4b, ADDR), fpa_ldmstm),
8f06b2d8 15266 cCE(sfm, c000200, 3, (RF, I4b, ADDR), fpa_ldmstm),
e3cb604e
PB
15267 cCL(sfmfd, d000200, 3, (RF, I4b, ADDR), fpa_ldmstm),
15268 cCL(sfmea, c800200, 3, (RF, I4b, ADDR), fpa_ldmstm),
c19d1205
ZW
15269
15270#undef ARM_VARIANT
e74cfd16 15271#define ARM_VARIANT &fpu_vfp_ext_v1xd /* VFP V1xD (single precision). */
c19d1205 15272 /* Moves and type conversions. */
8f06b2d8
PB
15273 cCE(fcpys, eb00a40, 2, (RVS, RVS), vfp_sp_monadic),
15274 cCE(fmrs, e100a10, 2, (RR, RVS), vfp_reg_from_sp),
15275 cCE(fmsr, e000a10, 2, (RVS, RR), vfp_sp_from_reg),
15276 cCE(fmstat, ef1fa10, 0, (), noargs),
15277 cCE(fsitos, eb80ac0, 2, (RVS, RVS), vfp_sp_monadic),
15278 cCE(fuitos, eb80a40, 2, (RVS, RVS), vfp_sp_monadic),
15279 cCE(ftosis, ebd0a40, 2, (RVS, RVS), vfp_sp_monadic),
15280 cCE(ftosizs, ebd0ac0, 2, (RVS, RVS), vfp_sp_monadic),
15281 cCE(ftouis, ebc0a40, 2, (RVS, RVS), vfp_sp_monadic),
15282 cCE(ftouizs, ebc0ac0, 2, (RVS, RVS), vfp_sp_monadic),
15283 cCE(fmrx, ef00a10, 2, (RR, RVC), rd_rn),
15284 cCE(fmxr, ee00a10, 2, (RVC, RR), rn_rd),
c19d1205
ZW
15285
15286 /* Memory operations. */
4962c51a
MS
15287 cCE(flds, d100a00, 2, (RVS, ADDRGLDC), vfp_sp_ldst),
15288 cCE(fsts, d000a00, 2, (RVS, ADDRGLDC), vfp_sp_ldst),
8f06b2d8
PB
15289 cCE(fldmias, c900a00, 2, (RRw, VRSLST), vfp_sp_ldstmia),
15290 cCE(fldmfds, c900a00, 2, (RRw, VRSLST), vfp_sp_ldstmia),
15291 cCE(fldmdbs, d300a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb),
15292 cCE(fldmeas, d300a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb),
15293 cCE(fldmiax, c900b00, 2, (RRw, VRDLST), vfp_xp_ldstmia),
15294 cCE(fldmfdx, c900b00, 2, (RRw, VRDLST), vfp_xp_ldstmia),
15295 cCE(fldmdbx, d300b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb),
15296 cCE(fldmeax, d300b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb),
15297 cCE(fstmias, c800a00, 2, (RRw, VRSLST), vfp_sp_ldstmia),
15298 cCE(fstmeas, c800a00, 2, (RRw, VRSLST), vfp_sp_ldstmia),
15299 cCE(fstmdbs, d200a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb),
15300 cCE(fstmfds, d200a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb),
15301 cCE(fstmiax, c800b00, 2, (RRw, VRDLST), vfp_xp_ldstmia),
15302 cCE(fstmeax, c800b00, 2, (RRw, VRDLST), vfp_xp_ldstmia),
15303 cCE(fstmdbx, d200b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb),
15304 cCE(fstmfdx, d200b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb),
bfae80f2 15305
c19d1205 15306 /* Monadic operations. */
8f06b2d8
PB
15307 cCE(fabss, eb00ac0, 2, (RVS, RVS), vfp_sp_monadic),
15308 cCE(fnegs, eb10a40, 2, (RVS, RVS), vfp_sp_monadic),
15309 cCE(fsqrts, eb10ac0, 2, (RVS, RVS), vfp_sp_monadic),
c19d1205
ZW
15310
15311 /* Dyadic operations. */
8f06b2d8
PB
15312 cCE(fadds, e300a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
15313 cCE(fsubs, e300a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
15314 cCE(fmuls, e200a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
15315 cCE(fdivs, e800a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
15316 cCE(fmacs, e000a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
15317 cCE(fmscs, e100a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
15318 cCE(fnmuls, e200a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
15319 cCE(fnmacs, e000a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
15320 cCE(fnmscs, e100a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
b99bd4ef 15321
c19d1205 15322 /* Comparisons. */
8f06b2d8
PB
15323 cCE(fcmps, eb40a40, 2, (RVS, RVS), vfp_sp_monadic),
15324 cCE(fcmpzs, eb50a40, 1, (RVS), vfp_sp_compare_z),
15325 cCE(fcmpes, eb40ac0, 2, (RVS, RVS), vfp_sp_monadic),
15326 cCE(fcmpezs, eb50ac0, 1, (RVS), vfp_sp_compare_z),
b99bd4ef 15327
c19d1205 15328#undef ARM_VARIANT
e74cfd16 15329#define ARM_VARIANT &fpu_vfp_ext_v1 /* VFP V1 (Double precision). */
c19d1205 15330 /* Moves and type conversions. */
5287ad62 15331 cCE(fcpyd, eb00b40, 2, (RVD, RVD), vfp_dp_rd_rm),
8f06b2d8
PB
15332 cCE(fcvtds, eb70ac0, 2, (RVD, RVS), vfp_dp_sp_cvt),
15333 cCE(fcvtsd, eb70bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
5287ad62
JB
15334 cCE(fmdhr, e200b10, 2, (RVD, RR), vfp_dp_rn_rd),
15335 cCE(fmdlr, e000b10, 2, (RVD, RR), vfp_dp_rn_rd),
15336 cCE(fmrdh, e300b10, 2, (RR, RVD), vfp_dp_rd_rn),
15337 cCE(fmrdl, e100b10, 2, (RR, RVD), vfp_dp_rd_rn),
8f06b2d8
PB
15338 cCE(fsitod, eb80bc0, 2, (RVD, RVS), vfp_dp_sp_cvt),
15339 cCE(fuitod, eb80b40, 2, (RVD, RVS), vfp_dp_sp_cvt),
15340 cCE(ftosid, ebd0b40, 2, (RVS, RVD), vfp_sp_dp_cvt),
15341 cCE(ftosizd, ebd0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
15342 cCE(ftouid, ebc0b40, 2, (RVS, RVD), vfp_sp_dp_cvt),
15343 cCE(ftouizd, ebc0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
c19d1205
ZW
15344
15345 /* Memory operations. */
4962c51a
MS
15346 cCE(fldd, d100b00, 2, (RVD, ADDRGLDC), vfp_dp_ldst),
15347 cCE(fstd, d000b00, 2, (RVD, ADDRGLDC), vfp_dp_ldst),
8f06b2d8
PB
15348 cCE(fldmiad, c900b00, 2, (RRw, VRDLST), vfp_dp_ldstmia),
15349 cCE(fldmfdd, c900b00, 2, (RRw, VRDLST), vfp_dp_ldstmia),
15350 cCE(fldmdbd, d300b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb),
15351 cCE(fldmead, d300b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb),
15352 cCE(fstmiad, c800b00, 2, (RRw, VRDLST), vfp_dp_ldstmia),
15353 cCE(fstmead, c800b00, 2, (RRw, VRDLST), vfp_dp_ldstmia),
15354 cCE(fstmdbd, d200b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb),
15355 cCE(fstmfdd, d200b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb),
b99bd4ef 15356
c19d1205 15357 /* Monadic operations. */
5287ad62
JB
15358 cCE(fabsd, eb00bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
15359 cCE(fnegd, eb10b40, 2, (RVD, RVD), vfp_dp_rd_rm),
15360 cCE(fsqrtd, eb10bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
c19d1205
ZW
15361
15362 /* Dyadic operations. */
5287ad62
JB
15363 cCE(faddd, e300b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
15364 cCE(fsubd, e300b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
15365 cCE(fmuld, e200b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
15366 cCE(fdivd, e800b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
15367 cCE(fmacd, e000b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
15368 cCE(fmscd, e100b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
15369 cCE(fnmuld, e200b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
15370 cCE(fnmacd, e000b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
15371 cCE(fnmscd, e100b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
b99bd4ef 15372
c19d1205 15373 /* Comparisons. */
5287ad62
JB
15374 cCE(fcmpd, eb40b40, 2, (RVD, RVD), vfp_dp_rd_rm),
15375 cCE(fcmpzd, eb50b40, 1, (RVD), vfp_dp_rd),
15376 cCE(fcmped, eb40bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
15377 cCE(fcmpezd, eb50bc0, 1, (RVD), vfp_dp_rd),
c19d1205
ZW
15378
15379#undef ARM_VARIANT
e74cfd16 15380#define ARM_VARIANT &fpu_vfp_ext_v2
8f06b2d8
PB
15381 cCE(fmsrr, c400a10, 3, (VRSLST, RR, RR), vfp_sp2_from_reg2),
15382 cCE(fmrrs, c500a10, 3, (RR, RR, VRSLST), vfp_reg2_from_sp2),
5287ad62
JB
15383 cCE(fmdrr, c400b10, 3, (RVD, RR, RR), vfp_dp_rm_rd_rn),
15384 cCE(fmrrd, c500b10, 3, (RR, RR, RVD), vfp_dp_rd_rn_rm),
15385
037e8744
JB
15386/* Instructions which may belong to either the Neon or VFP instruction sets.
15387 Individual encoder functions perform additional architecture checks. */
15388#undef ARM_VARIANT
15389#define ARM_VARIANT &fpu_vfp_ext_v1xd
15390#undef THUMB_VARIANT
15391#define THUMB_VARIANT &fpu_vfp_ext_v1xd
15392 /* These mnemonics are unique to VFP. */
15393 NCE(vsqrt, 0, 2, (RVSD, RVSD), vfp_nsyn_sqrt),
15394 NCE(vdiv, 0, 3, (RVSD, RVSD, RVSD), vfp_nsyn_div),
15395 nCE(vnmul, vnmul, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
15396 nCE(vnmla, vnmla, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
15397 nCE(vnmls, vnmls, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
15398 nCE(vcmp, vcmp, 2, (RVSD, RVSD_I0), vfp_nsyn_cmp),
15399 nCE(vcmpe, vcmpe, 2, (RVSD, RVSD_I0), vfp_nsyn_cmp),
15400 NCE(vpush, 0, 1, (VRSDLST), vfp_nsyn_push),
15401 NCE(vpop, 0, 1, (VRSDLST), vfp_nsyn_pop),
15402 NCE(vcvtz, 0, 2, (RVSD, RVSD), vfp_nsyn_cvtz),
15403
15404 /* Mnemonics shared by Neon and VFP. */
15405 nCEF(vmul, vmul, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mul),
15406 nCEF(vmla, vmla, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mac_maybe_scalar),
15407 nCEF(vmls, vmls, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mac_maybe_scalar),
15408
15409 nCEF(vadd, vadd, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_addsub_if_i),
15410 nCEF(vsub, vsub, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_addsub_if_i),
15411
15412 NCEF(vabs, 1b10300, 2, (RNSDQ, RNSDQ), neon_abs_neg),
15413 NCEF(vneg, 1b10380, 2, (RNSDQ, RNSDQ), neon_abs_neg),
15414
15415 NCE(vldm, c900b00, 2, (RRw, VRSDLST), neon_ldm_stm),
15416 NCE(vldmia, c900b00, 2, (RRw, VRSDLST), neon_ldm_stm),
15417 NCE(vldmdb, d100b00, 2, (RRw, VRSDLST), neon_ldm_stm),
15418 NCE(vstm, c800b00, 2, (RRw, VRSDLST), neon_ldm_stm),
15419 NCE(vstmia, c800b00, 2, (RRw, VRSDLST), neon_ldm_stm),
15420 NCE(vstmdb, d000b00, 2, (RRw, VRSDLST), neon_ldm_stm),
4962c51a
MS
15421 NCE(vldr, d100b00, 2, (RVSD, ADDRGLDC), neon_ldr_str),
15422 NCE(vstr, d000b00, 2, (RVSD, ADDRGLDC), neon_ldr_str),
037e8744
JB
15423
15424 nCEF(vcvt, vcvt, 3, (RNSDQ, RNSDQ, oI32b), neon_cvt),
15425
15426 /* NOTE: All VMOV encoding is special-cased! */
15427 NCE(vmov, 0, 1, (VMOV), neon_mov),
15428 NCE(vmovq, 0, 1, (VMOV), neon_mov),
15429
5287ad62
JB
15430#undef THUMB_VARIANT
15431#define THUMB_VARIANT &fpu_neon_ext_v1
15432#undef ARM_VARIANT
15433#define ARM_VARIANT &fpu_neon_ext_v1
15434 /* Data processing with three registers of the same length. */
15435 /* integer ops, valid types S8 S16 S32 U8 U16 U32. */
15436 NUF(vaba, 0000710, 3, (RNDQ, RNDQ, RNDQ), neon_dyadic_i_su),
15437 NUF(vabaq, 0000710, 3, (RNQ, RNQ, RNQ), neon_dyadic_i_su),
15438 NUF(vhadd, 0000000, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
15439 NUF(vhaddq, 0000000, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
15440 NUF(vrhadd, 0000100, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
15441 NUF(vrhaddq, 0000100, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
15442 NUF(vhsub, 0000200, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
15443 NUF(vhsubq, 0000200, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
15444 /* integer ops, valid types S8 S16 S32 S64 U8 U16 U32 U64. */
15445 NUF(vqadd, 0000010, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i64_su),
15446 NUF(vqaddq, 0000010, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i64_su),
15447 NUF(vqsub, 0000210, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i64_su),
15448 NUF(vqsubq, 0000210, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i64_su),
15449 NUF(vrshl, 0000500, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i64_su),
15450 NUF(vrshlq, 0000500, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i64_su),
15451 NUF(vqrshl, 0000510, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i64_su),
15452 NUF(vqrshlq, 0000510, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i64_su),
15453 /* If not immediate, fall back to neon_dyadic_i64_su.
15454 shl_imm should accept I8 I16 I32 I64,
15455 qshl_imm should accept S8 S16 S32 S64 U8 U16 U32 U64. */
15456 nUF(vshl, vshl, 3, (RNDQ, oRNDQ, RNDQ_I63b), neon_shl_imm),
15457 nUF(vshlq, vshl, 3, (RNQ, oRNQ, RNDQ_I63b), neon_shl_imm),
15458 nUF(vqshl, vqshl, 3, (RNDQ, oRNDQ, RNDQ_I63b), neon_qshl_imm),
15459 nUF(vqshlq, vqshl, 3, (RNQ, oRNQ, RNDQ_I63b), neon_qshl_imm),
15460 /* Logic ops, types optional & ignored. */
15461 nUF(vand, vand, 2, (RNDQ, NILO), neon_logic),
15462 nUF(vandq, vand, 2, (RNQ, NILO), neon_logic),
15463 nUF(vbic, vbic, 2, (RNDQ, NILO), neon_logic),
15464 nUF(vbicq, vbic, 2, (RNQ, NILO), neon_logic),
15465 nUF(vorr, vorr, 2, (RNDQ, NILO), neon_logic),
15466 nUF(vorrq, vorr, 2, (RNQ, NILO), neon_logic),
15467 nUF(vorn, vorn, 2, (RNDQ, NILO), neon_logic),
15468 nUF(vornq, vorn, 2, (RNQ, NILO), neon_logic),
15469 nUF(veor, veor, 3, (RNDQ, oRNDQ, RNDQ), neon_logic),
15470 nUF(veorq, veor, 3, (RNQ, oRNQ, RNQ), neon_logic),
15471 /* Bitfield ops, untyped. */
15472 NUF(vbsl, 1100110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
15473 NUF(vbslq, 1100110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
15474 NUF(vbit, 1200110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
15475 NUF(vbitq, 1200110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
15476 NUF(vbif, 1300110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
15477 NUF(vbifq, 1300110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
15478 /* Int and float variants, types S8 S16 S32 U8 U16 U32 F32. */
15479 nUF(vabd, vabd, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
15480 nUF(vabdq, vabd, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
15481 nUF(vmax, vmax, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
15482 nUF(vmaxq, vmax, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
15483 nUF(vmin, vmin, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
15484 nUF(vminq, vmin, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
15485 /* Comparisons. Types S8 S16 S32 U8 U16 U32 F32. Non-immediate versions fall
15486 back to neon_dyadic_if_su. */
15487 nUF(vcge, vcge, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp),
15488 nUF(vcgeq, vcge, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp),
15489 nUF(vcgt, vcgt, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp),
15490 nUF(vcgtq, vcgt, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp),
15491 nUF(vclt, vclt, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp_inv),
15492 nUF(vcltq, vclt, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp_inv),
15493 nUF(vcle, vcle, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp_inv),
15494 nUF(vcleq, vcle, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp_inv),
15495 /* Comparison. Type I8 I16 I32 F32. Non-immediate -> neon_dyadic_if_i. */
15496 nUF(vceq, vceq, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_ceq),
15497 nUF(vceqq, vceq, 3, (RNQ, oRNQ, RNDQ_I0), neon_ceq),
15498 /* As above, D registers only. */
15499 nUF(vpmax, vpmax, 3, (RND, oRND, RND), neon_dyadic_if_su_d),
15500 nUF(vpmin, vpmin, 3, (RND, oRND, RND), neon_dyadic_if_su_d),
15501 /* Int and float variants, signedness unimportant. */
15502 /* If not scalar, fall back to neon_dyadic_if_i. */
5287ad62 15503 nUF(vmlaq, vmla, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mac_maybe_scalar),
5287ad62
JB
15504 nUF(vmlsq, vmls, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mac_maybe_scalar),
15505 nUF(vpadd, vpadd, 3, (RND, oRND, RND), neon_dyadic_if_i_d),
15506 /* Add/sub take types I8 I16 I32 I64 F32. */
5287ad62 15507 nUF(vaddq, vadd, 3, (RNQ, oRNQ, RNQ), neon_addsub_if_i),
5287ad62
JB
15508 nUF(vsubq, vsub, 3, (RNQ, oRNQ, RNQ), neon_addsub_if_i),
15509 /* vtst takes sizes 8, 16, 32. */
15510 NUF(vtst, 0000810, 3, (RNDQ, oRNDQ, RNDQ), neon_tst),
15511 NUF(vtstq, 0000810, 3, (RNQ, oRNQ, RNQ), neon_tst),
15512 /* VMUL takes I8 I16 I32 F32 P8. */
037e8744 15513 nUF(vmulq, vmul, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mul),
5287ad62
JB
15514 /* VQD{R}MULH takes S16 S32. */
15515 nUF(vqdmulh, vqdmulh, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qdmulh),
15516 nUF(vqdmulhq, vqdmulh, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qdmulh),
15517 nUF(vqrdmulh, vqrdmulh, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qdmulh),
15518 nUF(vqrdmulhq, vqrdmulh, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qdmulh),
15519 NUF(vacge, 0000e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute),
15520 NUF(vacgeq, 0000e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute),
15521 NUF(vacgt, 0200e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute),
15522 NUF(vacgtq, 0200e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute),
15523 NUF(vaclt, 0000e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute_inv),
15524 NUF(vacltq, 0000e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute_inv),
15525 NUF(vacle, 0200e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute_inv),
15526 NUF(vacleq, 0200e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute_inv),
15527 NUF(vrecps, 0000f10, 3, (RNDQ, oRNDQ, RNDQ), neon_step),
15528 NUF(vrecpsq, 0000f10, 3, (RNQ, oRNQ, RNQ), neon_step),
15529 NUF(vrsqrts, 0200f10, 3, (RNDQ, oRNDQ, RNDQ), neon_step),
15530 NUF(vrsqrtsq, 0200f10, 3, (RNQ, oRNQ, RNQ), neon_step),
15531
15532 /* Two address, int/float. Types S8 S16 S32 F32. */
5287ad62 15533 NUF(vabsq, 1b10300, 2, (RNQ, RNQ), neon_abs_neg),
5287ad62
JB
15534 NUF(vnegq, 1b10380, 2, (RNQ, RNQ), neon_abs_neg),
15535
15536 /* Data processing with two registers and a shift amount. */
15537 /* Right shifts, and variants with rounding.
15538 Types accepted S8 S16 S32 S64 U8 U16 U32 U64. */
15539 NUF(vshr, 0800010, 3, (RNDQ, oRNDQ, I64z), neon_rshift_round_imm),
15540 NUF(vshrq, 0800010, 3, (RNQ, oRNQ, I64z), neon_rshift_round_imm),
15541 NUF(vrshr, 0800210, 3, (RNDQ, oRNDQ, I64z), neon_rshift_round_imm),
15542 NUF(vrshrq, 0800210, 3, (RNQ, oRNQ, I64z), neon_rshift_round_imm),
15543 NUF(vsra, 0800110, 3, (RNDQ, oRNDQ, I64), neon_rshift_round_imm),
15544 NUF(vsraq, 0800110, 3, (RNQ, oRNQ, I64), neon_rshift_round_imm),
15545 NUF(vrsra, 0800310, 3, (RNDQ, oRNDQ, I64), neon_rshift_round_imm),
15546 NUF(vrsraq, 0800310, 3, (RNQ, oRNQ, I64), neon_rshift_round_imm),
15547 /* Shift and insert. Sizes accepted 8 16 32 64. */
15548 NUF(vsli, 1800510, 3, (RNDQ, oRNDQ, I63), neon_sli),
15549 NUF(vsliq, 1800510, 3, (RNQ, oRNQ, I63), neon_sli),
15550 NUF(vsri, 1800410, 3, (RNDQ, oRNDQ, I64), neon_sri),
15551 NUF(vsriq, 1800410, 3, (RNQ, oRNQ, I64), neon_sri),
15552 /* QSHL{U} immediate accepts S8 S16 S32 S64 U8 U16 U32 U64. */
15553 NUF(vqshlu, 1800610, 3, (RNDQ, oRNDQ, I63), neon_qshlu_imm),
15554 NUF(vqshluq, 1800610, 3, (RNQ, oRNQ, I63), neon_qshlu_imm),
15555 /* Right shift immediate, saturating & narrowing, with rounding variants.
15556 Types accepted S16 S32 S64 U16 U32 U64. */
15557 NUF(vqshrn, 0800910, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow),
15558 NUF(vqrshrn, 0800950, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow),
15559 /* As above, unsigned. Types accepted S16 S32 S64. */
15560 NUF(vqshrun, 0800810, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow_u),
15561 NUF(vqrshrun, 0800850, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow_u),
15562 /* Right shift narrowing. Types accepted I16 I32 I64. */
15563 NUF(vshrn, 0800810, 3, (RND, RNQ, I32z), neon_rshift_narrow),
15564 NUF(vrshrn, 0800850, 3, (RND, RNQ, I32z), neon_rshift_narrow),
15565 /* Special case. Types S8 S16 S32 U8 U16 U32. Handles max shift variant. */
15566 nUF(vshll, vshll, 3, (RNQ, RND, I32), neon_shll),
15567 /* CVT with optional immediate for fixed-point variant. */
037e8744 15568 nUF(vcvtq, vcvt, 3, (RNQ, RNQ, oI32b), neon_cvt),
b7fc2769 15569
5287ad62
JB
15570 nUF(vmvn, vmvn, 2, (RNDQ, RNDQ_IMVNb), neon_mvn),
15571 nUF(vmvnq, vmvn, 2, (RNQ, RNDQ_IMVNb), neon_mvn),
15572
15573 /* Data processing, three registers of different lengths. */
15574 /* Dyadic, long insns. Types S8 S16 S32 U8 U16 U32. */
15575 NUF(vabal, 0800500, 3, (RNQ, RND, RND), neon_abal),
15576 NUF(vabdl, 0800700, 3, (RNQ, RND, RND), neon_dyadic_long),
15577 NUF(vaddl, 0800000, 3, (RNQ, RND, RND), neon_dyadic_long),
15578 NUF(vsubl, 0800200, 3, (RNQ, RND, RND), neon_dyadic_long),
15579 /* If not scalar, fall back to neon_dyadic_long.
15580 Vector types as above, scalar types S16 S32 U16 U32. */
15581 nUF(vmlal, vmlal, 3, (RNQ, RND, RND_RNSC), neon_mac_maybe_scalar_long),
15582 nUF(vmlsl, vmlsl, 3, (RNQ, RND, RND_RNSC), neon_mac_maybe_scalar_long),
15583 /* Dyadic, widening insns. Types S8 S16 S32 U8 U16 U32. */
15584 NUF(vaddw, 0800100, 3, (RNQ, oRNQ, RND), neon_dyadic_wide),
15585 NUF(vsubw, 0800300, 3, (RNQ, oRNQ, RND), neon_dyadic_wide),
15586 /* Dyadic, narrowing insns. Types I16 I32 I64. */
15587 NUF(vaddhn, 0800400, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
15588 NUF(vraddhn, 1800400, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
15589 NUF(vsubhn, 0800600, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
15590 NUF(vrsubhn, 1800600, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
15591 /* Saturating doubling multiplies. Types S16 S32. */
15592 nUF(vqdmlal, vqdmlal, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
15593 nUF(vqdmlsl, vqdmlsl, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
15594 nUF(vqdmull, vqdmull, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
15595 /* VMULL. Vector types S8 S16 S32 U8 U16 U32 P8, scalar types
15596 S16 S32 U16 U32. */
15597 nUF(vmull, vmull, 3, (RNQ, RND, RND_RNSC), neon_vmull),
15598
15599 /* Extract. Size 8. */
15600 NUF(vext, 0b00000, 4, (RNDQ, oRNDQ, RNDQ, I7), neon_ext),
15601 NUF(vextq, 0b00000, 4, (RNQ, oRNQ, RNQ, I7), neon_ext),
15602
15603 /* Two registers, miscellaneous. */
15604 /* Reverse. Sizes 8 16 32 (must be < size in opcode). */
15605 NUF(vrev64, 1b00000, 2, (RNDQ, RNDQ), neon_rev),
15606 NUF(vrev64q, 1b00000, 2, (RNQ, RNQ), neon_rev),
15607 NUF(vrev32, 1b00080, 2, (RNDQ, RNDQ), neon_rev),
15608 NUF(vrev32q, 1b00080, 2, (RNQ, RNQ), neon_rev),
15609 NUF(vrev16, 1b00100, 2, (RNDQ, RNDQ), neon_rev),
15610 NUF(vrev16q, 1b00100, 2, (RNQ, RNQ), neon_rev),
15611 /* Vector replicate. Sizes 8 16 32. */
15612 nCE(vdup, vdup, 2, (RNDQ, RR_RNSC), neon_dup),
15613 nCE(vdupq, vdup, 2, (RNQ, RR_RNSC), neon_dup),
15614 /* VMOVL. Types S8 S16 S32 U8 U16 U32. */
15615 NUF(vmovl, 0800a10, 2, (RNQ, RND), neon_movl),
15616 /* VMOVN. Types I16 I32 I64. */
15617 nUF(vmovn, vmovn, 2, (RND, RNQ), neon_movn),
15618 /* VQMOVN. Types S16 S32 S64 U16 U32 U64. */
15619 nUF(vqmovn, vqmovn, 2, (RND, RNQ), neon_qmovn),
15620 /* VQMOVUN. Types S16 S32 S64. */
15621 nUF(vqmovun, vqmovun, 2, (RND, RNQ), neon_qmovun),
15622 /* VZIP / VUZP. Sizes 8 16 32. */
15623 NUF(vzip, 1b20180, 2, (RNDQ, RNDQ), neon_zip_uzp),
15624 NUF(vzipq, 1b20180, 2, (RNQ, RNQ), neon_zip_uzp),
15625 NUF(vuzp, 1b20100, 2, (RNDQ, RNDQ), neon_zip_uzp),
15626 NUF(vuzpq, 1b20100, 2, (RNQ, RNQ), neon_zip_uzp),
15627 /* VQABS / VQNEG. Types S8 S16 S32. */
15628 NUF(vqabs, 1b00700, 2, (RNDQ, RNDQ), neon_sat_abs_neg),
15629 NUF(vqabsq, 1b00700, 2, (RNQ, RNQ), neon_sat_abs_neg),
15630 NUF(vqneg, 1b00780, 2, (RNDQ, RNDQ), neon_sat_abs_neg),
15631 NUF(vqnegq, 1b00780, 2, (RNQ, RNQ), neon_sat_abs_neg),
15632 /* Pairwise, lengthening. Types S8 S16 S32 U8 U16 U32. */
15633 NUF(vpadal, 1b00600, 2, (RNDQ, RNDQ), neon_pair_long),
15634 NUF(vpadalq, 1b00600, 2, (RNQ, RNQ), neon_pair_long),
15635 NUF(vpaddl, 1b00200, 2, (RNDQ, RNDQ), neon_pair_long),
15636 NUF(vpaddlq, 1b00200, 2, (RNQ, RNQ), neon_pair_long),
15637 /* Reciprocal estimates. Types U32 F32. */
15638 NUF(vrecpe, 1b30400, 2, (RNDQ, RNDQ), neon_recip_est),
15639 NUF(vrecpeq, 1b30400, 2, (RNQ, RNQ), neon_recip_est),
15640 NUF(vrsqrte, 1b30480, 2, (RNDQ, RNDQ), neon_recip_est),
15641 NUF(vrsqrteq, 1b30480, 2, (RNQ, RNQ), neon_recip_est),
15642 /* VCLS. Types S8 S16 S32. */
15643 NUF(vcls, 1b00400, 2, (RNDQ, RNDQ), neon_cls),
15644 NUF(vclsq, 1b00400, 2, (RNQ, RNQ), neon_cls),
15645 /* VCLZ. Types I8 I16 I32. */
15646 NUF(vclz, 1b00480, 2, (RNDQ, RNDQ), neon_clz),
15647 NUF(vclzq, 1b00480, 2, (RNQ, RNQ), neon_clz),
15648 /* VCNT. Size 8. */
15649 NUF(vcnt, 1b00500, 2, (RNDQ, RNDQ), neon_cnt),
15650 NUF(vcntq, 1b00500, 2, (RNQ, RNQ), neon_cnt),
15651 /* Two address, untyped. */
15652 NUF(vswp, 1b20000, 2, (RNDQ, RNDQ), neon_swp),
15653 NUF(vswpq, 1b20000, 2, (RNQ, RNQ), neon_swp),
15654 /* VTRN. Sizes 8 16 32. */
15655 nUF(vtrn, vtrn, 2, (RNDQ, RNDQ), neon_trn),
15656 nUF(vtrnq, vtrn, 2, (RNQ, RNQ), neon_trn),
15657
15658 /* Table lookup. Size 8. */
15659 NUF(vtbl, 1b00800, 3, (RND, NRDLST, RND), neon_tbl_tbx),
15660 NUF(vtbx, 1b00840, 3, (RND, NRDLST, RND), neon_tbl_tbx),
15661
b7fc2769
JB
15662#undef THUMB_VARIANT
15663#define THUMB_VARIANT &fpu_vfp_v3_or_neon_ext
15664#undef ARM_VARIANT
15665#define ARM_VARIANT &fpu_vfp_v3_or_neon_ext
5287ad62
JB
15666 /* Neon element/structure load/store. */
15667 nUF(vld1, vld1, 2, (NSTRLST, ADDR), neon_ldx_stx),
15668 nUF(vst1, vst1, 2, (NSTRLST, ADDR), neon_ldx_stx),
15669 nUF(vld2, vld2, 2, (NSTRLST, ADDR), neon_ldx_stx),
15670 nUF(vst2, vst2, 2, (NSTRLST, ADDR), neon_ldx_stx),
15671 nUF(vld3, vld3, 2, (NSTRLST, ADDR), neon_ldx_stx),
15672 nUF(vst3, vst3, 2, (NSTRLST, ADDR), neon_ldx_stx),
15673 nUF(vld4, vld4, 2, (NSTRLST, ADDR), neon_ldx_stx),
15674 nUF(vst4, vst4, 2, (NSTRLST, ADDR), neon_ldx_stx),
15675
15676#undef THUMB_VARIANT
15677#define THUMB_VARIANT &fpu_vfp_ext_v3
15678#undef ARM_VARIANT
15679#define ARM_VARIANT &fpu_vfp_ext_v3
5287ad62
JB
15680 cCE(fconsts, eb00a00, 2, (RVS, I255), vfp_sp_const),
15681 cCE(fconstd, eb00b00, 2, (RVD, I255), vfp_dp_const),
15682 cCE(fshtos, eba0a40, 2, (RVS, I16z), vfp_sp_conv_16),
15683 cCE(fshtod, eba0b40, 2, (RVD, I16z), vfp_dp_conv_16),
15684 cCE(fsltos, eba0ac0, 2, (RVS, I32), vfp_sp_conv_32),
15685 cCE(fsltod, eba0bc0, 2, (RVD, I32), vfp_dp_conv_32),
15686 cCE(fuhtos, ebb0a40, 2, (RVS, I16z), vfp_sp_conv_16),
15687 cCE(fuhtod, ebb0b40, 2, (RVD, I16z), vfp_dp_conv_16),
15688 cCE(fultos, ebb0ac0, 2, (RVS, I32), vfp_sp_conv_32),
15689 cCE(fultod, ebb0bc0, 2, (RVD, I32), vfp_dp_conv_32),
15690 cCE(ftoshs, ebe0a40, 2, (RVS, I16z), vfp_sp_conv_16),
15691 cCE(ftoshd, ebe0b40, 2, (RVD, I16z), vfp_dp_conv_16),
15692 cCE(ftosls, ebe0ac0, 2, (RVS, I32), vfp_sp_conv_32),
15693 cCE(ftosld, ebe0bc0, 2, (RVD, I32), vfp_dp_conv_32),
15694 cCE(ftouhs, ebf0a40, 2, (RVS, I16z), vfp_sp_conv_16),
15695 cCE(ftouhd, ebf0b40, 2, (RVD, I16z), vfp_dp_conv_16),
15696 cCE(ftouls, ebf0ac0, 2, (RVS, I32), vfp_sp_conv_32),
15697 cCE(ftould, ebf0bc0, 2, (RVD, I32), vfp_dp_conv_32),
c19d1205 15698
5287ad62 15699#undef THUMB_VARIANT
c19d1205 15700#undef ARM_VARIANT
e74cfd16 15701#define ARM_VARIANT &arm_cext_xscale /* Intel XScale extensions. */
8f06b2d8
PB
15702 cCE(mia, e200010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
15703 cCE(miaph, e280010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
15704 cCE(miabb, e2c0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
15705 cCE(miabt, e2d0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
15706 cCE(miatb, e2e0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
15707 cCE(miatt, e2f0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
15708 cCE(mar, c400000, 3, (RXA, RRnpc, RRnpc), xsc_mar),
15709 cCE(mra, c500000, 3, (RRnpc, RRnpc, RXA), xsc_mra),
c19d1205
ZW
15710
15711#undef ARM_VARIANT
e74cfd16 15712#define ARM_VARIANT &arm_cext_iwmmxt /* Intel Wireless MMX technology. */
8f06b2d8
PB
15713 cCE(tandcb, e13f130, 1, (RR), iwmmxt_tandorc),
15714 cCE(tandch, e53f130, 1, (RR), iwmmxt_tandorc),
15715 cCE(tandcw, e93f130, 1, (RR), iwmmxt_tandorc),
15716 cCE(tbcstb, e400010, 2, (RIWR, RR), rn_rd),
15717 cCE(tbcsth, e400050, 2, (RIWR, RR), rn_rd),
15718 cCE(tbcstw, e400090, 2, (RIWR, RR), rn_rd),
15719 cCE(textrcb, e130170, 2, (RR, I7), iwmmxt_textrc),
15720 cCE(textrch, e530170, 2, (RR, I7), iwmmxt_textrc),
15721 cCE(textrcw, e930170, 2, (RR, I7), iwmmxt_textrc),
15722 cCE(textrmub, e100070, 3, (RR, RIWR, I7), iwmmxt_textrm),
15723 cCE(textrmuh, e500070, 3, (RR, RIWR, I7), iwmmxt_textrm),
15724 cCE(textrmuw, e900070, 3, (RR, RIWR, I7), iwmmxt_textrm),
15725 cCE(textrmsb, e100078, 3, (RR, RIWR, I7), iwmmxt_textrm),
15726 cCE(textrmsh, e500078, 3, (RR, RIWR, I7), iwmmxt_textrm),
15727 cCE(textrmsw, e900078, 3, (RR, RIWR, I7), iwmmxt_textrm),
15728 cCE(tinsrb, e600010, 3, (RIWR, RR, I7), iwmmxt_tinsr),
15729 cCE(tinsrh, e600050, 3, (RIWR, RR, I7), iwmmxt_tinsr),
15730 cCE(tinsrw, e600090, 3, (RIWR, RR, I7), iwmmxt_tinsr),
41adaa5c 15731 cCE(tmcr, e000110, 2, (RIWC_RIWG, RR), rn_rd),
8f06b2d8
PB
15732 cCE(tmcrr, c400000, 3, (RIWR, RR, RR), rm_rd_rn),
15733 cCE(tmia, e200010, 3, (RIWR, RR, RR), iwmmxt_tmia),
15734 cCE(tmiaph, e280010, 3, (RIWR, RR, RR), iwmmxt_tmia),
15735 cCE(tmiabb, e2c0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
15736 cCE(tmiabt, e2d0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
15737 cCE(tmiatb, e2e0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
15738 cCE(tmiatt, e2f0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
15739 cCE(tmovmskb, e100030, 2, (RR, RIWR), rd_rn),
15740 cCE(tmovmskh, e500030, 2, (RR, RIWR), rd_rn),
15741 cCE(tmovmskw, e900030, 2, (RR, RIWR), rd_rn),
41adaa5c 15742 cCE(tmrc, e100110, 2, (RR, RIWC_RIWG), rd_rn),
8f06b2d8
PB
15743 cCE(tmrrc, c500000, 3, (RR, RR, RIWR), rd_rn_rm),
15744 cCE(torcb, e13f150, 1, (RR), iwmmxt_tandorc),
15745 cCE(torch, e53f150, 1, (RR), iwmmxt_tandorc),
15746 cCE(torcw, e93f150, 1, (RR), iwmmxt_tandorc),
15747 cCE(waccb, e0001c0, 2, (RIWR, RIWR), rd_rn),
15748 cCE(wacch, e4001c0, 2, (RIWR, RIWR), rd_rn),
15749 cCE(waccw, e8001c0, 2, (RIWR, RIWR), rd_rn),
15750 cCE(waddbss, e300180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15751 cCE(waddb, e000180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15752 cCE(waddbus, e100180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15753 cCE(waddhss, e700180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15754 cCE(waddh, e400180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15755 cCE(waddhus, e500180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15756 cCE(waddwss, eb00180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15757 cCE(waddw, e800180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15758 cCE(waddwus, e900180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15759 cCE(waligni, e000020, 4, (RIWR, RIWR, RIWR, I7), iwmmxt_waligni),
15760 cCE(walignr0, e800020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15761 cCE(walignr1, e900020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15762 cCE(walignr2, ea00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15763 cCE(walignr3, eb00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15764 cCE(wand, e200000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15765 cCE(wandn, e300000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15766 cCE(wavg2b, e800000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15767 cCE(wavg2br, e900000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15768 cCE(wavg2h, ec00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15769 cCE(wavg2hr, ed00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15770 cCE(wcmpeqb, e000060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15771 cCE(wcmpeqh, e400060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15772 cCE(wcmpeqw, e800060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15773 cCE(wcmpgtub, e100060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15774 cCE(wcmpgtuh, e500060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15775 cCE(wcmpgtuw, e900060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15776 cCE(wcmpgtsb, e300060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15777 cCE(wcmpgtsh, e700060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15778 cCE(wcmpgtsw, eb00060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15779 cCE(wldrb, c100000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
15780 cCE(wldrh, c500000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
15781 cCE(wldrw, c100100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw),
15782 cCE(wldrd, c500100, 2, (RIWR, ADDR), iwmmxt_wldstd),
15783 cCE(wmacs, e600100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15784 cCE(wmacsz, e700100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15785 cCE(wmacu, e400100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15786 cCE(wmacuz, e500100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15787 cCE(wmadds, ea00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15788 cCE(wmaddu, e800100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15789 cCE(wmaxsb, e200160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15790 cCE(wmaxsh, e600160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15791 cCE(wmaxsw, ea00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15792 cCE(wmaxub, e000160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15793 cCE(wmaxuh, e400160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15794 cCE(wmaxuw, e800160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15795 cCE(wminsb, e300160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15796 cCE(wminsh, e700160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15797 cCE(wminsw, eb00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15798 cCE(wminub, e100160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15799 cCE(wminuh, e500160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15800 cCE(wminuw, e900160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15801 cCE(wmov, e000000, 2, (RIWR, RIWR), iwmmxt_wmov),
15802 cCE(wmulsm, e300100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15803 cCE(wmulsl, e200100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15804 cCE(wmulum, e100100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15805 cCE(wmulul, e000100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15806 cCE(wor, e000000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15807 cCE(wpackhss, e700080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15808 cCE(wpackhus, e500080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15809 cCE(wpackwss, eb00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15810 cCE(wpackwus, e900080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15811 cCE(wpackdss, ef00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15812 cCE(wpackdus, ed00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15813 cCE(wrorh, e700040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15814 cCE(wrorhg, e700148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
15815 cCE(wrorw, eb00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15816 cCE(wrorwg, eb00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
15817 cCE(wrord, ef00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15818 cCE(wrordg, ef00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
15819 cCE(wsadb, e000120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15820 cCE(wsadbz, e100120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15821 cCE(wsadh, e400120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15822 cCE(wsadhz, e500120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15823 cCE(wshufh, e0001e0, 3, (RIWR, RIWR, I255), iwmmxt_wshufh),
15824 cCE(wsllh, e500040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15825 cCE(wsllhg, e500148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
15826 cCE(wsllw, e900040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15827 cCE(wsllwg, e900148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
15828 cCE(wslld, ed00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15829 cCE(wslldg, ed00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
15830 cCE(wsrah, e400040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15831 cCE(wsrahg, e400148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
15832 cCE(wsraw, e800040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15833 cCE(wsrawg, e800148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
15834 cCE(wsrad, ec00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15835 cCE(wsradg, ec00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
15836 cCE(wsrlh, e600040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15837 cCE(wsrlhg, e600148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
15838 cCE(wsrlw, ea00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15839 cCE(wsrlwg, ea00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
15840 cCE(wsrld, ee00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15841 cCE(wsrldg, ee00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
15842 cCE(wstrb, c000000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
15843 cCE(wstrh, c400000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
15844 cCE(wstrw, c000100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw),
15845 cCE(wstrd, c400100, 2, (RIWR, ADDR), iwmmxt_wldstd),
15846 cCE(wsubbss, e3001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15847 cCE(wsubb, e0001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15848 cCE(wsubbus, e1001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15849 cCE(wsubhss, e7001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15850 cCE(wsubh, e4001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15851 cCE(wsubhus, e5001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15852 cCE(wsubwss, eb001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15853 cCE(wsubw, e8001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15854 cCE(wsubwus, e9001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15855 cCE(wunpckehub,e0000c0, 2, (RIWR, RIWR), rd_rn),
15856 cCE(wunpckehuh,e4000c0, 2, (RIWR, RIWR), rd_rn),
15857 cCE(wunpckehuw,e8000c0, 2, (RIWR, RIWR), rd_rn),
15858 cCE(wunpckehsb,e2000c0, 2, (RIWR, RIWR), rd_rn),
15859 cCE(wunpckehsh,e6000c0, 2, (RIWR, RIWR), rd_rn),
15860 cCE(wunpckehsw,ea000c0, 2, (RIWR, RIWR), rd_rn),
15861 cCE(wunpckihb, e1000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15862 cCE(wunpckihh, e5000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15863 cCE(wunpckihw, e9000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15864 cCE(wunpckelub,e0000e0, 2, (RIWR, RIWR), rd_rn),
15865 cCE(wunpckeluh,e4000e0, 2, (RIWR, RIWR), rd_rn),
15866 cCE(wunpckeluw,e8000e0, 2, (RIWR, RIWR), rd_rn),
15867 cCE(wunpckelsb,e2000e0, 2, (RIWR, RIWR), rd_rn),
15868 cCE(wunpckelsh,e6000e0, 2, (RIWR, RIWR), rd_rn),
15869 cCE(wunpckelsw,ea000e0, 2, (RIWR, RIWR), rd_rn),
15870 cCE(wunpckilb, e1000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15871 cCE(wunpckilh, e5000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15872 cCE(wunpckilw, e9000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15873 cCE(wxor, e100000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
15874 cCE(wzero, e300000, 1, (RIWR), iwmmxt_wzero),
c19d1205
ZW
15875
15876#undef ARM_VARIANT
e74cfd16 15877#define ARM_VARIANT &arm_cext_maverick /* Cirrus Maverick instructions. */
4962c51a
MS
15878 cCE(cfldrs, c100400, 2, (RMF, ADDRGLDC), rd_cpaddr),
15879 cCE(cfldrd, c500400, 2, (RMD, ADDRGLDC), rd_cpaddr),
15880 cCE(cfldr32, c100500, 2, (RMFX, ADDRGLDC), rd_cpaddr),
15881 cCE(cfldr64, c500500, 2, (RMDX, ADDRGLDC), rd_cpaddr),
15882 cCE(cfstrs, c000400, 2, (RMF, ADDRGLDC), rd_cpaddr),
15883 cCE(cfstrd, c400400, 2, (RMD, ADDRGLDC), rd_cpaddr),
15884 cCE(cfstr32, c000500, 2, (RMFX, ADDRGLDC), rd_cpaddr),
15885 cCE(cfstr64, c400500, 2, (RMDX, ADDRGLDC), rd_cpaddr),
8f06b2d8
PB
15886 cCE(cfmvsr, e000450, 2, (RMF, RR), rn_rd),
15887 cCE(cfmvrs, e100450, 2, (RR, RMF), rd_rn),
15888 cCE(cfmvdlr, e000410, 2, (RMD, RR), rn_rd),
15889 cCE(cfmvrdl, e100410, 2, (RR, RMD), rd_rn),
15890 cCE(cfmvdhr, e000430, 2, (RMD, RR), rn_rd),
15891 cCE(cfmvrdh, e100430, 2, (RR, RMD), rd_rn),
15892 cCE(cfmv64lr, e000510, 2, (RMDX, RR), rn_rd),
15893 cCE(cfmvr64l, e100510, 2, (RR, RMDX), rd_rn),
15894 cCE(cfmv64hr, e000530, 2, (RMDX, RR), rn_rd),
15895 cCE(cfmvr64h, e100530, 2, (RR, RMDX), rd_rn),
15896 cCE(cfmval32, e200440, 2, (RMAX, RMFX), rd_rn),
15897 cCE(cfmv32al, e100440, 2, (RMFX, RMAX), rd_rn),
15898 cCE(cfmvam32, e200460, 2, (RMAX, RMFX), rd_rn),
15899 cCE(cfmv32am, e100460, 2, (RMFX, RMAX), rd_rn),
15900 cCE(cfmvah32, e200480, 2, (RMAX, RMFX), rd_rn),
15901 cCE(cfmv32ah, e100480, 2, (RMFX, RMAX), rd_rn),
15902 cCE(cfmva32, e2004a0, 2, (RMAX, RMFX), rd_rn),
15903 cCE(cfmv32a, e1004a0, 2, (RMFX, RMAX), rd_rn),
15904 cCE(cfmva64, e2004c0, 2, (RMAX, RMDX), rd_rn),
15905 cCE(cfmv64a, e1004c0, 2, (RMDX, RMAX), rd_rn),
15906 cCE(cfmvsc32, e2004e0, 2, (RMDS, RMDX), mav_dspsc),
15907 cCE(cfmv32sc, e1004e0, 2, (RMDX, RMDS), rd),
15908 cCE(cfcpys, e000400, 2, (RMF, RMF), rd_rn),
15909 cCE(cfcpyd, e000420, 2, (RMD, RMD), rd_rn),
15910 cCE(cfcvtsd, e000460, 2, (RMD, RMF), rd_rn),
15911 cCE(cfcvtds, e000440, 2, (RMF, RMD), rd_rn),
15912 cCE(cfcvt32s, e000480, 2, (RMF, RMFX), rd_rn),
15913 cCE(cfcvt32d, e0004a0, 2, (RMD, RMFX), rd_rn),
15914 cCE(cfcvt64s, e0004c0, 2, (RMF, RMDX), rd_rn),
15915 cCE(cfcvt64d, e0004e0, 2, (RMD, RMDX), rd_rn),
15916 cCE(cfcvts32, e100580, 2, (RMFX, RMF), rd_rn),
15917 cCE(cfcvtd32, e1005a0, 2, (RMFX, RMD), rd_rn),
15918 cCE(cftruncs32,e1005c0, 2, (RMFX, RMF), rd_rn),
15919 cCE(cftruncd32,e1005e0, 2, (RMFX, RMD), rd_rn),
15920 cCE(cfrshl32, e000550, 3, (RMFX, RMFX, RR), mav_triple),
15921 cCE(cfrshl64, e000570, 3, (RMDX, RMDX, RR), mav_triple),
15922 cCE(cfsh32, e000500, 3, (RMFX, RMFX, I63s), mav_shift),
15923 cCE(cfsh64, e200500, 3, (RMDX, RMDX, I63s), mav_shift),
15924 cCE(cfcmps, e100490, 3, (RR, RMF, RMF), rd_rn_rm),
15925 cCE(cfcmpd, e1004b0, 3, (RR, RMD, RMD), rd_rn_rm),
15926 cCE(cfcmp32, e100590, 3, (RR, RMFX, RMFX), rd_rn_rm),
15927 cCE(cfcmp64, e1005b0, 3, (RR, RMDX, RMDX), rd_rn_rm),
15928 cCE(cfabss, e300400, 2, (RMF, RMF), rd_rn),
15929 cCE(cfabsd, e300420, 2, (RMD, RMD), rd_rn),
15930 cCE(cfnegs, e300440, 2, (RMF, RMF), rd_rn),
15931 cCE(cfnegd, e300460, 2, (RMD, RMD), rd_rn),
15932 cCE(cfadds, e300480, 3, (RMF, RMF, RMF), rd_rn_rm),
15933 cCE(cfaddd, e3004a0, 3, (RMD, RMD, RMD), rd_rn_rm),
15934 cCE(cfsubs, e3004c0, 3, (RMF, RMF, RMF), rd_rn_rm),
15935 cCE(cfsubd, e3004e0, 3, (RMD, RMD, RMD), rd_rn_rm),
15936 cCE(cfmuls, e100400, 3, (RMF, RMF, RMF), rd_rn_rm),
15937 cCE(cfmuld, e100420, 3, (RMD, RMD, RMD), rd_rn_rm),
15938 cCE(cfabs32, e300500, 2, (RMFX, RMFX), rd_rn),
15939 cCE(cfabs64, e300520, 2, (RMDX, RMDX), rd_rn),
15940 cCE(cfneg32, e300540, 2, (RMFX, RMFX), rd_rn),
15941 cCE(cfneg64, e300560, 2, (RMDX, RMDX), rd_rn),
15942 cCE(cfadd32, e300580, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
15943 cCE(cfadd64, e3005a0, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
15944 cCE(cfsub32, e3005c0, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
15945 cCE(cfsub64, e3005e0, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
15946 cCE(cfmul32, e100500, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
15947 cCE(cfmul64, e100520, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
15948 cCE(cfmac32, e100540, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
15949 cCE(cfmsc32, e100560, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
15950 cCE(cfmadd32, e000600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad),
15951 cCE(cfmsub32, e100600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad),
15952 cCE(cfmadda32, e200600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad),
15953 cCE(cfmsuba32, e300600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad),
c19d1205
ZW
15954};
15955#undef ARM_VARIANT
15956#undef THUMB_VARIANT
15957#undef TCE
15958#undef TCM
15959#undef TUE
15960#undef TUF
15961#undef TCC
8f06b2d8 15962#undef cCE
e3cb604e
PB
15963#undef cCL
15964#undef C3E
c19d1205
ZW
15965#undef CE
15966#undef CM
15967#undef UE
15968#undef UF
15969#undef UT
5287ad62
JB
15970#undef NUF
15971#undef nUF
15972#undef NCE
15973#undef nCE
c19d1205
ZW
15974#undef OPS0
15975#undef OPS1
15976#undef OPS2
15977#undef OPS3
15978#undef OPS4
15979#undef OPS5
15980#undef OPS6
15981#undef do_0
15982\f
15983/* MD interface: bits in the object file. */
bfae80f2 15984
c19d1205
ZW
15985/* Turn an integer of n bytes (in val) into a stream of bytes appropriate
15986 for use in the a.out file, and stores them in the array pointed to by buf.
15987 This knows about the endian-ness of the target machine and does
15988 THE RIGHT THING, whatever it is. Possible values for n are 1 (byte)
15989 2 (short) and 4 (long) Floating numbers are put out as a series of
15990 LITTLENUMS (shorts, here at least). */
b99bd4ef 15991
c19d1205
ZW
15992void
15993md_number_to_chars (char * buf, valueT val, int n)
15994{
15995 if (target_big_endian)
15996 number_to_chars_bigendian (buf, val, n);
15997 else
15998 number_to_chars_littleendian (buf, val, n);
bfae80f2
RE
15999}
16000
c19d1205
ZW
16001static valueT
16002md_chars_to_number (char * buf, int n)
bfae80f2 16003{
c19d1205
ZW
16004 valueT result = 0;
16005 unsigned char * where = (unsigned char *) buf;
bfae80f2 16006
c19d1205 16007 if (target_big_endian)
b99bd4ef 16008 {
c19d1205
ZW
16009 while (n--)
16010 {
16011 result <<= 8;
16012 result |= (*where++ & 255);
16013 }
b99bd4ef 16014 }
c19d1205 16015 else
b99bd4ef 16016 {
c19d1205
ZW
16017 while (n--)
16018 {
16019 result <<= 8;
16020 result |= (where[n] & 255);
16021 }
bfae80f2 16022 }
b99bd4ef 16023
c19d1205 16024 return result;
bfae80f2 16025}
b99bd4ef 16026
c19d1205 16027/* MD interface: Sections. */
b99bd4ef 16028
0110f2b8
PB
16029/* Estimate the size of a frag before relaxing. Assume everything fits in
16030 2 bytes. */
16031
c19d1205 16032int
0110f2b8 16033md_estimate_size_before_relax (fragS * fragp,
c19d1205
ZW
16034 segT segtype ATTRIBUTE_UNUSED)
16035{
0110f2b8
PB
16036 fragp->fr_var = 2;
16037 return 2;
16038}
16039
16040/* Convert a machine dependent frag. */
16041
16042void
16043md_convert_frag (bfd *abfd, segT asec ATTRIBUTE_UNUSED, fragS *fragp)
16044{
16045 unsigned long insn;
16046 unsigned long old_op;
16047 char *buf;
16048 expressionS exp;
16049 fixS *fixp;
16050 int reloc_type;
16051 int pc_rel;
16052 int opcode;
16053
16054 buf = fragp->fr_literal + fragp->fr_fix;
16055
16056 old_op = bfd_get_16(abfd, buf);
16057 if (fragp->fr_symbol) {
16058 exp.X_op = O_symbol;
16059 exp.X_add_symbol = fragp->fr_symbol;
16060 } else {
16061 exp.X_op = O_constant;
16062 }
16063 exp.X_add_number = fragp->fr_offset;
16064 opcode = fragp->fr_subtype;
16065 switch (opcode)
16066 {
16067 case T_MNEM_ldr_pc:
16068 case T_MNEM_ldr_pc2:
16069 case T_MNEM_ldr_sp:
16070 case T_MNEM_str_sp:
16071 case T_MNEM_ldr:
16072 case T_MNEM_ldrb:
16073 case T_MNEM_ldrh:
16074 case T_MNEM_str:
16075 case T_MNEM_strb:
16076 case T_MNEM_strh:
16077 if (fragp->fr_var == 4)
16078 {
16079 insn = THUMB_OP32(opcode);
16080 if ((old_op >> 12) == 4 || (old_op >> 12) == 9)
16081 {
16082 insn |= (old_op & 0x700) << 4;
16083 }
16084 else
16085 {
16086 insn |= (old_op & 7) << 12;
16087 insn |= (old_op & 0x38) << 13;
16088 }
16089 insn |= 0x00000c00;
16090 put_thumb32_insn (buf, insn);
16091 reloc_type = BFD_RELOC_ARM_T32_OFFSET_IMM;
16092 }
16093 else
16094 {
16095 reloc_type = BFD_RELOC_ARM_THUMB_OFFSET;
16096 }
16097 pc_rel = (opcode == T_MNEM_ldr_pc2);
16098 break;
16099 case T_MNEM_adr:
16100 if (fragp->fr_var == 4)
16101 {
16102 insn = THUMB_OP32 (opcode);
16103 insn |= (old_op & 0xf0) << 4;
16104 put_thumb32_insn (buf, insn);
16105 reloc_type = BFD_RELOC_ARM_T32_ADD_PC12;
16106 }
16107 else
16108 {
16109 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
16110 exp.X_add_number -= 4;
16111 }
16112 pc_rel = 1;
16113 break;
16114 case T_MNEM_mov:
16115 case T_MNEM_movs:
16116 case T_MNEM_cmp:
16117 case T_MNEM_cmn:
16118 if (fragp->fr_var == 4)
16119 {
16120 int r0off = (opcode == T_MNEM_mov
16121 || opcode == T_MNEM_movs) ? 0 : 8;
16122 insn = THUMB_OP32 (opcode);
16123 insn = (insn & 0xe1ffffff) | 0x10000000;
16124 insn |= (old_op & 0x700) << r0off;
16125 put_thumb32_insn (buf, insn);
16126 reloc_type = BFD_RELOC_ARM_T32_IMMEDIATE;
16127 }
16128 else
16129 {
16130 reloc_type = BFD_RELOC_ARM_THUMB_IMM;
16131 }
16132 pc_rel = 0;
16133 break;
16134 case T_MNEM_b:
16135 if (fragp->fr_var == 4)
16136 {
16137 insn = THUMB_OP32(opcode);
16138 put_thumb32_insn (buf, insn);
16139 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH25;
16140 }
16141 else
16142 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH12;
16143 pc_rel = 1;
16144 break;
16145 case T_MNEM_bcond:
16146 if (fragp->fr_var == 4)
16147 {
16148 insn = THUMB_OP32(opcode);
16149 insn |= (old_op & 0xf00) << 14;
16150 put_thumb32_insn (buf, insn);
16151 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH20;
16152 }
16153 else
16154 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH9;
16155 pc_rel = 1;
16156 break;
16157 case T_MNEM_add_sp:
16158 case T_MNEM_add_pc:
16159 case T_MNEM_inc_sp:
16160 case T_MNEM_dec_sp:
16161 if (fragp->fr_var == 4)
16162 {
16163 /* ??? Choose between add and addw. */
16164 insn = THUMB_OP32 (opcode);
16165 insn |= (old_op & 0xf0) << 4;
16166 put_thumb32_insn (buf, insn);
16805f35
PB
16167 if (opcode == T_MNEM_add_pc)
16168 reloc_type = BFD_RELOC_ARM_T32_IMM12;
16169 else
16170 reloc_type = BFD_RELOC_ARM_T32_ADD_IMM;
0110f2b8
PB
16171 }
16172 else
16173 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
16174 pc_rel = 0;
16175 break;
16176
16177 case T_MNEM_addi:
16178 case T_MNEM_addis:
16179 case T_MNEM_subi:
16180 case T_MNEM_subis:
16181 if (fragp->fr_var == 4)
16182 {
16183 insn = THUMB_OP32 (opcode);
16184 insn |= (old_op & 0xf0) << 4;
16185 insn |= (old_op & 0xf) << 16;
16186 put_thumb32_insn (buf, insn);
16805f35
PB
16187 if (insn & (1 << 20))
16188 reloc_type = BFD_RELOC_ARM_T32_ADD_IMM;
16189 else
16190 reloc_type = BFD_RELOC_ARM_T32_IMMEDIATE;
0110f2b8
PB
16191 }
16192 else
16193 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
16194 pc_rel = 0;
16195 break;
16196 default:
16197 abort();
16198 }
16199 fixp = fix_new_exp (fragp, fragp->fr_fix, fragp->fr_var, &exp, pc_rel,
16200 reloc_type);
16201 fixp->fx_file = fragp->fr_file;
16202 fixp->fx_line = fragp->fr_line;
16203 fragp->fr_fix += fragp->fr_var;
16204}
16205
16206/* Return the size of a relaxable immediate operand instruction.
16207 SHIFT and SIZE specify the form of the allowable immediate. */
16208static int
16209relax_immediate (fragS *fragp, int size, int shift)
16210{
16211 offsetT offset;
16212 offsetT mask;
16213 offsetT low;
16214
16215 /* ??? Should be able to do better than this. */
16216 if (fragp->fr_symbol)
16217 return 4;
16218
16219 low = (1 << shift) - 1;
16220 mask = (1 << (shift + size)) - (1 << shift);
16221 offset = fragp->fr_offset;
16222 /* Force misaligned offsets to 32-bit variant. */
16223 if (offset & low)
16224 return -4;
16225 if (offset & ~mask)
16226 return 4;
16227 return 2;
16228}
16229
16230/* Return the size of a relaxable adr pseudo-instruction or PC-relative
16231 load. */
16232static int
16233relax_adr (fragS *fragp, asection *sec)
16234{
16235 addressT addr;
16236 offsetT val;
16237
16238 /* Assume worst case for symbols not known to be in the same section. */
16239 if (!S_IS_DEFINED(fragp->fr_symbol)
16240 || sec != S_GET_SEGMENT (fragp->fr_symbol))
16241 return 4;
16242
16243 val = S_GET_VALUE(fragp->fr_symbol) + fragp->fr_offset;
16244 addr = fragp->fr_address + fragp->fr_fix;
16245 addr = (addr + 4) & ~3;
16246 /* Fix the insn as the 4-byte version if the target address is not
16247 sufficiently aligned. This is prevents an infinite loop when two
16248 instructions have contradictory range/alignment requirements. */
16249 if (val & 3)
16250 return -4;
16251 val -= addr;
16252 if (val < 0 || val > 1020)
16253 return 4;
16254 return 2;
16255}
16256
16257/* Return the size of a relaxable add/sub immediate instruction. */
16258static int
16259relax_addsub (fragS *fragp, asection *sec)
16260{
16261 char *buf;
16262 int op;
16263
16264 buf = fragp->fr_literal + fragp->fr_fix;
16265 op = bfd_get_16(sec->owner, buf);
16266 if ((op & 0xf) == ((op >> 4) & 0xf))
16267 return relax_immediate (fragp, 8, 0);
16268 else
16269 return relax_immediate (fragp, 3, 0);
16270}
16271
16272
16273/* Return the size of a relaxable branch instruction. BITS is the
16274 size of the offset field in the narrow instruction. */
16275
16276static int
16277relax_branch (fragS *fragp, asection *sec, int bits)
16278{
16279 addressT addr;
16280 offsetT val;
16281 offsetT limit;
16282
16283 /* Assume worst case for symbols not known to be in the same section. */
16284 if (!S_IS_DEFINED(fragp->fr_symbol)
16285 || sec != S_GET_SEGMENT (fragp->fr_symbol))
16286 return 4;
16287
16288 val = S_GET_VALUE(fragp->fr_symbol) + fragp->fr_offset;
16289 addr = fragp->fr_address + fragp->fr_fix + 4;
16290 val -= addr;
16291
16292 /* Offset is a signed value *2 */
16293 limit = 1 << bits;
16294 if (val >= limit || val < -limit)
16295 return 4;
16296 return 2;
16297}
16298
16299
16300/* Relax a machine dependent frag. This returns the amount by which
16301 the current size of the frag should change. */
16302
16303int
16304arm_relax_frag (asection *sec, fragS *fragp, long stretch ATTRIBUTE_UNUSED)
16305{
16306 int oldsize;
16307 int newsize;
16308
16309 oldsize = fragp->fr_var;
16310 switch (fragp->fr_subtype)
16311 {
16312 case T_MNEM_ldr_pc2:
16313 newsize = relax_adr(fragp, sec);
16314 break;
16315 case T_MNEM_ldr_pc:
16316 case T_MNEM_ldr_sp:
16317 case T_MNEM_str_sp:
16318 newsize = relax_immediate(fragp, 8, 2);
16319 break;
16320 case T_MNEM_ldr:
16321 case T_MNEM_str:
16322 newsize = relax_immediate(fragp, 5, 2);
16323 break;
16324 case T_MNEM_ldrh:
16325 case T_MNEM_strh:
16326 newsize = relax_immediate(fragp, 5, 1);
16327 break;
16328 case T_MNEM_ldrb:
16329 case T_MNEM_strb:
16330 newsize = relax_immediate(fragp, 5, 0);
16331 break;
16332 case T_MNEM_adr:
16333 newsize = relax_adr(fragp, sec);
16334 break;
16335 case T_MNEM_mov:
16336 case T_MNEM_movs:
16337 case T_MNEM_cmp:
16338 case T_MNEM_cmn:
16339 newsize = relax_immediate(fragp, 8, 0);
16340 break;
16341 case T_MNEM_b:
16342 newsize = relax_branch(fragp, sec, 11);
16343 break;
16344 case T_MNEM_bcond:
16345 newsize = relax_branch(fragp, sec, 8);
16346 break;
16347 case T_MNEM_add_sp:
16348 case T_MNEM_add_pc:
16349 newsize = relax_immediate (fragp, 8, 2);
16350 break;
16351 case T_MNEM_inc_sp:
16352 case T_MNEM_dec_sp:
16353 newsize = relax_immediate (fragp, 7, 2);
16354 break;
16355 case T_MNEM_addi:
16356 case T_MNEM_addis:
16357 case T_MNEM_subi:
16358 case T_MNEM_subis:
16359 newsize = relax_addsub (fragp, sec);
16360 break;
16361 default:
16362 abort();
16363 }
16364 if (newsize < 0)
16365 {
16366 fragp->fr_var = -newsize;
16367 md_convert_frag (sec->owner, sec, fragp);
16368 frag_wane(fragp);
16369 return -(newsize + oldsize);
16370 }
16371 fragp->fr_var = newsize;
16372 return newsize - oldsize;
c19d1205 16373}
b99bd4ef 16374
c19d1205 16375/* Round up a section size to the appropriate boundary. */
b99bd4ef 16376
c19d1205
ZW
16377valueT
16378md_section_align (segT segment ATTRIBUTE_UNUSED,
16379 valueT size)
16380{
16381#ifdef OBJ_ELF
16382 return size;
16383#else
16384 /* Round all sects to multiple of 4. */
16385 return (size + 3) & ~3;
16386#endif
bfae80f2 16387}
b99bd4ef 16388
c19d1205
ZW
16389/* This is called from HANDLE_ALIGN in write.c. Fill in the contents
16390 of an rs_align_code fragment. */
16391
16392void
16393arm_handle_align (fragS * fragP)
bfae80f2 16394{
c19d1205
ZW
16395 static char const arm_noop[4] = { 0x00, 0x00, 0xa0, 0xe1 };
16396 static char const thumb_noop[2] = { 0xc0, 0x46 };
16397 static char const arm_bigend_noop[4] = { 0xe1, 0xa0, 0x00, 0x00 };
16398 static char const thumb_bigend_noop[2] = { 0x46, 0xc0 };
16399
16400 int bytes, fix, noop_size;
16401 char * p;
16402 const char * noop;
bfae80f2 16403
c19d1205 16404 if (fragP->fr_type != rs_align_code)
bfae80f2
RE
16405 return;
16406
c19d1205
ZW
16407 bytes = fragP->fr_next->fr_address - fragP->fr_address - fragP->fr_fix;
16408 p = fragP->fr_literal + fragP->fr_fix;
16409 fix = 0;
bfae80f2 16410
c19d1205
ZW
16411 if (bytes > MAX_MEM_FOR_RS_ALIGN_CODE)
16412 bytes &= MAX_MEM_FOR_RS_ALIGN_CODE;
bfae80f2 16413
c19d1205 16414 if (fragP->tc_frag_data)
a737bd4d 16415 {
c19d1205
ZW
16416 if (target_big_endian)
16417 noop = thumb_bigend_noop;
16418 else
16419 noop = thumb_noop;
16420 noop_size = sizeof (thumb_noop);
7ed4c4c5
NC
16421 }
16422 else
16423 {
c19d1205
ZW
16424 if (target_big_endian)
16425 noop = arm_bigend_noop;
16426 else
16427 noop = arm_noop;
16428 noop_size = sizeof (arm_noop);
7ed4c4c5 16429 }
a737bd4d 16430
c19d1205 16431 if (bytes & (noop_size - 1))
7ed4c4c5 16432 {
c19d1205
ZW
16433 fix = bytes & (noop_size - 1);
16434 memset (p, 0, fix);
16435 p += fix;
16436 bytes -= fix;
a737bd4d 16437 }
a737bd4d 16438
c19d1205 16439 while (bytes >= noop_size)
a737bd4d 16440 {
c19d1205
ZW
16441 memcpy (p, noop, noop_size);
16442 p += noop_size;
16443 bytes -= noop_size;
16444 fix += noop_size;
a737bd4d
NC
16445 }
16446
c19d1205
ZW
16447 fragP->fr_fix += fix;
16448 fragP->fr_var = noop_size;
a737bd4d
NC
16449}
16450
c19d1205
ZW
16451/* Called from md_do_align. Used to create an alignment
16452 frag in a code section. */
16453
16454void
16455arm_frag_align_code (int n, int max)
bfae80f2 16456{
c19d1205 16457 char * p;
7ed4c4c5 16458
c19d1205
ZW
16459 /* We assume that there will never be a requirement
16460 to support alignments greater than 32 bytes. */
16461 if (max > MAX_MEM_FOR_RS_ALIGN_CODE)
16462 as_fatal (_("alignments greater than 32 bytes not supported in .text sections."));
bfae80f2 16463
c19d1205
ZW
16464 p = frag_var (rs_align_code,
16465 MAX_MEM_FOR_RS_ALIGN_CODE,
16466 1,
16467 (relax_substateT) max,
16468 (symbolS *) NULL,
16469 (offsetT) n,
16470 (char *) NULL);
16471 *p = 0;
16472}
bfae80f2 16473
c19d1205 16474/* Perform target specific initialisation of a frag. */
bfae80f2 16475
c19d1205
ZW
16476void
16477arm_init_frag (fragS * fragP)
16478{
16479 /* Record whether this frag is in an ARM or a THUMB area. */
16480 fragP->tc_frag_data = thumb_mode;
bfae80f2
RE
16481}
16482
c19d1205
ZW
16483#ifdef OBJ_ELF
16484/* When we change sections we need to issue a new mapping symbol. */
16485
16486void
16487arm_elf_change_section (void)
bfae80f2 16488{
c19d1205
ZW
16489 flagword flags;
16490 segment_info_type *seginfo;
bfae80f2 16491
c19d1205
ZW
16492 /* Link an unlinked unwind index table section to the .text section. */
16493 if (elf_section_type (now_seg) == SHT_ARM_EXIDX
16494 && elf_linked_to_section (now_seg) == NULL)
16495 elf_linked_to_section (now_seg) = text_section;
16496
16497 if (!SEG_NORMAL (now_seg))
bfae80f2
RE
16498 return;
16499
c19d1205
ZW
16500 flags = bfd_get_section_flags (stdoutput, now_seg);
16501
16502 /* We can ignore sections that only contain debug info. */
16503 if ((flags & SEC_ALLOC) == 0)
16504 return;
bfae80f2 16505
c19d1205
ZW
16506 seginfo = seg_info (now_seg);
16507 mapstate = seginfo->tc_segment_info_data.mapstate;
16508 marked_pr_dependency = seginfo->tc_segment_info_data.marked_pr_dependency;
bfae80f2
RE
16509}
16510
c19d1205
ZW
16511int
16512arm_elf_section_type (const char * str, size_t len)
e45d0630 16513{
c19d1205
ZW
16514 if (len == 5 && strncmp (str, "exidx", 5) == 0)
16515 return SHT_ARM_EXIDX;
e45d0630 16516
c19d1205
ZW
16517 return -1;
16518}
16519\f
16520/* Code to deal with unwinding tables. */
e45d0630 16521
c19d1205 16522static void add_unwind_adjustsp (offsetT);
e45d0630 16523
c19d1205 16524/* Cenerate and deferred unwind frame offset. */
e45d0630 16525
bfae80f2 16526static void
c19d1205 16527flush_pending_unwind (void)
bfae80f2 16528{
c19d1205 16529 offsetT offset;
bfae80f2 16530
c19d1205
ZW
16531 offset = unwind.pending_offset;
16532 unwind.pending_offset = 0;
16533 if (offset != 0)
16534 add_unwind_adjustsp (offset);
bfae80f2
RE
16535}
16536
c19d1205
ZW
16537/* Add an opcode to this list for this function. Two-byte opcodes should
16538 be passed as op[0] << 8 | op[1]. The list of opcodes is built in reverse
16539 order. */
16540
bfae80f2 16541static void
c19d1205 16542add_unwind_opcode (valueT op, int length)
bfae80f2 16543{
c19d1205
ZW
16544 /* Add any deferred stack adjustment. */
16545 if (unwind.pending_offset)
16546 flush_pending_unwind ();
bfae80f2 16547
c19d1205 16548 unwind.sp_restored = 0;
bfae80f2 16549
c19d1205 16550 if (unwind.opcode_count + length > unwind.opcode_alloc)
bfae80f2 16551 {
c19d1205
ZW
16552 unwind.opcode_alloc += ARM_OPCODE_CHUNK_SIZE;
16553 if (unwind.opcodes)
16554 unwind.opcodes = xrealloc (unwind.opcodes,
16555 unwind.opcode_alloc);
16556 else
16557 unwind.opcodes = xmalloc (unwind.opcode_alloc);
bfae80f2 16558 }
c19d1205 16559 while (length > 0)
bfae80f2 16560 {
c19d1205
ZW
16561 length--;
16562 unwind.opcodes[unwind.opcode_count] = op & 0xff;
16563 op >>= 8;
16564 unwind.opcode_count++;
bfae80f2 16565 }
bfae80f2
RE
16566}
16567
c19d1205
ZW
16568/* Add unwind opcodes to adjust the stack pointer. */
16569
bfae80f2 16570static void
c19d1205 16571add_unwind_adjustsp (offsetT offset)
bfae80f2 16572{
c19d1205 16573 valueT op;
bfae80f2 16574
c19d1205 16575 if (offset > 0x200)
bfae80f2 16576 {
c19d1205
ZW
16577 /* We need at most 5 bytes to hold a 32-bit value in a uleb128. */
16578 char bytes[5];
16579 int n;
16580 valueT o;
bfae80f2 16581
c19d1205
ZW
16582 /* Long form: 0xb2, uleb128. */
16583 /* This might not fit in a word so add the individual bytes,
16584 remembering the list is built in reverse order. */
16585 o = (valueT) ((offset - 0x204) >> 2);
16586 if (o == 0)
16587 add_unwind_opcode (0, 1);
bfae80f2 16588
c19d1205
ZW
16589 /* Calculate the uleb128 encoding of the offset. */
16590 n = 0;
16591 while (o)
16592 {
16593 bytes[n] = o & 0x7f;
16594 o >>= 7;
16595 if (o)
16596 bytes[n] |= 0x80;
16597 n++;
16598 }
16599 /* Add the insn. */
16600 for (; n; n--)
16601 add_unwind_opcode (bytes[n - 1], 1);
16602 add_unwind_opcode (0xb2, 1);
16603 }
16604 else if (offset > 0x100)
bfae80f2 16605 {
c19d1205
ZW
16606 /* Two short opcodes. */
16607 add_unwind_opcode (0x3f, 1);
16608 op = (offset - 0x104) >> 2;
16609 add_unwind_opcode (op, 1);
bfae80f2 16610 }
c19d1205
ZW
16611 else if (offset > 0)
16612 {
16613 /* Short opcode. */
16614 op = (offset - 4) >> 2;
16615 add_unwind_opcode (op, 1);
16616 }
16617 else if (offset < 0)
bfae80f2 16618 {
c19d1205
ZW
16619 offset = -offset;
16620 while (offset > 0x100)
bfae80f2 16621 {
c19d1205
ZW
16622 add_unwind_opcode (0x7f, 1);
16623 offset -= 0x100;
bfae80f2 16624 }
c19d1205
ZW
16625 op = ((offset - 4) >> 2) | 0x40;
16626 add_unwind_opcode (op, 1);
bfae80f2 16627 }
bfae80f2
RE
16628}
16629
c19d1205
ZW
16630/* Finish the list of unwind opcodes for this function. */
16631static void
16632finish_unwind_opcodes (void)
bfae80f2 16633{
c19d1205 16634 valueT op;
bfae80f2 16635
c19d1205 16636 if (unwind.fp_used)
bfae80f2 16637 {
708587a4 16638 /* Adjust sp as necessary. */
c19d1205
ZW
16639 unwind.pending_offset += unwind.fp_offset - unwind.frame_size;
16640 flush_pending_unwind ();
bfae80f2 16641
c19d1205
ZW
16642 /* After restoring sp from the frame pointer. */
16643 op = 0x90 | unwind.fp_reg;
16644 add_unwind_opcode (op, 1);
16645 }
16646 else
16647 flush_pending_unwind ();
bfae80f2
RE
16648}
16649
bfae80f2 16650
c19d1205
ZW
16651/* Start an exception table entry. If idx is nonzero this is an index table
16652 entry. */
bfae80f2
RE
16653
16654static void
c19d1205 16655start_unwind_section (const segT text_seg, int idx)
bfae80f2 16656{
c19d1205
ZW
16657 const char * text_name;
16658 const char * prefix;
16659 const char * prefix_once;
16660 const char * group_name;
16661 size_t prefix_len;
16662 size_t text_len;
16663 char * sec_name;
16664 size_t sec_name_len;
16665 int type;
16666 int flags;
16667 int linkonce;
bfae80f2 16668
c19d1205 16669 if (idx)
bfae80f2 16670 {
c19d1205
ZW
16671 prefix = ELF_STRING_ARM_unwind;
16672 prefix_once = ELF_STRING_ARM_unwind_once;
16673 type = SHT_ARM_EXIDX;
bfae80f2 16674 }
c19d1205 16675 else
bfae80f2 16676 {
c19d1205
ZW
16677 prefix = ELF_STRING_ARM_unwind_info;
16678 prefix_once = ELF_STRING_ARM_unwind_info_once;
16679 type = SHT_PROGBITS;
bfae80f2
RE
16680 }
16681
c19d1205
ZW
16682 text_name = segment_name (text_seg);
16683 if (streq (text_name, ".text"))
16684 text_name = "";
16685
16686 if (strncmp (text_name, ".gnu.linkonce.t.",
16687 strlen (".gnu.linkonce.t.")) == 0)
bfae80f2 16688 {
c19d1205
ZW
16689 prefix = prefix_once;
16690 text_name += strlen (".gnu.linkonce.t.");
bfae80f2
RE
16691 }
16692
c19d1205
ZW
16693 prefix_len = strlen (prefix);
16694 text_len = strlen (text_name);
16695 sec_name_len = prefix_len + text_len;
16696 sec_name = xmalloc (sec_name_len + 1);
16697 memcpy (sec_name, prefix, prefix_len);
16698 memcpy (sec_name + prefix_len, text_name, text_len);
16699 sec_name[prefix_len + text_len] = '\0';
bfae80f2 16700
c19d1205
ZW
16701 flags = SHF_ALLOC;
16702 linkonce = 0;
16703 group_name = 0;
bfae80f2 16704
c19d1205
ZW
16705 /* Handle COMDAT group. */
16706 if (prefix != prefix_once && (text_seg->flags & SEC_LINK_ONCE) != 0)
bfae80f2 16707 {
c19d1205
ZW
16708 group_name = elf_group_name (text_seg);
16709 if (group_name == NULL)
16710 {
16711 as_bad ("Group section `%s' has no group signature",
16712 segment_name (text_seg));
16713 ignore_rest_of_line ();
16714 return;
16715 }
16716 flags |= SHF_GROUP;
16717 linkonce = 1;
bfae80f2
RE
16718 }
16719
c19d1205 16720 obj_elf_change_section (sec_name, type, flags, 0, group_name, linkonce, 0);
bfae80f2 16721
c19d1205
ZW
16722 /* Set the setion link for index tables. */
16723 if (idx)
16724 elf_linked_to_section (now_seg) = text_seg;
bfae80f2
RE
16725}
16726
bfae80f2 16727
c19d1205
ZW
16728/* Start an unwind table entry. HAVE_DATA is nonzero if we have additional
16729 personality routine data. Returns zero, or the index table value for
16730 and inline entry. */
16731
16732static valueT
16733create_unwind_entry (int have_data)
bfae80f2 16734{
c19d1205
ZW
16735 int size;
16736 addressT where;
16737 char *ptr;
16738 /* The current word of data. */
16739 valueT data;
16740 /* The number of bytes left in this word. */
16741 int n;
bfae80f2 16742
c19d1205 16743 finish_unwind_opcodes ();
bfae80f2 16744
c19d1205
ZW
16745 /* Remember the current text section. */
16746 unwind.saved_seg = now_seg;
16747 unwind.saved_subseg = now_subseg;
bfae80f2 16748
c19d1205 16749 start_unwind_section (now_seg, 0);
bfae80f2 16750
c19d1205 16751 if (unwind.personality_routine == NULL)
bfae80f2 16752 {
c19d1205
ZW
16753 if (unwind.personality_index == -2)
16754 {
16755 if (have_data)
16756 as_bad (_("handerdata in cantunwind frame"));
16757 return 1; /* EXIDX_CANTUNWIND. */
16758 }
bfae80f2 16759
c19d1205
ZW
16760 /* Use a default personality routine if none is specified. */
16761 if (unwind.personality_index == -1)
16762 {
16763 if (unwind.opcode_count > 3)
16764 unwind.personality_index = 1;
16765 else
16766 unwind.personality_index = 0;
16767 }
bfae80f2 16768
c19d1205
ZW
16769 /* Space for the personality routine entry. */
16770 if (unwind.personality_index == 0)
16771 {
16772 if (unwind.opcode_count > 3)
16773 as_bad (_("too many unwind opcodes for personality routine 0"));
bfae80f2 16774
c19d1205
ZW
16775 if (!have_data)
16776 {
16777 /* All the data is inline in the index table. */
16778 data = 0x80;
16779 n = 3;
16780 while (unwind.opcode_count > 0)
16781 {
16782 unwind.opcode_count--;
16783 data = (data << 8) | unwind.opcodes[unwind.opcode_count];
16784 n--;
16785 }
bfae80f2 16786
c19d1205
ZW
16787 /* Pad with "finish" opcodes. */
16788 while (n--)
16789 data = (data << 8) | 0xb0;
bfae80f2 16790
c19d1205
ZW
16791 return data;
16792 }
16793 size = 0;
16794 }
16795 else
16796 /* We get two opcodes "free" in the first word. */
16797 size = unwind.opcode_count - 2;
16798 }
16799 else
16800 /* An extra byte is required for the opcode count. */
16801 size = unwind.opcode_count + 1;
bfae80f2 16802
c19d1205
ZW
16803 size = (size + 3) >> 2;
16804 if (size > 0xff)
16805 as_bad (_("too many unwind opcodes"));
bfae80f2 16806
c19d1205
ZW
16807 frag_align (2, 0, 0);
16808 record_alignment (now_seg, 2);
16809 unwind.table_entry = expr_build_dot ();
16810
16811 /* Allocate the table entry. */
16812 ptr = frag_more ((size << 2) + 4);
16813 where = frag_now_fix () - ((size << 2) + 4);
bfae80f2 16814
c19d1205 16815 switch (unwind.personality_index)
bfae80f2 16816 {
c19d1205
ZW
16817 case -1:
16818 /* ??? Should this be a PLT generating relocation? */
16819 /* Custom personality routine. */
16820 fix_new (frag_now, where, 4, unwind.personality_routine, 0, 1,
16821 BFD_RELOC_ARM_PREL31);
bfae80f2 16822
c19d1205
ZW
16823 where += 4;
16824 ptr += 4;
bfae80f2 16825
c19d1205
ZW
16826 /* Set the first byte to the number of additional words. */
16827 data = size - 1;
16828 n = 3;
16829 break;
bfae80f2 16830
c19d1205
ZW
16831 /* ABI defined personality routines. */
16832 case 0:
16833 /* Three opcodes bytes are packed into the first word. */
16834 data = 0x80;
16835 n = 3;
16836 break;
bfae80f2 16837
c19d1205
ZW
16838 case 1:
16839 case 2:
16840 /* The size and first two opcode bytes go in the first word. */
16841 data = ((0x80 + unwind.personality_index) << 8) | size;
16842 n = 2;
16843 break;
bfae80f2 16844
c19d1205
ZW
16845 default:
16846 /* Should never happen. */
16847 abort ();
16848 }
bfae80f2 16849
c19d1205
ZW
16850 /* Pack the opcodes into words (MSB first), reversing the list at the same
16851 time. */
16852 while (unwind.opcode_count > 0)
16853 {
16854 if (n == 0)
16855 {
16856 md_number_to_chars (ptr, data, 4);
16857 ptr += 4;
16858 n = 4;
16859 data = 0;
16860 }
16861 unwind.opcode_count--;
16862 n--;
16863 data = (data << 8) | unwind.opcodes[unwind.opcode_count];
16864 }
16865
16866 /* Finish off the last word. */
16867 if (n < 4)
16868 {
16869 /* Pad with "finish" opcodes. */
16870 while (n--)
16871 data = (data << 8) | 0xb0;
16872
16873 md_number_to_chars (ptr, data, 4);
16874 }
16875
16876 if (!have_data)
16877 {
16878 /* Add an empty descriptor if there is no user-specified data. */
16879 ptr = frag_more (4);
16880 md_number_to_chars (ptr, 0, 4);
16881 }
16882
16883 return 0;
bfae80f2
RE
16884}
16885
c19d1205
ZW
16886/* Convert REGNAME to a DWARF-2 register number. */
16887
16888int
1df69f4f 16889tc_arm_regname_to_dw2regnum (char *regname)
bfae80f2 16890{
1df69f4f 16891 int reg = arm_reg_parse (&regname, REG_TYPE_RN);
c19d1205
ZW
16892
16893 if (reg == FAIL)
16894 return -1;
16895
16896 return reg;
bfae80f2
RE
16897}
16898
c19d1205
ZW
16899/* Initialize the DWARF-2 unwind information for this procedure. */
16900
16901void
16902tc_arm_frame_initial_instructions (void)
bfae80f2 16903{
c19d1205 16904 cfi_add_CFA_def_cfa (REG_SP, 0);
bfae80f2 16905}
c19d1205 16906#endif /* OBJ_ELF */
bfae80f2 16907
bfae80f2 16908
c19d1205 16909/* MD interface: Symbol and relocation handling. */
bfae80f2 16910
2fc8bdac
ZW
16911/* Return the address within the segment that a PC-relative fixup is
16912 relative to. For ARM, PC-relative fixups applied to instructions
16913 are generally relative to the location of the fixup plus 8 bytes.
16914 Thumb branches are offset by 4, and Thumb loads relative to PC
16915 require special handling. */
bfae80f2 16916
c19d1205 16917long
2fc8bdac 16918md_pcrel_from_section (fixS * fixP, segT seg)
bfae80f2 16919{
2fc8bdac
ZW
16920 offsetT base = fixP->fx_where + fixP->fx_frag->fr_address;
16921
16922 /* If this is pc-relative and we are going to emit a relocation
16923 then we just want to put out any pipeline compensation that the linker
53baae48
NC
16924 will need. Otherwise we want to use the calculated base.
16925 For WinCE we skip the bias for externals as well, since this
16926 is how the MS ARM-CE assembler behaves and we want to be compatible. */
2fc8bdac
ZW
16927 if (fixP->fx_pcrel
16928 && ((fixP->fx_addsy && S_GET_SEGMENT (fixP->fx_addsy) != seg)
53baae48
NC
16929 || (arm_force_relocation (fixP)
16930#ifdef TE_WINCE
16931 && !S_IS_EXTERNAL (fixP->fx_addsy)
16932#endif
16933 )))
2fc8bdac 16934 base = 0;
bfae80f2 16935
c19d1205 16936 switch (fixP->fx_r_type)
bfae80f2 16937 {
2fc8bdac
ZW
16938 /* PC relative addressing on the Thumb is slightly odd as the
16939 bottom two bits of the PC are forced to zero for the
16940 calculation. This happens *after* application of the
16941 pipeline offset. However, Thumb adrl already adjusts for
16942 this, so we need not do it again. */
c19d1205 16943 case BFD_RELOC_ARM_THUMB_ADD:
2fc8bdac 16944 return base & ~3;
c19d1205
ZW
16945
16946 case BFD_RELOC_ARM_THUMB_OFFSET:
16947 case BFD_RELOC_ARM_T32_OFFSET_IMM:
e9f89963 16948 case BFD_RELOC_ARM_T32_ADD_PC12:
8f06b2d8 16949 case BFD_RELOC_ARM_T32_CP_OFF_IMM:
2fc8bdac 16950 return (base + 4) & ~3;
c19d1205 16951
2fc8bdac
ZW
16952 /* Thumb branches are simply offset by +4. */
16953 case BFD_RELOC_THUMB_PCREL_BRANCH7:
16954 case BFD_RELOC_THUMB_PCREL_BRANCH9:
16955 case BFD_RELOC_THUMB_PCREL_BRANCH12:
16956 case BFD_RELOC_THUMB_PCREL_BRANCH20:
16957 case BFD_RELOC_THUMB_PCREL_BRANCH23:
16958 case BFD_RELOC_THUMB_PCREL_BRANCH25:
16959 case BFD_RELOC_THUMB_PCREL_BLX:
16960 return base + 4;
bfae80f2 16961
2fc8bdac
ZW
16962 /* ARM mode branches are offset by +8. However, the Windows CE
16963 loader expects the relocation not to take this into account. */
16964 case BFD_RELOC_ARM_PCREL_BRANCH:
39b41c9c
PB
16965 case BFD_RELOC_ARM_PCREL_CALL:
16966 case BFD_RELOC_ARM_PCREL_JUMP:
2fc8bdac
ZW
16967 case BFD_RELOC_ARM_PCREL_BLX:
16968 case BFD_RELOC_ARM_PLT32:
c19d1205 16969#ifdef TE_WINCE
53baae48
NC
16970 /* When handling fixups immediately, because we have already
16971 discovered the value of a symbol, or the address of the frag involved
16972 we must account for the offset by +8, as the OS loader will never see the reloc.
16973 see fixup_segment() in write.c
16974 The S_IS_EXTERNAL test handles the case of global symbols.
16975 Those need the calculated base, not just the pipe compensation the linker will need. */
16976 if (fixP->fx_pcrel
16977 && fixP->fx_addsy != NULL
16978 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
16979 && (S_IS_EXTERNAL (fixP->fx_addsy) || !arm_force_relocation (fixP)))
16980 return base + 8;
2fc8bdac 16981 return base;
c19d1205 16982#else
2fc8bdac 16983 return base + 8;
c19d1205 16984#endif
2fc8bdac
ZW
16985
16986 /* ARM mode loads relative to PC are also offset by +8. Unlike
16987 branches, the Windows CE loader *does* expect the relocation
16988 to take this into account. */
16989 case BFD_RELOC_ARM_OFFSET_IMM:
16990 case BFD_RELOC_ARM_OFFSET_IMM8:
16991 case BFD_RELOC_ARM_HWLITERAL:
16992 case BFD_RELOC_ARM_LITERAL:
16993 case BFD_RELOC_ARM_CP_OFF_IMM:
16994 return base + 8;
16995
16996
16997 /* Other PC-relative relocations are un-offset. */
16998 default:
16999 return base;
17000 }
bfae80f2
RE
17001}
17002
c19d1205
ZW
17003/* Under ELF we need to default _GLOBAL_OFFSET_TABLE.
17004 Otherwise we have no need to default values of symbols. */
17005
17006symbolS *
17007md_undefined_symbol (char * name ATTRIBUTE_UNUSED)
bfae80f2 17008{
c19d1205
ZW
17009#ifdef OBJ_ELF
17010 if (name[0] == '_' && name[1] == 'G'
17011 && streq (name, GLOBAL_OFFSET_TABLE_NAME))
17012 {
17013 if (!GOT_symbol)
17014 {
17015 if (symbol_find (name))
17016 as_bad ("GOT already in the symbol table");
bfae80f2 17017
c19d1205
ZW
17018 GOT_symbol = symbol_new (name, undefined_section,
17019 (valueT) 0, & zero_address_frag);
17020 }
bfae80f2 17021
c19d1205 17022 return GOT_symbol;
bfae80f2 17023 }
c19d1205 17024#endif
bfae80f2 17025
c19d1205 17026 return 0;
bfae80f2
RE
17027}
17028
55cf6793 17029/* Subroutine of md_apply_fix. Check to see if an immediate can be
c19d1205
ZW
17030 computed as two separate immediate values, added together. We
17031 already know that this value cannot be computed by just one ARM
17032 instruction. */
17033
17034static unsigned int
17035validate_immediate_twopart (unsigned int val,
17036 unsigned int * highpart)
bfae80f2 17037{
c19d1205
ZW
17038 unsigned int a;
17039 unsigned int i;
bfae80f2 17040
c19d1205
ZW
17041 for (i = 0; i < 32; i += 2)
17042 if (((a = rotate_left (val, i)) & 0xff) != 0)
17043 {
17044 if (a & 0xff00)
17045 {
17046 if (a & ~ 0xffff)
17047 continue;
17048 * highpart = (a >> 8) | ((i + 24) << 7);
17049 }
17050 else if (a & 0xff0000)
17051 {
17052 if (a & 0xff000000)
17053 continue;
17054 * highpart = (a >> 16) | ((i + 16) << 7);
17055 }
17056 else
17057 {
17058 assert (a & 0xff000000);
17059 * highpart = (a >> 24) | ((i + 8) << 7);
17060 }
bfae80f2 17061
c19d1205
ZW
17062 return (a & 0xff) | (i << 7);
17063 }
bfae80f2 17064
c19d1205 17065 return FAIL;
bfae80f2
RE
17066}
17067
c19d1205
ZW
17068static int
17069validate_offset_imm (unsigned int val, int hwse)
17070{
17071 if ((hwse && val > 255) || val > 4095)
17072 return FAIL;
17073 return val;
17074}
bfae80f2 17075
55cf6793 17076/* Subroutine of md_apply_fix. Do those data_ops which can take a
c19d1205
ZW
17077 negative immediate constant by altering the instruction. A bit of
17078 a hack really.
17079 MOV <-> MVN
17080 AND <-> BIC
17081 ADC <-> SBC
17082 by inverting the second operand, and
17083 ADD <-> SUB
17084 CMP <-> CMN
17085 by negating the second operand. */
bfae80f2 17086
c19d1205
ZW
17087static int
17088negate_data_op (unsigned long * instruction,
17089 unsigned long value)
bfae80f2 17090{
c19d1205
ZW
17091 int op, new_inst;
17092 unsigned long negated, inverted;
bfae80f2 17093
c19d1205
ZW
17094 negated = encode_arm_immediate (-value);
17095 inverted = encode_arm_immediate (~value);
bfae80f2 17096
c19d1205
ZW
17097 op = (*instruction >> DATA_OP_SHIFT) & 0xf;
17098 switch (op)
bfae80f2 17099 {
c19d1205
ZW
17100 /* First negates. */
17101 case OPCODE_SUB: /* ADD <-> SUB */
17102 new_inst = OPCODE_ADD;
17103 value = negated;
17104 break;
bfae80f2 17105
c19d1205
ZW
17106 case OPCODE_ADD:
17107 new_inst = OPCODE_SUB;
17108 value = negated;
17109 break;
bfae80f2 17110
c19d1205
ZW
17111 case OPCODE_CMP: /* CMP <-> CMN */
17112 new_inst = OPCODE_CMN;
17113 value = negated;
17114 break;
bfae80f2 17115
c19d1205
ZW
17116 case OPCODE_CMN:
17117 new_inst = OPCODE_CMP;
17118 value = negated;
17119 break;
bfae80f2 17120
c19d1205
ZW
17121 /* Now Inverted ops. */
17122 case OPCODE_MOV: /* MOV <-> MVN */
17123 new_inst = OPCODE_MVN;
17124 value = inverted;
17125 break;
bfae80f2 17126
c19d1205
ZW
17127 case OPCODE_MVN:
17128 new_inst = OPCODE_MOV;
17129 value = inverted;
17130 break;
bfae80f2 17131
c19d1205
ZW
17132 case OPCODE_AND: /* AND <-> BIC */
17133 new_inst = OPCODE_BIC;
17134 value = inverted;
17135 break;
bfae80f2 17136
c19d1205
ZW
17137 case OPCODE_BIC:
17138 new_inst = OPCODE_AND;
17139 value = inverted;
17140 break;
bfae80f2 17141
c19d1205
ZW
17142 case OPCODE_ADC: /* ADC <-> SBC */
17143 new_inst = OPCODE_SBC;
17144 value = inverted;
17145 break;
bfae80f2 17146
c19d1205
ZW
17147 case OPCODE_SBC:
17148 new_inst = OPCODE_ADC;
17149 value = inverted;
17150 break;
bfae80f2 17151
c19d1205
ZW
17152 /* We cannot do anything. */
17153 default:
17154 return FAIL;
b99bd4ef
NC
17155 }
17156
c19d1205
ZW
17157 if (value == (unsigned) FAIL)
17158 return FAIL;
17159
17160 *instruction &= OPCODE_MASK;
17161 *instruction |= new_inst << DATA_OP_SHIFT;
17162 return value;
b99bd4ef
NC
17163}
17164
ef8d22e6
PB
17165/* Like negate_data_op, but for Thumb-2. */
17166
17167static unsigned int
17168thumb32_negate_data_op (offsetT *instruction, offsetT value)
17169{
17170 int op, new_inst;
17171 int rd;
17172 offsetT negated, inverted;
17173
17174 negated = encode_thumb32_immediate (-value);
17175 inverted = encode_thumb32_immediate (~value);
17176
17177 rd = (*instruction >> 8) & 0xf;
17178 op = (*instruction >> T2_DATA_OP_SHIFT) & 0xf;
17179 switch (op)
17180 {
17181 /* ADD <-> SUB. Includes CMP <-> CMN. */
17182 case T2_OPCODE_SUB:
17183 new_inst = T2_OPCODE_ADD;
17184 value = negated;
17185 break;
17186
17187 case T2_OPCODE_ADD:
17188 new_inst = T2_OPCODE_SUB;
17189 value = negated;
17190 break;
17191
17192 /* ORR <-> ORN. Includes MOV <-> MVN. */
17193 case T2_OPCODE_ORR:
17194 new_inst = T2_OPCODE_ORN;
17195 value = inverted;
17196 break;
17197
17198 case T2_OPCODE_ORN:
17199 new_inst = T2_OPCODE_ORR;
17200 value = inverted;
17201 break;
17202
17203 /* AND <-> BIC. TST has no inverted equivalent. */
17204 case T2_OPCODE_AND:
17205 new_inst = T2_OPCODE_BIC;
17206 if (rd == 15)
17207 value = FAIL;
17208 else
17209 value = inverted;
17210 break;
17211
17212 case T2_OPCODE_BIC:
17213 new_inst = T2_OPCODE_AND;
17214 value = inverted;
17215 break;
17216
17217 /* ADC <-> SBC */
17218 case T2_OPCODE_ADC:
17219 new_inst = T2_OPCODE_SBC;
17220 value = inverted;
17221 break;
17222
17223 case T2_OPCODE_SBC:
17224 new_inst = T2_OPCODE_ADC;
17225 value = inverted;
17226 break;
17227
17228 /* We cannot do anything. */
17229 default:
17230 return FAIL;
17231 }
17232
17233 if (value == FAIL)
17234 return FAIL;
17235
17236 *instruction &= T2_OPCODE_MASK;
17237 *instruction |= new_inst << T2_DATA_OP_SHIFT;
17238 return value;
17239}
17240
8f06b2d8
PB
17241/* Read a 32-bit thumb instruction from buf. */
17242static unsigned long
17243get_thumb32_insn (char * buf)
17244{
17245 unsigned long insn;
17246 insn = md_chars_to_number (buf, THUMB_SIZE) << 16;
17247 insn |= md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
17248
17249 return insn;
17250}
17251
a8bc6c78
PB
17252
17253/* We usually want to set the low bit on the address of thumb function
17254 symbols. In particular .word foo - . should have the low bit set.
17255 Generic code tries to fold the difference of two symbols to
17256 a constant. Prevent this and force a relocation when the first symbols
17257 is a thumb function. */
17258int
17259arm_optimize_expr (expressionS *l, operatorT op, expressionS *r)
17260{
17261 if (op == O_subtract
17262 && l->X_op == O_symbol
17263 && r->X_op == O_symbol
17264 && THUMB_IS_FUNC (l->X_add_symbol))
17265 {
17266 l->X_op = O_subtract;
17267 l->X_op_symbol = r->X_add_symbol;
17268 l->X_add_number -= r->X_add_number;
17269 return 1;
17270 }
17271 /* Process as normal. */
17272 return 0;
17273}
17274
c19d1205 17275void
55cf6793 17276md_apply_fix (fixS * fixP,
c19d1205
ZW
17277 valueT * valP,
17278 segT seg)
17279{
17280 offsetT value = * valP;
17281 offsetT newval;
17282 unsigned int newimm;
17283 unsigned long temp;
17284 int sign;
17285 char * buf = fixP->fx_where + fixP->fx_frag->fr_literal;
b99bd4ef 17286
c19d1205 17287 assert (fixP->fx_r_type <= BFD_RELOC_UNUSED);
b99bd4ef 17288
c19d1205 17289 /* Note whether this will delete the relocation. */
4962c51a 17290
c19d1205
ZW
17291 if (fixP->fx_addsy == 0 && !fixP->fx_pcrel)
17292 fixP->fx_done = 1;
b99bd4ef 17293
adbaf948
ZW
17294 /* On a 64-bit host, silently truncate 'value' to 32 bits for
17295 consistency with the behavior on 32-bit hosts. Remember value
17296 for emit_reloc. */
17297 value &= 0xffffffff;
17298 value ^= 0x80000000;
17299 value -= 0x80000000;
17300
17301 *valP = value;
c19d1205 17302 fixP->fx_addnumber = value;
b99bd4ef 17303
adbaf948
ZW
17304 /* Same treatment for fixP->fx_offset. */
17305 fixP->fx_offset &= 0xffffffff;
17306 fixP->fx_offset ^= 0x80000000;
17307 fixP->fx_offset -= 0x80000000;
17308
c19d1205 17309 switch (fixP->fx_r_type)
b99bd4ef 17310 {
c19d1205
ZW
17311 case BFD_RELOC_NONE:
17312 /* This will need to go in the object file. */
17313 fixP->fx_done = 0;
17314 break;
b99bd4ef 17315
c19d1205
ZW
17316 case BFD_RELOC_ARM_IMMEDIATE:
17317 /* We claim that this fixup has been processed here,
17318 even if in fact we generate an error because we do
17319 not have a reloc for it, so tc_gen_reloc will reject it. */
17320 fixP->fx_done = 1;
b99bd4ef 17321
c19d1205
ZW
17322 if (fixP->fx_addsy
17323 && ! S_IS_DEFINED (fixP->fx_addsy))
b99bd4ef 17324 {
c19d1205
ZW
17325 as_bad_where (fixP->fx_file, fixP->fx_line,
17326 _("undefined symbol %s used as an immediate value"),
17327 S_GET_NAME (fixP->fx_addsy));
17328 break;
b99bd4ef
NC
17329 }
17330
c19d1205
ZW
17331 newimm = encode_arm_immediate (value);
17332 temp = md_chars_to_number (buf, INSN_SIZE);
17333
17334 /* If the instruction will fail, see if we can fix things up by
17335 changing the opcode. */
17336 if (newimm == (unsigned int) FAIL
17337 && (newimm = negate_data_op (&temp, value)) == (unsigned int) FAIL)
b99bd4ef 17338 {
c19d1205
ZW
17339 as_bad_where (fixP->fx_file, fixP->fx_line,
17340 _("invalid constant (%lx) after fixup"),
17341 (unsigned long) value);
17342 break;
b99bd4ef 17343 }
b99bd4ef 17344
c19d1205
ZW
17345 newimm |= (temp & 0xfffff000);
17346 md_number_to_chars (buf, (valueT) newimm, INSN_SIZE);
17347 break;
b99bd4ef 17348
c19d1205
ZW
17349 case BFD_RELOC_ARM_ADRL_IMMEDIATE:
17350 {
17351 unsigned int highpart = 0;
17352 unsigned int newinsn = 0xe1a00000; /* nop. */
b99bd4ef 17353
c19d1205
ZW
17354 newimm = encode_arm_immediate (value);
17355 temp = md_chars_to_number (buf, INSN_SIZE);
b99bd4ef 17356
c19d1205
ZW
17357 /* If the instruction will fail, see if we can fix things up by
17358 changing the opcode. */
17359 if (newimm == (unsigned int) FAIL
17360 && (newimm = negate_data_op (& temp, value)) == (unsigned int) FAIL)
17361 {
17362 /* No ? OK - try using two ADD instructions to generate
17363 the value. */
17364 newimm = validate_immediate_twopart (value, & highpart);
b99bd4ef 17365
c19d1205
ZW
17366 /* Yes - then make sure that the second instruction is
17367 also an add. */
17368 if (newimm != (unsigned int) FAIL)
17369 newinsn = temp;
17370 /* Still No ? Try using a negated value. */
17371 else if ((newimm = validate_immediate_twopart (- value, & highpart)) != (unsigned int) FAIL)
17372 temp = newinsn = (temp & OPCODE_MASK) | OPCODE_SUB << DATA_OP_SHIFT;
17373 /* Otherwise - give up. */
17374 else
17375 {
17376 as_bad_where (fixP->fx_file, fixP->fx_line,
17377 _("unable to compute ADRL instructions for PC offset of 0x%lx"),
17378 (long) value);
17379 break;
17380 }
b99bd4ef 17381
c19d1205
ZW
17382 /* Replace the first operand in the 2nd instruction (which
17383 is the PC) with the destination register. We have
17384 already added in the PC in the first instruction and we
17385 do not want to do it again. */
17386 newinsn &= ~ 0xf0000;
17387 newinsn |= ((newinsn & 0x0f000) << 4);
17388 }
b99bd4ef 17389
c19d1205
ZW
17390 newimm |= (temp & 0xfffff000);
17391 md_number_to_chars (buf, (valueT) newimm, INSN_SIZE);
b99bd4ef 17392
c19d1205
ZW
17393 highpart |= (newinsn & 0xfffff000);
17394 md_number_to_chars (buf + INSN_SIZE, (valueT) highpart, INSN_SIZE);
17395 }
17396 break;
b99bd4ef 17397
c19d1205 17398 case BFD_RELOC_ARM_OFFSET_IMM:
00a97672
RS
17399 if (!fixP->fx_done && seg->use_rela_p)
17400 value = 0;
17401
c19d1205
ZW
17402 case BFD_RELOC_ARM_LITERAL:
17403 sign = value >= 0;
b99bd4ef 17404
c19d1205
ZW
17405 if (value < 0)
17406 value = - value;
b99bd4ef 17407
c19d1205 17408 if (validate_offset_imm (value, 0) == FAIL)
f03698e6 17409 {
c19d1205
ZW
17410 if (fixP->fx_r_type == BFD_RELOC_ARM_LITERAL)
17411 as_bad_where (fixP->fx_file, fixP->fx_line,
17412 _("invalid literal constant: pool needs to be closer"));
17413 else
17414 as_bad_where (fixP->fx_file, fixP->fx_line,
17415 _("bad immediate value for offset (%ld)"),
17416 (long) value);
17417 break;
f03698e6
RE
17418 }
17419
c19d1205
ZW
17420 newval = md_chars_to_number (buf, INSN_SIZE);
17421 newval &= 0xff7ff000;
17422 newval |= value | (sign ? INDEX_UP : 0);
17423 md_number_to_chars (buf, newval, INSN_SIZE);
17424 break;
b99bd4ef 17425
c19d1205
ZW
17426 case BFD_RELOC_ARM_OFFSET_IMM8:
17427 case BFD_RELOC_ARM_HWLITERAL:
17428 sign = value >= 0;
b99bd4ef 17429
c19d1205
ZW
17430 if (value < 0)
17431 value = - value;
b99bd4ef 17432
c19d1205 17433 if (validate_offset_imm (value, 1) == FAIL)
b99bd4ef 17434 {
c19d1205
ZW
17435 if (fixP->fx_r_type == BFD_RELOC_ARM_HWLITERAL)
17436 as_bad_where (fixP->fx_file, fixP->fx_line,
17437 _("invalid literal constant: pool needs to be closer"));
17438 else
17439 as_bad (_("bad immediate value for half-word offset (%ld)"),
17440 (long) value);
17441 break;
b99bd4ef
NC
17442 }
17443
c19d1205
ZW
17444 newval = md_chars_to_number (buf, INSN_SIZE);
17445 newval &= 0xff7ff0f0;
17446 newval |= ((value >> 4) << 8) | (value & 0xf) | (sign ? INDEX_UP : 0);
17447 md_number_to_chars (buf, newval, INSN_SIZE);
17448 break;
b99bd4ef 17449
c19d1205
ZW
17450 case BFD_RELOC_ARM_T32_OFFSET_U8:
17451 if (value < 0 || value > 1020 || value % 4 != 0)
17452 as_bad_where (fixP->fx_file, fixP->fx_line,
17453 _("bad immediate value for offset (%ld)"), (long) value);
17454 value /= 4;
b99bd4ef 17455
c19d1205 17456 newval = md_chars_to_number (buf+2, THUMB_SIZE);
c19d1205
ZW
17457 newval |= value;
17458 md_number_to_chars (buf+2, newval, THUMB_SIZE);
17459 break;
b99bd4ef 17460
c19d1205
ZW
17461 case BFD_RELOC_ARM_T32_OFFSET_IMM:
17462 /* This is a complicated relocation used for all varieties of Thumb32
17463 load/store instruction with immediate offset:
17464
17465 1110 100P u1WL NNNN XXXX YYYY iiii iiii - +/-(U) pre/post(P) 8-bit,
17466 *4, optional writeback(W)
17467 (doubleword load/store)
17468
17469 1111 100S uTTL 1111 XXXX iiii iiii iiii - +/-(U) 12-bit PC-rel
17470 1111 100S 0TTL NNNN XXXX 1Pu1 iiii iiii - +/-(U) pre/post(P) 8-bit
17471 1111 100S 0TTL NNNN XXXX 1110 iiii iiii - positive 8-bit (T instruction)
17472 1111 100S 1TTL NNNN XXXX iiii iiii iiii - positive 12-bit
17473 1111 100S 0TTL NNNN XXXX 1100 iiii iiii - negative 8-bit
17474
17475 Uppercase letters indicate bits that are already encoded at
17476 this point. Lowercase letters are our problem. For the
17477 second block of instructions, the secondary opcode nybble
17478 (bits 8..11) is present, and bit 23 is zero, even if this is
17479 a PC-relative operation. */
17480 newval = md_chars_to_number (buf, THUMB_SIZE);
17481 newval <<= 16;
17482 newval |= md_chars_to_number (buf+THUMB_SIZE, THUMB_SIZE);
b99bd4ef 17483
c19d1205 17484 if ((newval & 0xf0000000) == 0xe0000000)
b99bd4ef 17485 {
c19d1205
ZW
17486 /* Doubleword load/store: 8-bit offset, scaled by 4. */
17487 if (value >= 0)
17488 newval |= (1 << 23);
17489 else
17490 value = -value;
17491 if (value % 4 != 0)
17492 {
17493 as_bad_where (fixP->fx_file, fixP->fx_line,
17494 _("offset not a multiple of 4"));
17495 break;
17496 }
17497 value /= 4;
216d22bc 17498 if (value > 0xff)
c19d1205
ZW
17499 {
17500 as_bad_where (fixP->fx_file, fixP->fx_line,
17501 _("offset out of range"));
17502 break;
17503 }
17504 newval &= ~0xff;
b99bd4ef 17505 }
c19d1205 17506 else if ((newval & 0x000f0000) == 0x000f0000)
b99bd4ef 17507 {
c19d1205
ZW
17508 /* PC-relative, 12-bit offset. */
17509 if (value >= 0)
17510 newval |= (1 << 23);
17511 else
17512 value = -value;
216d22bc 17513 if (value > 0xfff)
c19d1205
ZW
17514 {
17515 as_bad_where (fixP->fx_file, fixP->fx_line,
17516 _("offset out of range"));
17517 break;
17518 }
17519 newval &= ~0xfff;
b99bd4ef 17520 }
c19d1205 17521 else if ((newval & 0x00000100) == 0x00000100)
b99bd4ef 17522 {
c19d1205
ZW
17523 /* Writeback: 8-bit, +/- offset. */
17524 if (value >= 0)
17525 newval |= (1 << 9);
17526 else
17527 value = -value;
216d22bc 17528 if (value > 0xff)
c19d1205
ZW
17529 {
17530 as_bad_where (fixP->fx_file, fixP->fx_line,
17531 _("offset out of range"));
17532 break;
17533 }
17534 newval &= ~0xff;
b99bd4ef 17535 }
c19d1205 17536 else if ((newval & 0x00000f00) == 0x00000e00)
b99bd4ef 17537 {
c19d1205 17538 /* T-instruction: positive 8-bit offset. */
216d22bc 17539 if (value < 0 || value > 0xff)
b99bd4ef 17540 {
c19d1205
ZW
17541 as_bad_where (fixP->fx_file, fixP->fx_line,
17542 _("offset out of range"));
17543 break;
b99bd4ef 17544 }
c19d1205
ZW
17545 newval &= ~0xff;
17546 newval |= value;
b99bd4ef
NC
17547 }
17548 else
b99bd4ef 17549 {
c19d1205
ZW
17550 /* Positive 12-bit or negative 8-bit offset. */
17551 int limit;
17552 if (value >= 0)
b99bd4ef 17553 {
c19d1205
ZW
17554 newval |= (1 << 23);
17555 limit = 0xfff;
17556 }
17557 else
17558 {
17559 value = -value;
17560 limit = 0xff;
17561 }
17562 if (value > limit)
17563 {
17564 as_bad_where (fixP->fx_file, fixP->fx_line,
17565 _("offset out of range"));
17566 break;
b99bd4ef 17567 }
c19d1205 17568 newval &= ~limit;
b99bd4ef 17569 }
b99bd4ef 17570
c19d1205
ZW
17571 newval |= value;
17572 md_number_to_chars (buf, (newval >> 16) & 0xffff, THUMB_SIZE);
17573 md_number_to_chars (buf + THUMB_SIZE, newval & 0xffff, THUMB_SIZE);
17574 break;
404ff6b5 17575
c19d1205
ZW
17576 case BFD_RELOC_ARM_SHIFT_IMM:
17577 newval = md_chars_to_number (buf, INSN_SIZE);
17578 if (((unsigned long) value) > 32
17579 || (value == 32
17580 && (((newval & 0x60) == 0) || (newval & 0x60) == 0x60)))
17581 {
17582 as_bad_where (fixP->fx_file, fixP->fx_line,
17583 _("shift expression is too large"));
17584 break;
17585 }
404ff6b5 17586
c19d1205
ZW
17587 if (value == 0)
17588 /* Shifts of zero must be done as lsl. */
17589 newval &= ~0x60;
17590 else if (value == 32)
17591 value = 0;
17592 newval &= 0xfffff07f;
17593 newval |= (value & 0x1f) << 7;
17594 md_number_to_chars (buf, newval, INSN_SIZE);
17595 break;
404ff6b5 17596
c19d1205 17597 case BFD_RELOC_ARM_T32_IMMEDIATE:
16805f35 17598 case BFD_RELOC_ARM_T32_ADD_IMM:
92e90b6e 17599 case BFD_RELOC_ARM_T32_IMM12:
e9f89963 17600 case BFD_RELOC_ARM_T32_ADD_PC12:
c19d1205
ZW
17601 /* We claim that this fixup has been processed here,
17602 even if in fact we generate an error because we do
17603 not have a reloc for it, so tc_gen_reloc will reject it. */
17604 fixP->fx_done = 1;
404ff6b5 17605
c19d1205
ZW
17606 if (fixP->fx_addsy
17607 && ! S_IS_DEFINED (fixP->fx_addsy))
17608 {
17609 as_bad_where (fixP->fx_file, fixP->fx_line,
17610 _("undefined symbol %s used as an immediate value"),
17611 S_GET_NAME (fixP->fx_addsy));
17612 break;
17613 }
404ff6b5 17614
c19d1205
ZW
17615 newval = md_chars_to_number (buf, THUMB_SIZE);
17616 newval <<= 16;
17617 newval |= md_chars_to_number (buf+2, THUMB_SIZE);
404ff6b5 17618
16805f35
PB
17619 newimm = FAIL;
17620 if (fixP->fx_r_type == BFD_RELOC_ARM_T32_IMMEDIATE
17621 || fixP->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM)
ef8d22e6
PB
17622 {
17623 newimm = encode_thumb32_immediate (value);
17624 if (newimm == (unsigned int) FAIL)
17625 newimm = thumb32_negate_data_op (&newval, value);
17626 }
16805f35
PB
17627 if (fixP->fx_r_type != BFD_RELOC_ARM_T32_IMMEDIATE
17628 && newimm == (unsigned int) FAIL)
92e90b6e 17629 {
16805f35
PB
17630 /* Turn add/sum into addw/subw. */
17631 if (fixP->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM)
17632 newval = (newval & 0xfeffffff) | 0x02000000;
17633
e9f89963
PB
17634 /* 12 bit immediate for addw/subw. */
17635 if (value < 0)
17636 {
17637 value = -value;
17638 newval ^= 0x00a00000;
17639 }
92e90b6e
PB
17640 if (value > 0xfff)
17641 newimm = (unsigned int) FAIL;
17642 else
17643 newimm = value;
17644 }
cc8a6dd0 17645
c19d1205 17646 if (newimm == (unsigned int)FAIL)
3631a3c8 17647 {
c19d1205
ZW
17648 as_bad_where (fixP->fx_file, fixP->fx_line,
17649 _("invalid constant (%lx) after fixup"),
17650 (unsigned long) value);
17651 break;
3631a3c8
NC
17652 }
17653
c19d1205
ZW
17654 newval |= (newimm & 0x800) << 15;
17655 newval |= (newimm & 0x700) << 4;
17656 newval |= (newimm & 0x0ff);
cc8a6dd0 17657
c19d1205
ZW
17658 md_number_to_chars (buf, (valueT) ((newval >> 16) & 0xffff), THUMB_SIZE);
17659 md_number_to_chars (buf+2, (valueT) (newval & 0xffff), THUMB_SIZE);
17660 break;
a737bd4d 17661
3eb17e6b 17662 case BFD_RELOC_ARM_SMC:
c19d1205
ZW
17663 if (((unsigned long) value) > 0xffff)
17664 as_bad_where (fixP->fx_file, fixP->fx_line,
3eb17e6b 17665 _("invalid smc expression"));
2fc8bdac 17666 newval = md_chars_to_number (buf, INSN_SIZE);
c19d1205
ZW
17667 newval |= (value & 0xf) | ((value & 0xfff0) << 4);
17668 md_number_to_chars (buf, newval, INSN_SIZE);
17669 break;
a737bd4d 17670
c19d1205 17671 case BFD_RELOC_ARM_SWI:
adbaf948 17672 if (fixP->tc_fix_data != 0)
c19d1205
ZW
17673 {
17674 if (((unsigned long) value) > 0xff)
17675 as_bad_where (fixP->fx_file, fixP->fx_line,
17676 _("invalid swi expression"));
2fc8bdac 17677 newval = md_chars_to_number (buf, THUMB_SIZE);
c19d1205
ZW
17678 newval |= value;
17679 md_number_to_chars (buf, newval, THUMB_SIZE);
17680 }
17681 else
17682 {
17683 if (((unsigned long) value) > 0x00ffffff)
17684 as_bad_where (fixP->fx_file, fixP->fx_line,
17685 _("invalid swi expression"));
2fc8bdac 17686 newval = md_chars_to_number (buf, INSN_SIZE);
c19d1205
ZW
17687 newval |= value;
17688 md_number_to_chars (buf, newval, INSN_SIZE);
17689 }
17690 break;
a737bd4d 17691
c19d1205
ZW
17692 case BFD_RELOC_ARM_MULTI:
17693 if (((unsigned long) value) > 0xffff)
17694 as_bad_where (fixP->fx_file, fixP->fx_line,
17695 _("invalid expression in load/store multiple"));
17696 newval = value | md_chars_to_number (buf, INSN_SIZE);
17697 md_number_to_chars (buf, newval, INSN_SIZE);
17698 break;
a737bd4d 17699
c19d1205 17700#ifdef OBJ_ELF
39b41c9c
PB
17701 case BFD_RELOC_ARM_PCREL_CALL:
17702 newval = md_chars_to_number (buf, INSN_SIZE);
17703 if ((newval & 0xf0000000) == 0xf0000000)
17704 temp = 1;
17705 else
17706 temp = 3;
17707 goto arm_branch_common;
17708
17709 case BFD_RELOC_ARM_PCREL_JUMP:
2fc8bdac 17710 case BFD_RELOC_ARM_PLT32:
c19d1205 17711#endif
39b41c9c
PB
17712 case BFD_RELOC_ARM_PCREL_BRANCH:
17713 temp = 3;
17714 goto arm_branch_common;
a737bd4d 17715
39b41c9c
PB
17716 case BFD_RELOC_ARM_PCREL_BLX:
17717 temp = 1;
17718 arm_branch_common:
c19d1205 17719 /* We are going to store value (shifted right by two) in the
39b41c9c
PB
17720 instruction, in a 24 bit, signed field. Bits 26 through 32 either
17721 all clear or all set and bit 0 must be clear. For B/BL bit 1 must
17722 also be be clear. */
17723 if (value & temp)
c19d1205 17724 as_bad_where (fixP->fx_file, fixP->fx_line,
2fc8bdac
ZW
17725 _("misaligned branch destination"));
17726 if ((value & (offsetT)0xfe000000) != (offsetT)0
17727 && (value & (offsetT)0xfe000000) != (offsetT)0xfe000000)
17728 as_bad_where (fixP->fx_file, fixP->fx_line,
17729 _("branch out of range"));
a737bd4d 17730
2fc8bdac 17731 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 17732 {
2fc8bdac
ZW
17733 newval = md_chars_to_number (buf, INSN_SIZE);
17734 newval |= (value >> 2) & 0x00ffffff;
7ae2971b
PB
17735 /* Set the H bit on BLX instructions. */
17736 if (temp == 1)
17737 {
17738 if (value & 2)
17739 newval |= 0x01000000;
17740 else
17741 newval &= ~0x01000000;
17742 }
2fc8bdac 17743 md_number_to_chars (buf, newval, INSN_SIZE);
c19d1205 17744 }
c19d1205 17745 break;
a737bd4d 17746
c19d1205 17747 case BFD_RELOC_THUMB_PCREL_BRANCH7: /* CZB */
2fc8bdac
ZW
17748 /* CZB can only branch forward. */
17749 if (value & ~0x7e)
17750 as_bad_where (fixP->fx_file, fixP->fx_line,
17751 _("branch out of range"));
a737bd4d 17752
2fc8bdac
ZW
17753 if (fixP->fx_done || !seg->use_rela_p)
17754 {
17755 newval = md_chars_to_number (buf, THUMB_SIZE);
080eb7fe 17756 newval |= ((value & 0x3e) << 2) | ((value & 0x40) << 3);
2fc8bdac
ZW
17757 md_number_to_chars (buf, newval, THUMB_SIZE);
17758 }
c19d1205 17759 break;
a737bd4d 17760
c19d1205 17761 case BFD_RELOC_THUMB_PCREL_BRANCH9: /* Conditional branch. */
2fc8bdac
ZW
17762 if ((value & ~0xff) && ((value & ~0xff) != ~0xff))
17763 as_bad_where (fixP->fx_file, fixP->fx_line,
17764 _("branch out of range"));
a737bd4d 17765
2fc8bdac
ZW
17766 if (fixP->fx_done || !seg->use_rela_p)
17767 {
17768 newval = md_chars_to_number (buf, THUMB_SIZE);
17769 newval |= (value & 0x1ff) >> 1;
17770 md_number_to_chars (buf, newval, THUMB_SIZE);
17771 }
c19d1205 17772 break;
a737bd4d 17773
c19d1205 17774 case BFD_RELOC_THUMB_PCREL_BRANCH12: /* Unconditional branch. */
2fc8bdac
ZW
17775 if ((value & ~0x7ff) && ((value & ~0x7ff) != ~0x7ff))
17776 as_bad_where (fixP->fx_file, fixP->fx_line,
17777 _("branch out of range"));
a737bd4d 17778
2fc8bdac
ZW
17779 if (fixP->fx_done || !seg->use_rela_p)
17780 {
17781 newval = md_chars_to_number (buf, THUMB_SIZE);
17782 newval |= (value & 0xfff) >> 1;
17783 md_number_to_chars (buf, newval, THUMB_SIZE);
17784 }
c19d1205 17785 break;
a737bd4d 17786
c19d1205 17787 case BFD_RELOC_THUMB_PCREL_BRANCH20:
2fc8bdac
ZW
17788 if ((value & ~0x1fffff) && ((value & ~0x1fffff) != ~0x1fffff))
17789 as_bad_where (fixP->fx_file, fixP->fx_line,
17790 _("conditional branch out of range"));
404ff6b5 17791
2fc8bdac
ZW
17792 if (fixP->fx_done || !seg->use_rela_p)
17793 {
17794 offsetT newval2;
17795 addressT S, J1, J2, lo, hi;
404ff6b5 17796
2fc8bdac
ZW
17797 S = (value & 0x00100000) >> 20;
17798 J2 = (value & 0x00080000) >> 19;
17799 J1 = (value & 0x00040000) >> 18;
17800 hi = (value & 0x0003f000) >> 12;
17801 lo = (value & 0x00000ffe) >> 1;
6c43fab6 17802
2fc8bdac
ZW
17803 newval = md_chars_to_number (buf, THUMB_SIZE);
17804 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
17805 newval |= (S << 10) | hi;
17806 newval2 |= (J1 << 13) | (J2 << 11) | lo;
17807 md_number_to_chars (buf, newval, THUMB_SIZE);
17808 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
17809 }
c19d1205 17810 break;
6c43fab6 17811
c19d1205
ZW
17812 case BFD_RELOC_THUMB_PCREL_BLX:
17813 case BFD_RELOC_THUMB_PCREL_BRANCH23:
2fc8bdac
ZW
17814 if ((value & ~0x3fffff) && ((value & ~0x3fffff) != ~0x3fffff))
17815 as_bad_where (fixP->fx_file, fixP->fx_line,
17816 _("branch out of range"));
404ff6b5 17817
2fc8bdac
ZW
17818 if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BLX)
17819 /* For a BLX instruction, make sure that the relocation is rounded up
17820 to a word boundary. This follows the semantics of the instruction
17821 which specifies that bit 1 of the target address will come from bit
17822 1 of the base address. */
17823 value = (value + 1) & ~ 1;
404ff6b5 17824
2fc8bdac 17825 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 17826 {
2fc8bdac
ZW
17827 offsetT newval2;
17828
17829 newval = md_chars_to_number (buf, THUMB_SIZE);
17830 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
17831 newval |= (value & 0x7fffff) >> 12;
17832 newval2 |= (value & 0xfff) >> 1;
17833 md_number_to_chars (buf, newval, THUMB_SIZE);
17834 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
c19d1205 17835 }
c19d1205 17836 break;
404ff6b5 17837
c19d1205 17838 case BFD_RELOC_THUMB_PCREL_BRANCH25:
2fc8bdac
ZW
17839 if ((value & ~0x1ffffff) && ((value & ~0x1ffffff) != ~0x1ffffff))
17840 as_bad_where (fixP->fx_file, fixP->fx_line,
17841 _("branch out of range"));
6c43fab6 17842
2fc8bdac
ZW
17843 if (fixP->fx_done || !seg->use_rela_p)
17844 {
17845 offsetT newval2;
17846 addressT S, I1, I2, lo, hi;
6c43fab6 17847
2fc8bdac
ZW
17848 S = (value & 0x01000000) >> 24;
17849 I1 = (value & 0x00800000) >> 23;
17850 I2 = (value & 0x00400000) >> 22;
17851 hi = (value & 0x003ff000) >> 12;
17852 lo = (value & 0x00000ffe) >> 1;
6c43fab6 17853
2fc8bdac
ZW
17854 I1 = !(I1 ^ S);
17855 I2 = !(I2 ^ S);
a737bd4d 17856
2fc8bdac
ZW
17857 newval = md_chars_to_number (buf, THUMB_SIZE);
17858 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
17859 newval |= (S << 10) | hi;
17860 newval2 |= (I1 << 13) | (I2 << 11) | lo;
17861 md_number_to_chars (buf, newval, THUMB_SIZE);
17862 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
17863 }
17864 break;
a737bd4d 17865
2fc8bdac
ZW
17866 case BFD_RELOC_8:
17867 if (fixP->fx_done || !seg->use_rela_p)
17868 md_number_to_chars (buf, value, 1);
c19d1205 17869 break;
a737bd4d 17870
c19d1205 17871 case BFD_RELOC_16:
2fc8bdac 17872 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 17873 md_number_to_chars (buf, value, 2);
c19d1205 17874 break;
a737bd4d 17875
c19d1205
ZW
17876#ifdef OBJ_ELF
17877 case BFD_RELOC_ARM_TLS_GD32:
17878 case BFD_RELOC_ARM_TLS_LE32:
17879 case BFD_RELOC_ARM_TLS_IE32:
17880 case BFD_RELOC_ARM_TLS_LDM32:
17881 case BFD_RELOC_ARM_TLS_LDO32:
17882 S_SET_THREAD_LOCAL (fixP->fx_addsy);
17883 /* fall through */
6c43fab6 17884
c19d1205
ZW
17885 case BFD_RELOC_ARM_GOT32:
17886 case BFD_RELOC_ARM_GOTOFF:
17887 case BFD_RELOC_ARM_TARGET2:
2fc8bdac
ZW
17888 if (fixP->fx_done || !seg->use_rela_p)
17889 md_number_to_chars (buf, 0, 4);
c19d1205
ZW
17890 break;
17891#endif
6c43fab6 17892
c19d1205
ZW
17893 case BFD_RELOC_RVA:
17894 case BFD_RELOC_32:
17895 case BFD_RELOC_ARM_TARGET1:
17896 case BFD_RELOC_ARM_ROSEGREL32:
17897 case BFD_RELOC_ARM_SBREL32:
17898 case BFD_RELOC_32_PCREL:
2fc8bdac 17899 if (fixP->fx_done || !seg->use_rela_p)
53baae48
NC
17900#ifdef TE_WINCE
17901 /* For WinCE we only do this for pcrel fixups. */
17902 if (fixP->fx_done || fixP->fx_pcrel)
17903#endif
17904 md_number_to_chars (buf, value, 4);
c19d1205 17905 break;
6c43fab6 17906
c19d1205
ZW
17907#ifdef OBJ_ELF
17908 case BFD_RELOC_ARM_PREL31:
2fc8bdac 17909 if (fixP->fx_done || !seg->use_rela_p)
c19d1205
ZW
17910 {
17911 newval = md_chars_to_number (buf, 4) & 0x80000000;
17912 if ((value ^ (value >> 1)) & 0x40000000)
17913 {
17914 as_bad_where (fixP->fx_file, fixP->fx_line,
17915 _("rel31 relocation overflow"));
17916 }
17917 newval |= value & 0x7fffffff;
17918 md_number_to_chars (buf, newval, 4);
17919 }
17920 break;
c19d1205 17921#endif
a737bd4d 17922
c19d1205 17923 case BFD_RELOC_ARM_CP_OFF_IMM:
8f06b2d8 17924 case BFD_RELOC_ARM_T32_CP_OFF_IMM:
c19d1205
ZW
17925 if (value < -1023 || value > 1023 || (value & 3))
17926 as_bad_where (fixP->fx_file, fixP->fx_line,
17927 _("co-processor offset out of range"));
17928 cp_off_common:
17929 sign = value >= 0;
17930 if (value < 0)
17931 value = -value;
8f06b2d8
PB
17932 if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM
17933 || fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2)
17934 newval = md_chars_to_number (buf, INSN_SIZE);
17935 else
17936 newval = get_thumb32_insn (buf);
17937 newval &= 0xff7fff00;
c19d1205
ZW
17938 newval |= (value >> 2) | (sign ? INDEX_UP : 0);
17939 if (value == 0)
17940 newval &= ~WRITE_BACK;
8f06b2d8
PB
17941 if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM
17942 || fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2)
17943 md_number_to_chars (buf, newval, INSN_SIZE);
17944 else
17945 put_thumb32_insn (buf, newval);
c19d1205 17946 break;
a737bd4d 17947
c19d1205 17948 case BFD_RELOC_ARM_CP_OFF_IMM_S2:
8f06b2d8 17949 case BFD_RELOC_ARM_T32_CP_OFF_IMM_S2:
c19d1205
ZW
17950 if (value < -255 || value > 255)
17951 as_bad_where (fixP->fx_file, fixP->fx_line,
17952 _("co-processor offset out of range"));
df7849c5 17953 value *= 4;
c19d1205 17954 goto cp_off_common;
6c43fab6 17955
c19d1205
ZW
17956 case BFD_RELOC_ARM_THUMB_OFFSET:
17957 newval = md_chars_to_number (buf, THUMB_SIZE);
17958 /* Exactly what ranges, and where the offset is inserted depends
17959 on the type of instruction, we can establish this from the
17960 top 4 bits. */
17961 switch (newval >> 12)
17962 {
17963 case 4: /* PC load. */
17964 /* Thumb PC loads are somewhat odd, bit 1 of the PC is
17965 forced to zero for these loads; md_pcrel_from has already
17966 compensated for this. */
17967 if (value & 3)
17968 as_bad_where (fixP->fx_file, fixP->fx_line,
17969 _("invalid offset, target not word aligned (0x%08lX)"),
0359e808
NC
17970 (((unsigned long) fixP->fx_frag->fr_address
17971 + (unsigned long) fixP->fx_where) & ~3)
17972 + (unsigned long) value);
a737bd4d 17973
c19d1205
ZW
17974 if (value & ~0x3fc)
17975 as_bad_where (fixP->fx_file, fixP->fx_line,
17976 _("invalid offset, value too big (0x%08lX)"),
17977 (long) value);
a737bd4d 17978
c19d1205
ZW
17979 newval |= value >> 2;
17980 break;
a737bd4d 17981
c19d1205
ZW
17982 case 9: /* SP load/store. */
17983 if (value & ~0x3fc)
17984 as_bad_where (fixP->fx_file, fixP->fx_line,
17985 _("invalid offset, value too big (0x%08lX)"),
17986 (long) value);
17987 newval |= value >> 2;
17988 break;
6c43fab6 17989
c19d1205
ZW
17990 case 6: /* Word load/store. */
17991 if (value & ~0x7c)
17992 as_bad_where (fixP->fx_file, fixP->fx_line,
17993 _("invalid offset, value too big (0x%08lX)"),
17994 (long) value);
17995 newval |= value << 4; /* 6 - 2. */
17996 break;
a737bd4d 17997
c19d1205
ZW
17998 case 7: /* Byte load/store. */
17999 if (value & ~0x1f)
18000 as_bad_where (fixP->fx_file, fixP->fx_line,
18001 _("invalid offset, value too big (0x%08lX)"),
18002 (long) value);
18003 newval |= value << 6;
18004 break;
a737bd4d 18005
c19d1205
ZW
18006 case 8: /* Halfword load/store. */
18007 if (value & ~0x3e)
18008 as_bad_where (fixP->fx_file, fixP->fx_line,
18009 _("invalid offset, value too big (0x%08lX)"),
18010 (long) value);
18011 newval |= value << 5; /* 6 - 1. */
18012 break;
a737bd4d 18013
c19d1205
ZW
18014 default:
18015 as_bad_where (fixP->fx_file, fixP->fx_line,
18016 "Unable to process relocation for thumb opcode: %lx",
18017 (unsigned long) newval);
18018 break;
18019 }
18020 md_number_to_chars (buf, newval, THUMB_SIZE);
18021 break;
a737bd4d 18022
c19d1205
ZW
18023 case BFD_RELOC_ARM_THUMB_ADD:
18024 /* This is a complicated relocation, since we use it for all of
18025 the following immediate relocations:
a737bd4d 18026
c19d1205
ZW
18027 3bit ADD/SUB
18028 8bit ADD/SUB
18029 9bit ADD/SUB SP word-aligned
18030 10bit ADD PC/SP word-aligned
a737bd4d 18031
c19d1205
ZW
18032 The type of instruction being processed is encoded in the
18033 instruction field:
a737bd4d 18034
c19d1205
ZW
18035 0x8000 SUB
18036 0x00F0 Rd
18037 0x000F Rs
18038 */
18039 newval = md_chars_to_number (buf, THUMB_SIZE);
18040 {
18041 int rd = (newval >> 4) & 0xf;
18042 int rs = newval & 0xf;
18043 int subtract = !!(newval & 0x8000);
a737bd4d 18044
c19d1205
ZW
18045 /* Check for HI regs, only very restricted cases allowed:
18046 Adjusting SP, and using PC or SP to get an address. */
18047 if ((rd > 7 && (rd != REG_SP || rs != REG_SP))
18048 || (rs > 7 && rs != REG_SP && rs != REG_PC))
18049 as_bad_where (fixP->fx_file, fixP->fx_line,
18050 _("invalid Hi register with immediate"));
a737bd4d 18051
c19d1205
ZW
18052 /* If value is negative, choose the opposite instruction. */
18053 if (value < 0)
18054 {
18055 value = -value;
18056 subtract = !subtract;
18057 if (value < 0)
18058 as_bad_where (fixP->fx_file, fixP->fx_line,
18059 _("immediate value out of range"));
18060 }
a737bd4d 18061
c19d1205
ZW
18062 if (rd == REG_SP)
18063 {
18064 if (value & ~0x1fc)
18065 as_bad_where (fixP->fx_file, fixP->fx_line,
18066 _("invalid immediate for stack address calculation"));
18067 newval = subtract ? T_OPCODE_SUB_ST : T_OPCODE_ADD_ST;
18068 newval |= value >> 2;
18069 }
18070 else if (rs == REG_PC || rs == REG_SP)
18071 {
18072 if (subtract || value & ~0x3fc)
18073 as_bad_where (fixP->fx_file, fixP->fx_line,
18074 _("invalid immediate for address calculation (value = 0x%08lX)"),
18075 (unsigned long) value);
18076 newval = (rs == REG_PC ? T_OPCODE_ADD_PC : T_OPCODE_ADD_SP);
18077 newval |= rd << 8;
18078 newval |= value >> 2;
18079 }
18080 else if (rs == rd)
18081 {
18082 if (value & ~0xff)
18083 as_bad_where (fixP->fx_file, fixP->fx_line,
18084 _("immediate value out of range"));
18085 newval = subtract ? T_OPCODE_SUB_I8 : T_OPCODE_ADD_I8;
18086 newval |= (rd << 8) | value;
18087 }
18088 else
18089 {
18090 if (value & ~0x7)
18091 as_bad_where (fixP->fx_file, fixP->fx_line,
18092 _("immediate value out of range"));
18093 newval = subtract ? T_OPCODE_SUB_I3 : T_OPCODE_ADD_I3;
18094 newval |= rd | (rs << 3) | (value << 6);
18095 }
18096 }
18097 md_number_to_chars (buf, newval, THUMB_SIZE);
18098 break;
a737bd4d 18099
c19d1205
ZW
18100 case BFD_RELOC_ARM_THUMB_IMM:
18101 newval = md_chars_to_number (buf, THUMB_SIZE);
18102 if (value < 0 || value > 255)
18103 as_bad_where (fixP->fx_file, fixP->fx_line,
18104 _("invalid immediate: %ld is too large"),
18105 (long) value);
18106 newval |= value;
18107 md_number_to_chars (buf, newval, THUMB_SIZE);
18108 break;
a737bd4d 18109
c19d1205
ZW
18110 case BFD_RELOC_ARM_THUMB_SHIFT:
18111 /* 5bit shift value (0..32). LSL cannot take 32. */
18112 newval = md_chars_to_number (buf, THUMB_SIZE) & 0xf83f;
18113 temp = newval & 0xf800;
18114 if (value < 0 || value > 32 || (value == 32 && temp == T_OPCODE_LSL_I))
18115 as_bad_where (fixP->fx_file, fixP->fx_line,
18116 _("invalid shift value: %ld"), (long) value);
18117 /* Shifts of zero must be encoded as LSL. */
18118 if (value == 0)
18119 newval = (newval & 0x003f) | T_OPCODE_LSL_I;
18120 /* Shifts of 32 are encoded as zero. */
18121 else if (value == 32)
18122 value = 0;
18123 newval |= value << 6;
18124 md_number_to_chars (buf, newval, THUMB_SIZE);
18125 break;
a737bd4d 18126
c19d1205
ZW
18127 case BFD_RELOC_VTABLE_INHERIT:
18128 case BFD_RELOC_VTABLE_ENTRY:
18129 fixP->fx_done = 0;
18130 return;
6c43fab6 18131
b6895b4f
PB
18132 case BFD_RELOC_ARM_MOVW:
18133 case BFD_RELOC_ARM_MOVT:
18134 case BFD_RELOC_ARM_THUMB_MOVW:
18135 case BFD_RELOC_ARM_THUMB_MOVT:
18136 if (fixP->fx_done || !seg->use_rela_p)
18137 {
18138 /* REL format relocations are limited to a 16-bit addend. */
18139 if (!fixP->fx_done)
18140 {
18141 if (value < -0x1000 || value > 0xffff)
18142 as_bad_where (fixP->fx_file, fixP->fx_line,
18143 _("offset too big"));
18144 }
18145 else if (fixP->fx_r_type == BFD_RELOC_ARM_MOVT
18146 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT)
18147 {
18148 value >>= 16;
18149 }
18150
18151 if (fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVW
18152 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT)
18153 {
18154 newval = get_thumb32_insn (buf);
18155 newval &= 0xfbf08f00;
18156 newval |= (value & 0xf000) << 4;
18157 newval |= (value & 0x0800) << 15;
18158 newval |= (value & 0x0700) << 4;
18159 newval |= (value & 0x00ff);
18160 put_thumb32_insn (buf, newval);
18161 }
18162 else
18163 {
18164 newval = md_chars_to_number (buf, 4);
18165 newval &= 0xfff0f000;
18166 newval |= value & 0x0fff;
18167 newval |= (value & 0xf000) << 4;
18168 md_number_to_chars (buf, newval, 4);
18169 }
18170 }
18171 return;
18172
4962c51a
MS
18173 case BFD_RELOC_ARM_ALU_PC_G0_NC:
18174 case BFD_RELOC_ARM_ALU_PC_G0:
18175 case BFD_RELOC_ARM_ALU_PC_G1_NC:
18176 case BFD_RELOC_ARM_ALU_PC_G1:
18177 case BFD_RELOC_ARM_ALU_PC_G2:
18178 case BFD_RELOC_ARM_ALU_SB_G0_NC:
18179 case BFD_RELOC_ARM_ALU_SB_G0:
18180 case BFD_RELOC_ARM_ALU_SB_G1_NC:
18181 case BFD_RELOC_ARM_ALU_SB_G1:
18182 case BFD_RELOC_ARM_ALU_SB_G2:
18183 assert (!fixP->fx_done);
18184 if (!seg->use_rela_p)
18185 {
18186 bfd_vma insn;
18187 bfd_vma encoded_addend;
18188 bfd_vma addend_abs = abs (value);
18189
18190 /* Check that the absolute value of the addend can be
18191 expressed as an 8-bit constant plus a rotation. */
18192 encoded_addend = encode_arm_immediate (addend_abs);
18193 if (encoded_addend == (unsigned int) FAIL)
18194 as_bad_where (fixP->fx_file, fixP->fx_line,
18195 _("the offset 0x%08lX is not representable"),
18196 addend_abs);
18197
18198 /* Extract the instruction. */
18199 insn = md_chars_to_number (buf, INSN_SIZE);
18200
18201 /* If the addend is positive, use an ADD instruction.
18202 Otherwise use a SUB. Take care not to destroy the S bit. */
18203 insn &= 0xff1fffff;
18204 if (value < 0)
18205 insn |= 1 << 22;
18206 else
18207 insn |= 1 << 23;
18208
18209 /* Place the encoded addend into the first 12 bits of the
18210 instruction. */
18211 insn &= 0xfffff000;
18212 insn |= encoded_addend;
18213
18214 /* Update the instruction. */
18215 md_number_to_chars (buf, insn, INSN_SIZE);
18216 }
18217 break;
18218
18219 case BFD_RELOC_ARM_LDR_PC_G0:
18220 case BFD_RELOC_ARM_LDR_PC_G1:
18221 case BFD_RELOC_ARM_LDR_PC_G2:
18222 case BFD_RELOC_ARM_LDR_SB_G0:
18223 case BFD_RELOC_ARM_LDR_SB_G1:
18224 case BFD_RELOC_ARM_LDR_SB_G2:
18225 assert (!fixP->fx_done);
18226 if (!seg->use_rela_p)
18227 {
18228 bfd_vma insn;
18229 bfd_vma addend_abs = abs (value);
18230
18231 /* Check that the absolute value of the addend can be
18232 encoded in 12 bits. */
18233 if (addend_abs >= 0x1000)
18234 as_bad_where (fixP->fx_file, fixP->fx_line,
18235 _("bad offset 0x%08lX (only 12 bits available for the magnitude)"),
18236 addend_abs);
18237
18238 /* Extract the instruction. */
18239 insn = md_chars_to_number (buf, INSN_SIZE);
18240
18241 /* If the addend is negative, clear bit 23 of the instruction.
18242 Otherwise set it. */
18243 if (value < 0)
18244 insn &= ~(1 << 23);
18245 else
18246 insn |= 1 << 23;
18247
18248 /* Place the absolute value of the addend into the first 12 bits
18249 of the instruction. */
18250 insn &= 0xfffff000;
18251 insn |= addend_abs;
18252
18253 /* Update the instruction. */
18254 md_number_to_chars (buf, insn, INSN_SIZE);
18255 }
18256 break;
18257
18258 case BFD_RELOC_ARM_LDRS_PC_G0:
18259 case BFD_RELOC_ARM_LDRS_PC_G1:
18260 case BFD_RELOC_ARM_LDRS_PC_G2:
18261 case BFD_RELOC_ARM_LDRS_SB_G0:
18262 case BFD_RELOC_ARM_LDRS_SB_G1:
18263 case BFD_RELOC_ARM_LDRS_SB_G2:
18264 assert (!fixP->fx_done);
18265 if (!seg->use_rela_p)
18266 {
18267 bfd_vma insn;
18268 bfd_vma addend_abs = abs (value);
18269
18270 /* Check that the absolute value of the addend can be
18271 encoded in 8 bits. */
18272 if (addend_abs >= 0x100)
18273 as_bad_where (fixP->fx_file, fixP->fx_line,
18274 _("bad offset 0x%08lX (only 8 bits available for the magnitude)"),
18275 addend_abs);
18276
18277 /* Extract the instruction. */
18278 insn = md_chars_to_number (buf, INSN_SIZE);
18279
18280 /* If the addend is negative, clear bit 23 of the instruction.
18281 Otherwise set it. */
18282 if (value < 0)
18283 insn &= ~(1 << 23);
18284 else
18285 insn |= 1 << 23;
18286
18287 /* Place the first four bits of the absolute value of the addend
18288 into the first 4 bits of the instruction, and the remaining
18289 four into bits 8 .. 11. */
18290 insn &= 0xfffff0f0;
18291 insn |= (addend_abs & 0xf) | ((addend_abs & 0xf0) << 4);
18292
18293 /* Update the instruction. */
18294 md_number_to_chars (buf, insn, INSN_SIZE);
18295 }
18296 break;
18297
18298 case BFD_RELOC_ARM_LDC_PC_G0:
18299 case BFD_RELOC_ARM_LDC_PC_G1:
18300 case BFD_RELOC_ARM_LDC_PC_G2:
18301 case BFD_RELOC_ARM_LDC_SB_G0:
18302 case BFD_RELOC_ARM_LDC_SB_G1:
18303 case BFD_RELOC_ARM_LDC_SB_G2:
18304 assert (!fixP->fx_done);
18305 if (!seg->use_rela_p)
18306 {
18307 bfd_vma insn;
18308 bfd_vma addend_abs = abs (value);
18309
18310 /* Check that the absolute value of the addend is a multiple of
18311 four and, when divided by four, fits in 8 bits. */
18312 if (addend_abs & 0x3)
18313 as_bad_where (fixP->fx_file, fixP->fx_line,
18314 _("bad offset 0x%08lX (must be word-aligned)"),
18315 addend_abs);
18316
18317 if ((addend_abs >> 2) > 0xff)
18318 as_bad_where (fixP->fx_file, fixP->fx_line,
18319 _("bad offset 0x%08lX (must be an 8-bit number of words)"),
18320 addend_abs);
18321
18322 /* Extract the instruction. */
18323 insn = md_chars_to_number (buf, INSN_SIZE);
18324
18325 /* If the addend is negative, clear bit 23 of the instruction.
18326 Otherwise set it. */
18327 if (value < 0)
18328 insn &= ~(1 << 23);
18329 else
18330 insn |= 1 << 23;
18331
18332 /* Place the addend (divided by four) into the first eight
18333 bits of the instruction. */
18334 insn &= 0xfffffff0;
18335 insn |= addend_abs >> 2;
18336
18337 /* Update the instruction. */
18338 md_number_to_chars (buf, insn, INSN_SIZE);
18339 }
18340 break;
18341
c19d1205
ZW
18342 case BFD_RELOC_UNUSED:
18343 default:
18344 as_bad_where (fixP->fx_file, fixP->fx_line,
18345 _("bad relocation fixup type (%d)"), fixP->fx_r_type);
18346 }
6c43fab6
RE
18347}
18348
c19d1205
ZW
18349/* Translate internal representation of relocation info to BFD target
18350 format. */
a737bd4d 18351
c19d1205 18352arelent *
00a97672 18353tc_gen_reloc (asection *section, fixS *fixp)
a737bd4d 18354{
c19d1205
ZW
18355 arelent * reloc;
18356 bfd_reloc_code_real_type code;
a737bd4d 18357
c19d1205 18358 reloc = xmalloc (sizeof (arelent));
a737bd4d 18359
c19d1205
ZW
18360 reloc->sym_ptr_ptr = xmalloc (sizeof (asymbol *));
18361 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
18362 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
a737bd4d 18363
2fc8bdac 18364 if (fixp->fx_pcrel)
00a97672
RS
18365 {
18366 if (section->use_rela_p)
18367 fixp->fx_offset -= md_pcrel_from_section (fixp, section);
18368 else
18369 fixp->fx_offset = reloc->address;
18370 }
c19d1205 18371 reloc->addend = fixp->fx_offset;
a737bd4d 18372
c19d1205 18373 switch (fixp->fx_r_type)
a737bd4d 18374 {
c19d1205
ZW
18375 case BFD_RELOC_8:
18376 if (fixp->fx_pcrel)
18377 {
18378 code = BFD_RELOC_8_PCREL;
18379 break;
18380 }
a737bd4d 18381
c19d1205
ZW
18382 case BFD_RELOC_16:
18383 if (fixp->fx_pcrel)
18384 {
18385 code = BFD_RELOC_16_PCREL;
18386 break;
18387 }
6c43fab6 18388
c19d1205
ZW
18389 case BFD_RELOC_32:
18390 if (fixp->fx_pcrel)
18391 {
18392 code = BFD_RELOC_32_PCREL;
18393 break;
18394 }
a737bd4d 18395
b6895b4f
PB
18396 case BFD_RELOC_ARM_MOVW:
18397 if (fixp->fx_pcrel)
18398 {
18399 code = BFD_RELOC_ARM_MOVW_PCREL;
18400 break;
18401 }
18402
18403 case BFD_RELOC_ARM_MOVT:
18404 if (fixp->fx_pcrel)
18405 {
18406 code = BFD_RELOC_ARM_MOVT_PCREL;
18407 break;
18408 }
18409
18410 case BFD_RELOC_ARM_THUMB_MOVW:
18411 if (fixp->fx_pcrel)
18412 {
18413 code = BFD_RELOC_ARM_THUMB_MOVW_PCREL;
18414 break;
18415 }
18416
18417 case BFD_RELOC_ARM_THUMB_MOVT:
18418 if (fixp->fx_pcrel)
18419 {
18420 code = BFD_RELOC_ARM_THUMB_MOVT_PCREL;
18421 break;
18422 }
18423
c19d1205
ZW
18424 case BFD_RELOC_NONE:
18425 case BFD_RELOC_ARM_PCREL_BRANCH:
18426 case BFD_RELOC_ARM_PCREL_BLX:
18427 case BFD_RELOC_RVA:
18428 case BFD_RELOC_THUMB_PCREL_BRANCH7:
18429 case BFD_RELOC_THUMB_PCREL_BRANCH9:
18430 case BFD_RELOC_THUMB_PCREL_BRANCH12:
18431 case BFD_RELOC_THUMB_PCREL_BRANCH20:
18432 case BFD_RELOC_THUMB_PCREL_BRANCH23:
18433 case BFD_RELOC_THUMB_PCREL_BRANCH25:
18434 case BFD_RELOC_THUMB_PCREL_BLX:
18435 case BFD_RELOC_VTABLE_ENTRY:
18436 case BFD_RELOC_VTABLE_INHERIT:
18437 code = fixp->fx_r_type;
18438 break;
a737bd4d 18439
c19d1205
ZW
18440 case BFD_RELOC_ARM_LITERAL:
18441 case BFD_RELOC_ARM_HWLITERAL:
18442 /* If this is called then the a literal has
18443 been referenced across a section boundary. */
18444 as_bad_where (fixp->fx_file, fixp->fx_line,
18445 _("literal referenced across section boundary"));
18446 return NULL;
a737bd4d 18447
c19d1205
ZW
18448#ifdef OBJ_ELF
18449 case BFD_RELOC_ARM_GOT32:
18450 case BFD_RELOC_ARM_GOTOFF:
18451 case BFD_RELOC_ARM_PLT32:
18452 case BFD_RELOC_ARM_TARGET1:
18453 case BFD_RELOC_ARM_ROSEGREL32:
18454 case BFD_RELOC_ARM_SBREL32:
18455 case BFD_RELOC_ARM_PREL31:
18456 case BFD_RELOC_ARM_TARGET2:
18457 case BFD_RELOC_ARM_TLS_LE32:
18458 case BFD_RELOC_ARM_TLS_LDO32:
39b41c9c
PB
18459 case BFD_RELOC_ARM_PCREL_CALL:
18460 case BFD_RELOC_ARM_PCREL_JUMP:
4962c51a
MS
18461 case BFD_RELOC_ARM_ALU_PC_G0_NC:
18462 case BFD_RELOC_ARM_ALU_PC_G0:
18463 case BFD_RELOC_ARM_ALU_PC_G1_NC:
18464 case BFD_RELOC_ARM_ALU_PC_G1:
18465 case BFD_RELOC_ARM_ALU_PC_G2:
18466 case BFD_RELOC_ARM_LDR_PC_G0:
18467 case BFD_RELOC_ARM_LDR_PC_G1:
18468 case BFD_RELOC_ARM_LDR_PC_G2:
18469 case BFD_RELOC_ARM_LDRS_PC_G0:
18470 case BFD_RELOC_ARM_LDRS_PC_G1:
18471 case BFD_RELOC_ARM_LDRS_PC_G2:
18472 case BFD_RELOC_ARM_LDC_PC_G0:
18473 case BFD_RELOC_ARM_LDC_PC_G1:
18474 case BFD_RELOC_ARM_LDC_PC_G2:
18475 case BFD_RELOC_ARM_ALU_SB_G0_NC:
18476 case BFD_RELOC_ARM_ALU_SB_G0:
18477 case BFD_RELOC_ARM_ALU_SB_G1_NC:
18478 case BFD_RELOC_ARM_ALU_SB_G1:
18479 case BFD_RELOC_ARM_ALU_SB_G2:
18480 case BFD_RELOC_ARM_LDR_SB_G0:
18481 case BFD_RELOC_ARM_LDR_SB_G1:
18482 case BFD_RELOC_ARM_LDR_SB_G2:
18483 case BFD_RELOC_ARM_LDRS_SB_G0:
18484 case BFD_RELOC_ARM_LDRS_SB_G1:
18485 case BFD_RELOC_ARM_LDRS_SB_G2:
18486 case BFD_RELOC_ARM_LDC_SB_G0:
18487 case BFD_RELOC_ARM_LDC_SB_G1:
18488 case BFD_RELOC_ARM_LDC_SB_G2:
c19d1205
ZW
18489 code = fixp->fx_r_type;
18490 break;
a737bd4d 18491
c19d1205
ZW
18492 case BFD_RELOC_ARM_TLS_GD32:
18493 case BFD_RELOC_ARM_TLS_IE32:
18494 case BFD_RELOC_ARM_TLS_LDM32:
18495 /* BFD will include the symbol's address in the addend.
18496 But we don't want that, so subtract it out again here. */
18497 if (!S_IS_COMMON (fixp->fx_addsy))
18498 reloc->addend -= (*reloc->sym_ptr_ptr)->value;
18499 code = fixp->fx_r_type;
18500 break;
18501#endif
a737bd4d 18502
c19d1205
ZW
18503 case BFD_RELOC_ARM_IMMEDIATE:
18504 as_bad_where (fixp->fx_file, fixp->fx_line,
18505 _("internal relocation (type: IMMEDIATE) not fixed up"));
18506 return NULL;
a737bd4d 18507
c19d1205
ZW
18508 case BFD_RELOC_ARM_ADRL_IMMEDIATE:
18509 as_bad_where (fixp->fx_file, fixp->fx_line,
18510 _("ADRL used for a symbol not defined in the same file"));
18511 return NULL;
a737bd4d 18512
c19d1205 18513 case BFD_RELOC_ARM_OFFSET_IMM:
00a97672
RS
18514 if (section->use_rela_p)
18515 {
18516 code = fixp->fx_r_type;
18517 break;
18518 }
18519
c19d1205
ZW
18520 if (fixp->fx_addsy != NULL
18521 && !S_IS_DEFINED (fixp->fx_addsy)
18522 && S_IS_LOCAL (fixp->fx_addsy))
a737bd4d 18523 {
c19d1205
ZW
18524 as_bad_where (fixp->fx_file, fixp->fx_line,
18525 _("undefined local label `%s'"),
18526 S_GET_NAME (fixp->fx_addsy));
18527 return NULL;
a737bd4d
NC
18528 }
18529
c19d1205
ZW
18530 as_bad_where (fixp->fx_file, fixp->fx_line,
18531 _("internal_relocation (type: OFFSET_IMM) not fixed up"));
18532 return NULL;
a737bd4d 18533
c19d1205
ZW
18534 default:
18535 {
18536 char * type;
6c43fab6 18537
c19d1205
ZW
18538 switch (fixp->fx_r_type)
18539 {
18540 case BFD_RELOC_NONE: type = "NONE"; break;
18541 case BFD_RELOC_ARM_OFFSET_IMM8: type = "OFFSET_IMM8"; break;
18542 case BFD_RELOC_ARM_SHIFT_IMM: type = "SHIFT_IMM"; break;
3eb17e6b 18543 case BFD_RELOC_ARM_SMC: type = "SMC"; break;
c19d1205
ZW
18544 case BFD_RELOC_ARM_SWI: type = "SWI"; break;
18545 case BFD_RELOC_ARM_MULTI: type = "MULTI"; break;
18546 case BFD_RELOC_ARM_CP_OFF_IMM: type = "CP_OFF_IMM"; break;
8f06b2d8 18547 case BFD_RELOC_ARM_T32_CP_OFF_IMM: type = "T32_CP_OFF_IMM"; break;
c19d1205
ZW
18548 case BFD_RELOC_ARM_THUMB_ADD: type = "THUMB_ADD"; break;
18549 case BFD_RELOC_ARM_THUMB_SHIFT: type = "THUMB_SHIFT"; break;
18550 case BFD_RELOC_ARM_THUMB_IMM: type = "THUMB_IMM"; break;
18551 case BFD_RELOC_ARM_THUMB_OFFSET: type = "THUMB_OFFSET"; break;
18552 default: type = _("<unknown>"); break;
18553 }
18554 as_bad_where (fixp->fx_file, fixp->fx_line,
18555 _("cannot represent %s relocation in this object file format"),
18556 type);
18557 return NULL;
18558 }
a737bd4d 18559 }
6c43fab6 18560
c19d1205
ZW
18561#ifdef OBJ_ELF
18562 if ((code == BFD_RELOC_32_PCREL || code == BFD_RELOC_32)
18563 && GOT_symbol
18564 && fixp->fx_addsy == GOT_symbol)
18565 {
18566 code = BFD_RELOC_ARM_GOTPC;
18567 reloc->addend = fixp->fx_offset = reloc->address;
18568 }
18569#endif
6c43fab6 18570
c19d1205 18571 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
6c43fab6 18572
c19d1205
ZW
18573 if (reloc->howto == NULL)
18574 {
18575 as_bad_where (fixp->fx_file, fixp->fx_line,
18576 _("cannot represent %s relocation in this object file format"),
18577 bfd_get_reloc_code_name (code));
18578 return NULL;
18579 }
6c43fab6 18580
c19d1205
ZW
18581 /* HACK: Since arm ELF uses Rel instead of Rela, encode the
18582 vtable entry to be used in the relocation's section offset. */
18583 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
18584 reloc->address = fixp->fx_offset;
6c43fab6 18585
c19d1205 18586 return reloc;
6c43fab6
RE
18587}
18588
c19d1205 18589/* This fix_new is called by cons via TC_CONS_FIX_NEW. */
6c43fab6 18590
c19d1205
ZW
18591void
18592cons_fix_new_arm (fragS * frag,
18593 int where,
18594 int size,
18595 expressionS * exp)
6c43fab6 18596{
c19d1205
ZW
18597 bfd_reloc_code_real_type type;
18598 int pcrel = 0;
6c43fab6 18599
c19d1205
ZW
18600 /* Pick a reloc.
18601 FIXME: @@ Should look at CPU word size. */
18602 switch (size)
18603 {
18604 case 1:
18605 type = BFD_RELOC_8;
18606 break;
18607 case 2:
18608 type = BFD_RELOC_16;
18609 break;
18610 case 4:
18611 default:
18612 type = BFD_RELOC_32;
18613 break;
18614 case 8:
18615 type = BFD_RELOC_64;
18616 break;
18617 }
6c43fab6 18618
c19d1205
ZW
18619 fix_new_exp (frag, where, (int) size, exp, pcrel, type);
18620}
6c43fab6 18621
c19d1205
ZW
18622#if defined OBJ_COFF || defined OBJ_ELF
18623void
18624arm_validate_fix (fixS * fixP)
6c43fab6 18625{
c19d1205
ZW
18626 /* If the destination of the branch is a defined symbol which does not have
18627 the THUMB_FUNC attribute, then we must be calling a function which has
18628 the (interfacearm) attribute. We look for the Thumb entry point to that
18629 function and change the branch to refer to that function instead. */
18630 if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BRANCH23
18631 && fixP->fx_addsy != NULL
18632 && S_IS_DEFINED (fixP->fx_addsy)
18633 && ! THUMB_IS_FUNC (fixP->fx_addsy))
6c43fab6 18634 {
c19d1205 18635 fixP->fx_addsy = find_real_start (fixP->fx_addsy);
6c43fab6 18636 }
c19d1205
ZW
18637}
18638#endif
6c43fab6 18639
c19d1205
ZW
18640int
18641arm_force_relocation (struct fix * fixp)
18642{
18643#if defined (OBJ_COFF) && defined (TE_PE)
18644 if (fixp->fx_r_type == BFD_RELOC_RVA)
18645 return 1;
18646#endif
6c43fab6 18647
c19d1205
ZW
18648 /* Resolve these relocations even if the symbol is extern or weak. */
18649 if (fixp->fx_r_type == BFD_RELOC_ARM_IMMEDIATE
18650 || fixp->fx_r_type == BFD_RELOC_ARM_OFFSET_IMM
0110f2b8 18651 || fixp->fx_r_type == BFD_RELOC_ARM_ADRL_IMMEDIATE
16805f35 18652 || fixp->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM
0110f2b8
PB
18653 || fixp->fx_r_type == BFD_RELOC_ARM_T32_IMMEDIATE
18654 || fixp->fx_r_type == BFD_RELOC_ARM_T32_IMM12
18655 || fixp->fx_r_type == BFD_RELOC_ARM_T32_ADD_PC12)
c19d1205 18656 return 0;
a737bd4d 18657
4962c51a
MS
18658 /* Always leave these relocations for the linker. */
18659 if ((fixp->fx_r_type >= BFD_RELOC_ARM_ALU_PC_G0_NC
18660 && fixp->fx_r_type <= BFD_RELOC_ARM_LDC_SB_G2)
18661 || fixp->fx_r_type == BFD_RELOC_ARM_LDR_PC_G0)
18662 return 1;
18663
c19d1205 18664 return generic_force_reloc (fixp);
404ff6b5
AH
18665}
18666
c19d1205 18667#ifdef OBJ_COFF
c19d1205
ZW
18668bfd_boolean
18669arm_fix_adjustable (fixS * fixP)
404ff6b5 18670{
337ff0a5
NC
18671 /* This is a little hack to help the gas/arm/adrl.s test. It prevents
18672 local labels from being added to the output symbol table when they
18673 are used with the ADRL pseudo op. The ADRL relocation should always
18674 be resolved before the binbary is emitted, so it is safe to say that
18675 it is adjustable. */
c19d1205
ZW
18676 if (fixP->fx_r_type == BFD_RELOC_ARM_ADRL_IMMEDIATE)
18677 return 1;
337ff0a5
NC
18678
18679 /* This is a hack for the gas/all/redef2.s test. This test causes symbols
18680 to be cloned, and without this test relocs would still be generated
6e0080dd 18681 against the original, pre-cloned symbol. Such symbols would not appear
337ff0a5
NC
18682 in the symbol table however, and so a valid reloc could not be
18683 generated. So check to see if the fixup is against a symbol which has
18684 been removed from the symbol chain, and if it is, then allow it to be
18685 adjusted into a reloc against a section symbol. */
6e0080dd
NC
18686 if (fixP->fx_addsy != NULL
18687 && ! S_IS_LOCAL (fixP->fx_addsy)
18688 && symbol_next (fixP->fx_addsy) == NULL
18689 && symbol_next (fixP->fx_addsy) == symbol_previous (fixP->fx_addsy))
18690 return 1;
337ff0a5 18691
c19d1205 18692 return 0;
404ff6b5 18693}
c19d1205 18694#endif
404ff6b5 18695
c19d1205 18696#ifdef OBJ_ELF
e28387c3
PB
18697/* Relocations against function names must be left unadjusted,
18698 so that the linker can use this information to generate interworking
18699 stubs. The MIPS version of this function
c19d1205
ZW
18700 also prevents relocations that are mips-16 specific, but I do not
18701 know why it does this.
404ff6b5 18702
c19d1205
ZW
18703 FIXME:
18704 There is one other problem that ought to be addressed here, but
18705 which currently is not: Taking the address of a label (rather
18706 than a function) and then later jumping to that address. Such
18707 addresses also ought to have their bottom bit set (assuming that
18708 they reside in Thumb code), but at the moment they will not. */
404ff6b5 18709
c19d1205
ZW
18710bfd_boolean
18711arm_fix_adjustable (fixS * fixP)
404ff6b5 18712{
c19d1205
ZW
18713 if (fixP->fx_addsy == NULL)
18714 return 1;
404ff6b5 18715
e28387c3
PB
18716 /* Preserve relocations against symbols with function type. */
18717 if (symbol_get_bfdsym (fixP->fx_addsy)->flags & BSF_FUNCTION)
18718 return 0;
18719
c19d1205
ZW
18720 if (THUMB_IS_FUNC (fixP->fx_addsy)
18721 && fixP->fx_subsy == NULL)
18722 return 0;
a737bd4d 18723
c19d1205
ZW
18724 /* We need the symbol name for the VTABLE entries. */
18725 if ( fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
18726 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
18727 return 0;
404ff6b5 18728
c19d1205
ZW
18729 /* Don't allow symbols to be discarded on GOT related relocs. */
18730 if (fixP->fx_r_type == BFD_RELOC_ARM_PLT32
18731 || fixP->fx_r_type == BFD_RELOC_ARM_GOT32
18732 || fixP->fx_r_type == BFD_RELOC_ARM_GOTOFF
18733 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_GD32
18734 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LE32
18735 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_IE32
18736 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDM32
18737 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDO32
18738 || fixP->fx_r_type == BFD_RELOC_ARM_TARGET2)
18739 return 0;
a737bd4d 18740
4962c51a
MS
18741 /* Similarly for group relocations. */
18742 if ((fixP->fx_r_type >= BFD_RELOC_ARM_ALU_PC_G0_NC
18743 && fixP->fx_r_type <= BFD_RELOC_ARM_LDC_SB_G2)
18744 || fixP->fx_r_type == BFD_RELOC_ARM_LDR_PC_G0)
18745 return 0;
18746
c19d1205 18747 return 1;
a737bd4d 18748}
404ff6b5 18749
c19d1205
ZW
18750const char *
18751elf32_arm_target_format (void)
404ff6b5 18752{
c19d1205
ZW
18753#ifdef TE_SYMBIAN
18754 return (target_big_endian
18755 ? "elf32-bigarm-symbian"
18756 : "elf32-littlearm-symbian");
18757#elif defined (TE_VXWORKS)
18758 return (target_big_endian
18759 ? "elf32-bigarm-vxworks"
18760 : "elf32-littlearm-vxworks");
18761#else
18762 if (target_big_endian)
18763 return "elf32-bigarm";
18764 else
18765 return "elf32-littlearm";
18766#endif
404ff6b5
AH
18767}
18768
c19d1205
ZW
18769void
18770armelf_frob_symbol (symbolS * symp,
18771 int * puntp)
404ff6b5 18772{
c19d1205
ZW
18773 elf_frob_symbol (symp, puntp);
18774}
18775#endif
404ff6b5 18776
c19d1205 18777/* MD interface: Finalization. */
a737bd4d 18778
c19d1205
ZW
18779/* A good place to do this, although this was probably not intended
18780 for this kind of use. We need to dump the literal pool before
18781 references are made to a null symbol pointer. */
a737bd4d 18782
c19d1205
ZW
18783void
18784arm_cleanup (void)
18785{
18786 literal_pool * pool;
a737bd4d 18787
c19d1205
ZW
18788 for (pool = list_of_pools; pool; pool = pool->next)
18789 {
18790 /* Put it at the end of the relevent section. */
18791 subseg_set (pool->section, pool->sub_section);
18792#ifdef OBJ_ELF
18793 arm_elf_change_section ();
18794#endif
18795 s_ltorg (0);
18796 }
404ff6b5
AH
18797}
18798
c19d1205
ZW
18799/* Adjust the symbol table. This marks Thumb symbols as distinct from
18800 ARM ones. */
404ff6b5 18801
c19d1205
ZW
18802void
18803arm_adjust_symtab (void)
404ff6b5 18804{
c19d1205
ZW
18805#ifdef OBJ_COFF
18806 symbolS * sym;
404ff6b5 18807
c19d1205
ZW
18808 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
18809 {
18810 if (ARM_IS_THUMB (sym))
18811 {
18812 if (THUMB_IS_FUNC (sym))
18813 {
18814 /* Mark the symbol as a Thumb function. */
18815 if ( S_GET_STORAGE_CLASS (sym) == C_STAT
18816 || S_GET_STORAGE_CLASS (sym) == C_LABEL) /* This can happen! */
18817 S_SET_STORAGE_CLASS (sym, C_THUMBSTATFUNC);
404ff6b5 18818
c19d1205
ZW
18819 else if (S_GET_STORAGE_CLASS (sym) == C_EXT)
18820 S_SET_STORAGE_CLASS (sym, C_THUMBEXTFUNC);
18821 else
18822 as_bad (_("%s: unexpected function type: %d"),
18823 S_GET_NAME (sym), S_GET_STORAGE_CLASS (sym));
18824 }
18825 else switch (S_GET_STORAGE_CLASS (sym))
18826 {
18827 case C_EXT:
18828 S_SET_STORAGE_CLASS (sym, C_THUMBEXT);
18829 break;
18830 case C_STAT:
18831 S_SET_STORAGE_CLASS (sym, C_THUMBSTAT);
18832 break;
18833 case C_LABEL:
18834 S_SET_STORAGE_CLASS (sym, C_THUMBLABEL);
18835 break;
18836 default:
18837 /* Do nothing. */
18838 break;
18839 }
18840 }
a737bd4d 18841
c19d1205
ZW
18842 if (ARM_IS_INTERWORK (sym))
18843 coffsymbol (symbol_get_bfdsym (sym))->native->u.syment.n_flags = 0xFF;
404ff6b5 18844 }
c19d1205
ZW
18845#endif
18846#ifdef OBJ_ELF
18847 symbolS * sym;
18848 char bind;
404ff6b5 18849
c19d1205 18850 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
404ff6b5 18851 {
c19d1205
ZW
18852 if (ARM_IS_THUMB (sym))
18853 {
18854 elf_symbol_type * elf_sym;
404ff6b5 18855
c19d1205
ZW
18856 elf_sym = elf_symbol (symbol_get_bfdsym (sym));
18857 bind = ELF_ST_BIND (elf_sym->internal_elf_sym.st_info);
404ff6b5 18858
b0796911
PB
18859 if (! bfd_is_arm_special_symbol_name (elf_sym->symbol.name,
18860 BFD_ARM_SPECIAL_SYM_TYPE_ANY))
c19d1205
ZW
18861 {
18862 /* If it's a .thumb_func, declare it as so,
18863 otherwise tag label as .code 16. */
18864 if (THUMB_IS_FUNC (sym))
18865 elf_sym->internal_elf_sym.st_info =
18866 ELF_ST_INFO (bind, STT_ARM_TFUNC);
18867 else
18868 elf_sym->internal_elf_sym.st_info =
18869 ELF_ST_INFO (bind, STT_ARM_16BIT);
18870 }
18871 }
18872 }
18873#endif
404ff6b5
AH
18874}
18875
c19d1205 18876/* MD interface: Initialization. */
404ff6b5 18877
a737bd4d 18878static void
c19d1205 18879set_constant_flonums (void)
a737bd4d 18880{
c19d1205 18881 int i;
404ff6b5 18882
c19d1205
ZW
18883 for (i = 0; i < NUM_FLOAT_VALS; i++)
18884 if (atof_ieee ((char *) fp_const[i], 'x', fp_values[i]) == NULL)
18885 abort ();
a737bd4d 18886}
404ff6b5 18887
c19d1205
ZW
18888void
18889md_begin (void)
a737bd4d 18890{
c19d1205
ZW
18891 unsigned mach;
18892 unsigned int i;
404ff6b5 18893
c19d1205
ZW
18894 if ( (arm_ops_hsh = hash_new ()) == NULL
18895 || (arm_cond_hsh = hash_new ()) == NULL
18896 || (arm_shift_hsh = hash_new ()) == NULL
18897 || (arm_psr_hsh = hash_new ()) == NULL
62b3e311 18898 || (arm_v7m_psr_hsh = hash_new ()) == NULL
c19d1205 18899 || (arm_reg_hsh = hash_new ()) == NULL
62b3e311
PB
18900 || (arm_reloc_hsh = hash_new ()) == NULL
18901 || (arm_barrier_opt_hsh = hash_new ()) == NULL)
c19d1205
ZW
18902 as_fatal (_("virtual memory exhausted"));
18903
18904 for (i = 0; i < sizeof (insns) / sizeof (struct asm_opcode); i++)
18905 hash_insert (arm_ops_hsh, insns[i].template, (PTR) (insns + i));
18906 for (i = 0; i < sizeof (conds) / sizeof (struct asm_cond); i++)
18907 hash_insert (arm_cond_hsh, conds[i].template, (PTR) (conds + i));
18908 for (i = 0; i < sizeof (shift_names) / sizeof (struct asm_shift_name); i++)
18909 hash_insert (arm_shift_hsh, shift_names[i].name, (PTR) (shift_names + i));
18910 for (i = 0; i < sizeof (psrs) / sizeof (struct asm_psr); i++)
18911 hash_insert (arm_psr_hsh, psrs[i].template, (PTR) (psrs + i));
62b3e311
PB
18912 for (i = 0; i < sizeof (v7m_psrs) / sizeof (struct asm_psr); i++)
18913 hash_insert (arm_v7m_psr_hsh, v7m_psrs[i].template, (PTR) (v7m_psrs + i));
c19d1205
ZW
18914 for (i = 0; i < sizeof (reg_names) / sizeof (struct reg_entry); i++)
18915 hash_insert (arm_reg_hsh, reg_names[i].name, (PTR) (reg_names + i));
62b3e311
PB
18916 for (i = 0;
18917 i < sizeof (barrier_opt_names) / sizeof (struct asm_barrier_opt);
18918 i++)
18919 hash_insert (arm_barrier_opt_hsh, barrier_opt_names[i].template,
18920 (PTR) (barrier_opt_names + i));
c19d1205
ZW
18921#ifdef OBJ_ELF
18922 for (i = 0; i < sizeof (reloc_names) / sizeof (struct reloc_entry); i++)
18923 hash_insert (arm_reloc_hsh, reloc_names[i].name, (PTR) (reloc_names + i));
18924#endif
18925
18926 set_constant_flonums ();
404ff6b5 18927
c19d1205
ZW
18928 /* Set the cpu variant based on the command-line options. We prefer
18929 -mcpu= over -march= if both are set (as for GCC); and we prefer
18930 -mfpu= over any other way of setting the floating point unit.
18931 Use of legacy options with new options are faulted. */
e74cfd16 18932 if (legacy_cpu)
404ff6b5 18933 {
e74cfd16 18934 if (mcpu_cpu_opt || march_cpu_opt)
c19d1205
ZW
18935 as_bad (_("use of old and new-style options to set CPU type"));
18936
18937 mcpu_cpu_opt = legacy_cpu;
404ff6b5 18938 }
e74cfd16 18939 else if (!mcpu_cpu_opt)
c19d1205 18940 mcpu_cpu_opt = march_cpu_opt;
404ff6b5 18941
e74cfd16 18942 if (legacy_fpu)
c19d1205 18943 {
e74cfd16 18944 if (mfpu_opt)
c19d1205 18945 as_bad (_("use of old and new-style options to set FPU type"));
03b1477f
RE
18946
18947 mfpu_opt = legacy_fpu;
18948 }
e74cfd16 18949 else if (!mfpu_opt)
03b1477f 18950 {
c19d1205 18951#if !(defined (TE_LINUX) || defined (TE_NetBSD) || defined (TE_VXWORKS))
39c2da32
RE
18952 /* Some environments specify a default FPU. If they don't, infer it
18953 from the processor. */
e74cfd16 18954 if (mcpu_fpu_opt)
03b1477f
RE
18955 mfpu_opt = mcpu_fpu_opt;
18956 else
18957 mfpu_opt = march_fpu_opt;
39c2da32 18958#else
e74cfd16 18959 mfpu_opt = &fpu_default;
39c2da32 18960#endif
03b1477f
RE
18961 }
18962
e74cfd16 18963 if (!mfpu_opt)
03b1477f 18964 {
e74cfd16
PB
18965 if (!mcpu_cpu_opt)
18966 mfpu_opt = &fpu_default;
18967 else if (ARM_CPU_HAS_FEATURE (*mcpu_fpu_opt, arm_ext_v5))
18968 mfpu_opt = &fpu_arch_vfp_v2;
03b1477f 18969 else
e74cfd16 18970 mfpu_opt = &fpu_arch_fpa;
03b1477f
RE
18971 }
18972
ee065d83 18973#ifdef CPU_DEFAULT
e74cfd16 18974 if (!mcpu_cpu_opt)
ee065d83 18975 {
e74cfd16
PB
18976 mcpu_cpu_opt = &cpu_default;
18977 selected_cpu = cpu_default;
ee065d83 18978 }
e74cfd16
PB
18979#else
18980 if (mcpu_cpu_opt)
18981 selected_cpu = *mcpu_cpu_opt;
ee065d83 18982 else
e74cfd16 18983 mcpu_cpu_opt = &arm_arch_any;
ee065d83 18984#endif
03b1477f 18985
e74cfd16 18986 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
03b1477f 18987
e74cfd16 18988 arm_arch_used = thumb_arch_used = arm_arch_none;
ee065d83 18989
f17c130b 18990#if defined OBJ_COFF || defined OBJ_ELF
b99bd4ef 18991 {
7cc69913
NC
18992 unsigned int flags = 0;
18993
18994#if defined OBJ_ELF
18995 flags = meabi_flags;
d507cf36
PB
18996
18997 switch (meabi_flags)
33a392fb 18998 {
d507cf36 18999 case EF_ARM_EABI_UNKNOWN:
7cc69913 19000#endif
d507cf36
PB
19001 /* Set the flags in the private structure. */
19002 if (uses_apcs_26) flags |= F_APCS26;
19003 if (support_interwork) flags |= F_INTERWORK;
19004 if (uses_apcs_float) flags |= F_APCS_FLOAT;
c19d1205 19005 if (pic_code) flags |= F_PIC;
e74cfd16 19006 if (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_any_hard))
7cc69913
NC
19007 flags |= F_SOFT_FLOAT;
19008
d507cf36
PB
19009 switch (mfloat_abi_opt)
19010 {
19011 case ARM_FLOAT_ABI_SOFT:
19012 case ARM_FLOAT_ABI_SOFTFP:
19013 flags |= F_SOFT_FLOAT;
19014 break;
33a392fb 19015
d507cf36
PB
19016 case ARM_FLOAT_ABI_HARD:
19017 if (flags & F_SOFT_FLOAT)
19018 as_bad (_("hard-float conflicts with specified fpu"));
19019 break;
19020 }
03b1477f 19021
e74cfd16
PB
19022 /* Using pure-endian doubles (even if soft-float). */
19023 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_endian_pure))
7cc69913 19024 flags |= F_VFP_FLOAT;
f17c130b 19025
fde78edd 19026#if defined OBJ_ELF
e74cfd16 19027 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_arch_maverick))
d507cf36 19028 flags |= EF_ARM_MAVERICK_FLOAT;
d507cf36
PB
19029 break;
19030
8cb51566 19031 case EF_ARM_EABI_VER4:
3a4a14e9 19032 case EF_ARM_EABI_VER5:
c19d1205 19033 /* No additional flags to set. */
d507cf36
PB
19034 break;
19035
19036 default:
19037 abort ();
19038 }
7cc69913 19039#endif
b99bd4ef
NC
19040 bfd_set_private_flags (stdoutput, flags);
19041
19042 /* We have run out flags in the COFF header to encode the
19043 status of ATPCS support, so instead we create a dummy,
c19d1205 19044 empty, debug section called .arm.atpcs. */
b99bd4ef
NC
19045 if (atpcs)
19046 {
19047 asection * sec;
19048
19049 sec = bfd_make_section (stdoutput, ".arm.atpcs");
19050
19051 if (sec != NULL)
19052 {
19053 bfd_set_section_flags
19054 (stdoutput, sec, SEC_READONLY | SEC_DEBUGGING /* | SEC_HAS_CONTENTS */);
19055 bfd_set_section_size (stdoutput, sec, 0);
19056 bfd_set_section_contents (stdoutput, sec, NULL, 0, 0);
19057 }
19058 }
7cc69913 19059 }
f17c130b 19060#endif
b99bd4ef
NC
19061
19062 /* Record the CPU type as well. */
e74cfd16 19063 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt))
e16bb312 19064 mach = bfd_mach_arm_iWMMXt;
e74cfd16 19065 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_xscale))
b99bd4ef 19066 mach = bfd_mach_arm_XScale;
e74cfd16 19067 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_maverick))
fde78edd 19068 mach = bfd_mach_arm_ep9312;
e74cfd16 19069 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v5e))
b99bd4ef 19070 mach = bfd_mach_arm_5TE;
e74cfd16 19071 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v5))
b99bd4ef 19072 {
e74cfd16 19073 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
b99bd4ef
NC
19074 mach = bfd_mach_arm_5T;
19075 else
19076 mach = bfd_mach_arm_5;
19077 }
e74cfd16 19078 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4))
b99bd4ef 19079 {
e74cfd16 19080 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
b99bd4ef
NC
19081 mach = bfd_mach_arm_4T;
19082 else
19083 mach = bfd_mach_arm_4;
19084 }
e74cfd16 19085 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v3m))
b99bd4ef 19086 mach = bfd_mach_arm_3M;
e74cfd16
PB
19087 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v3))
19088 mach = bfd_mach_arm_3;
19089 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v2s))
19090 mach = bfd_mach_arm_2a;
19091 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v2))
19092 mach = bfd_mach_arm_2;
19093 else
19094 mach = bfd_mach_arm_unknown;
b99bd4ef
NC
19095
19096 bfd_set_arch_mach (stdoutput, TARGET_ARCH, mach);
19097}
19098
c19d1205 19099/* Command line processing. */
b99bd4ef 19100
c19d1205
ZW
19101/* md_parse_option
19102 Invocation line includes a switch not recognized by the base assembler.
19103 See if it's a processor-specific option.
b99bd4ef 19104
c19d1205
ZW
19105 This routine is somewhat complicated by the need for backwards
19106 compatibility (since older releases of gcc can't be changed).
19107 The new options try to make the interface as compatible as
19108 possible with GCC.
b99bd4ef 19109
c19d1205 19110 New options (supported) are:
b99bd4ef 19111
c19d1205
ZW
19112 -mcpu=<cpu name> Assemble for selected processor
19113 -march=<architecture name> Assemble for selected architecture
19114 -mfpu=<fpu architecture> Assemble for selected FPU.
19115 -EB/-mbig-endian Big-endian
19116 -EL/-mlittle-endian Little-endian
19117 -k Generate PIC code
19118 -mthumb Start in Thumb mode
19119 -mthumb-interwork Code supports ARM/Thumb interworking
b99bd4ef 19120
c19d1205 19121 For now we will also provide support for:
b99bd4ef 19122
c19d1205
ZW
19123 -mapcs-32 32-bit Program counter
19124 -mapcs-26 26-bit Program counter
19125 -macps-float Floats passed in FP registers
19126 -mapcs-reentrant Reentrant code
19127 -matpcs
19128 (sometime these will probably be replaced with -mapcs=<list of options>
19129 and -matpcs=<list of options>)
b99bd4ef 19130
c19d1205
ZW
19131 The remaining options are only supported for back-wards compatibility.
19132 Cpu variants, the arm part is optional:
19133 -m[arm]1 Currently not supported.
19134 -m[arm]2, -m[arm]250 Arm 2 and Arm 250 processor
19135 -m[arm]3 Arm 3 processor
19136 -m[arm]6[xx], Arm 6 processors
19137 -m[arm]7[xx][t][[d]m] Arm 7 processors
19138 -m[arm]8[10] Arm 8 processors
19139 -m[arm]9[20][tdmi] Arm 9 processors
19140 -mstrongarm[110[0]] StrongARM processors
19141 -mxscale XScale processors
19142 -m[arm]v[2345[t[e]]] Arm architectures
19143 -mall All (except the ARM1)
19144 FP variants:
19145 -mfpa10, -mfpa11 FPA10 and 11 co-processor instructions
19146 -mfpe-old (No float load/store multiples)
19147 -mvfpxd VFP Single precision
19148 -mvfp All VFP
19149 -mno-fpu Disable all floating point instructions
b99bd4ef 19150
c19d1205
ZW
19151 The following CPU names are recognized:
19152 arm1, arm2, arm250, arm3, arm6, arm600, arm610, arm620,
19153 arm7, arm7m, arm7d, arm7dm, arm7di, arm7dmi, arm70, arm700,
19154 arm700i, arm710 arm710t, arm720, arm720t, arm740t, arm710c,
19155 arm7100, arm7500, arm7500fe, arm7tdmi, arm8, arm810, arm9,
19156 arm920, arm920t, arm940t, arm946, arm966, arm9tdmi, arm9e,
19157 arm10t arm10e, arm1020t, arm1020e, arm10200e,
19158 strongarm, strongarm110, strongarm1100, strongarm1110, xscale.
b99bd4ef 19159
c19d1205 19160 */
b99bd4ef 19161
c19d1205 19162const char * md_shortopts = "m:k";
b99bd4ef 19163
c19d1205
ZW
19164#ifdef ARM_BI_ENDIAN
19165#define OPTION_EB (OPTION_MD_BASE + 0)
19166#define OPTION_EL (OPTION_MD_BASE + 1)
b99bd4ef 19167#else
c19d1205
ZW
19168#if TARGET_BYTES_BIG_ENDIAN
19169#define OPTION_EB (OPTION_MD_BASE + 0)
b99bd4ef 19170#else
c19d1205
ZW
19171#define OPTION_EL (OPTION_MD_BASE + 1)
19172#endif
b99bd4ef 19173#endif
b99bd4ef 19174
c19d1205 19175struct option md_longopts[] =
b99bd4ef 19176{
c19d1205
ZW
19177#ifdef OPTION_EB
19178 {"EB", no_argument, NULL, OPTION_EB},
19179#endif
19180#ifdef OPTION_EL
19181 {"EL", no_argument, NULL, OPTION_EL},
b99bd4ef 19182#endif
c19d1205
ZW
19183 {NULL, no_argument, NULL, 0}
19184};
b99bd4ef 19185
c19d1205 19186size_t md_longopts_size = sizeof (md_longopts);
b99bd4ef 19187
c19d1205 19188struct arm_option_table
b99bd4ef 19189{
c19d1205
ZW
19190 char *option; /* Option name to match. */
19191 char *help; /* Help information. */
19192 int *var; /* Variable to change. */
19193 int value; /* What to change it to. */
19194 char *deprecated; /* If non-null, print this message. */
19195};
b99bd4ef 19196
c19d1205
ZW
19197struct arm_option_table arm_opts[] =
19198{
19199 {"k", N_("generate PIC code"), &pic_code, 1, NULL},
19200 {"mthumb", N_("assemble Thumb code"), &thumb_mode, 1, NULL},
19201 {"mthumb-interwork", N_("support ARM/Thumb interworking"),
19202 &support_interwork, 1, NULL},
19203 {"mapcs-32", N_("code uses 32-bit program counter"), &uses_apcs_26, 0, NULL},
19204 {"mapcs-26", N_("code uses 26-bit program counter"), &uses_apcs_26, 1, NULL},
19205 {"mapcs-float", N_("floating point args are in fp regs"), &uses_apcs_float,
19206 1, NULL},
19207 {"mapcs-reentrant", N_("re-entrant code"), &pic_code, 1, NULL},
19208 {"matpcs", N_("code is ATPCS conformant"), &atpcs, 1, NULL},
19209 {"mbig-endian", N_("assemble for big-endian"), &target_big_endian, 1, NULL},
19210 {"mlittle-endian", N_("assemble for little-endian"), &target_big_endian, 0,
19211 NULL},
b99bd4ef 19212
c19d1205
ZW
19213 /* These are recognized by the assembler, but have no affect on code. */
19214 {"mapcs-frame", N_("use frame pointer"), NULL, 0, NULL},
19215 {"mapcs-stack-check", N_("use stack size checking"), NULL, 0, NULL},
e74cfd16
PB
19216 {NULL, NULL, NULL, 0, NULL}
19217};
19218
19219struct arm_legacy_option_table
19220{
19221 char *option; /* Option name to match. */
19222 const arm_feature_set **var; /* Variable to change. */
19223 const arm_feature_set value; /* What to change it to. */
19224 char *deprecated; /* If non-null, print this message. */
19225};
b99bd4ef 19226
e74cfd16
PB
19227const struct arm_legacy_option_table arm_legacy_opts[] =
19228{
c19d1205
ZW
19229 /* DON'T add any new processors to this list -- we want the whole list
19230 to go away... Add them to the processors table instead. */
e74cfd16
PB
19231 {"marm1", &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")},
19232 {"m1", &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")},
19233 {"marm2", &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")},
19234 {"m2", &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")},
19235 {"marm250", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")},
19236 {"m250", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")},
19237 {"marm3", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")},
19238 {"m3", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")},
19239 {"marm6", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")},
19240 {"m6", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")},
19241 {"marm600", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")},
19242 {"m600", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")},
19243 {"marm610", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")},
19244 {"m610", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")},
19245 {"marm620", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")},
19246 {"m620", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")},
19247 {"marm7", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")},
19248 {"m7", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")},
19249 {"marm70", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")},
19250 {"m70", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")},
19251 {"marm700", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")},
19252 {"m700", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")},
19253 {"marm700i", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")},
19254 {"m700i", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")},
19255 {"marm710", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")},
19256 {"m710", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")},
19257 {"marm710c", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")},
19258 {"m710c", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")},
19259 {"marm720", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")},
19260 {"m720", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")},
19261 {"marm7d", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")},
19262 {"m7d", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")},
19263 {"marm7di", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")},
19264 {"m7di", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")},
19265 {"marm7m", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")},
19266 {"m7m", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")},
19267 {"marm7dm", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")},
19268 {"m7dm", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")},
19269 {"marm7dmi", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")},
19270 {"m7dmi", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")},
19271 {"marm7100", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")},
19272 {"m7100", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")},
19273 {"marm7500", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")},
19274 {"m7500", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")},
19275 {"marm7500fe", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")},
19276 {"m7500fe", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")},
19277 {"marm7t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
19278 {"m7t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
19279 {"marm7tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
19280 {"m7tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
19281 {"marm710t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")},
19282 {"m710t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")},
19283 {"marm720t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")},
19284 {"m720t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")},
19285 {"marm740t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")},
19286 {"m740t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")},
19287 {"marm8", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")},
19288 {"m8", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")},
19289 {"marm810", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")},
19290 {"m810", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")},
19291 {"marm9", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")},
19292 {"m9", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")},
19293 {"marm9tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")},
19294 {"m9tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")},
19295 {"marm920", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")},
19296 {"m920", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")},
19297 {"marm940", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")},
19298 {"m940", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")},
19299 {"mstrongarm", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=strongarm")},
19300 {"mstrongarm110", &legacy_cpu, ARM_ARCH_V4,
c19d1205 19301 N_("use -mcpu=strongarm110")},
e74cfd16 19302 {"mstrongarm1100", &legacy_cpu, ARM_ARCH_V4,
c19d1205 19303 N_("use -mcpu=strongarm1100")},
e74cfd16 19304 {"mstrongarm1110", &legacy_cpu, ARM_ARCH_V4,
c19d1205 19305 N_("use -mcpu=strongarm1110")},
e74cfd16
PB
19306 {"mxscale", &legacy_cpu, ARM_ARCH_XSCALE, N_("use -mcpu=xscale")},
19307 {"miwmmxt", &legacy_cpu, ARM_ARCH_IWMMXT, N_("use -mcpu=iwmmxt")},
19308 {"mall", &legacy_cpu, ARM_ANY, N_("use -mcpu=all")},
7ed4c4c5 19309
c19d1205 19310 /* Architecture variants -- don't add any more to this list either. */
e74cfd16
PB
19311 {"mv2", &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")},
19312 {"marmv2", &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")},
19313 {"mv2a", &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")},
19314 {"marmv2a", &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")},
19315 {"mv3", &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")},
19316 {"marmv3", &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")},
19317 {"mv3m", &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")},
19318 {"marmv3m", &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")},
19319 {"mv4", &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")},
19320 {"marmv4", &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")},
19321 {"mv4t", &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")},
19322 {"marmv4t", &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")},
19323 {"mv5", &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")},
19324 {"marmv5", &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")},
19325 {"mv5t", &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")},
19326 {"marmv5t", &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")},
19327 {"mv5e", &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")},
19328 {"marmv5e", &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")},
7ed4c4c5 19329
c19d1205 19330 /* Floating point variants -- don't add any more to this list either. */
e74cfd16
PB
19331 {"mfpe-old", &legacy_fpu, FPU_ARCH_FPE, N_("use -mfpu=fpe")},
19332 {"mfpa10", &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa10")},
19333 {"mfpa11", &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa11")},
19334 {"mno-fpu", &legacy_fpu, ARM_ARCH_NONE,
c19d1205 19335 N_("use either -mfpu=softfpa or -mfpu=softvfp")},
7ed4c4c5 19336
e74cfd16 19337 {NULL, NULL, ARM_ARCH_NONE, NULL}
c19d1205 19338};
7ed4c4c5 19339
c19d1205 19340struct arm_cpu_option_table
7ed4c4c5 19341{
c19d1205 19342 char *name;
e74cfd16 19343 const arm_feature_set value;
c19d1205
ZW
19344 /* For some CPUs we assume an FPU unless the user explicitly sets
19345 -mfpu=... */
e74cfd16 19346 const arm_feature_set default_fpu;
ee065d83
PB
19347 /* The canonical name of the CPU, or NULL to use NAME converted to upper
19348 case. */
19349 const char *canonical_name;
c19d1205 19350};
7ed4c4c5 19351
c19d1205
ZW
19352/* This list should, at a minimum, contain all the cpu names
19353 recognized by GCC. */
e74cfd16 19354static const struct arm_cpu_option_table arm_cpus[] =
c19d1205 19355{
ee065d83
PB
19356 {"all", ARM_ANY, FPU_ARCH_FPA, NULL},
19357 {"arm1", ARM_ARCH_V1, FPU_ARCH_FPA, NULL},
19358 {"arm2", ARM_ARCH_V2, FPU_ARCH_FPA, NULL},
19359 {"arm250", ARM_ARCH_V2S, FPU_ARCH_FPA, NULL},
19360 {"arm3", ARM_ARCH_V2S, FPU_ARCH_FPA, NULL},
19361 {"arm6", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19362 {"arm60", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19363 {"arm600", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19364 {"arm610", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19365 {"arm620", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19366 {"arm7", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19367 {"arm7m", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL},
19368 {"arm7d", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19369 {"arm7dm", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL},
19370 {"arm7di", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19371 {"arm7dmi", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL},
19372 {"arm70", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19373 {"arm700", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19374 {"arm700i", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19375 {"arm710", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19376 {"arm710t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
19377 {"arm720", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19378 {"arm720t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
19379 {"arm740t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
19380 {"arm710c", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19381 {"arm7100", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19382 {"arm7500", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19383 {"arm7500fe", ARM_ARCH_V3, FPU_ARCH_FPA, NULL},
19384 {"arm7t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
19385 {"arm7tdmi", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
19386 {"arm7tdmi-s", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
19387 {"arm8", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
19388 {"arm810", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
19389 {"strongarm", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
19390 {"strongarm1", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
19391 {"strongarm110", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
19392 {"strongarm1100", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
19393 {"strongarm1110", ARM_ARCH_V4, FPU_ARCH_FPA, NULL},
19394 {"arm9", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
19395 {"arm920", ARM_ARCH_V4T, FPU_ARCH_FPA, "ARM920T"},
19396 {"arm920t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
19397 {"arm922t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
19398 {"arm940t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
19399 {"arm9tdmi", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL},
c19d1205
ZW
19400 /* For V5 or later processors we default to using VFP; but the user
19401 should really set the FPU type explicitly. */
ee065d83
PB
19402 {"arm9e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL},
19403 {"arm9e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
19404 {"arm926ej", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, "ARM926EJ-S"},
19405 {"arm926ejs", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, "ARM926EJ-S"},
19406 {"arm926ej-s", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, NULL},
19407 {"arm946e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL},
19408 {"arm946e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM946E-S"},
19409 {"arm946e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
19410 {"arm966e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL},
19411 {"arm966e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM966E-S"},
19412 {"arm966e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
19413 {"arm968e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
19414 {"arm10t", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL},
19415 {"arm10tdmi", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL},
19416 {"arm10e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
19417 {"arm1020", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM1020E"},
19418 {"arm1020t", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL},
19419 {"arm1020e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
19420 {"arm1022e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL},
19421 {"arm1026ejs", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, "ARM1026EJ-S"},
19422 {"arm1026ej-s", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, NULL},
19423 {"arm1136js", ARM_ARCH_V6, FPU_NONE, "ARM1136J-S"},
19424 {"arm1136j-s", ARM_ARCH_V6, FPU_NONE, NULL},
19425 {"arm1136jfs", ARM_ARCH_V6, FPU_ARCH_VFP_V2, "ARM1136JF-S"},
19426 {"arm1136jf-s", ARM_ARCH_V6, FPU_ARCH_VFP_V2, NULL},
19427 {"mpcore", ARM_ARCH_V6K, FPU_ARCH_VFP_V2, NULL},
19428 {"mpcorenovfp", ARM_ARCH_V6K, FPU_NONE, NULL},
19429 {"arm1156t2-s", ARM_ARCH_V6T2, FPU_NONE, NULL},
19430 {"arm1156t2f-s", ARM_ARCH_V6T2, FPU_ARCH_VFP_V2, NULL},
19431 {"arm1176jz-s", ARM_ARCH_V6ZK, FPU_NONE, NULL},
19432 {"arm1176jzf-s", ARM_ARCH_V6ZK, FPU_ARCH_VFP_V2, NULL},
5287ad62
JB
19433 {"cortex-a8", ARM_ARCH_V7A, ARM_FEATURE(0, FPU_VFP_V3
19434 | FPU_NEON_EXT_V1),
19435 NULL},
62b3e311
PB
19436 {"cortex-r4", ARM_ARCH_V7R, FPU_NONE, NULL},
19437 {"cortex-m3", ARM_ARCH_V7M, FPU_NONE, NULL},
c19d1205 19438 /* ??? XSCALE is really an architecture. */
ee065d83 19439 {"xscale", ARM_ARCH_XSCALE, FPU_ARCH_VFP_V2, NULL},
c19d1205 19440 /* ??? iwmmxt is not a processor. */
ee065d83
PB
19441 {"iwmmxt", ARM_ARCH_IWMMXT, FPU_ARCH_VFP_V2, NULL},
19442 {"i80200", ARM_ARCH_XSCALE, FPU_ARCH_VFP_V2, NULL},
c19d1205 19443 /* Maverick */
e74cfd16
PB
19444 {"ep9312", ARM_FEATURE(ARM_AEXT_V4T, ARM_CEXT_MAVERICK), FPU_ARCH_MAVERICK, "ARM920T"},
19445 {NULL, ARM_ARCH_NONE, ARM_ARCH_NONE, NULL}
c19d1205 19446};
7ed4c4c5 19447
c19d1205 19448struct arm_arch_option_table
7ed4c4c5 19449{
c19d1205 19450 char *name;
e74cfd16
PB
19451 const arm_feature_set value;
19452 const arm_feature_set default_fpu;
c19d1205 19453};
7ed4c4c5 19454
c19d1205
ZW
19455/* This list should, at a minimum, contain all the architecture names
19456 recognized by GCC. */
e74cfd16 19457static const struct arm_arch_option_table arm_archs[] =
c19d1205
ZW
19458{
19459 {"all", ARM_ANY, FPU_ARCH_FPA},
19460 {"armv1", ARM_ARCH_V1, FPU_ARCH_FPA},
19461 {"armv2", ARM_ARCH_V2, FPU_ARCH_FPA},
19462 {"armv2a", ARM_ARCH_V2S, FPU_ARCH_FPA},
19463 {"armv2s", ARM_ARCH_V2S, FPU_ARCH_FPA},
19464 {"armv3", ARM_ARCH_V3, FPU_ARCH_FPA},
19465 {"armv3m", ARM_ARCH_V3M, FPU_ARCH_FPA},
19466 {"armv4", ARM_ARCH_V4, FPU_ARCH_FPA},
19467 {"armv4xm", ARM_ARCH_V4xM, FPU_ARCH_FPA},
19468 {"armv4t", ARM_ARCH_V4T, FPU_ARCH_FPA},
19469 {"armv4txm", ARM_ARCH_V4TxM, FPU_ARCH_FPA},
19470 {"armv5", ARM_ARCH_V5, FPU_ARCH_VFP},
19471 {"armv5t", ARM_ARCH_V5T, FPU_ARCH_VFP},
19472 {"armv5txm", ARM_ARCH_V5TxM, FPU_ARCH_VFP},
19473 {"armv5te", ARM_ARCH_V5TE, FPU_ARCH_VFP},
19474 {"armv5texp", ARM_ARCH_V5TExP, FPU_ARCH_VFP},
19475 {"armv5tej", ARM_ARCH_V5TEJ, FPU_ARCH_VFP},
19476 {"armv6", ARM_ARCH_V6, FPU_ARCH_VFP},
19477 {"armv6j", ARM_ARCH_V6, FPU_ARCH_VFP},
19478 {"armv6k", ARM_ARCH_V6K, FPU_ARCH_VFP},
19479 {"armv6z", ARM_ARCH_V6Z, FPU_ARCH_VFP},
19480 {"armv6zk", ARM_ARCH_V6ZK, FPU_ARCH_VFP},
19481 {"armv6t2", ARM_ARCH_V6T2, FPU_ARCH_VFP},
19482 {"armv6kt2", ARM_ARCH_V6KT2, FPU_ARCH_VFP},
19483 {"armv6zt2", ARM_ARCH_V6ZT2, FPU_ARCH_VFP},
19484 {"armv6zkt2", ARM_ARCH_V6ZKT2, FPU_ARCH_VFP},
62b3e311
PB
19485 {"armv7", ARM_ARCH_V7, FPU_ARCH_VFP},
19486 {"armv7a", ARM_ARCH_V7A, FPU_ARCH_VFP},
19487 {"armv7r", ARM_ARCH_V7R, FPU_ARCH_VFP},
19488 {"armv7m", ARM_ARCH_V7M, FPU_ARCH_VFP},
c19d1205
ZW
19489 {"xscale", ARM_ARCH_XSCALE, FPU_ARCH_VFP},
19490 {"iwmmxt", ARM_ARCH_IWMMXT, FPU_ARCH_VFP},
e74cfd16 19491 {NULL, ARM_ARCH_NONE, ARM_ARCH_NONE}
c19d1205 19492};
7ed4c4c5 19493
c19d1205 19494/* ISA extensions in the co-processor space. */
e74cfd16 19495struct arm_option_cpu_value_table
c19d1205
ZW
19496{
19497 char *name;
e74cfd16 19498 const arm_feature_set value;
c19d1205 19499};
7ed4c4c5 19500
e74cfd16 19501static const struct arm_option_cpu_value_table arm_extensions[] =
c19d1205 19502{
e74cfd16
PB
19503 {"maverick", ARM_FEATURE (0, ARM_CEXT_MAVERICK)},
19504 {"xscale", ARM_FEATURE (0, ARM_CEXT_XSCALE)},
19505 {"iwmmxt", ARM_FEATURE (0, ARM_CEXT_IWMMXT)},
19506 {NULL, ARM_ARCH_NONE}
c19d1205 19507};
7ed4c4c5 19508
c19d1205
ZW
19509/* This list should, at a minimum, contain all the fpu names
19510 recognized by GCC. */
e74cfd16 19511static const struct arm_option_cpu_value_table arm_fpus[] =
c19d1205
ZW
19512{
19513 {"softfpa", FPU_NONE},
19514 {"fpe", FPU_ARCH_FPE},
19515 {"fpe2", FPU_ARCH_FPE},
19516 {"fpe3", FPU_ARCH_FPA}, /* Third release supports LFM/SFM. */
19517 {"fpa", FPU_ARCH_FPA},
19518 {"fpa10", FPU_ARCH_FPA},
19519 {"fpa11", FPU_ARCH_FPA},
19520 {"arm7500fe", FPU_ARCH_FPA},
19521 {"softvfp", FPU_ARCH_VFP},
19522 {"softvfp+vfp", FPU_ARCH_VFP_V2},
19523 {"vfp", FPU_ARCH_VFP_V2},
19524 {"vfp9", FPU_ARCH_VFP_V2},
5287ad62 19525 {"vfp3", FPU_ARCH_VFP_V3},
c19d1205
ZW
19526 {"vfp10", FPU_ARCH_VFP_V2},
19527 {"vfp10-r0", FPU_ARCH_VFP_V1},
19528 {"vfpxd", FPU_ARCH_VFP_V1xD},
19529 {"arm1020t", FPU_ARCH_VFP_V1},
19530 {"arm1020e", FPU_ARCH_VFP_V2},
19531 {"arm1136jfs", FPU_ARCH_VFP_V2},
19532 {"arm1136jf-s", FPU_ARCH_VFP_V2},
19533 {"maverick", FPU_ARCH_MAVERICK},
5287ad62 19534 {"neon", FPU_ARCH_VFP_V3_PLUS_NEON_V1},
e74cfd16
PB
19535 {NULL, ARM_ARCH_NONE}
19536};
19537
19538struct arm_option_value_table
19539{
19540 char *name;
19541 long value;
c19d1205 19542};
7ed4c4c5 19543
e74cfd16 19544static const struct arm_option_value_table arm_float_abis[] =
c19d1205
ZW
19545{
19546 {"hard", ARM_FLOAT_ABI_HARD},
19547 {"softfp", ARM_FLOAT_ABI_SOFTFP},
19548 {"soft", ARM_FLOAT_ABI_SOFT},
e74cfd16 19549 {NULL, 0}
c19d1205 19550};
7ed4c4c5 19551
c19d1205 19552#ifdef OBJ_ELF
3a4a14e9 19553/* We only know how to output GNU and ver 4/5 (AAELF) formats. */
e74cfd16 19554static const struct arm_option_value_table arm_eabis[] =
c19d1205
ZW
19555{
19556 {"gnu", EF_ARM_EABI_UNKNOWN},
19557 {"4", EF_ARM_EABI_VER4},
3a4a14e9 19558 {"5", EF_ARM_EABI_VER5},
e74cfd16 19559 {NULL, 0}
c19d1205
ZW
19560};
19561#endif
7ed4c4c5 19562
c19d1205
ZW
19563struct arm_long_option_table
19564{
19565 char * option; /* Substring to match. */
19566 char * help; /* Help information. */
19567 int (* func) (char * subopt); /* Function to decode sub-option. */
19568 char * deprecated; /* If non-null, print this message. */
19569};
7ed4c4c5
NC
19570
19571static int
e74cfd16 19572arm_parse_extension (char * str, const arm_feature_set **opt_p)
7ed4c4c5 19573{
e74cfd16
PB
19574 arm_feature_set *ext_set = xmalloc (sizeof (arm_feature_set));
19575
19576 /* Copy the feature set, so that we can modify it. */
19577 *ext_set = **opt_p;
19578 *opt_p = ext_set;
19579
c19d1205 19580 while (str != NULL && *str != 0)
7ed4c4c5 19581 {
e74cfd16 19582 const struct arm_option_cpu_value_table * opt;
c19d1205
ZW
19583 char * ext;
19584 int optlen;
7ed4c4c5 19585
c19d1205
ZW
19586 if (*str != '+')
19587 {
19588 as_bad (_("invalid architectural extension"));
19589 return 0;
19590 }
7ed4c4c5 19591
c19d1205
ZW
19592 str++;
19593 ext = strchr (str, '+');
7ed4c4c5 19594
c19d1205
ZW
19595 if (ext != NULL)
19596 optlen = ext - str;
19597 else
19598 optlen = strlen (str);
7ed4c4c5 19599
c19d1205
ZW
19600 if (optlen == 0)
19601 {
19602 as_bad (_("missing architectural extension"));
19603 return 0;
19604 }
7ed4c4c5 19605
c19d1205
ZW
19606 for (opt = arm_extensions; opt->name != NULL; opt++)
19607 if (strncmp (opt->name, str, optlen) == 0)
19608 {
e74cfd16 19609 ARM_MERGE_FEATURE_SETS (*ext_set, *ext_set, opt->value);
c19d1205
ZW
19610 break;
19611 }
7ed4c4c5 19612
c19d1205
ZW
19613 if (opt->name == NULL)
19614 {
19615 as_bad (_("unknown architectural extnsion `%s'"), str);
19616 return 0;
19617 }
7ed4c4c5 19618
c19d1205
ZW
19619 str = ext;
19620 };
7ed4c4c5 19621
c19d1205
ZW
19622 return 1;
19623}
7ed4c4c5 19624
c19d1205
ZW
19625static int
19626arm_parse_cpu (char * str)
7ed4c4c5 19627{
e74cfd16 19628 const struct arm_cpu_option_table * opt;
c19d1205
ZW
19629 char * ext = strchr (str, '+');
19630 int optlen;
7ed4c4c5 19631
c19d1205
ZW
19632 if (ext != NULL)
19633 optlen = ext - str;
7ed4c4c5 19634 else
c19d1205 19635 optlen = strlen (str);
7ed4c4c5 19636
c19d1205 19637 if (optlen == 0)
7ed4c4c5 19638 {
c19d1205
ZW
19639 as_bad (_("missing cpu name `%s'"), str);
19640 return 0;
7ed4c4c5
NC
19641 }
19642
c19d1205
ZW
19643 for (opt = arm_cpus; opt->name != NULL; opt++)
19644 if (strncmp (opt->name, str, optlen) == 0)
19645 {
e74cfd16
PB
19646 mcpu_cpu_opt = &opt->value;
19647 mcpu_fpu_opt = &opt->default_fpu;
ee065d83
PB
19648 if (opt->canonical_name)
19649 strcpy(selected_cpu_name, opt->canonical_name);
19650 else
19651 {
19652 int i;
19653 for (i = 0; i < optlen; i++)
19654 selected_cpu_name[i] = TOUPPER (opt->name[i]);
19655 selected_cpu_name[i] = 0;
19656 }
7ed4c4c5 19657
c19d1205
ZW
19658 if (ext != NULL)
19659 return arm_parse_extension (ext, &mcpu_cpu_opt);
7ed4c4c5 19660
c19d1205
ZW
19661 return 1;
19662 }
7ed4c4c5 19663
c19d1205
ZW
19664 as_bad (_("unknown cpu `%s'"), str);
19665 return 0;
7ed4c4c5
NC
19666}
19667
c19d1205
ZW
19668static int
19669arm_parse_arch (char * str)
7ed4c4c5 19670{
e74cfd16 19671 const struct arm_arch_option_table *opt;
c19d1205
ZW
19672 char *ext = strchr (str, '+');
19673 int optlen;
7ed4c4c5 19674
c19d1205
ZW
19675 if (ext != NULL)
19676 optlen = ext - str;
7ed4c4c5 19677 else
c19d1205 19678 optlen = strlen (str);
7ed4c4c5 19679
c19d1205 19680 if (optlen == 0)
7ed4c4c5 19681 {
c19d1205
ZW
19682 as_bad (_("missing architecture name `%s'"), str);
19683 return 0;
7ed4c4c5
NC
19684 }
19685
c19d1205
ZW
19686 for (opt = arm_archs; opt->name != NULL; opt++)
19687 if (streq (opt->name, str))
19688 {
e74cfd16
PB
19689 march_cpu_opt = &opt->value;
19690 march_fpu_opt = &opt->default_fpu;
ee065d83 19691 strcpy(selected_cpu_name, opt->name);
7ed4c4c5 19692
c19d1205
ZW
19693 if (ext != NULL)
19694 return arm_parse_extension (ext, &march_cpu_opt);
7ed4c4c5 19695
c19d1205
ZW
19696 return 1;
19697 }
19698
19699 as_bad (_("unknown architecture `%s'\n"), str);
19700 return 0;
7ed4c4c5 19701}
eb043451 19702
c19d1205
ZW
19703static int
19704arm_parse_fpu (char * str)
19705{
e74cfd16 19706 const struct arm_option_cpu_value_table * opt;
b99bd4ef 19707
c19d1205
ZW
19708 for (opt = arm_fpus; opt->name != NULL; opt++)
19709 if (streq (opt->name, str))
19710 {
e74cfd16 19711 mfpu_opt = &opt->value;
c19d1205
ZW
19712 return 1;
19713 }
b99bd4ef 19714
c19d1205
ZW
19715 as_bad (_("unknown floating point format `%s'\n"), str);
19716 return 0;
19717}
19718
19719static int
19720arm_parse_float_abi (char * str)
b99bd4ef 19721{
e74cfd16 19722 const struct arm_option_value_table * opt;
b99bd4ef 19723
c19d1205
ZW
19724 for (opt = arm_float_abis; opt->name != NULL; opt++)
19725 if (streq (opt->name, str))
19726 {
19727 mfloat_abi_opt = opt->value;
19728 return 1;
19729 }
cc8a6dd0 19730
c19d1205
ZW
19731 as_bad (_("unknown floating point abi `%s'\n"), str);
19732 return 0;
19733}
b99bd4ef 19734
c19d1205
ZW
19735#ifdef OBJ_ELF
19736static int
19737arm_parse_eabi (char * str)
19738{
e74cfd16 19739 const struct arm_option_value_table *opt;
cc8a6dd0 19740
c19d1205
ZW
19741 for (opt = arm_eabis; opt->name != NULL; opt++)
19742 if (streq (opt->name, str))
19743 {
19744 meabi_flags = opt->value;
19745 return 1;
19746 }
19747 as_bad (_("unknown EABI `%s'\n"), str);
19748 return 0;
19749}
19750#endif
cc8a6dd0 19751
c19d1205
ZW
19752struct arm_long_option_table arm_long_opts[] =
19753{
19754 {"mcpu=", N_("<cpu name>\t assemble for CPU <cpu name>"),
19755 arm_parse_cpu, NULL},
19756 {"march=", N_("<arch name>\t assemble for architecture <arch name>"),
19757 arm_parse_arch, NULL},
19758 {"mfpu=", N_("<fpu name>\t assemble for FPU architecture <fpu name>"),
19759 arm_parse_fpu, NULL},
19760 {"mfloat-abi=", N_("<abi>\t assemble for floating point ABI <abi>"),
19761 arm_parse_float_abi, NULL},
19762#ifdef OBJ_ELF
19763 {"meabi=", N_("<ver>\t assemble for eabi version <ver>"),
19764 arm_parse_eabi, NULL},
19765#endif
19766 {NULL, NULL, 0, NULL}
19767};
cc8a6dd0 19768
c19d1205
ZW
19769int
19770md_parse_option (int c, char * arg)
19771{
19772 struct arm_option_table *opt;
e74cfd16 19773 const struct arm_legacy_option_table *fopt;
c19d1205 19774 struct arm_long_option_table *lopt;
b99bd4ef 19775
c19d1205 19776 switch (c)
b99bd4ef 19777 {
c19d1205
ZW
19778#ifdef OPTION_EB
19779 case OPTION_EB:
19780 target_big_endian = 1;
19781 break;
19782#endif
cc8a6dd0 19783
c19d1205
ZW
19784#ifdef OPTION_EL
19785 case OPTION_EL:
19786 target_big_endian = 0;
19787 break;
19788#endif
b99bd4ef 19789
c19d1205
ZW
19790 case 'a':
19791 /* Listing option. Just ignore these, we don't support additional
19792 ones. */
19793 return 0;
b99bd4ef 19794
c19d1205
ZW
19795 default:
19796 for (opt = arm_opts; opt->option != NULL; opt++)
19797 {
19798 if (c == opt->option[0]
19799 && ((arg == NULL && opt->option[1] == 0)
19800 || streq (arg, opt->option + 1)))
19801 {
19802#if WARN_DEPRECATED
19803 /* If the option is deprecated, tell the user. */
19804 if (opt->deprecated != NULL)
19805 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c,
19806 arg ? arg : "", _(opt->deprecated));
19807#endif
b99bd4ef 19808
c19d1205
ZW
19809 if (opt->var != NULL)
19810 *opt->var = opt->value;
cc8a6dd0 19811
c19d1205
ZW
19812 return 1;
19813 }
19814 }
b99bd4ef 19815
e74cfd16
PB
19816 for (fopt = arm_legacy_opts; fopt->option != NULL; fopt++)
19817 {
19818 if (c == fopt->option[0]
19819 && ((arg == NULL && fopt->option[1] == 0)
19820 || streq (arg, fopt->option + 1)))
19821 {
19822#if WARN_DEPRECATED
19823 /* If the option is deprecated, tell the user. */
19824 if (fopt->deprecated != NULL)
19825 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c,
19826 arg ? arg : "", _(fopt->deprecated));
19827#endif
19828
19829 if (fopt->var != NULL)
19830 *fopt->var = &fopt->value;
19831
19832 return 1;
19833 }
19834 }
19835
c19d1205
ZW
19836 for (lopt = arm_long_opts; lopt->option != NULL; lopt++)
19837 {
19838 /* These options are expected to have an argument. */
19839 if (c == lopt->option[0]
19840 && arg != NULL
19841 && strncmp (arg, lopt->option + 1,
19842 strlen (lopt->option + 1)) == 0)
19843 {
19844#if WARN_DEPRECATED
19845 /* If the option is deprecated, tell the user. */
19846 if (lopt->deprecated != NULL)
19847 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c, arg,
19848 _(lopt->deprecated));
19849#endif
b99bd4ef 19850
c19d1205
ZW
19851 /* Call the sup-option parser. */
19852 return lopt->func (arg + strlen (lopt->option) - 1);
19853 }
19854 }
a737bd4d 19855
c19d1205
ZW
19856 return 0;
19857 }
a394c00f 19858
c19d1205
ZW
19859 return 1;
19860}
a394c00f 19861
c19d1205
ZW
19862void
19863md_show_usage (FILE * fp)
a394c00f 19864{
c19d1205
ZW
19865 struct arm_option_table *opt;
19866 struct arm_long_option_table *lopt;
a394c00f 19867
c19d1205 19868 fprintf (fp, _(" ARM-specific assembler options:\n"));
a394c00f 19869
c19d1205
ZW
19870 for (opt = arm_opts; opt->option != NULL; opt++)
19871 if (opt->help != NULL)
19872 fprintf (fp, " -%-23s%s\n", opt->option, _(opt->help));
a394c00f 19873
c19d1205
ZW
19874 for (lopt = arm_long_opts; lopt->option != NULL; lopt++)
19875 if (lopt->help != NULL)
19876 fprintf (fp, " -%s%s\n", lopt->option, _(lopt->help));
a394c00f 19877
c19d1205
ZW
19878#ifdef OPTION_EB
19879 fprintf (fp, _("\
19880 -EB assemble code for a big-endian cpu\n"));
a394c00f
NC
19881#endif
19882
c19d1205
ZW
19883#ifdef OPTION_EL
19884 fprintf (fp, _("\
19885 -EL assemble code for a little-endian cpu\n"));
a737bd4d 19886#endif
c19d1205 19887}
ee065d83
PB
19888
19889
19890#ifdef OBJ_ELF
62b3e311
PB
19891typedef struct
19892{
19893 int val;
19894 arm_feature_set flags;
19895} cpu_arch_ver_table;
19896
19897/* Mapping from CPU features to EABI CPU arch values. Table must be sorted
19898 least features first. */
19899static const cpu_arch_ver_table cpu_arch_ver[] =
19900{
19901 {1, ARM_ARCH_V4},
19902 {2, ARM_ARCH_V4T},
19903 {3, ARM_ARCH_V5},
19904 {4, ARM_ARCH_V5TE},
19905 {5, ARM_ARCH_V5TEJ},
19906 {6, ARM_ARCH_V6},
19907 {7, ARM_ARCH_V6Z},
19908 {8, ARM_ARCH_V6K},
19909 {9, ARM_ARCH_V6T2},
19910 {10, ARM_ARCH_V7A},
19911 {10, ARM_ARCH_V7R},
19912 {10, ARM_ARCH_V7M},
19913 {0, ARM_ARCH_NONE}
19914};
19915
ee065d83
PB
19916/* Set the public EABI object attributes. */
19917static void
19918aeabi_set_public_attributes (void)
19919{
19920 int arch;
e74cfd16 19921 arm_feature_set flags;
62b3e311
PB
19922 arm_feature_set tmp;
19923 const cpu_arch_ver_table *p;
ee065d83
PB
19924
19925 /* Choose the architecture based on the capabilities of the requested cpu
19926 (if any) and/or the instructions actually used. */
e74cfd16
PB
19927 ARM_MERGE_FEATURE_SETS (flags, arm_arch_used, thumb_arch_used);
19928 ARM_MERGE_FEATURE_SETS (flags, flags, *mfpu_opt);
19929 ARM_MERGE_FEATURE_SETS (flags, flags, selected_cpu);
5287ad62 19930
62b3e311
PB
19931 tmp = flags;
19932 arch = 0;
19933 for (p = cpu_arch_ver; p->val; p++)
19934 {
19935 if (ARM_CPU_HAS_FEATURE (tmp, p->flags))
19936 {
19937 arch = p->val;
19938 ARM_CLEAR_FEATURE (tmp, tmp, p->flags);
19939 }
19940 }
ee065d83
PB
19941
19942 /* Tag_CPU_name. */
19943 if (selected_cpu_name[0])
19944 {
19945 char *p;
19946
19947 p = selected_cpu_name;
19948 if (strncmp(p, "armv", 4) == 0)
19949 {
19950 int i;
19951
19952 p += 4;
19953 for (i = 0; p[i]; i++)
19954 p[i] = TOUPPER (p[i]);
19955 }
19956 elf32_arm_add_eabi_attr_string (stdoutput, 5, p);
19957 }
19958 /* Tag_CPU_arch. */
19959 elf32_arm_add_eabi_attr_int (stdoutput, 6, arch);
62b3e311
PB
19960 /* Tag_CPU_arch_profile. */
19961 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v7a))
19962 elf32_arm_add_eabi_attr_int (stdoutput, 7, 'A');
19963 else if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v7r))
19964 elf32_arm_add_eabi_attr_int (stdoutput, 7, 'R');
19965 else if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v7m))
19966 elf32_arm_add_eabi_attr_int (stdoutput, 7, 'M');
ee065d83 19967 /* Tag_ARM_ISA_use. */
e74cfd16 19968 if (ARM_CPU_HAS_FEATURE (arm_arch_used, arm_arch_full))
ee065d83
PB
19969 elf32_arm_add_eabi_attr_int (stdoutput, 8, 1);
19970 /* Tag_THUMB_ISA_use. */
e74cfd16 19971 if (ARM_CPU_HAS_FEATURE (thumb_arch_used, arm_arch_full))
ee065d83 19972 elf32_arm_add_eabi_attr_int (stdoutput, 9,
e74cfd16 19973 ARM_CPU_HAS_FEATURE (thumb_arch_used, arm_arch_t2) ? 2 : 1);
ee065d83 19974 /* Tag_VFP_arch. */
5287ad62
JB
19975 if (ARM_CPU_HAS_FEATURE (thumb_arch_used, fpu_vfp_ext_v3)
19976 || ARM_CPU_HAS_FEATURE (arm_arch_used, fpu_vfp_ext_v3))
19977 elf32_arm_add_eabi_attr_int (stdoutput, 10, 3);
19978 else if (ARM_CPU_HAS_FEATURE (thumb_arch_used, fpu_vfp_ext_v2)
19979 || ARM_CPU_HAS_FEATURE (arm_arch_used, fpu_vfp_ext_v2))
ee065d83 19980 elf32_arm_add_eabi_attr_int (stdoutput, 10, 2);
5287ad62
JB
19981 else if (ARM_CPU_HAS_FEATURE (thumb_arch_used, fpu_vfp_ext_v1)
19982 || ARM_CPU_HAS_FEATURE (arm_arch_used, fpu_vfp_ext_v1)
19983 || ARM_CPU_HAS_FEATURE (thumb_arch_used, fpu_vfp_ext_v1xd)
19984 || ARM_CPU_HAS_FEATURE (arm_arch_used, fpu_vfp_ext_v1xd))
ee065d83
PB
19985 elf32_arm_add_eabi_attr_int (stdoutput, 10, 1);
19986 /* Tag_WMMX_arch. */
e74cfd16
PB
19987 if (ARM_CPU_HAS_FEATURE (thumb_arch_used, arm_cext_iwmmxt)
19988 || ARM_CPU_HAS_FEATURE (arm_arch_used, arm_cext_iwmmxt))
ee065d83 19989 elf32_arm_add_eabi_attr_int (stdoutput, 11, 1);
5287ad62
JB
19990 /* Tag_NEON_arch. */
19991 if (ARM_CPU_HAS_FEATURE (thumb_arch_used, fpu_neon_ext_v1)
19992 || ARM_CPU_HAS_FEATURE (arm_arch_used, fpu_neon_ext_v1))
19993 elf32_arm_add_eabi_attr_int (stdoutput, 12, 1);
ee065d83
PB
19994}
19995
19996/* Add the .ARM.attributes section. */
19997void
19998arm_md_end (void)
19999{
20000 segT s;
20001 char *p;
20002 addressT addr;
20003 offsetT size;
20004
20005 if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4)
20006 return;
20007
20008 aeabi_set_public_attributes ();
20009 size = elf32_arm_eabi_attr_size (stdoutput);
20010 s = subseg_new (".ARM.attributes", 0);
20011 bfd_set_section_flags (stdoutput, s, SEC_READONLY | SEC_DATA);
20012 addr = frag_now_fix ();
20013 p = frag_more (size);
20014 elf32_arm_set_eabi_attr_contents (stdoutput, (bfd_byte *)p, size);
20015}
8463be01 20016#endif /* OBJ_ELF */
ee065d83
PB
20017
20018
20019/* Parse a .cpu directive. */
20020
20021static void
20022s_arm_cpu (int ignored ATTRIBUTE_UNUSED)
20023{
e74cfd16 20024 const struct arm_cpu_option_table *opt;
ee065d83
PB
20025 char *name;
20026 char saved_char;
20027
20028 name = input_line_pointer;
20029 while (*input_line_pointer && !ISSPACE(*input_line_pointer))
20030 input_line_pointer++;
20031 saved_char = *input_line_pointer;
20032 *input_line_pointer = 0;
20033
20034 /* Skip the first "all" entry. */
20035 for (opt = arm_cpus + 1; opt->name != NULL; opt++)
20036 if (streq (opt->name, name))
20037 {
e74cfd16
PB
20038 mcpu_cpu_opt = &opt->value;
20039 selected_cpu = opt->value;
ee065d83
PB
20040 if (opt->canonical_name)
20041 strcpy(selected_cpu_name, opt->canonical_name);
20042 else
20043 {
20044 int i;
20045 for (i = 0; opt->name[i]; i++)
20046 selected_cpu_name[i] = TOUPPER (opt->name[i]);
20047 selected_cpu_name[i] = 0;
20048 }
e74cfd16 20049 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
ee065d83
PB
20050 *input_line_pointer = saved_char;
20051 demand_empty_rest_of_line ();
20052 return;
20053 }
20054 as_bad (_("unknown cpu `%s'"), name);
20055 *input_line_pointer = saved_char;
20056 ignore_rest_of_line ();
20057}
20058
20059
20060/* Parse a .arch directive. */
20061
20062static void
20063s_arm_arch (int ignored ATTRIBUTE_UNUSED)
20064{
e74cfd16 20065 const struct arm_arch_option_table *opt;
ee065d83
PB
20066 char saved_char;
20067 char *name;
20068
20069 name = input_line_pointer;
20070 while (*input_line_pointer && !ISSPACE(*input_line_pointer))
20071 input_line_pointer++;
20072 saved_char = *input_line_pointer;
20073 *input_line_pointer = 0;
20074
20075 /* Skip the first "all" entry. */
20076 for (opt = arm_archs + 1; opt->name != NULL; opt++)
20077 if (streq (opt->name, name))
20078 {
e74cfd16
PB
20079 mcpu_cpu_opt = &opt->value;
20080 selected_cpu = opt->value;
ee065d83 20081 strcpy(selected_cpu_name, opt->name);
e74cfd16 20082 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
ee065d83
PB
20083 *input_line_pointer = saved_char;
20084 demand_empty_rest_of_line ();
20085 return;
20086 }
20087
20088 as_bad (_("unknown architecture `%s'\n"), name);
20089 *input_line_pointer = saved_char;
20090 ignore_rest_of_line ();
20091}
20092
20093
20094/* Parse a .fpu directive. */
20095
20096static void
20097s_arm_fpu (int ignored ATTRIBUTE_UNUSED)
20098{
e74cfd16 20099 const struct arm_option_cpu_value_table *opt;
ee065d83
PB
20100 char saved_char;
20101 char *name;
20102
20103 name = input_line_pointer;
20104 while (*input_line_pointer && !ISSPACE(*input_line_pointer))
20105 input_line_pointer++;
20106 saved_char = *input_line_pointer;
20107 *input_line_pointer = 0;
20108
20109 for (opt = arm_fpus; opt->name != NULL; opt++)
20110 if (streq (opt->name, name))
20111 {
e74cfd16
PB
20112 mfpu_opt = &opt->value;
20113 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
ee065d83
PB
20114 *input_line_pointer = saved_char;
20115 demand_empty_rest_of_line ();
20116 return;
20117 }
20118
20119 as_bad (_("unknown floating point format `%s'\n"), name);
20120 *input_line_pointer = saved_char;
20121 ignore_rest_of_line ();
20122}
ee065d83 20123