]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - sim/aarch64/ChangeLog
Automatic date update in version.in
[thirdparty/binutils-gdb.git] / sim / aarch64 / ChangeLog
CommitLineData
68ed2854
MF
12021-01-11 Mike Frysinger <vapier@gentoo.org>
2
3 * config.in, configure: Regenerate.
4
bf470982
MF
52021-01-09 Mike Frysinger <vapier@gentoo.org>
6
7 * configure: Regenerate.
8
46f900c0
MF
92021-01-08 Mike Frysinger <vapier@gentoo.org>
10
11 * configure: Regenerate.
12
dfb856ba
MF
132021-01-04 Mike Frysinger <vapier@gentoo.org>
14
15 * configure: Regenerate.
16
69b1ffdb
CB
172020-02-06 Carlo Bramini <carlo_bramini@users.sourceforge.net>
18
19 PR sim/25318
20 * simulator.c (blr): Read destination register before calling
21 aarch64_save_LR.
22
cd5b6074
AB
232019-03-28 Andrew Burgess <andrew.burgess@embecosm.com>
24
25 * cpustate.c: Add 'libiberty.h' include.
26 * interp.c: Add 'sim-assert.h' include.
27
5c887dd5
JB
282017-09-06 John Baldwin <jhb@FreeBSD.org>
29
30 * configure: Regenerate.
31
bf155438
JW
322017-04-22 Jim Wilson <jim.wilson@linaro.org>
33
34 * simulator.c (vec_load): Add M argument. Rewrite to iterate over
35 registers based on structure size.
36 (LD4, LD3, LD2, LD1_2, LD1_3, LD1_4): Pass new arg to vec_load.
37 (LD1_1): Replace with call to vec_load.
38 (vec_store): Add new M argument. Rewrite to iterate over registers
39 based on structure size.
40 (ST4, ST3, ST2, ST1_2, ST1_3, ST1_4): Pass new arg to vec_store.
41 (ST1_1): Replace with call to vec_store.
42
ae27d3fe
JW
432017-04-08 Jim Wilson <jim.wilson@linaro.org>
44
b630840c
JW
45 * simulator.c (do_vec_FCVTL): New.
46 (do_vec_op1): Call do_vec_FCVTL.
47
ae27d3fe
JW
48 * simulator.c (do_scalar_FCMGE_zero, do_scalar_FCMLE_zero,
49 do_scalar_FCMGT_zero, do_scalar_FCMEQ_zero, do_scalar_FCMLT_zero): New.
50 (do_scalar_vec): Add calls to new functions.
51
f1241682
JW
522017-03-25 Jim Wilson <jim.wilson@linaro.org>
53
54 * simulator.c (set_flags_for_add32): Cast result to uint32_t in carry
55 flag check.
56
8ecbe595
JW
572017-03-03 Jim Wilson <jim.wilson@linaro.org>
58
59 * simulator.c (mul64hi): Shift carry left by 32.
60 (smulh): Change signum to negate. If negate, invert result, and add
61 carry bit if low part of multiply result is zero.
62
ac189e7b
JW
632017-02-25 Jim Wilson <jim.wilson@linaro.org>
64
152e1e1b
JW
65 * simulator.c (do_vec_SMOV_into_scalar): New.
66 (do_vec_UMOV_into_scalar): Renamed from do_vec_MOV_into_scalar.
67 Rewritten.
68 (do_vec_UMOV): Merged into do_vec_UMOV_into_scalar and deleted.
69 (do_vec_op1): Move do_vec_TRN call and do_vec_UZP call. Add
70 do_vec_SMOV_into_scalar call. Delete do_vec_MOV_into_scalar and
71 do_vec_UMOV calls. Add do_vec_UMOV_into_scalar call.
72
ac189e7b
JW
73 * simulator.c (popcount): New.
74 (do_vec_CNT): New.
75 (do_vec_op1): Add do_vec_CNT call.
76
2e7e5e28
JW
772017-02-19 Jim Wilson <jim.wilson@linaro.org>
78
79 * simulator.c (do_vec_ADDV): Mov val declaration inside each case,
80 with type set to input type size.
81 (do_vec_xtl): Change bias from 3 to 4 for byte case.
82
e8f42b5e
JW
832017-02-14 Jim Wilson <jim.wilson@linaro.org>
84
742e3a77
JW
85 * simulator.c (do_vec_MLA): Rewrite switch body.
86
bf25e9a0
JW
87 * simulator.c (do_vec_bit): Change loop limits from 16 and 8 to 4 and
88 2. Move test_false if inside loop. Fix logic for computing result
89 stored to vd.
90
e8f42b5e
JW
91 * simulator.c: (LDn_STn_SINGLE_LANE_AND_SIZE): New.
92 (do_vec_LDn_single, do_vec_STn_single): New.
93 (do_vec_LDnR): Add and set new nregs var. Replace switch on nregs with
94 loop over nregs using new var n. Add n times size to address in loop.
95 Add n to vd in loop.
96 (do_vec_load_store): Add comment for instruction bit 24. New var
97 single to hold instruction bit 24. Add new code to use single. Move
98 ldnr support inside single if statements. Fix ldnr register counts
99 inside post if statement. Change HALT_NYI calls to HALT_UNALLOC.
100
fbf32f63
JW
1012017-01-23 Jim Wilson <jim.wilson@linaro.org>
102
103 * simulator.c (do_vec_compare): Add case 0x23 for CMTST.
104
05b3d79d
JW
1052017-01-17 Jim Wilson <jim.wilson@linaro.org>
106
107 * simulator.c (do_vec_ADDV): Call aarch64_set_vec_u64 instead of
108 aarch64_set_reg_u64. In case 2, call HALT_UNALLOC if not full. In
109 case 3, call HALT_UNALLOC unconditionally.
110 (do_vec_XTN): Delete shifts. In case 2, change index from i + 4 to
111 i + 2. Delete if on bias, change index to i + bias * X.
112
a4fb5981
JW
1132017-01-09 Jim Wilson <jim.wilson@linaro.org>
114
115 * simulator.c (do_vec_UZP): Rewrite.
116
c0386d4d
JW
1172017-01-04 Jim Wilson <jim.wilson@linaro.org>
118
119 * cpustate.c: Include math.h.
120 (aarch64_set_FP_float): Use signbit to check for signed zero.
121 (aarch64_set_FP_double): Likewise.
122 * simulator.c (do_vec_MOV_immediate, case 0x8): Add missing break.
123 (do_vec_mul): In all DO_VEC_WIDENING_MUL calls, make second and fourth
124 args same size as third arg.
125 (fmaxnm): Use isnan instead of fpclassify.
126 (fminnm, dmaxnm, dminnm): Likewise.
127 (do_vec_MLS): Reverse order of subtraction operands.
128 (dexSimpleFPCondSelect): Call aarch64_get_FP_double or
129 aarch64_get_FP_float to get source register contents.
130 (UINT_MIN, ULONG_MIN, FLOAT_UINT_MAX, FLOAT_UINT_MIN,
131 DOUBLE_UINT_MAX, DOUBLE_UINT_MIN, FLOAT_ULONG_MAX, FLOAT_ULONG_MIN,
132 DOUBLE_ULONG_MAX, DOUBLE_ULONG_MIN): New.
133 (do_fcvtzu): Use ULONG instead of LONG, and UINT instead of INT in
134 raise_exception calls.
135
87903eaf
JW
1362016-12-21 Jim Wilson <jim.wilson@linaro.org>
137
138 * simulator.c (set_flags_for_float_compare): Add code to handle Inf.
139 Add comment to document NaN issue.
140 (set_flags_for_double_compare): Likewise.
141
963201cf
JW
1422016-12-13 Jim Wilson <jim.wilson@linaro.org>
143
144 * simulator.c (NEG, POS): Move before set_flags_for_add64.
145 (set_flags_for_add64): Replace with a modified copy of
146 set_flags_for_sub64.
147
668650d5
JW
1482016-12-03 Jim Wilson <jim.wilson@linaro.org>
149
150 * simulator.c (tbnz, tbz): Cast 1 to uint64_t before shifting.
151 (dexTestBranchImmediate): Shift high bit of pos by 5 not 4.
152
88ddd4a1
JW
1532016-12-01 Jim Wilson <jim.wilson@linaro.org>
154
88256e71 155 * simulator.c (fsturs): Switch use of rn and st variables.
88ddd4a1
JW
156 (fsturd, fsturq): Likewise
157
5357150c
MF
1582016-08-15 Mike Frysinger <vapier@gentoo.org>
159
160 * interp.c: Include bfd.h.
161 (symcount, symtab, aarch64_get_sym_value): Delete.
162 (remove_useless_symbols): Change count type to long.
163 (aarch64_get_func): Add SIM_DESC to arg list. Add symcount
164 and symtab local variables.
165 (sim_create_inferior): Delete storage. Replace symbol code
166 with a call to trace_load_symbols.
167 * memory.c: Delete bfd.h, elf/internal.h, and elf/common.h
168 includes.
169 (aarch64_get_heap_start): Change aarch64_get_sym_value to
170 trace_sym_value.
171 * memory.h: Delete bfd.h include.
172 (mem_add_blk): Delete unused prototype.
173 * simulator.c (bl, blr): Pass SIM_DESC to aarch64_get_func.
174 * simulator.c (aarch64_get_func): Add SIM_DESC to arg list.
175 (aarch64_get_sym_value): Delete.
176
b14bdb3b
NC
1772016-08-12 Nick Clifton <nickc@redhat.com>
178
179 * simulator.c (aarch64_step): Revert pervious delta.
180 (aarch64_run): Call sim_events_tick after each
181 instruction is simulated, and if necessary call
182 sim_events_process.
183 * simulator.h: Revert previous delta.
184
6a277579
NC
1852016-08-11 Nick Clifton <nickc@redhat.com>
186
187 * interp.c (sim_create_inferior): Allow for being called with a
188 NULL abfd parameter. If a bfd is provided, initialise the sim
189 with that start address.
190 * simulator.c (HALT_NYI): Just print out the numeric value of the
191 instruction when not tracing.
b14bdb3b
NC
192 (aarch64_step): Change from static to global.
193 * simulator.h: Add a prototype for aarch64_step().
6a277579 194
293acfae
AM
1952016-07-27 Alan Modra <amodra@gmail.com>
196
197 * memory.c: Don't include libbfd.h.
198
0f118bc7
NC
1992016-07-21 Nick Clifton <nickc@redhat.com>
200
0c66ea4c 201 * simulator.c (fsqrts): Use sqrtf rather than sqrt.
0f118bc7 202
c7be4414
JW
2032016-06-30 Jim Wilson <jim.wilson@linaro.org>
204
205 * cpustate.h: Include config.h.
206 (union GRegisterValue): Add WORDS_BIGENDIAN check. For big endian code
207 use anonymous structs to align members.
208 * simulator.c (aarch64_step): Use sim_core_read_buffer and
209 endian_le2h_4 to read instruction from pc.
210
fd7ed446
NC
2112016-05-06 Nick Clifton <nickc@redhat.com>
212
213 * simulator.c (do_FMLA_by_element): New function.
214 (do_vec_op2): Call it.
215
2cdad34c
NC
2162016-04-27 Nick Clifton <nickc@redhat.com>
217
218 * simulator.c: Add TRACE_DECODE statements to all emulation
219 functions.
220
7517e550
NC
2212016-03-30 Nick Clifton <nickc@redhat.com>
222
223 * cpustate.c (aarch64_set_reg_s32): New function.
224 (aarch64_set_reg_u32): New function.
225 (aarch64_get_FP_half): Place half precision value into the correct
226 slot of the union.
227 (aarch64_set_FP_half): Likewise.
228 * cpustate.h: Add prototypes for aarch64_set_reg_s32 and
229 aarch64_set_reg_u32.
230 * memory.c (FETCH_FUNC): Cast the read value to the access type
231 before converting it to the return type. Rename to FETCH_FUNC64.
232 (FETCH_FUNC32): New macro. Duplicates FETCH_FUNC64 but for 32-bit
233 accesses. Use for 32-bit memory access functions.
234 * simulator.c (ldrsb_wb): Use sign extension not zero extension.
235 (ldrb_scale_ext, ldrsh32_abs, ldrsh32_wb): Likewise.
236 (ldrsh32_scale_ext, ldrsh_abs, ldrsh64_wb): Likewise.
237 (ldrsh_scale_ext, ldrsw_abs): Likewise.
238 (ldrh32_abs): Store 32 bit value not 64-bits.
239 (ldrh32_wb, ldrh32_scale_ext): Likewise.
240 (do_vec_MOV_immediate): Fix computation of val.
241 (do_vec_MVNI): Likewise.
242 (DO_VEC_WIDENING_MUL): New macro.
243 (do_vec_mull): Use new macro.
244 (do_vec_mul): Use new macro.
245 (do_vec_MLA): Read values before writing.
246 (do_vec_xtl): Likewise.
247 (do_vec_SSHL): Select correct shift value.
248 (do_vec_USHL): Likewise.
249 (do_scalar_UCVTF): New function.
250 (do_scalar_vec): Call new function.
251 (store_pair_u64): Treat reads of SP as reads of XZR.
252
ef0d8ffc
NC
2532016-03-29 Nick Clifton <nickc@redhat.com>
254
255 * cpustate.c: Remove space after asterisk in function parameters.
256 * decode.h (greg): Delete unused function.
257 (vreg, shift, extension, scaling, writeback, condcode): Likewise.
258 * simulator.c: Use INSTR macro in more places.
259 (HALT_NYI): Use sim_io_eprintf in place of fprintf.
260 Remove extraneous whitespace.
261
5ab6d79e
NC
2622016-03-23 Nick Clifton <nickc@redhat.com>
263
264 * cpustate.c (aarch64_get_FP_half): New function. Read a vector
265 register as a half precision floating point number.
266 (aarch64_set_FP_half): New function. Similar, but for setting
267 a half precision register.
268 (aarch64_get_thread_id): New function. Returns the value of the
269 CPU's TPIDR register.
270 (aarch64_get_FPCR): New function. Returns the value of the CPU's
271 floating point control register.
272 (aarch64_set_FPCR): New function. Set the value of the CPU's FPCR
273 register.
274 * cpustate.h: Add prototypes for new functions.
275 * sim-main.h (struct _sim_cpu): Add FPCR and tpidr fields.
276 * memory.c: Use unaligned core access functions for all memory
277 reads and writes.
278 * simulator.c (HALT_NYI): Generate an error message if tracing
279 will not tell the user why the simulator is halting.
280 (HALT_UNREACHABLE): Delete. Delete (unneeded) uses of the macro.
281 (INSTR): New time-saver macro.
282 (fldrb_abs): New function. Loads an 8-bit value using a scaled
283 offset.
284 (fldrh_abs): New function. Likewise for 16-bit values.
285 (do_vec_SSHL): Allow for negative shift values.
286 (do_vec_USHL): Likewise.
287 (do_vec_SHL): Correct computation of shift amount.
288 (do_vec_SSHR_USHR): Correct decision of signed vs unsigned
289 shifts and computation of shift value.
290 (clz): New function. Counts leading zero bits.
291 (do_vec_CLZ): New function. Implements CLZ (vector).
292 (do_vec_MOV_element): Call do_vec_CLZ.
293 (dexSimpleFPCondCompare): Implement.
294 (do_FCVT_half_to_single): New function. Implements one of the
295 FCVT operations.
296 (do_FCVT_half_to_double): New function. Likewise.
297 (do_FCVT_single_to_half): New function. Likewise.
298 (do_FCVT_double_to_half): New function. Likewise.
299 (dexSimpleFPDataProc1Source): Call new FCVT functions.
300 (do_scalar_SHL): Handle negative shifts.
301 (do_scalar_shift): Handle SSHR.
302 (do_scalar_USHL): New function.
303 (do_double_add): Simplify to just performing a double precision
304 add operation. Move remaining code into...
305 (do_scalar_vec): ... New function.
306 (dexLoadUnsignedImmediate): Call new fldrb_abs and fldrh_abs
307 functions.
308 (system_get): Add support for TPIDR, CTR, FPCR, FPSR and CPSR
309 registers.
310 (system_set): New function.
311 (do_MSR_immediate): New function. Stub for now.
312 (do_MSR_reg): New function. Likewise. Partially implements MSR
313 instruction.
314 (do_SYS): New function. Stub for now,
315 (dexSystem): Call new functions.
316
e101a78b
NC
3172016-03-18 Nick Clifton <nickc@redhat.com>
318
319 * cpustate.c: Remove spurious spaces from TRACE strings.
320 Print hex equivalents of floats and doubles.
321 Check element number against array size when accessing vector
322 registers.
4c0ca98e
NC
323 (GET_VEC_ELEMENT): Fix off by one error checking for an invalid
324 element index.
325 (SET_VEC_ELEMENT): Likewise.
87bba7a5 326 (GET_VEC_ELEMENT): And fix thinko using macro arguments.
4c0ca98e 327
e101a78b
NC
328 * memory.c: Trace memory reads when --trace-memory is enabled.
329 Remove float and double load and store functions.
330 * memory.h (aarch64_get_mem_float): Delete prototype.
331 (aarch64_get_mem_double): Likewise.
332 (aarch64_set_mem_float): Likewise.
333 (aarch64_set_mem_double): Likewise.
334 * simulator (IS_SET): Always return either 0 or 1.
335 (IS_CLEAR): Likewise.
336 (fldrs_pcrel): Load and store floats using 32-bit memory accesses
337 and doubles using 64-bit memory accesses.
338 (fldrd_pcrel, fldrs_wb, fldrs_abs, fldrs_scale_ext): Likewise.
339 (fldrd_wb, fldrd_abs, fsturs, fsturd, fldurs, fldurd): Likewise.
340 (fstrs_abs, fstrs_wb, fstrs_scale_ext, fstrd_abs): Likewise.
341 (fstrd_wb, fstrd_scale_ext, store_pair_float): Likewise.
342 (store_pair_double, load_pair_float, load_pair_double): Likewise.
343 (do_vec_MUL_by_element): New function.
344 (do_vec_op2): Call do_vec_MUL_by_element.
345 (do_scalar_NEG): New function.
346 (do_double_add): Call do_scalar_NEG.
347
57aa1742
NC
3482016-03-03 Nick Clifton <nickc@redhat.com>
349
350 * simulator.c (set_flags_for_sub32): Correct type of signbit.
351 (CondCompare): Swap interpretation of bit 30.
352 (DO_ADDP): Delete macro.
353 (do_vec_ADDP): Copy source registers before starting to update
354 destination register.
355 (do_vec_FADDP): Likewise.
356 (do_vec_load_store): Fix computation of sizeof_operation.
357 (rbit64): Fix type of constant.
358 (aarch64_step): When displaying insn value, display all 32 bits.
359
ce39bd38
MF
3602016-01-10 Mike Frysinger <vapier@gentoo.org>
361
362 * config.in, configure: Regenerate.
363
e19418e0
MF
3642016-01-10 Mike Frysinger <vapier@gentoo.org>
365
366 * configure: Regenerate.
367
16f7876d
MF
3682016-01-10 Mike Frysinger <vapier@gentoo.org>
369
370 * configure.ac (SIM_AC_OPTION_ENVIRONMENT): Delete call.
371 * configure: Regenerate.
372
99d8e879
MF
3732016-01-10 Mike Frysinger <vapier@gentoo.org>
374
375 * configure: Regenerate.
35656e95
MF
376
3772016-01-10 Mike Frysinger <vapier@gentoo.org>
378
379 * configure: Regenerate.
99d8e879 380
347fe5bb
MF
3812016-01-10 Mike Frysinger <vapier@gentoo.org>
382
383 * configure.ac (SIM_AC_OPTION_INLINE): Delete call.
384 * configure: Regenerate.
385
22be3fbe
MF
3862016-01-10 Mike Frysinger <vapier@gentoo.org>
387
388 * configure: Regenerate.
389
0dc73ef7
MF
3902016-01-10 Mike Frysinger <vapier@gentoo.org>
391
392 * configure: Regenerate.
393
936df756
MF
3942016-01-09 Mike Frysinger <vapier@gentoo.org>
395
396 * config.in, configure: Regenerate.
397
2e3d4f4d
MF
3982016-01-06 Mike Frysinger <vapier@gentoo.org>
399
400 * interp.c (sim_create_inferior): Mark argv and env const.
401 (sim_open): Mark argv const.
402
1a846c62
MF
4032016-01-05 Mike Frysinger <vapier@gentoo.org>
404
405 * interp.c: Delete dis-asm.h include.
406 (info, opbuf, op_printf, aarch64_print_insn, sim_dis_read): Delete.
407 (sim_create_inferior): Delete disassemble init logic.
408 (OPTION_DISAS, aarch64_option_handler, aarch64_options): Delete.
409 (sim_open): Delete sim_add_option_table call.
410 * memory.c (mem_error): Delete disas check.
411 * simulator.c: Delete dis-asm.h include.
412 (disas): Delete.
413 (HALT_UNALLOC): Replace disassembly logic with TRACE_DISASM.
414 (HALT_NYI): Likewise.
415 (handle_halt): Delete disas call.
416 (aarch64_step): Replace disas logic with TRACE_DISASM.
417 * simulator.h: Delete dis-asm.h include.
418 (aarch64_print_insn): Delete.
419
bc273e17
MF
4202016-01-04 Mike Frysinger <vapier@gentoo.org>
421
422 * simulator.c (MAX, MIN): Delete.
423 (do_vec_maxv): Change MAX to max and MIN to min.
424 (do_vec_fminmaxV): Likewise.
425
ac8eefeb
TG
4262016-01-04 Tristan Gingold <gingold@adacore.com>
427
428 * simulator.c: Remove syscall.h include.
429
9bbf6f91
MF
4302016-01-04 Mike Frysinger <vapier@gentoo.org>
431
432 * configure: Regenerate.
433
0cb8d851
MF
4342016-01-03 Mike Frysinger <vapier@gentoo.org>
435
436 * configure.ac (SIM_AC_OPTION_HOSTENDIAN): Delete.
437 * configure: Regenerate.
438
1ac72f06
MF
4392016-01-02 Mike Frysinger <vapier@gentoo.org>
440
441 * configure: Regenerate.
442
5d015275
MF
4432015-12-27 Mike Frysinger <vapier@gentoo.org>
444
445 * interp.c (sim_dis_read): Change private_data to application_data.
446 (sim_create_inferior): Likewise.
447
5e744ef8
MF
4482015-12-27 Mike Frysinger <vapier@gentoo.org>
449
450 * Makefile.in (SIM_OBJS): Delete sim-hload.o.
451
1b393626
MF
4522015-12-26 Mike Frysinger <vapier@gentoo.org>
453
454 * config.in, configure: Regenerate.
455
0e967299
MF
4562015-12-26 Mike Frysinger <vapier@gentoo.org>
457
458 * interp.c (sim_create_inferior): Update comment and argv check.
459
f66affe9
MF
4602015-12-14 Nick Clifton <nickc@redhat.com>
461
462 * simulator.c (system_get): New function. Provides read
463 access to the dczid system register.
464 (do_mrs): New function - implements the MRS instruction.
465 (dexSystem): Call do_mrs for the MRS instruction. Halt on
466 unimplemented system instructions.
467
4682015-11-24 Nick Clifton <nickc@redhat.com>
469
470 * configure.ac: New configure template.
471 * aclocal.m4: Generate.
472 * config.in: Generate.
473 * configure: Generate.
474 * cpustate.c: New file - functions for accessing AArch64 registers.
475 * cpustate.h: New header.
476 * decode.h: New header.
477 * interp.c: New file - interface between GDB and simulator.
478 * Makefile.in: New makefile template.
479 * memory.c: New file - functions for simulating aarch64 memory
480 accesses.
481 * memory.h: New header.
482 * sim-main.h: New header.
483 * simulator.c: New file - aarch64 simulator functions.
484 * simulator.h: New header.