]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/ChangeLog
bfd/
[thirdparty/binutils-gdb.git] / gas / ChangeLog
CommitLineData
2d447fca
JM
12006-09-26 Mark Shinwell <shinwell@codesourcery.com>
2 Joseph Myers <joseph@codesourcery.com>
3 Ian Lance Taylor <ian@wasabisystems.com>
4 Ben Elliston <bje@wasabisystems.com>
5
6 * config/tc-arm.c (arm_cext_iwmmxt2): New.
7 (enum operand_parse_code): New code OP_RIWR_I32z.
8 (parse_operands): Handle OP_RIWR_I32z.
9 (do_iwmmxt_wmerge): New function.
10 (do_iwmmxt_wldstd): Handle iwmmxt2 case where second operand is
11 a register.
12 (do_iwmmxt_wrwrwr_or_imm5): New function.
13 (insns): Mark instructions as RIWR_I32z as appropriate.
14 Also add torvsc<b,h,w>, wabs<b,h,w>, wabsdiff<b,h,w>,
15 waddbhus<l,m>, waddhc, waddwc, waddsubhx, wavg4{r}, wmaddu{x,n},
16 wmadds{x,n}, wmerge, wmiaxy{n}, wmiawxy{n}, wmul<sm,um>{r},
17 wmulw<um,sm,l>{r}, wqmiaxy{n}, wqmulm{r}, wqmulwm{r}, wsubaddhx.
18 (md_begin): Handle IWMMXT2.
19 (arm_cpus): Add iwmmxt2.
20 (arm_extensions): Likewise.
21 (arm_archs): Likewise.
22
ba83aca1
BW
232006-09-25 Bob Wilson <bob.wilson@acm.org>
24
25 * doc/as.texinfo (Overview): Revise description of --keep-locals.
26 Add xref to "Symbol Names".
27 (L): Refer to "local symbols" instead of "local labels". Move
28 definition to "Symbol Names" section; add xref to that section.
29 (Symbol Names): Use "Local Symbol Names" section to define local
30 symbols. Add "Local Labels" heading for description of temporary
31 forward/backward labels, and refer to those as "local labels".
32
539e75ad
L
332006-09-23 H.J. Lu <hongjiu.lu@intel.com>
34
35 PR binutils/3235
36 * config/tc-i386.c (match_template): Check address size prefix
37 to turn Disp64/Disp32/Disp16 operand into Disp32/Disp16/Disp32
38 operand.
39
5e02f92e
AM
402006-09-22 Alan Modra <amodra@bigpond.net.au>
41
42 * config/tc-ppc.c (ppc_symbol_chars): Remove '+' and '-'.
43
885afe7b
AM
442006-09-22 Alan Modra <amodra@bigpond.net.au>
45
46 * as.h (as_perror): Delete declaration.
47 * gdbinit.in (as_perror): Delete breakpoint.
48 * messages.c (as_perror): Delete function.
49 * doc/internals.texi: Remove as_perror description.
50 * listing.c (listing_print: Don't use as_perror.
51 * output-file.c (output_file_create, output_file_close): Likewise.
52 * symbols.c (symbol_create, symbol_clone): Likewise.
53 * write.c (write_contents): Likewise.
54 * config/obj-som.c (obj_som_version, obj_som_copyright): Likewise.
55 * config/tc-tic54x.c (tic54x_mlib): Likewise.
56
3aeeedbb
AM
572006-09-22 Alan Modra <amodra@bigpond.net.au>
58
59 * config/tc-ppc.c (md_section_align): Don't round up address for ELF.
60 (ppc_handle_align): New function.
61 * config/tc-ppc.h (HANDLE_ALIGN): Use ppc_handle_align.
62 (SUB_SEGMENT_ALIGN): Define as zero.
63
96e9638b
BW
642006-09-20 Bob Wilson <bob.wilson@acm.org>
65
66 * doc/as.texinfo: Fix cross reference usage, typos and grammar.
67 (Overview): Skip cross reference in man page.
68
99ad8390
NC
692006-09-20 Kai Tietz <Kai.Tietz@onevision.com>
70
71 * configure.in: Add new target x86_64-pc-mingw64.
72 * configure: Regenerate.
73 * configure.tgt: Add new target x86_64-pc-mingw64.
74 * config/obj-coff.h: Add handling for TE_PEP target specific code and definitions.
75 * config/tc-i386.c: Add new targets.
76 (md_parse_option): Add targets to OPTION_64.
77 (x86_64_target_format): Add new method for setup proper default target cpu mode.
78 * config/te-pep.h: Add new target definition header.
79 (TE_PEP): New macro: Identifies new target architecture.
80 (COFF_WITH_pex64): Set proper includes in bfd.
81 * NEWS: Mention new target.
82
73332571
BS
832006-09-18 Bernd Schmidt <bernd.schmidt@analog.com>
84
85 * config/bfin-parse.y (binary): Change sub of const to add of negated
86 const.
87
1c0d3aa6
NC
882006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
89
90 * config/tc-score.c: New file.
91 * config/tc-score.h: Newf file.
92 * configure.tgt: Add Score target.
93 * Makefile.am: Add Score files.
94 * Makefile.in: Regenerate.
95 * NEWS: Mention new target support.
96
4fa3602b
PB
972006-09-16 Paul Brook <paul@codesourcery.com>
98
99 * config/tc-arm.c (s_arm_unwind_movsp): Add offset argument.
100 * doc/c-arm.texi (movsp): Document offset argument.
101
16dd5e42
PB
1022006-09-16 Paul Brook <paul@codesourcery.com>
103
104 * config/tc-arm.c (thumb32_negate_data_op): Consistently use
105 unsigned int to avoid 64-bit host problems.
106
c4ae04ce
BS
1072006-09-15 Bernd Schmidt <bernd.schmidt@analog.com>
108
109 * config/bfin-parse.y (binary): Do some more constant folding for
110 additions.
111
e5d4a5a6
JB
1122006-09-13 Jan Beulich <jbeulich@novell.com>
113
114 * input-file.c (input_file_give_next_buffer): Demote as_bad to
115 as_warn.
116
1a1219cb
AM
1172006-09-13 Alan Modra <amodra@bigpond.net.au>
118
119 PR gas/3165
120 * config/tc-sh (DWARF2_CIE_DATA_ALIGNMENT): Wrap negative number
121 in parens.
122
f79d9c1d
AM
1232006-09-13 Alan Modra <amodra@bigpond.net.au>
124
125 * input-file.c (input_file_open): Replace as_perror with as_bad
126 so that gas exits with error on file errors. Correct error
127 message.
128 (input_file_get, input_file_give_next_buffer): Likewise.
e336c79f 129 * input-file.h: Update comment.
f79d9c1d 130
f512f76f
NC
1312006-09-11 Tomas Frydrych <dr.tomas@yahoo.co.uk>
132
133 PR gas/3172
134 * config/tc-arm.c (parse_typed_reg_or_scalar): Accept wCg class
135 registers as a sub-class of wC registers.
136
8d79fd44
AM
1372006-09-11 Alan Modra <amodra@bigpond.net.au>
138
139 PR gas/3165
140 * config/tc-mips.h (enum dwarf2_format): Forward declare.
141 (DWARF2_CIE_DATA_ALIGNMENT): Wrap negative number in parens.
142 * config/tc-alpha.h (DWARF2_CIE_DATA_ALIGNMENT): Likewise.
143 * config/tc-arm.h (DWARF2_CIE_DATA_ALIGNMENT): Likewise.
144
6258339f
NC
1452006-09-08 Nick Clifton <nickc@redhat.com>
146
147 PR gas/3129
148 * doc/as.texinfo (Macro): Improve documentation about separating
149 macro arguments from following text.
150
f91e006c
PB
1512006-09-08 Paul Brook <paul@codesourcery.com>
152
153 * config/tc-arm.c (insns): Allow ARM IT pseudo-insn on all cores.
154
466bbf93
PB
1552006-09-07 Paul Brook <paul@codesourcery.com>
156
157 * config/tc-arm.c (parse_operands): Mark operand as present.
158
428e3f1f
PB
1592006-09-04 Paul Brook <paul@codesourcery.com>
160
161 * config/tc-arm.c (do_neon_dyadic_if_i): Remove.
162 (do_neon_dyadic_if_i_d): Avoid setting U bit.
163 (do_neon_mac_maybe_scalar): Ditto.
164 (do_neon_dyadic_narrow): Force operand type to NT_integer.
165 (insns): Remove out of date comments.
166
fb25138b
NC
1672006-08-29 Nick Clifton <nickc@redhat.com>
168
169 * read.c (s_align): Initialize the 'stopc' variable to prevent
170 compiler complaints about it being used without being
171 initialized.
172 (s_comm_internal, s_mri_common, s_fail, s_globl, s_space,
173 s_float_space, s_struct, cons_worker, equals): Likewise.
174
5091343a
AM
1752006-08-29 Malcolm Parsons <malcolm.parsons@gmail.com>
176
177 * ecoff.c (ecoff_directive_val): Fix message typo.
178 * config/tc-ns32k.c (convert_iif): Likewise.
179 * config/tc-sh64.c (shmedia_check_limits): Likewise.
180
1f2a7e38
BW
1812006-08-25 Sterling Augustine <sterling@tensilica.com>
182 Bob Wilson <bob.wilson@acm.org>
183
184 * config/tc-xtensa.c (xtensa_mark_literal_pool_location): Do not check
185 the state of the absolute_literals directive. Remove align frag at
186 the start of the literal pool position.
187
34135039
BW
1882006-08-25 Bob Wilson <bob.wilson@acm.org>
189
190 * doc/c-xtensa.texi: Add @group commands in examples.
191
74869ac7
BW
1922006-08-24 Bob Wilson <bob.wilson@acm.org>
193
194 * config/tc-xtensa.c (FINI_LITERAL_SECTION_NAME): Delete.
195 (INIT_LITERAL_SECTION_NAME): Delete.
196 (lit_state struct): Remove segment names, init_lit_seg, and
197 fini_lit_seg. Add lit_prefix and current_text_seg.
198 (init_literal_head_h, init_literal_head): Delete.
199 (fini_literal_head_h, fini_literal_head): Delete.
200 (xtensa_begin_directive): Move argument parsing to
201 xtensa_literal_prefix function.
202 (xtensa_end_directive): Deallocate lit_prefix field of lit_state.
203 (xtensa_literal_prefix): Parse the directive argument here and
204 record it in the lit_prefix field. Remove code to derive literal
205 section names.
206 (linkonce_len): New.
207 (get_is_linkonce_section): Use linkonce_len. Check for any
208 ".gnu.linkonce.*" section, not just text sections.
209 (md_begin): Remove initialization of deleted lit_state fields.
210 (xtensa_reorder_segments, xtensa_post_relax_hook): Remove references
211 to init_literal_head and fini_literal_head.
212 (xtensa_move_literals): Likewise. Skip literals for .init and .fini
213 when traversing literal_head list.
214 (match_section_group): New.
215 (cache_literal_section): Rewrite to determine the literal section
216 name on the fly, create the section and return it.
217 (xtensa_switch_to_literal_fragment): Adjust for cache_literal_section.
218 (xtensa_switch_to_non_abs_literal_fragment): Likewise.
219 (xtensa_create_property_segments, xtensa_create_xproperty_segments):
220 Use xtensa_get_property_section from bfd.
221 (retrieve_xtensa_section): Delete.
222 * doc/c-xtensa.texi (Xtensa Options): Fix --text-section-literals
223 description to refer to plural literal sections and add xref to
224 the Literal Directive section.
225 (Literal Directive): Describe new rules for deriving literal section
226 names. Add footnote for special case of .init/.fini with
227 --text-section-literals.
228 (Literal Prefix Directive): Replace old naming rules with xref to the
229 Literal Directive section.
230
87a1fd79
JM
2312006-08-21 Joseph Myers <joseph@codesourcery.com>
232
233 * config/tc-arm.c (s_arm_unwind_save_mmxwr): Correct condition for
234 merging with previous long opcode.
235
7148cc28
NC
2362006-08-22 Pedro Alves <pedro_alves@portugalmail.pt>
237
238 * Makefile.am (TARG_ENV_HFILES): Add te-wince-pe.h.
239 * Makefile.in: Regenerate.
240 * config/tc-arm.h [TARGET_FORMAT]: ARM wince bfd names were
241 renamed. Adjust.
242
3e9e4fcf
JB
2432006-08-16 Julian Brown <julian@codesourcery.com>
244
245 * config/tc-arm.c (md_assemble): Improve diagnostic when attempting
246 to use ARM instructions on non-ARM-supporting cores.
247 (autoselect_thumb_from_cpu_variant): New function. Switch on Thumb
248 mode automatically based on cpu variant.
249 (md_begin): Call above function.
250
267d2029
JB
2512006-08-16 Julian Brown <julian@codesourcery.com>
252
253 * config/tc-arm.c (opcode_lookup): Allow Neon type suffixes to be
254 recognized in non-unified syntax mode.
255
4be041b2
TS
2562006-08-15 Thiemo Seufer <ths@mips.com>
257 Nigel Stephens <nigel@mips.com>
258 David Ung <davidu@mips.com>
259
260 * configure.tgt: Handle mips*-sde-elf*.
261
3a93f742
TS
2622006-08-12 Thiemo Seufer <ths@networkno.de>
263
264 * config/tc-mips.c (mips16_ip): Fix argument register handling
265 for restore instruction.
266
1737851b
BW
2672006-08-08 Bob Wilson <bob.wilson@acm.org>
268
269 * dwarf2dbg.c (DWARF2_USE_FIXED_ADVANCE_PC): New.
270 (out_sleb128): New.
271 (out_fixed_inc_line_addr): New.
272 (process_entries): Use out_fixed_inc_line_addr when
273 DWARF2_USE_FIXED_ADVANCE_PC is set.
274 * config/tc-xtensa.h (DWARF2_USE_FIXED_ADVANCE_PC): Define.
275
e14e52f8
DD
2762006-08-08 DJ Delorie <dj@redhat.com>
277
278 * config/tc-sh.c (sh_frob_section): Canonicalize pointers to local
279 vs full symbols so that we never have more than one pointer value
280 for any given symbol in our symbol table.
281
802f5d9e
NC
2822006-08-08 Sterling Augustine <sterling@tensilica.com>
283
284 * dwarf2dbg.c (out_debug_info): Add new parameter ranges_seg
285 and emit DW_AT_ranges when code in compilation unit is not
286 contiguous.
287 (out_debug_abbrev): Emit DW_AT_ranges abbreviation if code in
288 is not contiguous.
289 (dwarf2_finish): Create and pass ranges_seg to out_debug_info.
290 (out_debug_ranges): New function to emit .debug_ranges section
291 when code is not contiguous.
292
720abc60
NC
2932006-08-08 Nick Clifton <nickc@redhat.com>
294
295 * config/tc-arm.c (WARN_DEPRECATED): Enable.
296
f0927246
NC
2972006-08-05 Pedro Alves <pedro_alves@portugalmail.pt>
298
299 * config/tc-arm.c: Move "dwarf2dbg.h" inclusion out of OBJ_ELF
300 only block.
301 (pe_directive_secrel) [TE_PE]: New function.
302 (md_pseudo_table) [!OBJ_ELF]: Handle 2byte, 4byte, 8byte, file,
303 loc, loc_mark_labels.
304 [TE_PE]: Handle secrel32.
305 (output_relax_insn): Remove OBJ_ELF around dwarf2_emit_insn
306 call.
307 (output_inst): Remove OBJ_ELF around dwarf2_emit_insn call.
308 (arm_frob_label): Remove OBJ_ELF around dwarf2_emit_label call.
309 (md_section_align): Only round section sizes here for AOUT
310 targets.
311 (tc_arm_regname_to_dw2regnum): Move out for OBJ_ELF only block.
312 (tc_pe_dwarf2_emit_offset): New function.
313 (md_apply_fix) [TE_PE]: Handle BFD_RELOC_32_SECREL.
314 (cons_fix_new_arm): Handle O_secrel.
315 * config/tc-arm.h : Move DWARF2_LINE_MIN_INSN_LENGTH,
316 DWARF2_DEFAULT_RETURN_COLUMN and DWARF2_CIE_DATA_ALIGNMENT out
317 of OBJ_ELF only block.
318 [TE_PE]: Define O_secrel, TC_DWARF2_EMIT_OFFSET, and declare
319 tc_pe_dwarf2_emit_offset.
320
55e6e397
RS
3212006-08-04 Richard Sandiford <richard@codesourcery.com>
322
323 * config/tc-sh.c (apply_full_field_fix): New function.
324 (md_apply_fix): Use it instead of md_number_to_chars. Do not fill
325 in fx_addnumber for BFD_RELOC_32_PLT_PCREL.
326 (tc_gen_reloc): Use fx_addnumber rather than 0 as the default case.
327 * config/tc-sh.h (TARGET_FORMAT): Override for TE_VXWORKS.
328
9cd19b17
NC
3292006-08-03 Nick Clifton <nickc@redhat.com>
330
331 PR gas/2991
332 * config.in: Regenerate.
333
97f87066
JM
3342006-08-03 Joseph Myers <joseph@codesourcery.com>
335
336 * config/tc-arm.c (parse_operands): Handle invalid register name
337 for OP_RIWR_RIWC.
338
41adaa5c
JM
3392006-08-03 Joseph Myers <joseph@codesourcery.com>
340
341 * config/tc-arm.c (enum operand_parse_code): Add OP_RIWC_RIWG.
342 (parse_operands): Handle it.
343 (insns): Use it for tmcr and tmrc.
344
9d7cbccd
NC
3452006-08-02 Petr Salinger <Petr.Salinger@seznam.cz>
346
347 PR binutils/2983
348 * config/tc-i386.c (md_parse_option): Treat any target starting
349 with elf64_x86_64 as a viable target for the -64 switch.
350 (i386_target_format): For 64-bit ELF flavoured output use
351 ELF_TARGET_FORMAT64.
352 * config/tc-i386.h (ELF_TARGET_FORMAT64): Define.
353
c973bc5c
NC
3542006-08-02 Nick Clifton <nickc@redhat.com>
355
356 PR gas/2991
357 * acinclude.m4 (BFD_BINARY_FOPEN): Import this function from
358 bfd/aclocal.m4.
359 * configure.in: Run BFD_BINARY_FOPEN.
360 * configure: Regenerate.
361 * as.h: Look at USE_BINARY_FOPEN to decide which fopen-*.h header
362 file to include.
363
cfde7f70
L
3642006-08-01 H.J. Lu <hongjiu.lu@intel.com>
365
366 * config/tc-i386.c (md_assemble): Don't update
367 cpu_arch_isa_flags.
368
b4c71f56
TS
3692006-08-01 Thiemo Seufer <ths@mips.com>
370
371 * config/tc-mips.c (md_section_align): Check ELF-ness at runtime.
372
54f4ddb3
TS
3732006-08-01 Thiemo Seufer <ths@mips.com>
374
375 * config/tc-mips.c (macro_build_lui): Fix comment formatting.
376 (md_apply_fix): Likewise. Unify handling of BFD_RELOC_RVA,
377 BFD_RELOC_32 and BFD_RELOC_16.
378 (s_align, s_cpload, s_cplocal, s_cprestore, s_mips_stab,
379 md_convert_frag, md_obj_end): Fix comment formatting.
380
d103cf61
TS
3812006-07-31 Thiemo Seufer <ths@mips.com>
382
383 * config/tc-mips.c (md_apply_fix, tc_gen_reloc): Remove special
384 handling for BFD_RELOC_MIPS16_JMP.
385
601e61cd
NC
3862006-07-24 Andreas Schwab <schwab@suse.de>
387
388 PR/2756
389 * read.c (read_a_source_file): Ignore unknown text after line
390 comment character. Fix misleading comment.
391
b45619c0
NC
3922006-07-24 Ralk Wildenhues <Ralf.Wildenhues@gmx.de>
393
394 * doc/all.texi, doc/as.texinfo, doc/c-arc.texi, doc/c-arm.texi,
395 doc/c-avr.texi, doc/c-bfin.texi, doc/c-i386.texi,
396 doc/c-i960.texi, doc/c-m32r.texi, doc/c-m68k.texi,
397 doc/c-mmix.texi, doc/c-pdp11.texi, doc/c-ppc.texi,
398 doc/c-tic54x.texi, doc/c-v850.texi, doc/c-xtensa.texi,
399 doc/c-z80.texi, doc/internals.texi: Fix some typos.
400
784906c5
NC
4012006-07-21 Nick Clifton <nickc@redhat.com>
402
403 * config/tc-sh.c (md_longopts): Add -EL and -EB for use by the
404 linker testsuite.
405
d5f010e9
TS
4062006-07-20 Thiemo Seufer <ths@mips.com>
407 Nigel Stephens <nigel@mips.com>
408
409 * config/tc-mips.c (md_parse_option): Don't infer optimisation
410 options from debug options.
411
35d3d567
TS
4122006-07-20 Thiemo Seufer <ths@mips.com>
413
414 * config/tc-mips.c (mips_fix_adjustable): Handle BFD_RELOC_MIPS16_JMP.
415 (tc_gen_reloc): Handle mips16 jumps to section symbol offsets.
416
401a54cf
PB
4172006-07-19 Paul Brook <paul@codesourcery.com>
418
419 * config/tc-arm.c (insns): Fix rbit Arm opcode.
420
16805f35
PB
4212006-07-18 Paul Brook <paul@codesourcery.com>
422
423 * tc-arm.c (do_t_add_sub): Use addw/subw when source is PC.
424 (md_convert_frag): Use correct reloc for add_pc. Use
425 BFD_RELOC_ARM_T32_ADD_IMM for normal add/sum.
426 (md_apply_fix): Handle BFD_RELOC_ARM_T32_ADD_IMM.
427 (arm_force_relocation): Handle BFD_RELOC_ARM_T32_ADD_IMM.
428
d9e05e4e
AM
4292006-07-17 Mat Hostetter <mat@lcs.mit.edu>
430
431 * symbols.c (report_op_error): Fix pasto. Don't use as_bad_where
432 when file and line unknown.
433
f43abd2b
TS
4342006-07-17 Thiemo Seufer <ths@mips.com>
435
436 * read.c (s_struct): Use IS_ELF.
437 * config/tc-mips.c (md_begin, mips16_mark_labels, mips_ip,
438 md_parse_option, s_change_sec, pic_need_relax, mips_fix_adjustable,
439 tc_gen_reloc, mips_frob_file_after_relocs, s_mips_end, s_mips_frame,
440 s_mips_mask): Likewise.
441
a2902af6
TS
4422006-07-16 Thiemo Seufer <ths@mips.com>
443 David Ung <davidu@mips.com>
444
445 * read.c (s_struct): Handle ELF section changing.
446 * config/tc-mips.c (s_align): Leave enabling auto-align to the
447 generic code.
448 (s_change_sec): Try section changing only if we output ELF.
449
d32cad65
L
4502006-07-15 H.J. Lu <hongjiu.lu@intel.com>
451
452 * config/tc-i386.c (cpu_arch): Remove Cpu086, CpuAthlon and
453 CpuAmdFam10.
454 (smallest_imm_type): Remove Cpu086.
455 (i386_target_format): Likewise.
456
457 * config/tc-i386.h: Remove Cpu086, CpuAthlon and CpuAmdFam10.
458 Update CpuXXX.
459
050dfa73
MM
4602006-07-13 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
461 Michael Meissner <michael.meissner@amd.com>
462
463 * config/tc-i386.h (PROCESSOR_AMDFAM10): New processor_type.
464 (CpuSSE4a, CpuABM, CpuAmdFam10): New Cpu directives.
465 * config/tc-i386.c (cpu_arch): Add support for AmdFam10
466 architecture.
467 (i386_align_code): Ditto.
468 (md_assemble_code): Add support for insertq/extrq instructions,
469 swapping as needed for intel syntax.
470 (swap_imm_operands): New function to swap immediate operands.
471 (swap_operands): Deal with 4 operand instructions.
472 (build_modrm_byte): Add support for insertq instruction.
473
6b2de085
L
4742006-07-13 H.J. Lu <hongjiu.lu@intel.com>
475
476 * config/tc-i386.h (Size64): Fix a typo in comment.
477
01eaea5a
NC
4782006-07-12 Nick Clifton <nickc@redhat.com>
479
480 * config/tc-sh.c (md_apply_fix): Do not allow the generic code in
7cfe9437 481 fixup_segment() to repeat a range check on a value that has
01eaea5a
NC
482 already been checked here.
483
1e85aad8
JW
4842006-07-07 James E Wilson <wilson@specifix.com>
485
486 * config/tc-mips.c (mips_cpu_info_table): Add sb1a.
487
1370e33d
NC
4882006-07-06 Mohammed Adnène Trojette <adn@diwi.org>
489 Nick Clifton <nickc@redhat.com>
490
491 PR binutils/2877
492 * doc/as.texi: Fix spelling typo: branchs => branches.
493 * doc/c-m68hc11.texi: Likewise.
494 * config/tc-m68hc11.c: Likewise.
495 Support old spelling of command line switch for backwards
496 compatibility.
497
5f0fe04b
TS
4982006-07-04 Thiemo Seufer <ths@mips.com>
499 David Ung <davidu@mips.com>
500
501 * config/tc-mips.c (s_is_linkonce): New function.
502 (mips16_mark_labels): Don't adjust mips16 symbol addresses for
503 weak, external, and linkonce symbols.
504 (pic_need_relax): Use s_is_linkonce.
505
85234291
L
5062006-06-24 H.J. Lu <hongjiu.lu@intel.com>
507
508 * doc/as.texinfo (Org): Remove space.
509 (P2align): Add "@var{abs-expr},".
510
ccc9c027
L
5112006-06-23 H.J. Lu <hongjiu.lu@intel.com>
512
513 * config/tc-i386.c (cpu_arch_tune_set): New.
514 (cpu_arch_isa): Likewise.
515 (i386_align_code): Use xchg %ax,%ax for 2 byte nop. Optimize
516 nops with short or long nop sequences based on -march=/.arch
517 and -mtune=.
518 (set_cpu_arch): Set cpu_arch_isa. If cpu_arch_tune_set is 0,
519 set cpu_arch_tune and cpu_arch_tune_flags.
520 (md_parse_option): For -march=, set cpu_arch_isa and set
521 cpu_arch_tune and cpu_arch_tune_flags if cpu_arch_tune_set is
522 0. Set cpu_arch_tune_set to 1 for -mtune=.
523 (i386_target_format): Don't set cpu_arch_tune.
524
d4dc2f22
TS
5252006-06-23 Nigel Stephens <nigel@mips.com>
526
527 * config/tc-mips.c (nopic_need_relax): Handle -fdata-sections
528 generated .sbss.* and .gnu.linkonce.sb.*.
529
a8dbcb85
TS
5302006-06-23 Thiemo Seufer <ths@mips.com>
531 David Ung <davidu@mips.com>
532
533 * config/tc-mips.h (TC_SEGMENT_INFO_TYPE): Declare per-segment
534 label_list.
535 * config/tc-mips.c (label_list): Define per-segment label_list.
536 (mips_clear_insn_labels, mips_move_labels, mips16_mark_labels,
537 append_insn, s_align, s_cons, s_float_cons, s_gpword, s_gpdword,
538 mips_from_file_after_relocs, mips_define_label): Use per-segment
539 label_list.
540
3994f87e
TS
5412006-06-22 Thiemo Seufer <ths@mips.com>
542
543 * config/tc-mips.c (ISA_SUPPORTS_MIPS16E): New macro.
544 (append_insn): Use it.
545 (md_apply_fix): Whitespace formatting.
546 (md_begin, append_insn, macro, macro2, mips16_immed, mips_align,
547 mips16_extended_frag): Remove register specifier.
548 (md_convert_frag): Likewise. Use TRUE ans FALSE instead of numeric
549 constants.
550
fa073d69
MS
5512006-06-21 Mark Shinwell <shinwell@codesourcery.com>
552
553 * config/tc-arm.c (s_arm_unwind_save_vfp_armv6): New. Parse
554 a directive saving VFP registers for ARMv6 or later.
555 (s_arm_unwind_save): Add parameter arch_v6 and call
556 s_arm_unwind_save_vfp or s_arm_unwind_save_vfp_armv6 as
557 appropriate.
558 (md_pseudo_table): Add entry for new "vsave" directive.
559 * doc/c-arm.texi: Correct error in example for "save"
560 directive (fstmdf -> fstmdx). Also document "vsave" directive.
561
8e77b565 5622006-06-18 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
026dcbd7
DC
563 Anatoly Sokolov <aesok@post.ru>
564
565 * config/tc-avr.c (mcu_types): Add support for atmega165p, atmega169p
566 and atmega644p devices. Rename atmega164/atmega324 devices to
567 atmega164p/atmega324p.
568 * doc/c-avr.texi: Document new mcu and arch options.
569
8b1ad454
NC
5702006-06-17 Nick Clifton <nickc@redhat.com>
571
572 * config/tc-arm.c (enum parse_operand_result): Move outside of
573 #ifdef OBJ_ELF so that non-ELF targeted ARM ports can build.
574
9103f4f4
L
5752006-06-16 H.J. Lu <hongjiu.lu@intel.com>
576
577 * config/tc-i386.h (processor_type): New.
578 (arch_entry): Add type.
579
580 * config/tc-i386.c (cpu_arch_tune): New.
581 (cpu_arch_tune_flags): Likewise.
582 (cpu_arch_isa_flags): Likewise.
583 (cpu_arch): Updated.
584 (set_cpu_arch): Also update cpu_arch_isa_flags.
585 (md_assemble): Update cpu_arch_isa_flags.
586 (OPTION_MARCH): New.
587 (OPTION_MTUNE): Likewise.
588 (md_longopts): Add -march= and -mtune=.
589 (md_parse_option): Support -march= and -mtune=.
590 (md_show_usage): Add -march=CPU/-mtune=CPU.
591 (i386_target_format): Also update cpu_arch_isa_flags,
592 cpu_arch_tune and cpu_arch_tune_flags.
593
594 * doc/as.texinfo: Add -march=CPU/-mtune=CPU.
595
596 * doc/c-i386.texi: Document -march=CPU/-mtune=CPU.
597
4962c51a
MS
5982006-06-15 Mark Shinwell <shinwell@codesourcery.com>
599
600 * config/tc-arm.c (enum parse_operand_result): New.
601 (struct group_reloc_table_entry): New.
602 (enum group_reloc_type): New.
603 (group_reloc_table): New array.
604 (find_group_reloc_table_entry): New function.
605 (parse_shifter_operand_group_reloc): New function.
606 (parse_address_main): New function, incorporating code
607 from the old parse_address function. To be used via...
608 (parse_address): wrapper for parse_address_main; and
609 (parse_address_group_reloc): new function, likewise.
610 (enum operand_parse_code): New codes OP_SHG, OP_ADDRGLDR,
611 OP_ADDRGLDRS, OP_ADDRGLDC.
612 (parse_operands): Support for these new operand codes.
613 New macro po_misc_or_fail_no_backtrack.
614 (encode_arm_cp_address): Preserve group relocations.
615 (insns): Modify to use the above operand codes where group
616 relocations are permitted.
617 (md_apply_fix): Handle the group relocations
618 ALU_PC_G0_NC through LDC_SB_G2.
619 (tc_gen_reloc): Likewise.
620 (arm_force_relocation): Leave group relocations for the linker.
621 (arm_fix_adjustable): Likewise.
622
cd2f129f
JB
6232006-06-15 Julian Brown <julian@codesourcery.com>
624
625 * config/tc-arm.c (do_vfp_nsyn_ldr_str): Remove, fold into...
626 (do_neon_ldr_str): Always defer to VFP encoding routines, which handle
627 relocs properly.
628
46e883c5
L
6292006-06-12 H.J. Lu <hongjiu.lu@intel.com>
630
631 * config/tc-i386.c (process_suffix): Don't add rex64 for
632 "xchg %rax,%rax".
633
1787fe5b
TS
6342006-06-09 Thiemo Seufer <ths@mips.com>
635
636 * config/tc-mips.c (mips_ip): Maintain argument count.
637
96f989c2
AM
6382006-06-09 Alan Modra <amodra@bigpond.net.au>
639
640 * config/tc-iq2000.c: Include sb.h.
641
7c752c2a
TS
6422006-06-08 Nigel Stephens <nigel@mips.com>
643
644 * config/tc-mips.c (mips_pseudo_table): Add "origin" and "repeat"
645 aliases for better compatibility with SGI tools.
646
03bf704f
AM
6472006-06-08 Alan Modra <amodra@bigpond.net.au>
648
649 * configure.in (BFDLIB, BFDVER_H, ALL_OBJ_DEPS): Delete.
650 * Makefile.am (GASLIBS): Expand @BFDLIB@.
651 (BFDVER_H): Delete.
652 (OBJS): Expand @ALL_OBJ_DEPS@. Depend on all fopen-*.h variants.
653 (obj-aout.o): Depend on $(DEP_@target_get_type@_aout)
654 (obj-coff.o, obj-ecoff.o, obj-elf.o): Similarly.
655 Run "make dep-am".
656 * dep-in.sed: Don't substitute bfdver.h. Do remove symcat.h.
657 * Makefile.in: Regenerate.
658 * doc/Makefile.in: Regenerate.
659 * configure: Regenerate.
660
6648b7cf
JM
6612006-06-07 Joseph S. Myers <joseph@codesourcery.com>
662
663 * po/Make-in (pdf, ps): New dummy targets.
664
037e8744
JB
6652006-06-07 Julian Brown <julian@codesourcery.com>
666
667 * config/tc-arm.c (stdarg.h): include.
668 (arm_it): Add uncond_value field. Add isvec and issingle to operand
669 array.
670 (arm_reg_type): Add REG_TYPE_VFSD (single or double VFP reg) and
671 REG_TYPE_NSDQ (single, double or quad vector reg).
672 (reg_expected_msgs): Update.
673 (BAD_FPU): Add macro for unsupported FPU instruction error.
674 (parse_neon_type): Support 'd' as an alias for .f64.
675 (parse_typed_reg_or_scalar): Support REG_TYPE_VFSD, REG_TYPE_NSDQ
676 sets of registers.
677 (parse_vfp_reg_list): Don't update first arg on error.
678 (parse_neon_mov): Support extra syntax for VFP moves.
679 (operand_parse_code): Add OP_RVSD, OP_RNSDQ, OP_VRSDLST, OP_RVSD_IO,
680 OP_RNSDQ_RNSC, OP_RVC_PSR, OP_APSR_RR, OP_oRNSDQ.
681 (parse_operands): Support isvec, issingle operands fields, new parse
682 codes above.
683 (do_vfp_nsyn_mrs, do_vfp_nsyn_msr): New functions. Support VFP mrs,
684 msr variants.
685 (do_mrs, do_msr, do_t_mrs, do_t_msr): Add support for above.
686 (NEON_ENC_TAB): Add vnmul, vnmla, vnmls, vcmp, vcmpz, vcmpe, vcmpez.
687 (NEON_ENC_SINGLE, NEON_ENC_DOUBLE): Define macros.
688 (NEON_SHAPE_DEF): New macro. Define table of possible instruction
689 shapes.
690 (neon_shape): Redefine in terms of above.
691 (neon_shape_class): New enumeration, table of shape classes.
692 (neon_shape_el): New enumeration. One element of a shape.
693 (neon_shape_el_size): Register widths of above, where appropriate.
694 (neon_shape_info): New struct. Info for shape table.
695 (neon_shape_tab): New array.
696 (neon_type_mask): Add N_F64, N_VFP. Update N_MAX_NONSPECIAL.
697 (neon_check_shape): Rewrite as...
698 (neon_select_shape): New function to classify instruction shapes,
699 driven by new table neon_shape_tab array.
700 (neon_quad): New function. Return 1 if shape should set Q flag in
701 instructions (or equivalent), 0 otherwise.
702 (type_chk_of_el_type): Support F64.
703 (el_type_of_type_chk): Likewise.
704 (neon_check_type): Add support for VFP type checking (VFP data
705 elements fill their containing registers).
706 (do_vfp_cond_or_thumb): Fill in condition field in ARM mode, or 0xE
707 in thumb mode for VFP instructions.
708 (do_vfp_nsyn_opcode): New function. Look up the opcode in argument,
709 and encode the current instruction as if it were that opcode.
710 (try_vfp_nsyn): New. If this looks like a VFP instruction with ARGS
711 arguments, call function in PFN.
712 (do_vfp_nsyn_add_sub, do_vfp_nsyn_mla_mls, do_vfp_nsyn_mul)
713 (do_vfp_nsyn_abs_neg, do_vfp_nsyn_ldm_stm, do_vfp_nsyn_ldr_str)
714 (do_vfp_nsyn_sqrt, do_vfp_nsyn_div, do_vfp_nsyn_nmul)
715 (do_vfp_nsyn_cmp, nsyn_insert_sp, do_vfp_nsyn_push)
716 (do_vfp_nsyn_pop, do_vfp_nsyn_cvt, do_vfp_nsyn_cvtz): New functions.
717 Redirect Neon-syntax VFP instructions to VFP instruction handlers.
718 (do_neon_dyadic_i_su, do_neon_dyadic_i64_su, do_neon_shl_imm)
719 (do_neon_qshl_imm, do_neon_logic, do_neon_bitfield)
720 (neon_dyadic_misc, neon_compare, do_neon_tst, do_neon_qdmulh)
721 (do_neon_fcmp_absolute, do_neon_step, do_neon_sli, do_neon_sri)
722 (do_neon_qshlu_imm, neon_move_immediate, do_neon_mvn, do_neon_ext)
723 (do_neon_rev, do_neon_dup, do_neon_rshift_round_imm, do_neon_trn)
724 (do_neon_zip_uzp, do_neon_sat_abs_neg, do_neon_pair_long)
725 (do_neon_recip_est, do_neon_cls, do_neon_clz, do_neon_cnt)
726 (do_neon_swp): Use neon_select_shape not neon_check_shape. Use
727 neon_quad.
728 (vfp_or_neon_is_neon): New function. Call if a mnemonic shared
729 between VFP and Neon turns out to belong to Neon. Perform
730 architecture check and fill in condition field if appropriate.
731 (do_neon_addsub_if_i, do_neon_mac_maybe_scalar, do_neon_abs_neg)
732 (do_neon_cvt): Add support for VFP variants of instructions.
733 (neon_cvt_flavour): Extend to cover VFP conversions.
734 (do_neon_mov): Rewrite to use neon_select_shape. Add support for VFP
735 vmov variants.
736 (do_neon_ldr_str): Handle single-precision VFP load/store.
737 (do_neon_ld_st_interleave, do_neon_ld_st_lane, do_neon_ld_dup): Use
738 NS_NULL not NS_IGNORE.
739 (opcode_tag): Add OT_csuffixF for operands which either take a
740 conditional suffix, or have 0xF in the condition field.
741 (md_assemble): Add support for OT_csuffixF.
742 (NCE): Replace macro with...
743 (NCE_tag, NCE, NCEF): New macros.
744 (nCE): Replace macro with...
745 (nCE_tag, nCE, nCEF): New macros.
746 (insns): Add support for VFP insns or VFP versions of insns msr,
747 mrs, vsqrt, vdiv, vnmul, vnmla, vnmls, vcmp, vcmpe, vpush, vpop,
748 vcvtz, vmul, vmla, vmls, vadd, vsub, vabs, vneg, vldm, vldmia,
749 vldbdb, vstm, vstmia, vstmdb, vldr, vstr, vcvt, vmov. Group shared
750 VFP/Neon insns together.
751
ebd1c875
AM
7522006-06-07 Alan Modra <amodra@bigpond.net.au>
753 Ladislav Michl <ladis@linux-mips.org>
754
755 * app.c: Don't include headers already included by as.h.
756 * as.c: Likewise.
757 * atof-generic.c: Likewise.
758 * cgen.c: Likewise.
759 * dwarf2dbg.c: Likewise.
760 * expr.c: Likewise.
761 * input-file.c: Likewise.
762 * input-scrub.c: Likewise.
763 * macro.c: Likewise.
764 * output-file.c: Likewise.
765 * read.c: Likewise.
766 * sb.c: Likewise.
767 * config/bfin-lex.l: Likewise.
768 * config/obj-coff.h: Likewise.
769 * config/obj-elf.h: Likewise.
770 * config/obj-som.h: Likewise.
771 * config/tc-arc.c: Likewise.
772 * config/tc-arm.c: Likewise.
773 * config/tc-avr.c: Likewise.
774 * config/tc-bfin.c: Likewise.
775 * config/tc-cris.c: Likewise.
776 * config/tc-d10v.c: Likewise.
777 * config/tc-d30v.c: Likewise.
778 * config/tc-dlx.h: Likewise.
779 * config/tc-fr30.c: Likewise.
780 * config/tc-frv.c: Likewise.
781 * config/tc-h8300.c: Likewise.
782 * config/tc-hppa.c: Likewise.
783 * config/tc-i370.c: Likewise.
784 * config/tc-i860.c: Likewise.
785 * config/tc-i960.c: Likewise.
786 * config/tc-ip2k.c: Likewise.
787 * config/tc-iq2000.c: Likewise.
788 * config/tc-m32c.c: Likewise.
789 * config/tc-m32r.c: Likewise.
790 * config/tc-maxq.c: Likewise.
791 * config/tc-mcore.c: Likewise.
792 * config/tc-mips.c: Likewise.
793 * config/tc-mmix.c: Likewise.
794 * config/tc-mn10200.c: Likewise.
795 * config/tc-mn10300.c: Likewise.
796 * config/tc-msp430.c: Likewise.
797 * config/tc-mt.c: Likewise.
798 * config/tc-ns32k.c: Likewise.
799 * config/tc-openrisc.c: Likewise.
800 * config/tc-ppc.c: Likewise.
801 * config/tc-s390.c: Likewise.
802 * config/tc-sh.c: Likewise.
803 * config/tc-sh64.c: Likewise.
804 * config/tc-sparc.c: Likewise.
805 * config/tc-tic30.c: Likewise.
806 * config/tc-tic4x.c: Likewise.
807 * config/tc-tic54x.c: Likewise.
808 * config/tc-v850.c: Likewise.
809 * config/tc-vax.c: Likewise.
810 * config/tc-xc16x.c: Likewise.
811 * config/tc-xstormy16.c: Likewise.
812 * config/tc-xtensa.c: Likewise.
813 * config/tc-z80.c: Likewise.
814 * config/tc-z8k.c: Likewise.
815 * macro.h: Don't include sb.h or ansidecl.h.
816 * sb.h: Don't include stdio.h or ansidecl.h.
817 * cond.c: Include sb.h.
818 * itbl-lex.l: Include as.h instead of other system headers.
819 * itbl-parse.y: Likewise.
820 * itbl-ops.c: Similarly.
821 * itbl-ops.h: Don't include as.h or ansidecl.h.
822 * config/bfin-defs.h: Don't include bfd.h or as.h.
823 * config/bfin-parse.y: Include as.h instead of other system headers.
824
9622b051
AM
8252006-06-06 Ben Elliston <bje@au.ibm.com>
826 Anton Blanchard <anton@samba.org>
827
828 * config/tc-ppc.c (parse_cpu): Handle "-mpower6".
829 (md_show_usage): Document it.
830 (ppc_setup_opcodes): Test power6 opcode flag bits.
831 * doc/c-ppc.texi (PowerPC-Opts): Document "-mpower6".
832
65263ce3
TS
8332006-06-06 Thiemo Seufer <ths@mips.com>
834 Chao-ying Fu <fu@mips.com>
835
836 * config/tc-mips.c (ISA_SUPPORTS_DSP64): New macro.
837 (CPU_HAS_MIPS3D, CPU_HAS_MDMX, CPU_HAS_DSP, CPU_HAS_MT): Delete.
838 (macro_build): Update comment.
839 (mips_ip): Allow DSP64 instructions for MIPS64R2.
840 (mips_after_parse_args): Remove uses of CPU_HAS_MIPS3D and
841 CPU_HAS_MDMX.
842 (mips_cpu_info): Fix formatting. Add MIPS_CPU_ASE_MIPS3D and
843 MIPS_CPU_ASE_MDMX flags for sb1.
844
a9e24354
TS
8452006-06-05 Thiemo Seufer <ths@mips.com>
846
847 * config/tc-mips.c (macro_build): Use INSERT_OPERAND wherew
848 appropriate.
849 (mips16_macro_build): Use MIPS16_INSERT_OPERAND where appropriate.
850 (mips_ip): Make overflowed/underflowed constant arguments in DSP
851 and MT instructions a fatal error. Use INSERT_OPERAND where
852 appropriate. Improve warnings for break and wait code overflows.
853 Use symbolic constant of OP_MASK_COPZ.
854 (mips16_ip): Use MIPS16_INSERT_OPERAND where appropriate.
855
4cfe2c59
DJ
8562006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
857
858 * po/Make-in (top_builddir): Define.
859
e10fad12
JM
8602006-06-02 Joseph S. Myers <joseph@codesourcery.com>
861
862 * doc/Makefile.am (TEXI2DVI): Define.
863 * doc/Makefile.in: Regenerate.
864 * doc/c-arc.texi: Fix typo.
865
12e64c2c
AM
8662006-06-01 Alan Modra <amodra@bigpond.net.au>
867
868 * config/obj-ieee.c: Delete.
869 * config/obj-ieee.h: Delete.
870 * Makefile.am (OBJ_FORMATS): Remove ieee.
871 (OBJ_FORMAT_CFILES, OBJ_FORMAT_HFILES): Similarly.
872 (obj-ieee.o): Remove rule.
873 * Makefile.in: Regenerate.
874 * configure.in (atof): Remove tahoe.
875 (OBJ_MAYBE_IEEE): Don't define.
876 * configure: Regenerate.
877 * config.in: Regenerate.
878 * doc/Makefile.in: Regenerate.
879 * po/POTFILES.in: Regenerate.
880
20e95c23
DJ
8812006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
882
883 * Makefile.am: Replace INTLLIBS and INTLDEPS with LIBINTL
884 and LIBINTL_DEP everywhere.
885 (INTLLIBS): Remove.
886 (INCLUDES, DEP_INCLUDES): Use @INCINTL@.
887 * acinclude.m4: Include new gettext macros.
888 * configure.in: Use ZW_GNU_GETTEXT_SISTER_DIR and AM_PO_SUBDIRS.
889 Remove local code for po/Makefile.
890 * Makefile.in, configure, doc/Makefile.in: Regenerated.
891
eebf07fb
NC
8922006-05-30 Nick Clifton <nickc@redhat.com>
893
894 * po/es.po: Updated Spanish translation.
895
b6aee19e
DC
8962006-05-06 Denis Chertykov <denisc@overta.ru>
897
898 * doc/c-avr.texi: New file.
899 * doc/Makefile.am (CPU_DOCS): Add c-avr.texi
900 * doc/all.texi: Set AVR
901 * doc/as.texinfo: Include c-avr.texi
902
f8fdc850
JZ
9032006-05-28 Jie Zhang <jie.zhang@analog.com>
904
905 * config/bfin-parse.y (check_macfunc): Loose the condition of
906 calling check_multiply_halfregs ().
907
a3205465
JZ
9082006-05-25 Jie Zhang <jie.zhang@analog.com>
909
910 * config/bfin-parse.y (asm_1): Better check and deal with
911 vector and scalar Multiply 16-Bit Operands instructions.
912
9b52905e
NC
9132006-05-24 Nick Clifton <nickc@redhat.com>
914
915 * config/tc-hppa.c: Convert to ISO C90 format.
916 * config/tc-hppa.h: Likewise.
917
9182006-05-24 Carlos O'Donell <carlos@systemhalted.org>
919 Randolph Chung <randolph@tausq.org>
920
921 * config/tc-hppa.c (is_tls_gdidx, is_tls_ldidx, is_tls_dtpoff,
922 is_tls_ieoff, is_tls_leoff): Define.
923 (fix_new_hppa): Handle TLS.
924 (cons_fix_new_hppa): Likewise.
925 (pa_ip): Likewise.
926 (md_apply_fix): Handle TLS relocs.
927 * config/tc-hppa.h (hppa_fix_adjustable): Handle TLS.
928
28c9d252
NC
9292006-05-24 Bjoern Haase <bjoern.m.haase@web.de>
930
931 * config/tc-avr.c: Add new cpu targets avr6, avr2560 and avr2561.
932
ad3fea08
TS
9332006-05-23 Thiemo Seufer <ths@mips.com>
934 David Ung <davidu@mips.com>
935 Nigel Stephens <nigel@mips.com>
936
937 [ gas/ChangeLog ]
938 * config/tc-mips.c (ISA_SUPPORTS_SMARTMIPS): Rename.
939 (ISA_SUPPORTS_DSP_ASE, ISA_SUPPORTS_MT_ASE, ISA_HAS_64BIT_FPRS,
940 ISA_HAS_MXHC1): New macros.
941 (HAVE_32BIT_FPRS): Use ISA_HAS_64BIT_FPRS instead of
942 ISA_HAS_64BIT_REGS. Formatting fixes. Improved comments.
943 (mips_cpu_info): Change to use combined ASE/IS_ISA flag.
944 (MIPS_CPU_IS_ISA, MIPS_CPU_ASE_SMARTMIPS, MIPS_CPU_ASE_DSP,
945 MIPS_CPU_ASE_MT, MIPS_CPU_ASE_MIPS3D, MIPS_CPU_ASE_MDMX): New defines.
946 (mips_after_parse_args): Change default handling of float register
947 size to account for 32bit code with 64bit FP. Better sanity checking
948 of ISA/ASE/ABI option combinations.
949 (s_mipsset): Support switching of GPR and FPR sizes via
950 .set {g,f}p={32,64,default}. Better sanity checking for .set ASE
951 options.
952 (mips_elf_final_processing): We should record the use of 64bit FP
953 registers in 32bit code but we don't, because ELF header flags are
954 a scarce ressource.
955 (mips_cpu_info_table): Add ASE flags for CPUs with mandatory ASE
956 extensions. Add 4ksc, 4kec, 4kem, 4kep, 4ksd, m4kp, 24kec, 24kef,
957 24kex, 34kc, 34kf, 34kx, 25kf CPU definitions.
958 (mips_cpu_info_from_isa): Use MIPS_CPU_IS_ISA.
959 * doc/c-mips.texi: Document .set {g,f}p={32,64,default}. Document
960 missing -march options. Document .set arch=CPU. Move .set smartmips
961 to ASE page. Use @code for .set FOO examples.
962
8b64503a
JZ
9632006-05-23 Jie Zhang <jie.zhang@analog.com>
964
965 * config/tc-bfin.c (bfin_start_line_hook): Bump line counters
966 if needed.
967
403022e0
JZ
9682006-05-23 Jie Zhang <jie.zhang@analog.com>
969
970 * config/bfin-defs.h (bfin_equals): Remove declaration.
971 * config/bfin-parse.y (asm_1): Remove "expr ASSIGN expr".
972 * config/tc-bfin.c (bfin_name_is_register): Remove.
973 (bfin_equals): Remove.
974 * config/tc-bfin.h (TC_EQUAL_IN_INSN): Redefine as 1.
975 (bfin_name_is_register): Remove declaration.
976
7455baf8
TS
9772006-05-19 Thiemo Seufer <ths@mips.com>
978 Nigel Stephens <nigel@mips.com>
979
980 * config/tc-mipc.c (ISA_HAS_ODD_SINGLE_FPR): New define.
981 (mips_oddfpreg_ok): New function.
982 (mips_ip): Use it.
983
707bfff6
TS
9842006-05-19 Thiemo Seufer <ths@mips.com>
985 David Ung <davidu@mips.com>
986
987 * config/tc-mips.h (tc_mips_regname_to_dw2regnum): Declare.
988 * config/tc-mipc.c (ABI_NEEDS_64BIT_REGS, ISA_HAS_64BIT_REGS,
989 ISA_HAS_DROR, ISA_HAS_ROR): Reformat.
990 (regname, RTYPE_MASK, RTYPE_NUM, RTYPE_FPU, RTYPE_FCC, RTYPE_VEC,
991 RTYPE_GP, RTYPE_CP0, RTYPE_PC, RTYPE_ACC, RTYPE_CCC, RNUM_MASK,
992 RWARN, GENERIC_REGISTER_NUMBERS, FPU_REGISTER_NAMES,
993 FPU_CONDITION_CODE_NAMES, COPROC_CONDITION_CODE_NAMES,
994 N32N64_SYMBOLIC_REGISTER_NAMES, O32_SYMBOLIC_REGISTER_NAMES,
995 SYMBOLIC_REGISTER_NAMES, MIPS16_SPECIAL_REGISTER_NAMES,
996 MDMX_VECTOR_REGISTER_NAMES, MIPS_DSP_ACCUMULATOR_NAMES, reg_names,
997 reg_names_o32, reg_names_n32n64): Define register classes.
998 (reg_lookup): New function, use register classes.
999 (md_begin): Reserve register names in the symbol table. Simplify
1000 OBJ_ELF defines.
1001 (mips_ip): Fix comment formatting. Handle symbolic COP0 registers.
1002 Use reg_lookup.
1003 (mips16_ip): Use reg_lookup.
1004 (tc_get_register): Likewise.
1005 (tc_mips_regname_to_dw2regnum): New function.
1006
1df69f4f
TS
10072006-05-19 Thiemo Seufer <ths@mips.com>
1008
1009 * config/tc-arm.c, config/tc-arm.h (tc_arm_regname_to_dw2regnum):
1010 Un-constify string argument.
1011 * config/tc-i386.c, config/tc-i386.h (tc_x86_regname_to_dw2regnum):
1012 Likewise.
1013 * config/tc-m68k.c, config/tc-m68k.h (tc_m68k_regname_to_dw2regnum):
1014 Likewise.
1015 * config/tc-ppc.c, config/tc-ppc.h (tc_ppc_regname_to_dw2regnum):
1016 Likewise.
1017 * config/tc-s390.c, config/tc-s390.h (tc_s390_regname_to_dw2regnum):
1018 Likewise.
1019 * config/tc-sh.c, config/tc-sh.h (sh_regname_to_dw2regnum):
1020 Likewise.
1021 * config/tc-sparc.c, config/tc-sparc.h (sparc_regname_to_dw2regnum):
1022 Likewise.
1023
377260ba
NS
10242006-05-19 Nathan Sidwell <nathan@codesourcery.com>
1025
1026 * gas/config/tc-m68k.c (m68k_init_arch): Move checking of
1027 cfloat/m68881 to correct architecture before using it.
1028
cce7653b
NC
10292006-05-16 Bjoern Haase <bjoern.m.haase@web.de>
1030
1031 * config/tc-avr.h (TC_VALIDATE_FIX): Allow fixups for immediate
1032 constant values.
1033
b0796911
PB
10342006-05-15 Paul Brook <paul@codesourcery.com>
1035
1036 * config/tc-arm.c (arm_adjust_symtab): Use
1037 bfd_is_arm_special_symbol_name.
1038
64b607e6
BW
10392006-05-15 Bob Wilson <bob.wilson@acm.org>
1040
1041 * config/tc-xtensa.c (is_direct_call_opcode, is_branch_jmp_to_next,
1042 xg_assemble_vliw_tokens, xtensa_mark_narrow_branches,
1043 xtensa_fix_short_loop_frags, is_local_forward_loop, relax_frag_immed):
1044 Handle errors from calls to xtensa_opcode_is_* functions.
1045
9b3f89ee
TS
10462006-05-14 Thiemo Seufer <ths@mips.com>
1047
1048 * config/tc-mips.c (macro_build): Test for currently active
1049 mips16 option.
1050 (mips16_ip): Reject invalid opcodes.
1051
370b66a1
CD
10522006-05-11 Carlos O'Donell <carlos@codesourcery.com>
1053
1054 * doc/as.texinfo: Rename "Index" to "AS Index",
1055 and "ABORT" to "ABORT (COFF)".
1056
b6895b4f
PB
10572006-05-11 Paul Brook <paul@codesourcery.com>
1058
1059 * config/tc-arm.c (parse_half): New function.
1060 (operand_parse_code): Remove OP_Iffff. Add OP_HALF.
1061 (parse_operands): Ditto.
1062 (do_mov16): Reject invalid relocations.
1063 (do_t_mov16): Ditto. Use Thumb reloc numbers.
1064 (insns): Replace Iffff with HALF.
1065 (md_apply_fix): Add MOVW and MOVT relocs.
1066 (tc_gen_reloc): Ditto.
1067 * doc/c-arm.texi: Document relocation operators
1068
e28387c3
PB
10692006-05-11 Paul Brook <paul@codesourcery.com>
1070
1071 * config/tc-arm.c (arm_fix_adjustable): Return 0 for function symbols.
1072
89ee2ebe
TS
10732006-05-11 Thiemo Seufer <ths@mips.com>
1074
1075 * config/tc-mips.c (append_insn): Don't check the range of j or
1076 jal addresses.
1077
53baae48
NC
10782006-05-11 Pedro Alves <pedro_alves@portugalmail.pt>
1079
1080 * config/tc-arm.c (md_pcrel_from_section): Force a bias for
1081 relocs against external symbols for WinCE targets.
1082 (md_apply_fix): Likewise.
1083
4e2a74a8
TS
10842006-05-09 David Ung <davidu@mips.com>
1085
1086 * config/tc-mips.c (append_insn): Only warn about an out-of-range
1087 j or jal address.
1088
337ff0a5
NC
10892006-05-09 Nick Clifton <nickc@redhat.com>
1090
1091 * config/tc-arm.c (arm_fix_adjustable): For COFF, convert fixups
1092 against symbols which are not going to be placed into the symbol
1093 table.
1094
8c9f705e
BE
10952006-05-09 Ben Elliston <bje@au.ibm.com>
1096
1097 * expr.c (operand): Remove `if (0 && ..)' statement and
1098 subsequently unused target_op label. Collapse `if (1 || ..)'
1099 statement.
1100 * app.c (do_scrub_chars): Remove unused case 0, as it is handled
1101 separately above the switch.
1102
2fd0d2ac
NC
11032006-05-08 Nick Clifton <nickc@redhat.com>
1104
1105 PR gas/2623
1106 * config/tc-msp430.c (line_separator_character): Define as |.
1107
e16bfa71
TS
11082006-05-08 Thiemo Seufer <ths@mips.com>
1109 Nigel Stephens <nigel@mips.com>
1110 David Ung <davidu@mips.com>
1111
1112 * config/tc-mips.c (mips_set_options): Add ase_smartmips flag.
1113 (mips_opts): Likewise.
1114 (file_ase_smartmips): New variable.
1115 (ISA_HAS_ROR): SmartMIPS implements rotate instructions.
1116 (macro_build): Handle SmartMIPS instructions.
1117 (mips_ip): Likewise.
1118 (md_longopts): Add argument handling for smartmips.
1119 (md_parse_options, mips_after_parse_args): Likewise.
1120 (s_mipsset): Add .set smartmips support.
1121 (md_show_usage): Document -msmartmips/-mno-smartmips.
1122 * doc/as.texinfo: Document -msmartmips/-mno-smartmips and
1123 .set smartmips.
1124 * doc/c-mips.texi: Likewise.
1125
32638454
AM
11262006-05-08 Alan Modra <amodra@bigpond.net.au>
1127
1128 * write.c (relax_segment): Add pass count arg. Don't error on
1129 negative org/space on first two passes.
1130 (relax_seg_info): New struct.
1131 (relax_seg, write_object_file): Adjust.
1132 * write.h (relax_segment): Update prototype.
1133
b7fc2769
JB
11342006-05-05 Julian Brown <julian@codesourcery.com>
1135
1136 * config/tc-arm.c (parse_vfp_reg_list): Improve register bounds
1137 checking.
1138 (do_neon_mov): Enable several VMOV variants for VFP. Add suitable
1139 architecture version checks.
1140 (insns): Allow overlapping instructions to be used in VFP mode.
1141
7f841127
L
11422006-05-05 H.J. Lu <hongjiu.lu@intel.com>
1143
1144 PR gas/2598
1145 * config/obj-elf.c (obj_elf_change_section): Allow user
1146 specified SHF_ALPHA_GPREL.
1147
73160847
NC
11482006-05-05 Bjoern Haase <bjoern.m.haase@web.de>
1149
1150 * gas/config/tc-avr.h (TC_VALIDATE_FIX): Define. Disable fixups
1151 for PMEM related expressions.
1152
56487c55
NC
11532006-05-05 Nick Clifton <nickc@redhat.com>
1154
1155 PR gas/2582
1156 * dwarf2dbg.c (INSERT_DIR_SEPARATOR): New macro. Handles the
1157 insertion of a directory separator character into a string at a
1158 given offset. Uses heuristics to decide when to use a backslash
1159 character rather than a forward-slash character.
1160 (dwarf2_directive_loc): Use the macro.
1161 (out_debug_info): Likewise.
1162
d43b4baf
TS
11632006-05-05 Thiemo Seufer <ths@mips.com>
1164 David Ung <davidu@mips.com>
1165
1166 * config/tc-mips.c (macro_build): Add case 'k' to handle cache
1167 instruction.
1168 (macro): Add new case M_CACHE_AB.
1169
088fa78e
KH
11702006-05-04 Kazu Hirata <kazu@codesourcery.com>
1171
1172 * config/tc-arm.c (opcode_tag): Add OT_cinfix3_deprecated.
1173 (opcode_lookup): Issue a warning for opcode with
1174 OT_cinfix3_deprecated. Otherwise treat OT_cinfix3_deprecated
1175 identical to OT_cinfix3.
1176 (TxC3w, TC3w, tC3w): New.
1177 (insns): Use tC3w and TC3w for comparison instructions with
1178 's' suffix.
1179
c9049d30
AM
11802006-05-04 Alan Modra <amodra@bigpond.net.au>
1181
1182 * subsegs.h (struct frchain): Delete frch_seg.
1183 (frchain_root): Delete.
1184 (seg_info): Define as macro.
1185 * subsegs.c (frchain_root): Delete.
1186 (abs_seg_info, und_seg_info, absolute_frchain): Delete.
1187 (subsegs_begin, subseg_change): Adjust for above.
1188 (subseg_set_rest): Likewise. Add new frchain structs to seginfo
1189 rather than to one big list.
1190 (subseg_get): Don't special case abs, und sections.
1191 (subseg_new, subseg_force_new): Don't set frchainP here.
1192 (seg_info): Delete.
1193 (subsegs_print_statistics): Adjust frag chain control list traversal.
1194 * debug.c (dmp_frags): Likewise.
1195 * dwarf2dbg.c (first_frag_for_seg): Don't start looking for frag
1196 at frchain_root. Make use of known frchain ordering.
1197 (last_frag_for_seg): Likewise.
1198 (get_frag_fix): Likewise. Add seg param.
1199 (process_entries, out_debug_aranges): Adjust get_frag_fix calls.
1200 * write.c (chain_frchains_together_1): Adjust for struct frchain.
1201 (SUB_SEGMENT_ALIGN): Likewise.
1202 (subsegs_finish): Adjust frchain list traversal.
1203 * config/tc-xtensa.c (xtensa_cleanup_align_frags): Likewise.
1204 (xtensa_fix_target_frags, xtensa_mark_narrow_branches): Likewise.
1205 (xtensa_mark_zcl_first_insns, xtensa_fix_a0_b_retw_frags): Likewise.
1206 (xtensa_fix_b_j_loop_end_frags): Likewise.
1207 (xtensa_fix_close_loop_end_frags): Likewise.
1208 (xtensa_fix_short_loop_frags, xtensa_sanity_check): Likewise.
1209 (retrieve_segment_info): Delete frch_seg initialisation.
1210
f592407e
AM
12112006-05-03 Alan Modra <amodra@bigpond.net.au>
1212
1213 * subsegs.c (subseg_get): Don't call obj_sec_set_private_data.
1214 * config/obj-elf.h (obj_sec_set_private_data): Delete.
1215 * config/tc-hppa.c (tc_gen_reloc): Don't use bfd_abs_symbol.
1216 * config/tc-mn10300.c (tc_gen_reloc): Likewise.
1217
df7849c5
JM
12182006-05-02 Joseph Myers <joseph@codesourcery.com>
1219
1220 * config/tc-arm.c (do_iwmmxt_wldstbh): Don't multiply offset by 4
1221 here.
1222 (md_apply_fix3): Multiply offset by 4 here for
1223 BFD_RELOC_ARM_CP_OFF_IMM_S2 and BFD_RELOC_ARM_T32_CP_OFF_IMM_S2.
1224
2d545b82
L
12252006-05-02 H.J. Lu <hongjiu.lu@intel.com>
1226 Jan Beulich <jbeulich@novell.com>
1227
1228 * config/tc-i386.c (output_invalid_buf): Change size for
1229 unsigned char.
1230 * config/tc-tic30.c (output_invalid_buf): Likewise.
1231
1232 * config/tc-i386.c (output_invalid): Cast none-ascii char to
1233 unsigned char.
1234 * config/tc-tic30.c (output_invalid): Likewise.
1235
38fc1cb1
DJ
12362006-05-02 Daniel Jacobowitz <dan@codesourcery.com>
1237
1238 * doc/Makefile.am (AM_MAKEINFOFLAGS): New.
1239 (TEXI2POD): Use AM_MAKEINFOFLAGS.
1240 (asconfig.texi): Don't set top_srcdir.
1241 * doc/as.texinfo: Don't use top_srcdir.
1242 * aclocal.m4, Makefile.in, doc/Makefile.in: Regenerated.
1243
2d545b82
L
12442006-05-02 H.J. Lu <hongjiu.lu@intel.com>
1245
1246 * config/tc-i386.c (output_invalid_buf): Change size to 16.
1247 * config/tc-tic30.c (output_invalid_buf): Likewise.
1248
1249 * config/tc-i386.c (output_invalid): Use snprintf instead of
1250 sprintf.
1251 * config/tc-ia64.c (declare_register_set): Likewise.
1252 (emit_one_bundle): Likewise.
1253 (check_dependencies): Likewise.
1254 * config/tc-tic30.c (output_invalid): Likewise.
1255
a8bc6c78
PB
12562006-05-02 Paul Brook <paul@codesourcery.com>
1257
1258 * config/tc-arm.c (arm_optimize_expr): New function.
1259 * config/tc-arm.h (md_optimize_expr): Define
1260 (arm_optimize_expr): Add prototype.
1261 (TC_FORCE_RELOCATION_SUB_SAME): Define.
1262
58633d9a
BE
12632006-05-02 Ben Elliston <bje@au.ibm.com>
1264
22772e33
BE
1265 * config/obj-elf.h (ELF_TARGET_SYMBOL_FIELDS): Make single bit
1266 field unsigned.
1267
58633d9a
BE
1268 * sb.h (sb_list_vector): Move to sb.c.
1269 * sb.c (free_list): Use type of sb_list_vector directly.
1270 (sb_build): Fix off-by-one error in assertion about `size'.
1271
89cdfe57
BE
12722006-05-01 Ben Elliston <bje@au.ibm.com>
1273
1274 * listing.c (listing_listing): Remove useless loop.
1275 * macro.c (macro_expand): Remove is_positional local variable.
1276 * read.c (s_comm_internal): Simplify `if' condition 1 || x -> 1
1277 and simplify surrounding expressions, where possible.
1278 (assign_symbol): Likewise.
1279 (s_weakref): Likewise.
1280 * symbols.c (colon): Likewise.
1281
c35da140
AM
12822006-05-01 James Lemke <jwlemke@wasabisystems.com>
1283
1284 * subsegs.c (subseg_set_rest): Always set seginfp->frchainP if NULL.
1285
9bcd4f99
TS
12862006-04-30 Thiemo Seufer <ths@mips.com>
1287 David Ung <davidu@mips.com>
1288
1289 * config/tc-mips.c (validate_mips_insn): Handling of udi cases.
1290 (mips_immed): New table that records various handling of udi
1291 instruction patterns.
1292 (mips_ip): Adds udi handling.
1293
001ae1a4
AM
12942006-04-28 Alan Modra <amodra@bigpond.net.au>
1295
1296 * dwarf2dbg.c (get_line_subseg): Attach new struct line_seg to end
1297 of list rather than beginning.
1298
136da414
JB
12992006-04-26 Julian Brown <julian@codesourcery.com>
1300
1301 * gas/config/tc-arm.c (neon_is_quarter_float): Move, and rename to...
1302 (is_quarter_float): Rename from above. Simplify slightly.
1303 (parse_qfloat_immediate): Parse a "quarter precision" floating-point
1304 number.
1305 (parse_neon_mov): Parse floating-point constants.
1306 (neon_qfloat_bits): Fix encoding.
1307 (neon_cmode_for_move_imm): Tweak to use floating-point encoding in
1308 preference to integer encoding when using the F32 type.
1309
dcbf9037
JB
13102006-04-26 Julian Brown <julian@codesourcery.com>
1311
1312 * config/tc-arm.c (neon_el_type): Make NT_invtype be the zero (so
1313 zero-initialising structures containing it will lead to invalid types).
1314 (arm_it): Add vectype to each operand.
1315 (NTA_HASTYPE, NTA_HASINDEX): Constants used in neon_typed_alias
1316 defined field.
1317 (neon_typed_alias): New structure. Extra information for typed
1318 register aliases.
1319 (reg_entry): Add neon type info field.
1320 (arm_reg_parse): Remove RTYPE argument (revert to previous arguments).
1321 Break out alternative syntax for coprocessor registers, etc. into...
1322 (arm_reg_alt_syntax): New function. Alternate syntax handling broken
1323 out from arm_reg_parse.
1324 (parse_neon_type): Move. Return SUCCESS/FAIL.
1325 (first_error): New function. Call to ensure first error which occurs is
1326 reported.
1327 (parse_neon_operand_type): Parse exactly one type.
1328 (NEON_ALL_LANES, NEON_INTERLEAVE_LANES): Move.
1329 (parse_typed_reg_or_scalar): New function. Handle core of both
1330 arm_typed_reg_parse and parse_scalar.
1331 (arm_typed_reg_parse): Parse a register with an optional type.
1332 (NEON_SCALAR_REG, NEON_SCALAR_INDEX): Extract parts of parse_scalar
1333 result.
1334 (parse_scalar): Parse a Neon scalar with optional type.
1335 (parse_reg_list): Use first_error.
1336 (parse_vfp_reg_list): Use arm_typed_reg_parse instead of arm_reg_parse.
1337 (neon_alias_types_same): New function. Return true if two (alias) types
1338 are the same.
1339 (parse_neon_el_struct_list): Use parse_typed_reg_or_scalar. Return type
1340 of elements.
1341 (insert_reg_alias): Return new reg_entry not void.
1342 (insert_neon_reg_alias): New function. Insert type/index information as
1343 well as register for alias.
1344 (create_neon_reg_alias): New function. Parse .dn/.qn directives and
1345 make typed register aliases accordingly.
1346 (s_dn, s_qn): New functions. Handle incorrectly used .dn/.qn at start
1347 of line.
1348 (s_unreq): Delete type information if present.
1349 (s_arm_unwind_save_mmxwr): Remove arg 3 from arm_reg_parse calls.
1350 (s_arm_unwind_save_mmxwcg): Likewise.
1351 (s_arm_unwind_movsp): Likewise.
1352 (s_arm_unwind_setfp): Likewise.
1353 (parse_shift): Likewise.
1354 (parse_shifter_operand): Likewise.
1355 (parse_address): Likewise.
1356 (parse_tb): Likewise.
1357 (tc_arm_regname_to_dw2regnum): Likewise.
1358 (md_pseudo_table): Add dn, qn.
1359 (parse_neon_mov): Handle typed operands.
1360 (parse_operands): Likewise.
1361 (neon_type_mask): Add N_SIZ.
1362 (N_ALLMODS): New macro.
1363 (neon_check_shape): Fix typo in NS_DDD_QQQ case. Use first_error.
1364 (el_type_of_type_chk): Add some safeguards.
1365 (modify_types_allowed): Fix logic bug.
1366 (neon_check_type): Handle operands with types.
1367 (neon_three_same): Remove redundant optional arg handling.
1368 (do_neon_dyadic_i64_su, do_neon_shl_imm, do_neon_qshl_imm)
1369 (do_neon_logic, do_neon_qdmulh, do_neon_fcmp_absolute)
1370 (do_neon_step): Adjust accordingly.
1371 (neon_cmode_for_logic_imm): Use first_error.
1372 (do_neon_bitfield): Call neon_check_type.
1373 (neon_dyadic): Rename to...
1374 (neon_dyadic_misc): ...this. New name for neon_dyadic. Add bitfield
1375 to allow modification of type of the destination.
1376 (do_neon_dyadic_if_su, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
1377 (do_neon_addsub_if_i, do_neon_mul): Adjust accordingly.
1378 (do_neon_compare): Make destination be an untyped bitfield.
1379 (neon_scalar_for_mul): Use NEON_SCALAR_REG, NEON_SCALAR_INDEX.
1380 (neon_mul_mac): Return early in case of errors.
1381 (neon_move_immediate): Use first_error.
1382 (neon_mac_reg_scalar_long): Fix type to include scalar.
1383 (do_neon_dup): Likewise.
1384 (do_neon_mov): Likewise (in several places).
1385 (do_neon_tbl_tbx): Fix type.
1386 (do_neon_ld_st_interleave, neon_alignment_bit, do_neon_ld_st_lane)
1387 (do_neon_ld_dup): Exit early in case of errors and/or use
1388 first_error.
1389 (opcode_lookup): Update for parse_neon_type returning SUCCESS/FAIL.
1390 Handle .dn/.qn directives.
1391 (REGDEF): Add zero for reg_entry neon field.
1392
5287ad62
JB
13932006-04-26 Julian Brown <julian@codesourcery.com>
1394
1395 * config/tc-arm.c (limits.h): Include.
1396 (fpu_arch_vfp_v3, fpu_vfp_ext_v3, fpu_neon_ext_v1)
1397 (fpu_vfp_v3_or_neon_ext): Declare constants.
1398 (neon_el_type): New enumeration of types for Neon vector elements.
1399 (neon_type_el): New struct. Define type and size of a vector element.
1400 (NEON_MAX_TYPE_ELS): Define constant. The maximum number of types per
1401 instruction.
1402 (neon_type): Define struct. The type of an instruction.
1403 (arm_it): Add 'vectype' for the current instruction.
1404 (isscalar, immisalign, regisimm, isquad): New predicates for operands.
1405 (vfp_sp_reg_pos): Rename to...
1406 (vfp_reg_pos): ...this, and add VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
1407 tags.
1408 (arm_reg_type): Add REG_TYPE_NQ (Neon Q register) and REG_TYPE_NDQ
1409 (Neon D or Q register).
1410 (reg_expected_msgs): Sync with above. Allow VFD to mean VFP or Neon D
1411 register.
1412 (GE_OPT_PREFIX_BIG): Define constant, for use in...
1413 (my_get_expression): Allow above constant as argument to accept
1414 64-bit constants with optional prefix.
1415 (arm_reg_parse): Add extra argument to return the specific type of
1416 register in when either a D or Q register (REG_TYPE_NDQ) is
1417 requested. Can be NULL.
1418 (parse_scalar): New function. Parse Neon scalar (vector reg and index).
1419 (parse_reg_list): Update for new arm_reg_parse args.
1420 (parse_vfp_reg_list): Allow parsing of Neon D/Q register lists.
1421 (parse_neon_el_struct_list): New function. Parse element/structure
1422 register lists for VLD<n>/VST<n> instructions.
1423 (s_arm_unwind_save_vfp): Update for new parse_vfp_reg_list args.
1424 (s_arm_unwind_save_mmxwr): Likewise.
1425 (s_arm_unwind_save_mmxwcg): Likewise.
1426 (s_arm_unwind_movsp): Likewise.
1427 (s_arm_unwind_setfp): Likewise.
1428 (parse_big_immediate): New function. Parse an immediate, which may be
1429 64 bits wide. Put results in inst.operands[i].
1430 (parse_shift): Update for new arm_reg_parse args.
1431 (parse_address): Likewise. Add parsing of alignment specifiers.
1432 (parse_neon_mov): Parse the operands of a VMOV instruction.
1433 (operand_parse_code): Add OP_RND, OP_RNQ, OP_RNDQ, OP_RNSC, OP_NRDLST,
1434 OP_NSTRLST, OP_NILO, OP_RNDQ_I0, OP_RR_RNSC, OP_RNDQ_RNSC, OP_RND_RNSC,
1435 OP_VMOV, OP_RNDQ_IMVNb, OP_RNDQ_I63b, OP_I0, OP_I16z, OP_I32z, OP_I64,
1436 OP_I64z, OP_oI32b, OP_oRND, OP_oRNQ, OP_oRNDQ.
1437 (parse_operands): Handle new codes above.
1438 (encode_arm_vfp_sp_reg): Rename to...
1439 (encode_arm_vfp_reg): ...this. Handle D regs (0-31) too. Complain if
1440 selected VFP version only supports D0-D15.
1441 (do_vfp_sp_monadic, do_vfp_sp_dyadic, do_vfp_sp_compare_z)
1442 (do_vfp_dp_sp_cvt, do_vfp_reg_from_sp, do_vfp_reg2_from_sp2)
1443 (do_vfp_sp_from_reg, do_vfp_sp2_from_reg2, do_vfp_sp_ldst)
1444 (do_vfp_dp_ldst, vfp_sp_ldstm, vfp_dp_ldstm): Update for new
1445 encode_arm_vfp_reg name, and allow 32 D regs.
1446 (do_vfp_dp_rd_rm, do_vfp_dp_rn_rd, do_vfp_dp_rd_rn, do_vfp_dp_rd_rn_rm)
1447 (do_vfp_rm_rd_rn): New functions to encode VFP insns allowing 32 D
1448 regs.
1449 (do_vfp_sp_const, do_vfp_dp_const, vfp_conv, do_vfp_sp_conv_16)
1450 (do_vfp_dp_conv_16, do_vfp_sp_conv_32, do_vfp_dp_conv_32): Handle
1451 constant-load and conversion insns introduced with VFPv3.
1452 (neon_tab_entry): New struct.
1453 (NEON_ENC_TAB): Bit patterns for overloaded Neon instructions, and
1454 those which are the targets of pseudo-instructions.
1455 (neon_opc): Enumerate opcodes, use as indices into...
1456 (neon_enc_tab): ...this. Hold data from NEON_ENC_TAB.
1457 (NEON_ENC_INTEGER, NEON_ENC_ARMREG, NEON_ENC_POLY, NEON_ENC_FLOAT)
1458 (NEON_ENC_SCALAR, NEON_ENC_IMMED, NEON_ENC_INTERLV, NEON_ENC_LANE)
1459 (NEON_ENC_DUP): Define meaningful helper macros to look up values in
1460 neon_enc_tab.
1461 (neon_shape): Enumerate shapes (permitted register widths, etc.) for
1462 Neon instructions.
1463 (neon_type_mask): New. Compact type representation for type checking.
1464 (N_SU_ALL, N_SU_32, N_SU_16_64, N_SUF_32, N_I_ALL, N_IF_32): Common
1465 permitted type combinations.
1466 (N_IGNORE_TYPE): New macro.
1467 (neon_check_shape): New function. Check an instruction shape for
1468 multiple alternatives. Return the specific shape for the current
1469 instruction.
1470 (neon_modify_type_size): New function. Modify a vector type and size,
1471 depending on the bit mask in argument 1.
1472 (neon_type_promote): New function. Convert a given "key" type (of an
1473 operand) into the correct type for a different operand, based on a bit
1474 mask.
1475 (type_chk_of_el_type): New function. Convert a type and size into the
1476 compact representation used for type checking.
1477 (el_type_of_type_ckh): New function. Reverse of above (only when a
1478 single bit is set in the bit mask).
1479 (modify_types_allowed): New function. Alter a mask of allowed types
1480 based on a bit mask of modifications.
1481 (neon_check_type): New function. Check the type of the current
1482 instruction against the variable argument list. The "key" type of the
1483 instruction is returned.
1484 (neon_dp_fixup): New function. Fill in and modify instruction bits for
1485 a Neon data-processing instruction depending on whether we're in ARM
1486 mode or Thumb-2 mode.
1487 (neon_logbits): New function.
1488 (neon_three_same, neon_two_same, do_neon_dyadic_i_su)
1489 (do_neon_dyadic_i64_su, neon_imm_shift, do_neon_shl_imm)
1490 (do_neon_qshl_imm, neon_cmode_for_logic_imm, neon_bits_same_in_bytes)
1491 (neon_squash_bits, neon_is_quarter_float, neon_qfloat_bits)
1492 (neon_cmode_for_move_imm, neon_write_immbits, neon_invert_size)
1493 (do_neon_logic, do_neon_bitfield, neon_dyadic, do_neon_dyadic_if_su)
1494 (do_neon_dyadic_if_su_d, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
1495 (do_neon_addsub_if_i, neon_exchange_operands, neon_compare)
1496 (do_neon_cmp, do_neon_cmp_inv, do_neon_ceq, neon_scalar_for_mul)
1497 (neon_mul_mac, do_neon_mac_maybe_scalar, do_neon_tst, do_neon_mul)
1498 (do_neon_qdmulh, do_neon_fcmp_absolute, do_neon_fcmp_absolute_inv)
1499 (do_neon_step, do_neon_abs_neg, do_neon_sli, do_neon_sri)
1500 (do_neon_qshlu_imm, do_neon_qmovn, do_neon_qmovun)
1501 (do_neon_rshift_sat_narrow, do_neon_rshift_sat_narrow_u, do_neon_movn)
1502 (do_neon_rshift_narrow, do_neon_shll, neon_cvt_flavour, do_neon_cvt)
1503 (neon_move_immediate, do_neon_mvn, neon_mixed_length)
1504 (do_neon_dyadic_long, do_neon_abal, neon_mac_reg_scalar_long)
1505 (do_neon_mac_maybe_scalar_long, do_neon_dyadic_wide, do_neon_vmull)
1506 (do_neon_ext, do_neon_rev, do_neon_dup, do_neon_mov)
1507 (do_neon_rshift_round_imm, do_neon_movl, do_neon_trn, do_neon_zip_uzp)
1508 (do_neon_sat_abs_neg, do_neon_pair_long, do_neon_recip_est)
1509 (do_neon_cls, do_neon_clz, do_neon_cnt, do_neon_swp, do_neon_tbl_tbx)
1510 (do_neon_ldm_stm, do_neon_ldr_str, do_neon_ld_st_interleave)
1511 (neon_alignment_bit, do_neon_ld_st_lane, do_neon_ld_dup)
1512 (do_neon_ldx_stx): New functions. Neon bit encoding and encoding
1513 helpers.
1514 (parse_neon_type): New function. Parse Neon type specifier.
1515 (opcode_lookup): Allow parsing of Neon type specifiers.
1516 (REGNUM2, REGSETH, REGSET2): New macros.
1517 (reg_names): Add new VFPv3 and Neon registers.
1518 (NUF, nUF, NCE, nCE): New macros for opcode table.
1519 (insns): More VFP registers allowed in fcpyd, fmdhr, fmdlr, fmrdh,
1520 fmrdl, fabsd, fnegd, fsqrtd, faddd, fsubd, fmuld, fdivd, fmacd, fmscd,
1521 fnmuld, fnmacd, fnmscd, fcmpd, fcmpzd, fcmped, fcmpezd, fmdrr, fmrrd.
1522 Add Neon instructions vaba, vhadd, vrhadd, vhsub, vqadd, vqsub, vrshl,
1523 vqrshl, vshl, vqshl{u}, vand, vbic, vorr, vorn, veor, vbsl, vbit, vbif,
1524 vabd, vmax, vmin, vcge, vcgt, vclt, vcle, vceq, vpmax, vpmin, vmla,
1525 vmls, vpadd, vadd, vsub, vtst, vmul, vqdmulh, vqrdmulh, vacge, vacgt,
1526 vaclt, vacle, vrecps, vrsqrts, vabs, vneg, v{r}shr, v{r}sra, vsli,
1527 vsri, vqshrn, vq{r}shr{u}n, v{r}shrn, vshll, vcvt, vmov, vmvn, vabal,
1528 vabdl, vaddl, vsubl, vmlal, vmlsl, vaddw, vsubw, v{r}addhn, v{r}subhn,
1529 vqdmlal, vqdmlsl, vqdmull, vmull, vext, vrev64, vrev32, vrev16, vdup,
1530 vmovl, v{q}movn, vzip, vuzp, vqabs, vqneg, vpadal, vpaddl, vrecpe,
1531 vrsqrte, vcls, vclz, vcnt, vswp, vtrn, vtbl, vtbx, vldm, vstm, vldr,
1532 vstr, vld[1234], vst[1234], fconst[sd], f[us][lh]to[sd],
1533 fto[us][lh][sd].
1534 (tc_arm_regname_to_dw2regnum): Update for arm_reg_parse args.
1535 (arm_cpu_option_table): Add Neon and VFPv3 to Cortex-A8.
1536 (arm_option_cpu_value): Add vfp3 and neon.
1537 (aeabi_set_public_attributes): Support VFPv3 and NEON attributes. Fix
1538 VFPv1 attribute.
1539
1946c96e
BW
15402006-04-25 Bob Wilson <bob.wilson@acm.org>
1541
1542 * config/xtensa-relax.c (widen_spec_list): Use new "WIDE.<opcode>"
1543 syntax instead of hardcoded opcodes with ".w18" suffixes.
1544 (wide_branch_opcode): New.
1545 (build_transition): Use it to check for wide branch opcodes with
1546 either ".w18" or ".w15" suffixes.
1547
5033a645
BW
15482006-04-25 Bob Wilson <bob.wilson@acm.org>
1549
1550 * config/tc-xtensa.c (xtensa_create_literal_symbol,
1551 xg_assemble_literal, xg_assemble_literal_space): Do not set the
1552 frag's is_literal flag.
1553
395fa56f
BW
15542006-04-25 Bob Wilson <bob.wilson@acm.org>
1555
1556 * config/xtensa-relax.c (XCHAL_HAVE_WIDE_BRANCHES): Provide default.
1557
708587a4
KH
15582006-04-23 Kazu Hirata <kazu@codesourcery.com>
1559
1560 * config/obj-coff.c, config/tc-arm.c, config/tc-bfin.c,
1561 config/tc-cris.c, config/tc-crx.c, config/tc-i386.c,
1562 config/tc-ia64.c, config/tc-maxq.c, config/tc-maxq.h,
1563 config/tc-mips.c, config/tc-msp430.c, config/tc-sh.c,
1564 config/tc-tic4x.c, config/tc-xtensa.c: Fix comment typos.
1565
8463be01
PB
15662005-04-20 Paul Brook <paul@codesourcery.com>
1567
1568 * config/tc-arm.c (s_arm_arch, s_arm_cpu, s_arm_fpu): Enable for
1569 all targets.
1570 (md_pseudo_table): Enable .arch, .cpu and .fpu for all targets.
1571
f26a5955
AM
15722006-04-19 Alan Modra <amodra@bigpond.net.au>
1573
1574 * Makefile.am (CPU_TYPES): Add maxq and mt. Sort.
1575 (CPU_OBJ_VALID): Change sense of COFF test to default to invalid.
1576 Make some cpus unsupported on ELF. Run "make dep-am".
1577 * Makefile.in: Regenerate.
1578
241a6c40
AM
15792006-04-19 Alan Modra <amodra@bigpond.net.au>
1580
1581 * configure.in (--enable-targets): Indent help message.
1582 * configure: Regenerate.
1583
bb8f5920
L
15842006-04-18 H.J. Lu <hongjiu.lu@intel.com>
1585
1586 PR gas/2533
1587 * config/tc-i386.c (i386_immediate): Check illegal immediate
1588 register operand.
1589
23d9d9de
AM
15902006-04-18 Alan Modra <amodra@bigpond.net.au>
1591
64e74474
AM
1592 * config/tc-i386.c: Formatting.
1593 (output_disp, output_imm): ISO C90 params.
1594
6cbe03fb
AM
1595 * frags.c (frag_offset_fixed_p): Constify args.
1596 * frags.h (frag_offset_fixed_p): Ditto.
1597
23d9d9de
AM
1598 * config/tc-dlx.h (tc_coff_symbol_emit_hook): Delete.
1599 (COFF_MAGIC): Delete.
a37d486e
AM
1600
1601 * config/tc-xc16x.h (TC_LINKRELAX_FIXUP): Delete.
1602
e7403566
DJ
16032006-04-16 Daniel Jacobowitz <dan@codesourcery.com>
1604
1605 * po/POTFILES.in: Regenerated.
1606
58ab4f3d
MM
16072006-04-16 Mark Mitchell <mark@codesourcery.com>
1608
1609 * doc/as.texinfo: Mention that some .type syntaxes are not
1610 supported on all architectures.
1611
482fd9f9
BW
16122006-04-14 Sterling Augustine <sterling@tensilica.com>
1613
1614 * config/tc-xtensa.c (emit_single_op): Do not relax MOVI
1615 instructions when such transformations have been disabled.
1616
05d58145
BW
16172006-04-10 Sterling Augustine <sterling@tensilica.com>
1618
1619 * config/tc-xtensa.c (xg_assemble_vliw_tokens): Record loop target
1620 symbols in RELAX[_CHECK]_ALIGN_NEXT_OPCODE frags.
1621 (xtensa_fix_close_loop_end_frags): Use the recorded values instead of
1622 decoding the loop instructions. Remove current_offset variable.
1623 (xtensa_fix_short_loop_frags): Likewise.
1624 (min_bytes_to_other_loop_end): Remove current_offset argument.
1625
9e75b3fa
AM
16262006-04-09 Arnold Metselaar <arnold.metselaar@planet.nl>
1627
a37d486e 1628 * config/tc-z80.c (z80_optimize_expr): Removed.
9e75b3fa
AM
1629 * config/tc-z80.h (z80_optimize_expr, md_optimize_expr): Removed.
1630
d727e8c2
NC
16312006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
1632
1633 * gas/config/tc-avr.c (mcu_types): Add support for attiny261,
1634 attiny461, attiny861, attiny25, attiny45, attiny85,attiny24,
1635 attiny44, attiny84, at90pwm2, at90pwm3, atmega164, atmega324,
1636 atmega644, atmega329, atmega3290, atmega649, atmega6490,
1637 atmega406, atmega640, atmega1280, atmega1281, at90can32,
1638 at90can64, at90usb646, at90usb647, at90usb1286 and
1639 at90usb1287.
1640 Move atmega48 and atmega88 from AVR_ISA_M8 to AVR_ISA_PWMx.
1641
d252fdde
PB
16422006-04-07 Paul Brook <paul@codesourcery.com>
1643
1644 * config/tc-arm.c (parse_operands): Set default error message.
1645
ab1eb5fe
PB
16462006-04-07 Paul Brook <paul@codesourcery.com>
1647
1648 * config/tc-arm.c (parse_tb): Set inst.error before returning FAIL.
1649
7ae2971b
PB
16502006-04-07 Paul Brook <paul@codesourcery.com>
1651
1652 * config/tc-arm.c (md_apply_fix): Set H bit on blx instruction.
1653
53365c0d
PB
16542006-04-07 Paul Brook <paul@codesourcery.com>
1655
1656 * config/tc-arm.c (THUMB2_LOAD_BIT): Define.
1657 (move_or_literal_pool): Handle Thumb-2 instructions.
1658 (do_t_ldst): Call move_or_literal_pool for =N addressing modes.
1659
45aa61fe
AM
16602006-04-07 Alan Modra <amodra@bigpond.net.au>
1661
1662 PR 2512.
1663 * config/tc-i386.c (match_template): Move 64-bit operand tests
1664 inside loop.
1665
108a6f8e
CD
16662006-04-06 Carlos O'Donell <carlos@codesourcery.com>
1667
1668 * po/Make-in: Add install-html target.
1669 * Makefile.am: Add install-html and install-html-recursive targets.
1670 * Makefile.in: Regenerate.
1671 * configure.in: AC_SUBST datarootdir, docdir, htmldir.
1672 * configure: Regenerate.
1673 * doc/Makefile.am: Add install-html and install-html-am targets.
1674 * doc/Makefile.in: Regenerate.
1675
ec651a3b
AM
16762006-04-06 Alan Modra <amodra@bigpond.net.au>
1677
1678 * frags.c (frag_offset_fixed_p): Reinitialise offset before
1679 second scan.
1680
910600e9
RS
16812006-04-05 Richard Sandiford <richard@codesourcery.com>
1682 Daniel Jacobowitz <dan@codesourcery.com>
1683
1684 * config/tc-sparc.c (sparc_target_format): Handle TE_VXWORKS.
1685 (GOTT_BASE, GOTT_INDEX): New.
1686 (tc_gen_reloc): Don't alter relocations against GOTT_BASE and
1687 GOTT_INDEX when generating VxWorks PIC.
1688 * configure.tgt (sparc*-*-vxworks*): Remove this special case;
1689 use the generic *-*-vxworks* stanza instead.
1690
99630778
AM
16912006-04-04 Alan Modra <amodra@bigpond.net.au>
1692
1693 PR 997
1694 * frags.c (frag_offset_fixed_p): New function.
1695 * frags.h (frag_offset_fixed_p): Declare.
1696 * expr.c (expr): Use frag_offset_fixed_p when simplifying subtraction.
1697 (resolve_expression): Likewise.
1698
a02728c8
BW
16992006-04-03 Sterling Augustine <sterling@tensilica.com>
1700
1701 * config/tc-xtensa.c (init_op_placement_info_table): Check for formats
1702 of the same length but different numbers of slots.
1703
9dfde49d
AS
17042006-03-30 Andreas Schwab <schwab@suse.de>
1705
1706 * configure.in: Fix help string for --enable-targets option.
1707 * configure: Regenerate.
1708
2da12c60
NS
17092006-03-28 Nathan Sidwell <nathan@codesourcery.com>
1710
6d89cc8f
NS
1711 * gas/config/tc-m68k.c (find_cf_chip): Merge into ...
1712 (m68k_ip): ... here. Use for all chips. Protect against buffer
1713 overrun and avoid excessive copying.
1714
2da12c60
NS
1715 * config/tc-m68k.c (m68000_control_regs, m68010_control_regs,
1716 m68020_control_regs, m68040_control_regs, m68060_control_regs,
1717 mcf_control_regs, mcf5208_control_regs, mcf5213_control_regs,
1718 mcf5329_control_regs, mcf5249_control_regs, mcf528x_control_regs,
1719 mcfv4e_control_regs, m68010_control_regs): Rename and reorder to ...
1720 (m68000_ctrl, m68010_ctrl, m68020_ctrl, m68040_ctrl, m68060_ctrl,
1721 mcf_ctrl, mcf5208_ctrl, mcf5213_ctrl, mcf5235_ctrl, mcf5249_ctrl,
1722 mcf5216_ctrl, mcf5250_ctrl, mcf5271_ctrl, mcf5272_ctrl,
1723 mcf5282_ctrl, mcfv4e_ctrl): ... these.
1724 (mcf5275_ctrl, mcf5329_ctrl, mcf5373_ctrl): New.
1725 (struct m68k_cpu): Change chip field to control_regs.
1726 (current_chip): Remove.
1727 (control_regs): New.
1728 (m68k_archs, m68k_extensions): Adjust.
1729 (m68k_cpus): Reorder to be in cpu number order. Adjust.
1730 (CPU_ALLOW_MC, CPU_ALLOW_NEGATION): Remove.
1731 (find_cf_chip): Reimplement for new organization of cpu table.
1732 (select_control_regs): Remove.
1733 (mri_chip): Adjust.
1734 (struct save_opts): Save control regs, not chip.
1735 (s_save, s_restore): Adjust.
1736 (m68k_lookup_cpu): Give deprecated warning when necessary.
1737 (m68k_init_arch): Adjust.
1738 (md_show_usage): Adjust for new cpu table organization.
1739
1ac4baed
BS
17402006-03-25 Bernd Schmidt <bernd.schmidt@analog.com>
1741
1742 * config/bfin-defs.h (Expr_Node_Type enum): Add Expr_Node_GOT_Reloc.
1743 * config/bfin-lex.l: Recognize GOT17M4 and FUNCDESC_GOT17M4.
1744 * config/bfin-parse.y: Include "libbfd.h", "elf/common.h" and
1745 "elf/bfin.h".
1746 (GOT17M4, FUNCDESC_GOT17M4): New tokens of type <value>.
1747 (any_gotrel): New rule.
1748 (got): Use it, and create Expr_Node_GOT_Reloc nodes.
1749 * config/tc-bfin.c: Include "libbfd.h", "elf/common.h" and
1750 "elf/bfin.h".
1751 (DEFAULT_FLAGS, bfin_flags, bfin_pic_flag): New.
1752 (bfin_pic_ptr): New function.
1753 (md_pseudo_table): Add it for ".picptr".
1754 (OPTION_FDPIC): New macro.
1755 (md_longopts): Add -mfdpic.
1756 (md_parse_option): Handle it.
1757 (md_begin): Set BFD flags.
1758 (md_apply_fix3, bfin_fix_adjustable): Handle new relocs.
1759 (bfin_gen_ldstidxi): Adjust to match the trees that the parser gives
1760 us for GOT relocs.
1761 * Makefile.am (bfin-parse.o): Update dependencies.
1762 (DEPTC_bfin_elf): Likewise.
1763 * Makefile.in: Regenerate.
1764
a9d34880
RS
17652006-03-25 Richard Sandiford <richard@codesourcery.com>
1766
1767 * config/tc-m68k.c (m68k_cpus): Change cpu_cf5208 entries to use
1768 mcfemac instead of mcfmac.
1769
9ca26584
AJ
17702006-03-23 Michael Matz <matz@suse.de>
1771
1772 * config/tc-i386.c (type_names): Correct placement of 'static'.
1773 (reloc): Map some more relocs to their 64 bit counterpart when
1774 size is 8.
1775 (output_insn): Work around breakage if DEBUG386 is defined.
1776 (output_disp): A BFD_RELOC_64 with GOT_symbol as operand also
1777 needs to be mapped to BFD_RELOC_X86_64_GOTPC64 or
1778 BFD_RELOC_X86_64_GOTPC32. Also x86-64 handles pcrel addressing
1779 different from i386.
1780 (output_imm): Ditto.
1781 (lex_got): Recognize @PLTOFF and @GOTPLT. Make @GOT accept also
1782 Imm64.
1783 (md_convert_frag): Jumps can now be larger than 2GB away, error
1784 out in that case.
1785 (tc_gen_reloc): New relocs are passed through. BFD_RELOC_64
1786 and BFD_RELOC_64_PCREL are mapped to BFD_RELOC_X86_64_GOTPC64.
1787
0a44bf69
RS
17882006-03-22 Richard Sandiford <richard@codesourcery.com>
1789 Daniel Jacobowitz <dan@codesourcery.com>
1790 Phil Edwards <phil@codesourcery.com>
1791 Zack Weinberg <zack@codesourcery.com>
1792 Mark Mitchell <mark@codesourcery.com>
1793 Nathan Sidwell <nathan@codesourcery.com>
1794
1795 * config/tc-mips.c (mips_target_format): Handle vxworks targets.
1796 (md_begin): Complain about -G being used for PIC. Don't change
1797 the text, data and bss alignments on VxWorks.
1798 (reloc_needs_lo_p): Don't return true for R_MIPS_GOT16 when
1799 generating VxWorks PIC.
1800 (load_address): Extend SVR4_PIC handling to VXWORKS_PIC.
1801 (macro): Likewise, but do not treat la $25 specially for
1802 VxWorks PIC, and do not handle jal.
1803 (OPTION_MVXWORKS_PIC): New macro.
1804 (md_longopts): Add -mvxworks-pic.
1805 (md_parse_option): Don't complain about using PIC and -G together here.
1806 Handle OPTION_MVXWORKS_PIC.
1807 (md_estimate_size_before_relax): Always use the first relaxation
1808 sequence on VxWorks.
1809 * config/tc-mips.h (VXWORKS_PIC): New.
1810
080eb7fe
PB
18112006-03-21 Paul Brook <paul@codesourcery.com>
1812
1813 * config/tc-arm.c (md_apply_fix): Fix typo in offset mask.
1814
03aaa593
BW
18152006-03-21 Sterling Augustine <sterling@tensilica.com>
1816
1817 * config/tc-xtensa.c (enforce_three_byte_loop_align): New flag.
1818 (xtensa_setup_hw_workarounds): Set this new flag for older hardware.
1819 (get_loop_align_size): New.
1820 (xtensa_end): Skip xtensa_mark_narrow_branches when not aligning.
1821 (xtensa_mark_zcl_first_insns): Prevent widening of first loop frag.
1822 (get_text_align_power): Rewrite to handle inputs in the range 2-8.
1823 (get_noop_aligned_address): Use get_loop_align_size.
1824 (get_aligned_diff): Likewise.
1825
3e94bf1a
PB
18262006-03-21 Paul Brook <paul@codesourcery.com>
1827
1828 * config/tc-arm.c (insns): Correct opcodes for ldrbt and strbt.
1829
dfa9f0d5
PB
18302006-03-20 Paul Brook <paul@codesourcery.com>
1831
1832 * config/tc-arm.c (BAD_BRANCH, BAD_NOT_IT): Define.
1833 (do_t_branch): Encode branches inside IT blocks as unconditional.
1834 (do_t_cps): New function.
1835 (do_t_blx, do_t_bkpt, do_t_branch23, do_t_bx, do_t_bxj, do_t_cpsi,
1836 do_t_czb, do_t_it, do_t_setend, do_t_tb): Add IT constaints.
1837 (opcode_lookup): Allow conditional suffixes on all instructions in
1838 Thumb mode.
1839 (md_assemble): Advance condexec state before checking for errors.
1840 (insns): Use do_t_cps.
1841
6e1cb1a6
PB
18422006-03-20 Paul Brook <paul@codesourcery.com>
1843
1844 * config/tc-arm.c (output_relax_insn): Call dwarf2_emit_insn before
1845 outputting the insn.
1846
0a966e2d
JBG
18472006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1848
1849 * config/tc-vax.c: Update copyright year.
1850 * config/tc-vax.h: Likewise.
1851
a49fcc17
JBG
18522006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1853
1854 * config/tc-vax.c (md_chars_to_number): Used only locally, so
1855 make it static.
1856 * config/tc-vax.h (md_chars_to_number): Remove obsolete declaration.
1857
f5208ef2
PB
18582006-03-17 Paul Brook <paul@codesourcery.com>
1859
1860 * config/tc-arm.c (insns): Add ldm and stm.
1861
cb4c78d6
BE
18622006-03-17 Ben Elliston <bje@au.ibm.com>
1863
1864 PR gas/2446
1865 * doc/as.texinfo (Ident): Document this directive more thoroughly.
1866
c16d2bf0
PB
18672006-03-16 Paul Brook <paul@codesourcery.com>
1868
1869 * config/tc-arm.c (insns): Add "svc".
1870
80ca4e2c
BW
18712006-03-13 Bob Wilson <bob.wilson@acm.org>
1872
1873 * config/tc-xtensa.c (xg_translate_sysreg_op): Remove has_underbar
1874 flag and avoid double underscore prefixes.
1875
3a4a14e9
PB
18762006-03-10 Paul Brook <paul@codesourcery.com>
1877
1878 * config/tc-arm.c (md_begin): Handle EABIv5.
1879 (arm_eabis): Add EF_ARM_EABI_VER5.
1880 * doc/c-arm.texi: Document -meabi=5.
1881
518051dc
BE
18822006-03-10 Ben Elliston <bje@au.ibm.com>
1883
1884 * app.c (do_scrub_chars): Simplify string handling.
1885
00a97672
RS
18862006-03-07 Richard Sandiford <richard@codesourcery.com>
1887 Daniel Jacobowitz <dan@codesourcery.com>
1888 Zack Weinberg <zack@codesourcery.com>
1889 Nathan Sidwell <nathan@codesourcery.com>
1890 Paul Brook <paul@codesourcery.com>
1891 Ricardo Anguiano <anguiano@codesourcery.com>
1892 Phil Edwards <phil@codesourcery.com>
1893
1894 * config/tc-arm.c (md_apply_fix): Install a value of zero into a
1895 BFD_RELOC_ARM_OFFSET_IMM field if we're going to generate a RELA
1896 R_ARM_ABS12 reloc.
1897 (tc_gen_reloc): Keep the original fx_offset for RELA pc-relative
1898 relocs, but adjust by md_pcrel_from_section. Create R_ARM_ABS12
1899 relocations for BFD_RELOC_ARM_OFFSET_IMM on RELA targets.
1900
b29757dc
BW
19012006-03-06 Bob Wilson <bob.wilson@acm.org>
1902
1903 * config/tc-xtensa.c (xtensa_post_relax_hook): Generate literal tables
1904 even when using the text-section-literals option.
1905
0b2e31dc
NS
19062006-03-06 Nathan Sidwell <nathan@codesourcery.com>
1907
1908 * config/tc-m68k.c (m68k_extensions): Allow 'float' on both m68k
1909 and cf.
1910 (m68k_ip): <case 'J'> Check we have some control regs.
1911 (md_parse_option): Allow raw arch switch.
1912 (m68k_init_arch): Better detection of arch/cpu mismatch. Detect
1913 whether 68881 or cfloat was meant by -mfloat.
1914 (md_show_usage): Adjust extension display.
1915 (m68k_elf_final_processing): Adjust.
1916
df406460
NC
19172006-03-03 Bjoern Haase <bjoern.m.haase@web.de>
1918
1919 * config/tc-avr.c (avr_mod_hash_value): New function.
1920 (md_apply_fix, exp_mod): Use BFD_RELOC_HH8_LDI and
1921 BFD_RELOC_MS8_LDI for hlo8() and hhi8()
1922 (md_begin): Set linkrelax variable to 1, use avr_mod_hash_value
1923 instead of int avr_ldi_expression: use avr_mod_hash_value instead
1924 of (int).
1925 (tc_gen_reloc): Handle substractions of symbols, if possible do
1926 fixups, abort otherwise.
1927 * config/tc-avr.h (TC_LINKRELAX_FIXUP, TC_VALIDATE_FIX,
1928 tc_fix_adjustable): Define.
1929
53022e4a
JW
19302006-03-02 James E Wilson <wilson@specifix.com>
1931
1932 * config/tc-ia64.c (emit_one_bundle): For IA64_OPCODE_LAST, if we
1933 change the template, then clear md.slot[curr].end_of_insn_group.
1934
9f6f925e
JB
19352006-02-28 Jan Beulich <jbeulich@novell.com>
1936
1937 * macro.c (get_any_string): Don't insert quotes for <>-quoted input.
1938
0e31b3e1
JB
19392006-02-28 Jan Beulich <jbeulich@novell.com>
1940
1941 PR/1070
1942 * macro.c (getstring): Don't treat parentheses special anymore.
1943 (get_any_string): Don't consider '(' and ')' as quoting anymore.
1944 Special-case '(', ')', '[', and ']' when dealing with non-quoting
1945 characters.
1946
10cd14b4
AM
19472006-02-28 Mat <mat@csail.mit.edu>
1948
1949 * dwarf2dbg.c (get_filenum): Don't inadvertently decrease files_in_use.
1950
63752a75
JJ
19512006-02-27 Jakub Jelinek <jakub@redhat.com>
1952
1953 * dw2gencfi.c (struct fde_entry, struct cie_entry): Add signal_frame
1954 field.
1955 (CFI_signal_frame): Define.
1956 (cfi_pseudo_table): Add .cfi_signal_frame.
1957 (dot_cfi): Handle CFI_signal_frame.
1958 (output_cie): Handle cie->signal_frame.
1959 (select_cie_for_fde): Don't share CIE if signal_frame flag is
1960 different. Copy signal_frame from FDE to newly created CIE.
1961 * doc/as.texinfo: Document .cfi_signal_frame.
1962
f7d9e5c3
CD
19632006-02-27 Carlos O'Donell <carlos@codesourcery.com>
1964
1965 * doc/Makefile.am: Add html target.
1966 * doc/Makefile.in: Regenerate.
1967 * po/Make-in: Add html target.
1968
331d2d0d
L
19692006-02-27 H.J. Lu <hongjiu.lu@intel.com>
1970
8502d882 1971 * config/tc-i386.c (output_insn): Support Intel Merom New
331d2d0d
L
1972 Instructions.
1973
8502d882 1974 * config/tc-i386.h (CpuMNI): New.
331d2d0d
L
1975 (CpuUnknownFlags): Add CpuMNI.
1976
10156f83
DM
19772006-02-24 David S. Miller <davem@sunset.davemloft.net>
1978
1979 * config/tc-sparc.c (priv_reg_table): Add entry for "gl".
1980 (hpriv_reg_table): New table for hyperprivileged registers.
1981 (sparc_ip): New cases '$' and '%' for wrhpr/rdhpr hyperprivileged
1982 register encoding.
1983
6772dd07
DD
19842006-02-24 DJ Delorie <dj@redhat.com>
1985
1986 * config/tc-m32c.h (md_apply_fix): Define to m32c_apply_fix.
1987 (tc_gen_reloc): Don't define.
1988 * config/tc-m32c.c (rl_for, relaxable): New convenience macros.
1989 (OPTION_LINKRELAX): New.
1990 (md_longopts): Add it.
1991 (m32c_relax): New.
1992 (md_parse_options): Set it.
1993 (md_assemble): Emit relaxation relocs as needed.
1994 (md_convert_frag): Emit relaxation relocs as needed.
1995 (md_cgen_lookup_reloc): Add LAB_8_8 and LAB_8_16.
1996 (m32c_apply_fix): New.
1997 (tc_gen_reloc): New.
1998 (m32c_force_relocation): Force out jump relocs when relaxing.
1999 (m32c_fix_adjustable): Return false if relaxing.
2000
62b3e311
PB
20012006-02-24 Paul Brook <paul@codesourcery.com>
2002
2003 * config/arm/tc-arm.c (arm_ext_v6_notm, arm_ext_div, arm_ext_v7,
2004 arm_ext_v7a, arm_ext_v7r, arm_ext_v7m): New variables.
2005 (struct asm_barrier_opt): Define.
2006 (arm_v7m_psr_hsh, arm_barrier_opt_hsh): New variables.
2007 (parse_psr): Accept V7M psr names.
2008 (parse_barrier): New function.
2009 (enum operand_parse_code): Add OP_oBARRIER.
2010 (parse_operands): Implement OP_oBARRIER.
2011 (do_barrier): New function.
2012 (do_dbg, do_pli, do_t_barrier, do_t_dbg, do_t_div): New functions.
2013 (do_t_cpsi): Add V7M restrictions.
2014 (do_t_mrs, do_t_msr): Validate V7M variants.
2015 (md_assemble): Check for NULL variants.
2016 (v7m_psrs, barrier_opt_names): New tables.
2017 (insns): Add V7 instructions. Mark V6 instructions absent from V7M.
2018 (md_begin): Initialize arm_v7m_psr_hsh and arm_barrier_opt_hsh.
2019 (arm_cpu_option_table): Add Cortex-M3, R4 and A8.
2020 (arm_arch_option_table): Add armv7, armv7a, armv7r and armv7m.
2021 (struct cpu_arch_ver_table): Define.
2022 (cpu_arch_ver): New.
2023 (aeabi_set_public_attributes): Use cpu_arch_ver. Set
2024 Tag_CPU_arch_profile.
2025 * doc/c-arm.texi: Document new cpu and arch options.
2026
59cf82fe
L
20272006-02-23 H.J. Lu <hongjiu.lu@intel.com>
2028
2029 * config/tc-ia64.c (operand_match): Handle IA64_OPND_IMMU5b.
2030
19a7219f
L
20312006-02-23 H.J. Lu <hongjiu.lu@intel.com>
2032
2033 * config/tc-ia64.c: Update copyright years.
2034
7f3dfb9c
L
20352006-02-22 H.J. Lu <hongjiu.lu@intel.com>
2036
2037 * config/tc-ia64.c (specify_resource): Add the rule 17 from
2038 SDM 2.2.
2039
f40d1643
PB
20402005-02-22 Paul Brook <paul@codesourcery.com>
2041
2042 * config/tc-arm.c (do_pld): Remove incorrect write to
2043 inst.instruction.
2044 (encode_thumb32_addr_mode): Use correct operand.
2045
216d22bc
PB
20462006-02-21 Paul Brook <paul@codesourcery.com>
2047
2048 * config/tc-arm.c (md_apply_fix): Fix off-by-one errors.
2049
d70c5fc7
NC
20502006-02-17 Shrirang Khisti <shrirangk@kpitcummins.com>
2051 Anil Paranjape <anilp1@kpitcummins.com>
2052 Shilin Shakti <shilins@kpitcummins.com>
2053
2054 * Makefile.am: Add xc16x related entry.
2055 * Makefile.in: Regenerate.
2056 * configure.in: Added xc16x related entry.
2057 * configure: Regenerate.
2058 * config/tc-xc16x.h: New file
2059 * config/tc-xc16x.c: New file
2060 * doc/c-xc16x.texi: New file for xc16x
2061 * doc/all.texi: Entry for xc16x
2062 * doc/Makefile.texi: Added c-xc16x.texi
2063 * NEWS: Announce the support for the new target.
2064
aaa2ab3d
NH
20652006-02-16 Nick Hudson <nick.hudson@dsl.pipex.com>
2066
2067 * configure.tgt: set emulation for mips-*-netbsd*
2068
82de001f
JJ
20692006-02-14 Jakub Jelinek <jakub@redhat.com>
2070
2071 * config.in: Rebuilt.
2072
431ad2d0
BW
20732006-02-13 Bob Wilson <bob.wilson@acm.org>
2074
2075 * config/tc-xtensa.c (xg_add_opcode_fix): Number operands starting
2076 from 1, not 0, in error messages.
2077 (md_assemble): Simplify special-case check for ENTRY instructions.
2078 (tinsn_has_invalid_symbolic_operands): Do not include opcode and
2079 operand in error message.
2080
94089a50
JM
20812006-02-13 Joseph S. Myers <joseph@codesourcery.com>
2082
2083 * configure.tgt (arm-*-linux-gnueabi*): Change to
2084 arm-*-linux-*eabi*.
2085
52de4c06
NC
20862006-02-10 Nick Clifton <nickc@redhat.com>
2087
70e45ad9
NC
2088 * config/tc-crx.c (check_range): Ensure that the sign bit of a
2089 32-bit value is propagated into the upper bits of a 64-bit long.
2090
52de4c06
NC
2091 * config/tc-arc.c (init_opcode_tables): Fix cast.
2092 (arc_extoper, md_operand): Likewise.
2093
21af2bbd
BW
20942006-02-09 David Heine <dlheine@tensilica.com>
2095
2096 * config/tc-xtensa.c (xg_assembly_relax): Increment steps_taken for
2097 each relaxation step.
2098
75a706fc
L
20992006-02-09 Eric Botcazou <ebotcazou@libertysurf.fr>
2100
2101 * configure.in (CHECK_DECLS): Add vsnprintf.
2102 * configure: Regenerate.
2103 * messages.c (errno.h, stdarg.h, varargs.h, va_list): Do not
2104 include/declare here, but...
2105 * as.h: Move code detecting VARARGS idiom to the top.
2106 (errno.h, stdarg.h, varargs.h, va_list): ...here.
2107 (vsnprintf): Declare if not already declared.
2108
0d474464
L
21092006-02-08 H.J. Lu <hongjiu.lu@intel.com>
2110
2111 * as.c (close_output_file): New.
2112 (main): Register close_output_file with xatexit before
2113 dump_statistics. Don't call output_file_close.
2114
266abb8f
NS
21152006-02-07 Nathan Sidwell <nathan@codesourcery.com>
2116
2117 * config/tc-m68k.c (mcf5208_control_regs, mcf5213_control_regs,
2118 mcf5329_control_regs): New.
2119 (not_current_architecture, selected_arch, selected_cpu): New.
2120 (m68k_archs, m68k_extensions): New.
2121 (archs): Renamed to ...
2122 (m68k_cpus): ... here. Adjust.
2123 (n_arches): Remove.
2124 (md_pseudo_table): Add arch and cpu directives.
2125 (find_cf_chip, m68k_ip): Adjust table scanning.
2126 (no_68851, no_68881): Remove.
2127 (md_assemble): Lazily initialize.
2128 (select_control_regs): Adjust cpu names. Add 5208, 5213, 5329.
2129 (md_init_after_args): Move functionality to m68k_init_arch.
2130 (mri_chip): Adjust table scanning.
2131 (md_parse_option): Reimplement 'm' processing to add -march & -mcpu
2132 options with saner parsing.
2133 (m68k_lookup_cpu, m68k_set_arch, m68k_set_cpu, m68k_set_extension,
2134 m68k_init_arch): New.
2135 (s_m68k_cpu, s_m68k_arch): New.
2136 (md_show_usage): Adjust.
2137 (m68k_elf_final_processing): Set CF EF flags.
2138 * config/tc-m68k.h (m68k_init_after_args): Remove.
2139 (tc_init_after_args): Remove.
2140 * doc/c-m68k.texi (M68K-Opts): Document -march, -mcpu options.
2141 (M68k-Directives): Document .arch and .cpu directives.
2142
134dcee5
AM
21432006-02-05 Arnold Metselaar <arnold.metselaar@planet.nl>
2144
2145 * config/tc-z80.c (z80_start_line_hook): allow .equ and .defl as
2146 synonyms for equ and defl.
2147 (z80_cons_fix_new): New function.
2148 (emit_byte): Disallow relative jumps to absolute locations.
2149 (emit_data): Only handle defb, prototype changed, because defb is
2150 now handled as pseudo-op rather than an instruction.
2151 (instab): Entries for defb,defw,db,dw moved from here...
2152 (md_pseudo_table): ... to here, use generic cons() for defw,dw.
2153 Add entries for def24,def32,d24,d32.
2154 (md_assemble): Improved error handling.
2155 (md_apply_fix): New case BFD_RELOC_24, set fixP->fx_no_overflow to one.
2156 * config/tc-z80.h (TC_CONS_FIX_NEW): Define.
2157 (z80_cons_fix_new): Declare.
2158 * doc/c-z80.texi (defb, db): Mention warning on overflow.
2159 (def24,d24,def32,d32): New pseudo-ops.
2160
a9931606
PB
21612006-02-02 Paul Brook <paul@codesourcery.com>
2162
2163 * config/tc-arm.c (do_shift): Remove Thumb-1 constraint.
2164
ef8d22e6
PB
21652005-02-02 Paul Brook <paul@codesourcery.com>
2166
2167 * config/tc-arm.c (T2_OPCODE_MASK, T2_DATA_OP_SHIFT, T2_OPCODE_AND,
2168 T2_OPCODE_BIC, T2_OPCODE_ORR, T2_OPCODE_ORN, T2_OPCODE_EOR,
2169 T2_OPCODE_ADD, T2_OPCODE_ADC, T2_OPCODE_SBC, T2_OPCODE_SUB,
2170 T2_OPCODE_RSB): Define.
2171 (thumb32_negate_data_op): New function.
2172 (md_apply_fix): Use it.
2173
e7da6241
BW
21742006-01-31 Bob Wilson <bob.wilson@acm.org>
2175
2176 * config/xtensa-istack.h (TInsn): Remove record_fix and sub_symbol
2177 fields.
2178 * config/tc-xtensa.h (xtensa_frag_type): Remove slot_sub_symbols field.
2179 * config/tc-xtensa.c (md_apply_fix): Check for unexpected uses of
2180 subtracted symbols.
2181 (relaxation_requirements): Add pfinish_frag argument and use it to
2182 replace setting tinsn->record_fix fields.
2183 (xg_assemble_vliw_tokens): Adjust calls to relaxation_requirements
2184 and vinsn_to_insnbuf. Remove references to record_fix and
2185 slot_sub_symbols fields.
2186 (xtensa_mark_narrow_branches): Delete unused code.
2187 (is_narrow_branch_guaranteed_in_range): Handle expr that is not just
2188 a symbol.
2189 (convert_frag_immed): Adjust vinsn_to_insnbuf call and do not set
2190 record_fix fields.
2191 (tinsn_immed_from_frag): Remove code for handling slot_sub_symbols.
2192 (vinsn_to_insnbuf): Change use of record_fixup argument, replacing use
2193 of the record_fix field. Simplify error messages for unexpected
2194 symbolic operands.
2195 (set_expr_symbol_offset_diff): Delete.
2196
79134647
PB
21972006-01-31 Paul Brook <paul@codesourcery.com>
2198
2199 * config/tc-arm.c (arm_reg_parse): Check if reg is non-NULL.
2200
e74cfd16
PB
22012006-01-31 Paul Brook <paul@codesourcery.com>
2202 Richard Earnshaw <rearnsha@arm.com>
2203
2204 * config/tc-arm.c: Use arm_feature_set.
2205 (arm_ext_*, arm_arch_full, arm_arch_t2, arm_arch_none,
2206 arm_cext_iwmmxt, arm_cext_xscale, arm_cext_maverick, fpu_fpa_ext_v1,
2207 fpu_fpa_ext_v2, fpu_vfp_ext_v1xd, fpu_vfp_ext_v1, fpu_vfp_ext_v2):
2208 New variables.
2209 (insns): Use them.
2210 (md_atof, opcode_select, opcode_select, md_assemble, md_assemble,
2211 md_begin, arm_parse_extension, arm_parse_cpu, arm_parse_arch,
2212 arm_parse_fpu, arm_parse_float_abi, aeabi_set_public_attributes,
2213 s_arm_cpu, s_arm_arch, s_arm_fpu): Use macros for accessing CPU
2214 feature flags.
2215 (arm_legacy_option_table, arm_option_cpu_value_table): New types.
2216 (arm_opts): Move old cpu/arch options from here...
2217 (arm_legacy_opts): ... to here.
2218 (md_parse_option): Search arm_legacy_opts.
2219 (arm_cpus, arm_archs, arm_extensions, arm_fpus)
2220 (arm_float_abis, arm_eabis): Make const.
2221
d47d412e
BW
22222006-01-25 Bob Wilson <bob.wilson@acm.org>
2223
2224 * config/tc-xtensa.c (md_apply_fix): Set value to zero for PLT relocs.
2225
b14273fe
JZ
22262006-01-21 Jie Zhang <jie.zhang@analog.com>
2227
2228 * config/bfin-parse.y (asm_1): Check value range for 16 bit immediate
2229 in load immediate intruction.
2230
39cd1c76
JZ
22312006-01-21 Jie Zhang <jie.zhang@analog.com>
2232
2233 * config/bfin-parse.y (value_match): Use correct conversion
2234 specifications in template string for __FILE__ and __LINE__.
2235 (binary): Ditto.
2236 (unary): Ditto.
2237
67a4f2b7
AO
22382006-01-18 Alexandre Oliva <aoliva@redhat.com>
2239
2240 Introduce TLS descriptors for i386 and x86_64.
2241 * config/tc-i386.c (tc_i386_fix_adjustable): Handle
2242 BFD_RELOC_386_TLS_GOTDESC, BFD_RELOC_386_TLS_DESC_CALL,
2243 BFD_RELOC_X86_64_GOTPC32_TLSDESC, BFD_RELOC_X86_64_TLSDESC_CALL.
2244 (optimize_disp): Emit fix up for BFD_RELOC_386_TLS_DESC_CALL and
2245 BFD_RELOC_X86_64_TLSDESC_CALL immediately, and clear the
2246 displacement bits.
2247 (build_modrm_byte): Set up zero modrm for TLS desc calls.
2248 (lex_got): Handle @tlsdesc and @tlscall.
2249 (md_apply_fix, tc_gen_reloc): Handle the new relocations.
2250
8ad7c533
NC
22512006-01-11 Nick Clifton <nickc@redhat.com>
2252
2253 Fixes for building on 64-bit hosts:
2254 * config/tc-avr.c (mod_index): New union to allow conversion
2255 between pointers and integers.
2256 (md_begin, avr_ldi_expression): Use it.
2257 * config/tc-i370.c (md_assemble): Add cast for argument to print
2258 statement.
2259 * config/tc-tic54x.c (subsym_substitute): Likewise.
2260 * config/tc-mn10200.c (md_assemble): Use a union to convert the
2261 opindex field of fr_cgen structure into a pointer so that it can
2262 be stored in a frag.
2263 * config/tc-mn10300.c (md_assemble): Likewise.
2264 * config/tc-frv.c (frv_debug_tomcat): Use %p to print pointer
2265 types.
2266 * config/tc-v850.c: Replace uses of (int) casts with correct
2267 types.
2268
4dcb3903
L
22692006-01-09 H.J. Lu <hongjiu.lu@intel.com>
2270
2271 PR gas/2117
2272 * symbols.c (snapshot_symbol): Don't change a defined symbol.
2273
e0f6ea40
HPN
22742006-01-03 Hans-Peter Nilsson <hp@bitrange.com>
2275
2276 PR gas/2101
2277 * config/tc-mmix.c (mmix_handle_mmixal): Don't treat #[0-9][FB] as
2278 a local-label reference.
2279
e88d958a 2280For older changes see ChangeLog-2005
08d56133
NC
2281\f
2282Local Variables:
2283mode: change-log
2284left-margin: 8
2285fill-column: 74
2286version-control: never
2287End: