]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/ChangeLog
Add x86_64-mingw64 target
[thirdparty/binutils-gdb.git] / gas / ChangeLog
CommitLineData
99ad8390
NC
12006-09-20 Kai Tietz <Kai.Tietz@onevision.com>
2
3 * configure.in: Add new target x86_64-pc-mingw64.
4 * configure: Regenerate.
5 * configure.tgt: Add new target x86_64-pc-mingw64.
6 * config/obj-coff.h: Add handling for TE_PEP target specific code and definitions.
7 * config/tc-i386.c: Add new targets.
8 (md_parse_option): Add targets to OPTION_64.
9 (x86_64_target_format): Add new method for setup proper default target cpu mode.
10 * config/te-pep.h: Add new target definition header.
11 (TE_PEP): New macro: Identifies new target architecture.
12 (COFF_WITH_pex64): Set proper includes in bfd.
13 * NEWS: Mention new target.
14
73332571
BS
152006-09-18 Bernd Schmidt <bernd.schmidt@analog.com>
16
17 * config/bfin-parse.y (binary): Change sub of const to add of negated
18 const.
19
1c0d3aa6
NC
202006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
21
22 * config/tc-score.c: New file.
23 * config/tc-score.h: Newf file.
24 * configure.tgt: Add Score target.
25 * Makefile.am: Add Score files.
26 * Makefile.in: Regenerate.
27 * NEWS: Mention new target support.
28
4fa3602b
PB
292006-09-16 Paul Brook <paul@codesourcery.com>
30
31 * config/tc-arm.c (s_arm_unwind_movsp): Add offset argument.
32 * doc/c-arm.texi (movsp): Document offset argument.
33
16dd5e42
PB
342006-09-16 Paul Brook <paul@codesourcery.com>
35
36 * config/tc-arm.c (thumb32_negate_data_op): Consistently use
37 unsigned int to avoid 64-bit host problems.
38
c4ae04ce
BS
392006-09-15 Bernd Schmidt <bernd.schmidt@analog.com>
40
41 * config/bfin-parse.y (binary): Do some more constant folding for
42 additions.
43
e5d4a5a6
JB
442006-09-13 Jan Beulich <jbeulich@novell.com>
45
46 * input-file.c (input_file_give_next_buffer): Demote as_bad to
47 as_warn.
48
1a1219cb
AM
492006-09-13 Alan Modra <amodra@bigpond.net.au>
50
51 PR gas/3165
52 * config/tc-sh (DWARF2_CIE_DATA_ALIGNMENT): Wrap negative number
53 in parens.
54
f79d9c1d
AM
552006-09-13 Alan Modra <amodra@bigpond.net.au>
56
57 * input-file.c (input_file_open): Replace as_perror with as_bad
58 so that gas exits with error on file errors. Correct error
59 message.
60 (input_file_get, input_file_give_next_buffer): Likewise.
e336c79f 61 * input-file.h: Update comment.
f79d9c1d 62
f512f76f
NC
632006-09-11 Tomas Frydrych <dr.tomas@yahoo.co.uk>
64
65 PR gas/3172
66 * config/tc-arm.c (parse_typed_reg_or_scalar): Accept wCg class
67 registers as a sub-class of wC registers.
68
8d79fd44
AM
692006-09-11 Alan Modra <amodra@bigpond.net.au>
70
71 PR gas/3165
72 * config/tc-mips.h (enum dwarf2_format): Forward declare.
73 (DWARF2_CIE_DATA_ALIGNMENT): Wrap negative number in parens.
74 * config/tc-alpha.h (DWARF2_CIE_DATA_ALIGNMENT): Likewise.
75 * config/tc-arm.h (DWARF2_CIE_DATA_ALIGNMENT): Likewise.
76
6258339f
NC
772006-09-08 Nick Clifton <nickc@redhat.com>
78
79 PR gas/3129
80 * doc/as.texinfo (Macro): Improve documentation about separating
81 macro arguments from following text.
82
f91e006c
PB
832006-09-08 Paul Brook <paul@codesourcery.com>
84
85 * config/tc-arm.c (insns): Allow ARM IT pseudo-insn on all cores.
86
466bbf93
PB
872006-09-07 Paul Brook <paul@codesourcery.com>
88
89 * config/tc-arm.c (parse_operands): Mark operand as present.
90
428e3f1f
PB
912006-09-04 Paul Brook <paul@codesourcery.com>
92
93 * config/tc-arm.c (do_neon_dyadic_if_i): Remove.
94 (do_neon_dyadic_if_i_d): Avoid setting U bit.
95 (do_neon_mac_maybe_scalar): Ditto.
96 (do_neon_dyadic_narrow): Force operand type to NT_integer.
97 (insns): Remove out of date comments.
98
fb25138b
NC
992006-08-29 Nick Clifton <nickc@redhat.com>
100
101 * read.c (s_align): Initialize the 'stopc' variable to prevent
102 compiler complaints about it being used without being
103 initialized.
104 (s_comm_internal, s_mri_common, s_fail, s_globl, s_space,
105 s_float_space, s_struct, cons_worker, equals): Likewise.
106
5091343a
AM
1072006-08-29 Malcolm Parsons <malcolm.parsons@gmail.com>
108
109 * ecoff.c (ecoff_directive_val): Fix message typo.
110 * config/tc-ns32k.c (convert_iif): Likewise.
111 * config/tc-sh64.c (shmedia_check_limits): Likewise.
112
1f2a7e38
BW
1132006-08-25 Sterling Augustine <sterling@tensilica.com>
114 Bob Wilson <bob.wilson@acm.org>
115
116 * config/tc-xtensa.c (xtensa_mark_literal_pool_location): Do not check
117 the state of the absolute_literals directive. Remove align frag at
118 the start of the literal pool position.
119
34135039
BW
1202006-08-25 Bob Wilson <bob.wilson@acm.org>
121
122 * doc/c-xtensa.texi: Add @group commands in examples.
123
74869ac7
BW
1242006-08-24 Bob Wilson <bob.wilson@acm.org>
125
126 * config/tc-xtensa.c (FINI_LITERAL_SECTION_NAME): Delete.
127 (INIT_LITERAL_SECTION_NAME): Delete.
128 (lit_state struct): Remove segment names, init_lit_seg, and
129 fini_lit_seg. Add lit_prefix and current_text_seg.
130 (init_literal_head_h, init_literal_head): Delete.
131 (fini_literal_head_h, fini_literal_head): Delete.
132 (xtensa_begin_directive): Move argument parsing to
133 xtensa_literal_prefix function.
134 (xtensa_end_directive): Deallocate lit_prefix field of lit_state.
135 (xtensa_literal_prefix): Parse the directive argument here and
136 record it in the lit_prefix field. Remove code to derive literal
137 section names.
138 (linkonce_len): New.
139 (get_is_linkonce_section): Use linkonce_len. Check for any
140 ".gnu.linkonce.*" section, not just text sections.
141 (md_begin): Remove initialization of deleted lit_state fields.
142 (xtensa_reorder_segments, xtensa_post_relax_hook): Remove references
143 to init_literal_head and fini_literal_head.
144 (xtensa_move_literals): Likewise. Skip literals for .init and .fini
145 when traversing literal_head list.
146 (match_section_group): New.
147 (cache_literal_section): Rewrite to determine the literal section
148 name on the fly, create the section and return it.
149 (xtensa_switch_to_literal_fragment): Adjust for cache_literal_section.
150 (xtensa_switch_to_non_abs_literal_fragment): Likewise.
151 (xtensa_create_property_segments, xtensa_create_xproperty_segments):
152 Use xtensa_get_property_section from bfd.
153 (retrieve_xtensa_section): Delete.
154 * doc/c-xtensa.texi (Xtensa Options): Fix --text-section-literals
155 description to refer to plural literal sections and add xref to
156 the Literal Directive section.
157 (Literal Directive): Describe new rules for deriving literal section
158 names. Add footnote for special case of .init/.fini with
159 --text-section-literals.
160 (Literal Prefix Directive): Replace old naming rules with xref to the
161 Literal Directive section.
162
87a1fd79
JM
1632006-08-21 Joseph Myers <joseph@codesourcery.com>
164
165 * config/tc-arm.c (s_arm_unwind_save_mmxwr): Correct condition for
166 merging with previous long opcode.
167
7148cc28
NC
1682006-08-22 Pedro Alves <pedro_alves@portugalmail.pt>
169
170 * Makefile.am (TARG_ENV_HFILES): Add te-wince-pe.h.
171 * Makefile.in: Regenerate.
172 * config/tc-arm.h [TARGET_FORMAT]: ARM wince bfd names were
173 renamed. Adjust.
174
3e9e4fcf
JB
1752006-08-16 Julian Brown <julian@codesourcery.com>
176
177 * config/tc-arm.c (md_assemble): Improve diagnostic when attempting
178 to use ARM instructions on non-ARM-supporting cores.
179 (autoselect_thumb_from_cpu_variant): New function. Switch on Thumb
180 mode automatically based on cpu variant.
181 (md_begin): Call above function.
182
267d2029
JB
1832006-08-16 Julian Brown <julian@codesourcery.com>
184
185 * config/tc-arm.c (opcode_lookup): Allow Neon type suffixes to be
186 recognized in non-unified syntax mode.
187
4be041b2
TS
1882006-08-15 Thiemo Seufer <ths@mips.com>
189 Nigel Stephens <nigel@mips.com>
190 David Ung <davidu@mips.com>
191
192 * configure.tgt: Handle mips*-sde-elf*.
193
3a93f742
TS
1942006-08-12 Thiemo Seufer <ths@networkno.de>
195
196 * config/tc-mips.c (mips16_ip): Fix argument register handling
197 for restore instruction.
198
1737851b
BW
1992006-08-08 Bob Wilson <bob.wilson@acm.org>
200
201 * dwarf2dbg.c (DWARF2_USE_FIXED_ADVANCE_PC): New.
202 (out_sleb128): New.
203 (out_fixed_inc_line_addr): New.
204 (process_entries): Use out_fixed_inc_line_addr when
205 DWARF2_USE_FIXED_ADVANCE_PC is set.
206 * config/tc-xtensa.h (DWARF2_USE_FIXED_ADVANCE_PC): Define.
207
e14e52f8
DD
2082006-08-08 DJ Delorie <dj@redhat.com>
209
210 * config/tc-sh.c (sh_frob_section): Canonicalize pointers to local
211 vs full symbols so that we never have more than one pointer value
212 for any given symbol in our symbol table.
213
802f5d9e
NC
2142006-08-08 Sterling Augustine <sterling@tensilica.com>
215
216 * dwarf2dbg.c (out_debug_info): Add new parameter ranges_seg
217 and emit DW_AT_ranges when code in compilation unit is not
218 contiguous.
219 (out_debug_abbrev): Emit DW_AT_ranges abbreviation if code in
220 is not contiguous.
221 (dwarf2_finish): Create and pass ranges_seg to out_debug_info.
222 (out_debug_ranges): New function to emit .debug_ranges section
223 when code is not contiguous.
224
720abc60
NC
2252006-08-08 Nick Clifton <nickc@redhat.com>
226
227 * config/tc-arm.c (WARN_DEPRECATED): Enable.
228
f0927246
NC
2292006-08-05 Pedro Alves <pedro_alves@portugalmail.pt>
230
231 * config/tc-arm.c: Move "dwarf2dbg.h" inclusion out of OBJ_ELF
232 only block.
233 (pe_directive_secrel) [TE_PE]: New function.
234 (md_pseudo_table) [!OBJ_ELF]: Handle 2byte, 4byte, 8byte, file,
235 loc, loc_mark_labels.
236 [TE_PE]: Handle secrel32.
237 (output_relax_insn): Remove OBJ_ELF around dwarf2_emit_insn
238 call.
239 (output_inst): Remove OBJ_ELF around dwarf2_emit_insn call.
240 (arm_frob_label): Remove OBJ_ELF around dwarf2_emit_label call.
241 (md_section_align): Only round section sizes here for AOUT
242 targets.
243 (tc_arm_regname_to_dw2regnum): Move out for OBJ_ELF only block.
244 (tc_pe_dwarf2_emit_offset): New function.
245 (md_apply_fix) [TE_PE]: Handle BFD_RELOC_32_SECREL.
246 (cons_fix_new_arm): Handle O_secrel.
247 * config/tc-arm.h : Move DWARF2_LINE_MIN_INSN_LENGTH,
248 DWARF2_DEFAULT_RETURN_COLUMN and DWARF2_CIE_DATA_ALIGNMENT out
249 of OBJ_ELF only block.
250 [TE_PE]: Define O_secrel, TC_DWARF2_EMIT_OFFSET, and declare
251 tc_pe_dwarf2_emit_offset.
252
55e6e397
RS
2532006-08-04 Richard Sandiford <richard@codesourcery.com>
254
255 * config/tc-sh.c (apply_full_field_fix): New function.
256 (md_apply_fix): Use it instead of md_number_to_chars. Do not fill
257 in fx_addnumber for BFD_RELOC_32_PLT_PCREL.
258 (tc_gen_reloc): Use fx_addnumber rather than 0 as the default case.
259 * config/tc-sh.h (TARGET_FORMAT): Override for TE_VXWORKS.
260
9cd19b17
NC
2612006-08-03 Nick Clifton <nickc@redhat.com>
262
263 PR gas/2991
264 * config.in: Regenerate.
265
97f87066
JM
2662006-08-03 Joseph Myers <joseph@codesourcery.com>
267
268 * config/tc-arm.c (parse_operands): Handle invalid register name
269 for OP_RIWR_RIWC.
270
41adaa5c
JM
2712006-08-03 Joseph Myers <joseph@codesourcery.com>
272
273 * config/tc-arm.c (enum operand_parse_code): Add OP_RIWC_RIWG.
274 (parse_operands): Handle it.
275 (insns): Use it for tmcr and tmrc.
276
9d7cbccd
NC
2772006-08-02 Petr Salinger <Petr.Salinger@seznam.cz>
278
279 PR binutils/2983
280 * config/tc-i386.c (md_parse_option): Treat any target starting
281 with elf64_x86_64 as a viable target for the -64 switch.
282 (i386_target_format): For 64-bit ELF flavoured output use
283 ELF_TARGET_FORMAT64.
284 * config/tc-i386.h (ELF_TARGET_FORMAT64): Define.
285
c973bc5c
NC
2862006-08-02 Nick Clifton <nickc@redhat.com>
287
288 PR gas/2991
289 * acinclude.m4 (BFD_BINARY_FOPEN): Import this function from
290 bfd/aclocal.m4.
291 * configure.in: Run BFD_BINARY_FOPEN.
292 * configure: Regenerate.
293 * as.h: Look at USE_BINARY_FOPEN to decide which fopen-*.h header
294 file to include.
295
cfde7f70
L
2962006-08-01 H.J. Lu <hongjiu.lu@intel.com>
297
298 * config/tc-i386.c (md_assemble): Don't update
299 cpu_arch_isa_flags.
300
b4c71f56
TS
3012006-08-01 Thiemo Seufer <ths@mips.com>
302
303 * config/tc-mips.c (md_section_align): Check ELF-ness at runtime.
304
54f4ddb3
TS
3052006-08-01 Thiemo Seufer <ths@mips.com>
306
307 * config/tc-mips.c (macro_build_lui): Fix comment formatting.
308 (md_apply_fix): Likewise. Unify handling of BFD_RELOC_RVA,
309 BFD_RELOC_32 and BFD_RELOC_16.
310 (s_align, s_cpload, s_cplocal, s_cprestore, s_mips_stab,
311 md_convert_frag, md_obj_end): Fix comment formatting.
312
d103cf61
TS
3132006-07-31 Thiemo Seufer <ths@mips.com>
314
315 * config/tc-mips.c (md_apply_fix, tc_gen_reloc): Remove special
316 handling for BFD_RELOC_MIPS16_JMP.
317
601e61cd
NC
3182006-07-24 Andreas Schwab <schwab@suse.de>
319
320 PR/2756
321 * read.c (read_a_source_file): Ignore unknown text after line
322 comment character. Fix misleading comment.
323
b45619c0
NC
3242006-07-24 Ralk Wildenhues <Ralf.Wildenhues@gmx.de>
325
326 * doc/all.texi, doc/as.texinfo, doc/c-arc.texi, doc/c-arm.texi,
327 doc/c-avr.texi, doc/c-bfin.texi, doc/c-i386.texi,
328 doc/c-i960.texi, doc/c-m32r.texi, doc/c-m68k.texi,
329 doc/c-mmix.texi, doc/c-pdp11.texi, doc/c-ppc.texi,
330 doc/c-tic54x.texi, doc/c-v850.texi, doc/c-xtensa.texi,
331 doc/c-z80.texi, doc/internals.texi: Fix some typos.
332
784906c5
NC
3332006-07-21 Nick Clifton <nickc@redhat.com>
334
335 * config/tc-sh.c (md_longopts): Add -EL and -EB for use by the
336 linker testsuite.
337
d5f010e9
TS
3382006-07-20 Thiemo Seufer <ths@mips.com>
339 Nigel Stephens <nigel@mips.com>
340
341 * config/tc-mips.c (md_parse_option): Don't infer optimisation
342 options from debug options.
343
35d3d567
TS
3442006-07-20 Thiemo Seufer <ths@mips.com>
345
346 * config/tc-mips.c (mips_fix_adjustable): Handle BFD_RELOC_MIPS16_JMP.
347 (tc_gen_reloc): Handle mips16 jumps to section symbol offsets.
348
401a54cf
PB
3492006-07-19 Paul Brook <paul@codesourcery.com>
350
351 * config/tc-arm.c (insns): Fix rbit Arm opcode.
352
16805f35
PB
3532006-07-18 Paul Brook <paul@codesourcery.com>
354
355 * tc-arm.c (do_t_add_sub): Use addw/subw when source is PC.
356 (md_convert_frag): Use correct reloc for add_pc. Use
357 BFD_RELOC_ARM_T32_ADD_IMM for normal add/sum.
358 (md_apply_fix): Handle BFD_RELOC_ARM_T32_ADD_IMM.
359 (arm_force_relocation): Handle BFD_RELOC_ARM_T32_ADD_IMM.
360
d9e05e4e
AM
3612006-07-17 Mat Hostetter <mat@lcs.mit.edu>
362
363 * symbols.c (report_op_error): Fix pasto. Don't use as_bad_where
364 when file and line unknown.
365
f43abd2b
TS
3662006-07-17 Thiemo Seufer <ths@mips.com>
367
368 * read.c (s_struct): Use IS_ELF.
369 * config/tc-mips.c (md_begin, mips16_mark_labels, mips_ip,
370 md_parse_option, s_change_sec, pic_need_relax, mips_fix_adjustable,
371 tc_gen_reloc, mips_frob_file_after_relocs, s_mips_end, s_mips_frame,
372 s_mips_mask): Likewise.
373
a2902af6
TS
3742006-07-16 Thiemo Seufer <ths@mips.com>
375 David Ung <davidu@mips.com>
376
377 * read.c (s_struct): Handle ELF section changing.
378 * config/tc-mips.c (s_align): Leave enabling auto-align to the
379 generic code.
380 (s_change_sec): Try section changing only if we output ELF.
381
d32cad65
L
3822006-07-15 H.J. Lu <hongjiu.lu@intel.com>
383
384 * config/tc-i386.c (cpu_arch): Remove Cpu086, CpuAthlon and
385 CpuAmdFam10.
386 (smallest_imm_type): Remove Cpu086.
387 (i386_target_format): Likewise.
388
389 * config/tc-i386.h: Remove Cpu086, CpuAthlon and CpuAmdFam10.
390 Update CpuXXX.
391
050dfa73
MM
3922006-07-13 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
393 Michael Meissner <michael.meissner@amd.com>
394
395 * config/tc-i386.h (PROCESSOR_AMDFAM10): New processor_type.
396 (CpuSSE4a, CpuABM, CpuAmdFam10): New Cpu directives.
397 * config/tc-i386.c (cpu_arch): Add support for AmdFam10
398 architecture.
399 (i386_align_code): Ditto.
400 (md_assemble_code): Add support for insertq/extrq instructions,
401 swapping as needed for intel syntax.
402 (swap_imm_operands): New function to swap immediate operands.
403 (swap_operands): Deal with 4 operand instructions.
404 (build_modrm_byte): Add support for insertq instruction.
405
6b2de085
L
4062006-07-13 H.J. Lu <hongjiu.lu@intel.com>
407
408 * config/tc-i386.h (Size64): Fix a typo in comment.
409
01eaea5a
NC
4102006-07-12 Nick Clifton <nickc@redhat.com>
411
412 * config/tc-sh.c (md_apply_fix): Do not allow the generic code in
7cfe9437 413 fixup_segment() to repeat a range check on a value that has
01eaea5a
NC
414 already been checked here.
415
1e85aad8
JW
4162006-07-07 James E Wilson <wilson@specifix.com>
417
418 * config/tc-mips.c (mips_cpu_info_table): Add sb1a.
419
1370e33d
NC
4202006-07-06 Mohammed Adnène Trojette <adn@diwi.org>
421 Nick Clifton <nickc@redhat.com>
422
423 PR binutils/2877
424 * doc/as.texi: Fix spelling typo: branchs => branches.
425 * doc/c-m68hc11.texi: Likewise.
426 * config/tc-m68hc11.c: Likewise.
427 Support old spelling of command line switch for backwards
428 compatibility.
429
5f0fe04b
TS
4302006-07-04 Thiemo Seufer <ths@mips.com>
431 David Ung <davidu@mips.com>
432
433 * config/tc-mips.c (s_is_linkonce): New function.
434 (mips16_mark_labels): Don't adjust mips16 symbol addresses for
435 weak, external, and linkonce symbols.
436 (pic_need_relax): Use s_is_linkonce.
437
85234291
L
4382006-06-24 H.J. Lu <hongjiu.lu@intel.com>
439
440 * doc/as.texinfo (Org): Remove space.
441 (P2align): Add "@var{abs-expr},".
442
ccc9c027
L
4432006-06-23 H.J. Lu <hongjiu.lu@intel.com>
444
445 * config/tc-i386.c (cpu_arch_tune_set): New.
446 (cpu_arch_isa): Likewise.
447 (i386_align_code): Use xchg %ax,%ax for 2 byte nop. Optimize
448 nops with short or long nop sequences based on -march=/.arch
449 and -mtune=.
450 (set_cpu_arch): Set cpu_arch_isa. If cpu_arch_tune_set is 0,
451 set cpu_arch_tune and cpu_arch_tune_flags.
452 (md_parse_option): For -march=, set cpu_arch_isa and set
453 cpu_arch_tune and cpu_arch_tune_flags if cpu_arch_tune_set is
454 0. Set cpu_arch_tune_set to 1 for -mtune=.
455 (i386_target_format): Don't set cpu_arch_tune.
456
d4dc2f22
TS
4572006-06-23 Nigel Stephens <nigel@mips.com>
458
459 * config/tc-mips.c (nopic_need_relax): Handle -fdata-sections
460 generated .sbss.* and .gnu.linkonce.sb.*.
461
a8dbcb85
TS
4622006-06-23 Thiemo Seufer <ths@mips.com>
463 David Ung <davidu@mips.com>
464
465 * config/tc-mips.h (TC_SEGMENT_INFO_TYPE): Declare per-segment
466 label_list.
467 * config/tc-mips.c (label_list): Define per-segment label_list.
468 (mips_clear_insn_labels, mips_move_labels, mips16_mark_labels,
469 append_insn, s_align, s_cons, s_float_cons, s_gpword, s_gpdword,
470 mips_from_file_after_relocs, mips_define_label): Use per-segment
471 label_list.
472
3994f87e
TS
4732006-06-22 Thiemo Seufer <ths@mips.com>
474
475 * config/tc-mips.c (ISA_SUPPORTS_MIPS16E): New macro.
476 (append_insn): Use it.
477 (md_apply_fix): Whitespace formatting.
478 (md_begin, append_insn, macro, macro2, mips16_immed, mips_align,
479 mips16_extended_frag): Remove register specifier.
480 (md_convert_frag): Likewise. Use TRUE ans FALSE instead of numeric
481 constants.
482
fa073d69
MS
4832006-06-21 Mark Shinwell <shinwell@codesourcery.com>
484
485 * config/tc-arm.c (s_arm_unwind_save_vfp_armv6): New. Parse
486 a directive saving VFP registers for ARMv6 or later.
487 (s_arm_unwind_save): Add parameter arch_v6 and call
488 s_arm_unwind_save_vfp or s_arm_unwind_save_vfp_armv6 as
489 appropriate.
490 (md_pseudo_table): Add entry for new "vsave" directive.
491 * doc/c-arm.texi: Correct error in example for "save"
492 directive (fstmdf -> fstmdx). Also document "vsave" directive.
493
8e77b565 4942006-06-18 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
026dcbd7
DC
495 Anatoly Sokolov <aesok@post.ru>
496
497 * config/tc-avr.c (mcu_types): Add support for atmega165p, atmega169p
498 and atmega644p devices. Rename atmega164/atmega324 devices to
499 atmega164p/atmega324p.
500 * doc/c-avr.texi: Document new mcu and arch options.
501
8b1ad454
NC
5022006-06-17 Nick Clifton <nickc@redhat.com>
503
504 * config/tc-arm.c (enum parse_operand_result): Move outside of
505 #ifdef OBJ_ELF so that non-ELF targeted ARM ports can build.
506
9103f4f4
L
5072006-06-16 H.J. Lu <hongjiu.lu@intel.com>
508
509 * config/tc-i386.h (processor_type): New.
510 (arch_entry): Add type.
511
512 * config/tc-i386.c (cpu_arch_tune): New.
513 (cpu_arch_tune_flags): Likewise.
514 (cpu_arch_isa_flags): Likewise.
515 (cpu_arch): Updated.
516 (set_cpu_arch): Also update cpu_arch_isa_flags.
517 (md_assemble): Update cpu_arch_isa_flags.
518 (OPTION_MARCH): New.
519 (OPTION_MTUNE): Likewise.
520 (md_longopts): Add -march= and -mtune=.
521 (md_parse_option): Support -march= and -mtune=.
522 (md_show_usage): Add -march=CPU/-mtune=CPU.
523 (i386_target_format): Also update cpu_arch_isa_flags,
524 cpu_arch_tune and cpu_arch_tune_flags.
525
526 * doc/as.texinfo: Add -march=CPU/-mtune=CPU.
527
528 * doc/c-i386.texi: Document -march=CPU/-mtune=CPU.
529
4962c51a
MS
5302006-06-15 Mark Shinwell <shinwell@codesourcery.com>
531
532 * config/tc-arm.c (enum parse_operand_result): New.
533 (struct group_reloc_table_entry): New.
534 (enum group_reloc_type): New.
535 (group_reloc_table): New array.
536 (find_group_reloc_table_entry): New function.
537 (parse_shifter_operand_group_reloc): New function.
538 (parse_address_main): New function, incorporating code
539 from the old parse_address function. To be used via...
540 (parse_address): wrapper for parse_address_main; and
541 (parse_address_group_reloc): new function, likewise.
542 (enum operand_parse_code): New codes OP_SHG, OP_ADDRGLDR,
543 OP_ADDRGLDRS, OP_ADDRGLDC.
544 (parse_operands): Support for these new operand codes.
545 New macro po_misc_or_fail_no_backtrack.
546 (encode_arm_cp_address): Preserve group relocations.
547 (insns): Modify to use the above operand codes where group
548 relocations are permitted.
549 (md_apply_fix): Handle the group relocations
550 ALU_PC_G0_NC through LDC_SB_G2.
551 (tc_gen_reloc): Likewise.
552 (arm_force_relocation): Leave group relocations for the linker.
553 (arm_fix_adjustable): Likewise.
554
cd2f129f
JB
5552006-06-15 Julian Brown <julian@codesourcery.com>
556
557 * config/tc-arm.c (do_vfp_nsyn_ldr_str): Remove, fold into...
558 (do_neon_ldr_str): Always defer to VFP encoding routines, which handle
559 relocs properly.
560
46e883c5
L
5612006-06-12 H.J. Lu <hongjiu.lu@intel.com>
562
563 * config/tc-i386.c (process_suffix): Don't add rex64 for
564 "xchg %rax,%rax".
565
1787fe5b
TS
5662006-06-09 Thiemo Seufer <ths@mips.com>
567
568 * config/tc-mips.c (mips_ip): Maintain argument count.
569
96f989c2
AM
5702006-06-09 Alan Modra <amodra@bigpond.net.au>
571
572 * config/tc-iq2000.c: Include sb.h.
573
7c752c2a
TS
5742006-06-08 Nigel Stephens <nigel@mips.com>
575
576 * config/tc-mips.c (mips_pseudo_table): Add "origin" and "repeat"
577 aliases for better compatibility with SGI tools.
578
03bf704f
AM
5792006-06-08 Alan Modra <amodra@bigpond.net.au>
580
581 * configure.in (BFDLIB, BFDVER_H, ALL_OBJ_DEPS): Delete.
582 * Makefile.am (GASLIBS): Expand @BFDLIB@.
583 (BFDVER_H): Delete.
584 (OBJS): Expand @ALL_OBJ_DEPS@. Depend on all fopen-*.h variants.
585 (obj-aout.o): Depend on $(DEP_@target_get_type@_aout)
586 (obj-coff.o, obj-ecoff.o, obj-elf.o): Similarly.
587 Run "make dep-am".
588 * dep-in.sed: Don't substitute bfdver.h. Do remove symcat.h.
589 * Makefile.in: Regenerate.
590 * doc/Makefile.in: Regenerate.
591 * configure: Regenerate.
592
6648b7cf
JM
5932006-06-07 Joseph S. Myers <joseph@codesourcery.com>
594
595 * po/Make-in (pdf, ps): New dummy targets.
596
037e8744
JB
5972006-06-07 Julian Brown <julian@codesourcery.com>
598
599 * config/tc-arm.c (stdarg.h): include.
600 (arm_it): Add uncond_value field. Add isvec and issingle to operand
601 array.
602 (arm_reg_type): Add REG_TYPE_VFSD (single or double VFP reg) and
603 REG_TYPE_NSDQ (single, double or quad vector reg).
604 (reg_expected_msgs): Update.
605 (BAD_FPU): Add macro for unsupported FPU instruction error.
606 (parse_neon_type): Support 'd' as an alias for .f64.
607 (parse_typed_reg_or_scalar): Support REG_TYPE_VFSD, REG_TYPE_NSDQ
608 sets of registers.
609 (parse_vfp_reg_list): Don't update first arg on error.
610 (parse_neon_mov): Support extra syntax for VFP moves.
611 (operand_parse_code): Add OP_RVSD, OP_RNSDQ, OP_VRSDLST, OP_RVSD_IO,
612 OP_RNSDQ_RNSC, OP_RVC_PSR, OP_APSR_RR, OP_oRNSDQ.
613 (parse_operands): Support isvec, issingle operands fields, new parse
614 codes above.
615 (do_vfp_nsyn_mrs, do_vfp_nsyn_msr): New functions. Support VFP mrs,
616 msr variants.
617 (do_mrs, do_msr, do_t_mrs, do_t_msr): Add support for above.
618 (NEON_ENC_TAB): Add vnmul, vnmla, vnmls, vcmp, vcmpz, vcmpe, vcmpez.
619 (NEON_ENC_SINGLE, NEON_ENC_DOUBLE): Define macros.
620 (NEON_SHAPE_DEF): New macro. Define table of possible instruction
621 shapes.
622 (neon_shape): Redefine in terms of above.
623 (neon_shape_class): New enumeration, table of shape classes.
624 (neon_shape_el): New enumeration. One element of a shape.
625 (neon_shape_el_size): Register widths of above, where appropriate.
626 (neon_shape_info): New struct. Info for shape table.
627 (neon_shape_tab): New array.
628 (neon_type_mask): Add N_F64, N_VFP. Update N_MAX_NONSPECIAL.
629 (neon_check_shape): Rewrite as...
630 (neon_select_shape): New function to classify instruction shapes,
631 driven by new table neon_shape_tab array.
632 (neon_quad): New function. Return 1 if shape should set Q flag in
633 instructions (or equivalent), 0 otherwise.
634 (type_chk_of_el_type): Support F64.
635 (el_type_of_type_chk): Likewise.
636 (neon_check_type): Add support for VFP type checking (VFP data
637 elements fill their containing registers).
638 (do_vfp_cond_or_thumb): Fill in condition field in ARM mode, or 0xE
639 in thumb mode for VFP instructions.
640 (do_vfp_nsyn_opcode): New function. Look up the opcode in argument,
641 and encode the current instruction as if it were that opcode.
642 (try_vfp_nsyn): New. If this looks like a VFP instruction with ARGS
643 arguments, call function in PFN.
644 (do_vfp_nsyn_add_sub, do_vfp_nsyn_mla_mls, do_vfp_nsyn_mul)
645 (do_vfp_nsyn_abs_neg, do_vfp_nsyn_ldm_stm, do_vfp_nsyn_ldr_str)
646 (do_vfp_nsyn_sqrt, do_vfp_nsyn_div, do_vfp_nsyn_nmul)
647 (do_vfp_nsyn_cmp, nsyn_insert_sp, do_vfp_nsyn_push)
648 (do_vfp_nsyn_pop, do_vfp_nsyn_cvt, do_vfp_nsyn_cvtz): New functions.
649 Redirect Neon-syntax VFP instructions to VFP instruction handlers.
650 (do_neon_dyadic_i_su, do_neon_dyadic_i64_su, do_neon_shl_imm)
651 (do_neon_qshl_imm, do_neon_logic, do_neon_bitfield)
652 (neon_dyadic_misc, neon_compare, do_neon_tst, do_neon_qdmulh)
653 (do_neon_fcmp_absolute, do_neon_step, do_neon_sli, do_neon_sri)
654 (do_neon_qshlu_imm, neon_move_immediate, do_neon_mvn, do_neon_ext)
655 (do_neon_rev, do_neon_dup, do_neon_rshift_round_imm, do_neon_trn)
656 (do_neon_zip_uzp, do_neon_sat_abs_neg, do_neon_pair_long)
657 (do_neon_recip_est, do_neon_cls, do_neon_clz, do_neon_cnt)
658 (do_neon_swp): Use neon_select_shape not neon_check_shape. Use
659 neon_quad.
660 (vfp_or_neon_is_neon): New function. Call if a mnemonic shared
661 between VFP and Neon turns out to belong to Neon. Perform
662 architecture check and fill in condition field if appropriate.
663 (do_neon_addsub_if_i, do_neon_mac_maybe_scalar, do_neon_abs_neg)
664 (do_neon_cvt): Add support for VFP variants of instructions.
665 (neon_cvt_flavour): Extend to cover VFP conversions.
666 (do_neon_mov): Rewrite to use neon_select_shape. Add support for VFP
667 vmov variants.
668 (do_neon_ldr_str): Handle single-precision VFP load/store.
669 (do_neon_ld_st_interleave, do_neon_ld_st_lane, do_neon_ld_dup): Use
670 NS_NULL not NS_IGNORE.
671 (opcode_tag): Add OT_csuffixF for operands which either take a
672 conditional suffix, or have 0xF in the condition field.
673 (md_assemble): Add support for OT_csuffixF.
674 (NCE): Replace macro with...
675 (NCE_tag, NCE, NCEF): New macros.
676 (nCE): Replace macro with...
677 (nCE_tag, nCE, nCEF): New macros.
678 (insns): Add support for VFP insns or VFP versions of insns msr,
679 mrs, vsqrt, vdiv, vnmul, vnmla, vnmls, vcmp, vcmpe, vpush, vpop,
680 vcvtz, vmul, vmla, vmls, vadd, vsub, vabs, vneg, vldm, vldmia,
681 vldbdb, vstm, vstmia, vstmdb, vldr, vstr, vcvt, vmov. Group shared
682 VFP/Neon insns together.
683
ebd1c875
AM
6842006-06-07 Alan Modra <amodra@bigpond.net.au>
685 Ladislav Michl <ladis@linux-mips.org>
686
687 * app.c: Don't include headers already included by as.h.
688 * as.c: Likewise.
689 * atof-generic.c: Likewise.
690 * cgen.c: Likewise.
691 * dwarf2dbg.c: Likewise.
692 * expr.c: Likewise.
693 * input-file.c: Likewise.
694 * input-scrub.c: Likewise.
695 * macro.c: Likewise.
696 * output-file.c: Likewise.
697 * read.c: Likewise.
698 * sb.c: Likewise.
699 * config/bfin-lex.l: Likewise.
700 * config/obj-coff.h: Likewise.
701 * config/obj-elf.h: Likewise.
702 * config/obj-som.h: Likewise.
703 * config/tc-arc.c: Likewise.
704 * config/tc-arm.c: Likewise.
705 * config/tc-avr.c: Likewise.
706 * config/tc-bfin.c: Likewise.
707 * config/tc-cris.c: Likewise.
708 * config/tc-d10v.c: Likewise.
709 * config/tc-d30v.c: Likewise.
710 * config/tc-dlx.h: Likewise.
711 * config/tc-fr30.c: Likewise.
712 * config/tc-frv.c: Likewise.
713 * config/tc-h8300.c: Likewise.
714 * config/tc-hppa.c: Likewise.
715 * config/tc-i370.c: Likewise.
716 * config/tc-i860.c: Likewise.
717 * config/tc-i960.c: Likewise.
718 * config/tc-ip2k.c: Likewise.
719 * config/tc-iq2000.c: Likewise.
720 * config/tc-m32c.c: Likewise.
721 * config/tc-m32r.c: Likewise.
722 * config/tc-maxq.c: Likewise.
723 * config/tc-mcore.c: Likewise.
724 * config/tc-mips.c: Likewise.
725 * config/tc-mmix.c: Likewise.
726 * config/tc-mn10200.c: Likewise.
727 * config/tc-mn10300.c: Likewise.
728 * config/tc-msp430.c: Likewise.
729 * config/tc-mt.c: Likewise.
730 * config/tc-ns32k.c: Likewise.
731 * config/tc-openrisc.c: Likewise.
732 * config/tc-ppc.c: Likewise.
733 * config/tc-s390.c: Likewise.
734 * config/tc-sh.c: Likewise.
735 * config/tc-sh64.c: Likewise.
736 * config/tc-sparc.c: Likewise.
737 * config/tc-tic30.c: Likewise.
738 * config/tc-tic4x.c: Likewise.
739 * config/tc-tic54x.c: Likewise.
740 * config/tc-v850.c: Likewise.
741 * config/tc-vax.c: Likewise.
742 * config/tc-xc16x.c: Likewise.
743 * config/tc-xstormy16.c: Likewise.
744 * config/tc-xtensa.c: Likewise.
745 * config/tc-z80.c: Likewise.
746 * config/tc-z8k.c: Likewise.
747 * macro.h: Don't include sb.h or ansidecl.h.
748 * sb.h: Don't include stdio.h or ansidecl.h.
749 * cond.c: Include sb.h.
750 * itbl-lex.l: Include as.h instead of other system headers.
751 * itbl-parse.y: Likewise.
752 * itbl-ops.c: Similarly.
753 * itbl-ops.h: Don't include as.h or ansidecl.h.
754 * config/bfin-defs.h: Don't include bfd.h or as.h.
755 * config/bfin-parse.y: Include as.h instead of other system headers.
756
9622b051
AM
7572006-06-06 Ben Elliston <bje@au.ibm.com>
758 Anton Blanchard <anton@samba.org>
759
760 * config/tc-ppc.c (parse_cpu): Handle "-mpower6".
761 (md_show_usage): Document it.
762 (ppc_setup_opcodes): Test power6 opcode flag bits.
763 * doc/c-ppc.texi (PowerPC-Opts): Document "-mpower6".
764
65263ce3
TS
7652006-06-06 Thiemo Seufer <ths@mips.com>
766 Chao-ying Fu <fu@mips.com>
767
768 * config/tc-mips.c (ISA_SUPPORTS_DSP64): New macro.
769 (CPU_HAS_MIPS3D, CPU_HAS_MDMX, CPU_HAS_DSP, CPU_HAS_MT): Delete.
770 (macro_build): Update comment.
771 (mips_ip): Allow DSP64 instructions for MIPS64R2.
772 (mips_after_parse_args): Remove uses of CPU_HAS_MIPS3D and
773 CPU_HAS_MDMX.
774 (mips_cpu_info): Fix formatting. Add MIPS_CPU_ASE_MIPS3D and
775 MIPS_CPU_ASE_MDMX flags for sb1.
776
a9e24354
TS
7772006-06-05 Thiemo Seufer <ths@mips.com>
778
779 * config/tc-mips.c (macro_build): Use INSERT_OPERAND wherew
780 appropriate.
781 (mips16_macro_build): Use MIPS16_INSERT_OPERAND where appropriate.
782 (mips_ip): Make overflowed/underflowed constant arguments in DSP
783 and MT instructions a fatal error. Use INSERT_OPERAND where
784 appropriate. Improve warnings for break and wait code overflows.
785 Use symbolic constant of OP_MASK_COPZ.
786 (mips16_ip): Use MIPS16_INSERT_OPERAND where appropriate.
787
4cfe2c59
DJ
7882006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
789
790 * po/Make-in (top_builddir): Define.
791
e10fad12
JM
7922006-06-02 Joseph S. Myers <joseph@codesourcery.com>
793
794 * doc/Makefile.am (TEXI2DVI): Define.
795 * doc/Makefile.in: Regenerate.
796 * doc/c-arc.texi: Fix typo.
797
12e64c2c
AM
7982006-06-01 Alan Modra <amodra@bigpond.net.au>
799
800 * config/obj-ieee.c: Delete.
801 * config/obj-ieee.h: Delete.
802 * Makefile.am (OBJ_FORMATS): Remove ieee.
803 (OBJ_FORMAT_CFILES, OBJ_FORMAT_HFILES): Similarly.
804 (obj-ieee.o): Remove rule.
805 * Makefile.in: Regenerate.
806 * configure.in (atof): Remove tahoe.
807 (OBJ_MAYBE_IEEE): Don't define.
808 * configure: Regenerate.
809 * config.in: Regenerate.
810 * doc/Makefile.in: Regenerate.
811 * po/POTFILES.in: Regenerate.
812
20e95c23
DJ
8132006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
814
815 * Makefile.am: Replace INTLLIBS and INTLDEPS with LIBINTL
816 and LIBINTL_DEP everywhere.
817 (INTLLIBS): Remove.
818 (INCLUDES, DEP_INCLUDES): Use @INCINTL@.
819 * acinclude.m4: Include new gettext macros.
820 * configure.in: Use ZW_GNU_GETTEXT_SISTER_DIR and AM_PO_SUBDIRS.
821 Remove local code for po/Makefile.
822 * Makefile.in, configure, doc/Makefile.in: Regenerated.
823
eebf07fb
NC
8242006-05-30 Nick Clifton <nickc@redhat.com>
825
826 * po/es.po: Updated Spanish translation.
827
b6aee19e
DC
8282006-05-06 Denis Chertykov <denisc@overta.ru>
829
830 * doc/c-avr.texi: New file.
831 * doc/Makefile.am (CPU_DOCS): Add c-avr.texi
832 * doc/all.texi: Set AVR
833 * doc/as.texinfo: Include c-avr.texi
834
f8fdc850
JZ
8352006-05-28 Jie Zhang <jie.zhang@analog.com>
836
837 * config/bfin-parse.y (check_macfunc): Loose the condition of
838 calling check_multiply_halfregs ().
839
a3205465
JZ
8402006-05-25 Jie Zhang <jie.zhang@analog.com>
841
842 * config/bfin-parse.y (asm_1): Better check and deal with
843 vector and scalar Multiply 16-Bit Operands instructions.
844
9b52905e
NC
8452006-05-24 Nick Clifton <nickc@redhat.com>
846
847 * config/tc-hppa.c: Convert to ISO C90 format.
848 * config/tc-hppa.h: Likewise.
849
8502006-05-24 Carlos O'Donell <carlos@systemhalted.org>
851 Randolph Chung <randolph@tausq.org>
852
853 * config/tc-hppa.c (is_tls_gdidx, is_tls_ldidx, is_tls_dtpoff,
854 is_tls_ieoff, is_tls_leoff): Define.
855 (fix_new_hppa): Handle TLS.
856 (cons_fix_new_hppa): Likewise.
857 (pa_ip): Likewise.
858 (md_apply_fix): Handle TLS relocs.
859 * config/tc-hppa.h (hppa_fix_adjustable): Handle TLS.
860
28c9d252
NC
8612006-05-24 Bjoern Haase <bjoern.m.haase@web.de>
862
863 * config/tc-avr.c: Add new cpu targets avr6, avr2560 and avr2561.
864
ad3fea08
TS
8652006-05-23 Thiemo Seufer <ths@mips.com>
866 David Ung <davidu@mips.com>
867 Nigel Stephens <nigel@mips.com>
868
869 [ gas/ChangeLog ]
870 * config/tc-mips.c (ISA_SUPPORTS_SMARTMIPS): Rename.
871 (ISA_SUPPORTS_DSP_ASE, ISA_SUPPORTS_MT_ASE, ISA_HAS_64BIT_FPRS,
872 ISA_HAS_MXHC1): New macros.
873 (HAVE_32BIT_FPRS): Use ISA_HAS_64BIT_FPRS instead of
874 ISA_HAS_64BIT_REGS. Formatting fixes. Improved comments.
875 (mips_cpu_info): Change to use combined ASE/IS_ISA flag.
876 (MIPS_CPU_IS_ISA, MIPS_CPU_ASE_SMARTMIPS, MIPS_CPU_ASE_DSP,
877 MIPS_CPU_ASE_MT, MIPS_CPU_ASE_MIPS3D, MIPS_CPU_ASE_MDMX): New defines.
878 (mips_after_parse_args): Change default handling of float register
879 size to account for 32bit code with 64bit FP. Better sanity checking
880 of ISA/ASE/ABI option combinations.
881 (s_mipsset): Support switching of GPR and FPR sizes via
882 .set {g,f}p={32,64,default}. Better sanity checking for .set ASE
883 options.
884 (mips_elf_final_processing): We should record the use of 64bit FP
885 registers in 32bit code but we don't, because ELF header flags are
886 a scarce ressource.
887 (mips_cpu_info_table): Add ASE flags for CPUs with mandatory ASE
888 extensions. Add 4ksc, 4kec, 4kem, 4kep, 4ksd, m4kp, 24kec, 24kef,
889 24kex, 34kc, 34kf, 34kx, 25kf CPU definitions.
890 (mips_cpu_info_from_isa): Use MIPS_CPU_IS_ISA.
891 * doc/c-mips.texi: Document .set {g,f}p={32,64,default}. Document
892 missing -march options. Document .set arch=CPU. Move .set smartmips
893 to ASE page. Use @code for .set FOO examples.
894
8b64503a
JZ
8952006-05-23 Jie Zhang <jie.zhang@analog.com>
896
897 * config/tc-bfin.c (bfin_start_line_hook): Bump line counters
898 if needed.
899
403022e0
JZ
9002006-05-23 Jie Zhang <jie.zhang@analog.com>
901
902 * config/bfin-defs.h (bfin_equals): Remove declaration.
903 * config/bfin-parse.y (asm_1): Remove "expr ASSIGN expr".
904 * config/tc-bfin.c (bfin_name_is_register): Remove.
905 (bfin_equals): Remove.
906 * config/tc-bfin.h (TC_EQUAL_IN_INSN): Redefine as 1.
907 (bfin_name_is_register): Remove declaration.
908
7455baf8
TS
9092006-05-19 Thiemo Seufer <ths@mips.com>
910 Nigel Stephens <nigel@mips.com>
911
912 * config/tc-mipc.c (ISA_HAS_ODD_SINGLE_FPR): New define.
913 (mips_oddfpreg_ok): New function.
914 (mips_ip): Use it.
915
707bfff6
TS
9162006-05-19 Thiemo Seufer <ths@mips.com>
917 David Ung <davidu@mips.com>
918
919 * config/tc-mips.h (tc_mips_regname_to_dw2regnum): Declare.
920 * config/tc-mipc.c (ABI_NEEDS_64BIT_REGS, ISA_HAS_64BIT_REGS,
921 ISA_HAS_DROR, ISA_HAS_ROR): Reformat.
922 (regname, RTYPE_MASK, RTYPE_NUM, RTYPE_FPU, RTYPE_FCC, RTYPE_VEC,
923 RTYPE_GP, RTYPE_CP0, RTYPE_PC, RTYPE_ACC, RTYPE_CCC, RNUM_MASK,
924 RWARN, GENERIC_REGISTER_NUMBERS, FPU_REGISTER_NAMES,
925 FPU_CONDITION_CODE_NAMES, COPROC_CONDITION_CODE_NAMES,
926 N32N64_SYMBOLIC_REGISTER_NAMES, O32_SYMBOLIC_REGISTER_NAMES,
927 SYMBOLIC_REGISTER_NAMES, MIPS16_SPECIAL_REGISTER_NAMES,
928 MDMX_VECTOR_REGISTER_NAMES, MIPS_DSP_ACCUMULATOR_NAMES, reg_names,
929 reg_names_o32, reg_names_n32n64): Define register classes.
930 (reg_lookup): New function, use register classes.
931 (md_begin): Reserve register names in the symbol table. Simplify
932 OBJ_ELF defines.
933 (mips_ip): Fix comment formatting. Handle symbolic COP0 registers.
934 Use reg_lookup.
935 (mips16_ip): Use reg_lookup.
936 (tc_get_register): Likewise.
937 (tc_mips_regname_to_dw2regnum): New function.
938
1df69f4f
TS
9392006-05-19 Thiemo Seufer <ths@mips.com>
940
941 * config/tc-arm.c, config/tc-arm.h (tc_arm_regname_to_dw2regnum):
942 Un-constify string argument.
943 * config/tc-i386.c, config/tc-i386.h (tc_x86_regname_to_dw2regnum):
944 Likewise.
945 * config/tc-m68k.c, config/tc-m68k.h (tc_m68k_regname_to_dw2regnum):
946 Likewise.
947 * config/tc-ppc.c, config/tc-ppc.h (tc_ppc_regname_to_dw2regnum):
948 Likewise.
949 * config/tc-s390.c, config/tc-s390.h (tc_s390_regname_to_dw2regnum):
950 Likewise.
951 * config/tc-sh.c, config/tc-sh.h (sh_regname_to_dw2regnum):
952 Likewise.
953 * config/tc-sparc.c, config/tc-sparc.h (sparc_regname_to_dw2regnum):
954 Likewise.
955
377260ba
NS
9562006-05-19 Nathan Sidwell <nathan@codesourcery.com>
957
958 * gas/config/tc-m68k.c (m68k_init_arch): Move checking of
959 cfloat/m68881 to correct architecture before using it.
960
cce7653b
NC
9612006-05-16 Bjoern Haase <bjoern.m.haase@web.de>
962
963 * config/tc-avr.h (TC_VALIDATE_FIX): Allow fixups for immediate
964 constant values.
965
b0796911
PB
9662006-05-15 Paul Brook <paul@codesourcery.com>
967
968 * config/tc-arm.c (arm_adjust_symtab): Use
969 bfd_is_arm_special_symbol_name.
970
64b607e6
BW
9712006-05-15 Bob Wilson <bob.wilson@acm.org>
972
973 * config/tc-xtensa.c (is_direct_call_opcode, is_branch_jmp_to_next,
974 xg_assemble_vliw_tokens, xtensa_mark_narrow_branches,
975 xtensa_fix_short_loop_frags, is_local_forward_loop, relax_frag_immed):
976 Handle errors from calls to xtensa_opcode_is_* functions.
977
9b3f89ee
TS
9782006-05-14 Thiemo Seufer <ths@mips.com>
979
980 * config/tc-mips.c (macro_build): Test for currently active
981 mips16 option.
982 (mips16_ip): Reject invalid opcodes.
983
370b66a1
CD
9842006-05-11 Carlos O'Donell <carlos@codesourcery.com>
985
986 * doc/as.texinfo: Rename "Index" to "AS Index",
987 and "ABORT" to "ABORT (COFF)".
988
b6895b4f
PB
9892006-05-11 Paul Brook <paul@codesourcery.com>
990
991 * config/tc-arm.c (parse_half): New function.
992 (operand_parse_code): Remove OP_Iffff. Add OP_HALF.
993 (parse_operands): Ditto.
994 (do_mov16): Reject invalid relocations.
995 (do_t_mov16): Ditto. Use Thumb reloc numbers.
996 (insns): Replace Iffff with HALF.
997 (md_apply_fix): Add MOVW and MOVT relocs.
998 (tc_gen_reloc): Ditto.
999 * doc/c-arm.texi: Document relocation operators
1000
e28387c3
PB
10012006-05-11 Paul Brook <paul@codesourcery.com>
1002
1003 * config/tc-arm.c (arm_fix_adjustable): Return 0 for function symbols.
1004
89ee2ebe
TS
10052006-05-11 Thiemo Seufer <ths@mips.com>
1006
1007 * config/tc-mips.c (append_insn): Don't check the range of j or
1008 jal addresses.
1009
53baae48
NC
10102006-05-11 Pedro Alves <pedro_alves@portugalmail.pt>
1011
1012 * config/tc-arm.c (md_pcrel_from_section): Force a bias for
1013 relocs against external symbols for WinCE targets.
1014 (md_apply_fix): Likewise.
1015
4e2a74a8
TS
10162006-05-09 David Ung <davidu@mips.com>
1017
1018 * config/tc-mips.c (append_insn): Only warn about an out-of-range
1019 j or jal address.
1020
337ff0a5
NC
10212006-05-09 Nick Clifton <nickc@redhat.com>
1022
1023 * config/tc-arm.c (arm_fix_adjustable): For COFF, convert fixups
1024 against symbols which are not going to be placed into the symbol
1025 table.
1026
8c9f705e
BE
10272006-05-09 Ben Elliston <bje@au.ibm.com>
1028
1029 * expr.c (operand): Remove `if (0 && ..)' statement and
1030 subsequently unused target_op label. Collapse `if (1 || ..)'
1031 statement.
1032 * app.c (do_scrub_chars): Remove unused case 0, as it is handled
1033 separately above the switch.
1034
2fd0d2ac
NC
10352006-05-08 Nick Clifton <nickc@redhat.com>
1036
1037 PR gas/2623
1038 * config/tc-msp430.c (line_separator_character): Define as |.
1039
e16bfa71
TS
10402006-05-08 Thiemo Seufer <ths@mips.com>
1041 Nigel Stephens <nigel@mips.com>
1042 David Ung <davidu@mips.com>
1043
1044 * config/tc-mips.c (mips_set_options): Add ase_smartmips flag.
1045 (mips_opts): Likewise.
1046 (file_ase_smartmips): New variable.
1047 (ISA_HAS_ROR): SmartMIPS implements rotate instructions.
1048 (macro_build): Handle SmartMIPS instructions.
1049 (mips_ip): Likewise.
1050 (md_longopts): Add argument handling for smartmips.
1051 (md_parse_options, mips_after_parse_args): Likewise.
1052 (s_mipsset): Add .set smartmips support.
1053 (md_show_usage): Document -msmartmips/-mno-smartmips.
1054 * doc/as.texinfo: Document -msmartmips/-mno-smartmips and
1055 .set smartmips.
1056 * doc/c-mips.texi: Likewise.
1057
32638454
AM
10582006-05-08 Alan Modra <amodra@bigpond.net.au>
1059
1060 * write.c (relax_segment): Add pass count arg. Don't error on
1061 negative org/space on first two passes.
1062 (relax_seg_info): New struct.
1063 (relax_seg, write_object_file): Adjust.
1064 * write.h (relax_segment): Update prototype.
1065
b7fc2769
JB
10662006-05-05 Julian Brown <julian@codesourcery.com>
1067
1068 * config/tc-arm.c (parse_vfp_reg_list): Improve register bounds
1069 checking.
1070 (do_neon_mov): Enable several VMOV variants for VFP. Add suitable
1071 architecture version checks.
1072 (insns): Allow overlapping instructions to be used in VFP mode.
1073
7f841127
L
10742006-05-05 H.J. Lu <hongjiu.lu@intel.com>
1075
1076 PR gas/2598
1077 * config/obj-elf.c (obj_elf_change_section): Allow user
1078 specified SHF_ALPHA_GPREL.
1079
73160847
NC
10802006-05-05 Bjoern Haase <bjoern.m.haase@web.de>
1081
1082 * gas/config/tc-avr.h (TC_VALIDATE_FIX): Define. Disable fixups
1083 for PMEM related expressions.
1084
56487c55
NC
10852006-05-05 Nick Clifton <nickc@redhat.com>
1086
1087 PR gas/2582
1088 * dwarf2dbg.c (INSERT_DIR_SEPARATOR): New macro. Handles the
1089 insertion of a directory separator character into a string at a
1090 given offset. Uses heuristics to decide when to use a backslash
1091 character rather than a forward-slash character.
1092 (dwarf2_directive_loc): Use the macro.
1093 (out_debug_info): Likewise.
1094
d43b4baf
TS
10952006-05-05 Thiemo Seufer <ths@mips.com>
1096 David Ung <davidu@mips.com>
1097
1098 * config/tc-mips.c (macro_build): Add case 'k' to handle cache
1099 instruction.
1100 (macro): Add new case M_CACHE_AB.
1101
088fa78e
KH
11022006-05-04 Kazu Hirata <kazu@codesourcery.com>
1103
1104 * config/tc-arm.c (opcode_tag): Add OT_cinfix3_deprecated.
1105 (opcode_lookup): Issue a warning for opcode with
1106 OT_cinfix3_deprecated. Otherwise treat OT_cinfix3_deprecated
1107 identical to OT_cinfix3.
1108 (TxC3w, TC3w, tC3w): New.
1109 (insns): Use tC3w and TC3w for comparison instructions with
1110 's' suffix.
1111
c9049d30
AM
11122006-05-04 Alan Modra <amodra@bigpond.net.au>
1113
1114 * subsegs.h (struct frchain): Delete frch_seg.
1115 (frchain_root): Delete.
1116 (seg_info): Define as macro.
1117 * subsegs.c (frchain_root): Delete.
1118 (abs_seg_info, und_seg_info, absolute_frchain): Delete.
1119 (subsegs_begin, subseg_change): Adjust for above.
1120 (subseg_set_rest): Likewise. Add new frchain structs to seginfo
1121 rather than to one big list.
1122 (subseg_get): Don't special case abs, und sections.
1123 (subseg_new, subseg_force_new): Don't set frchainP here.
1124 (seg_info): Delete.
1125 (subsegs_print_statistics): Adjust frag chain control list traversal.
1126 * debug.c (dmp_frags): Likewise.
1127 * dwarf2dbg.c (first_frag_for_seg): Don't start looking for frag
1128 at frchain_root. Make use of known frchain ordering.
1129 (last_frag_for_seg): Likewise.
1130 (get_frag_fix): Likewise. Add seg param.
1131 (process_entries, out_debug_aranges): Adjust get_frag_fix calls.
1132 * write.c (chain_frchains_together_1): Adjust for struct frchain.
1133 (SUB_SEGMENT_ALIGN): Likewise.
1134 (subsegs_finish): Adjust frchain list traversal.
1135 * config/tc-xtensa.c (xtensa_cleanup_align_frags): Likewise.
1136 (xtensa_fix_target_frags, xtensa_mark_narrow_branches): Likewise.
1137 (xtensa_mark_zcl_first_insns, xtensa_fix_a0_b_retw_frags): Likewise.
1138 (xtensa_fix_b_j_loop_end_frags): Likewise.
1139 (xtensa_fix_close_loop_end_frags): Likewise.
1140 (xtensa_fix_short_loop_frags, xtensa_sanity_check): Likewise.
1141 (retrieve_segment_info): Delete frch_seg initialisation.
1142
f592407e
AM
11432006-05-03 Alan Modra <amodra@bigpond.net.au>
1144
1145 * subsegs.c (subseg_get): Don't call obj_sec_set_private_data.
1146 * config/obj-elf.h (obj_sec_set_private_data): Delete.
1147 * config/tc-hppa.c (tc_gen_reloc): Don't use bfd_abs_symbol.
1148 * config/tc-mn10300.c (tc_gen_reloc): Likewise.
1149
df7849c5
JM
11502006-05-02 Joseph Myers <joseph@codesourcery.com>
1151
1152 * config/tc-arm.c (do_iwmmxt_wldstbh): Don't multiply offset by 4
1153 here.
1154 (md_apply_fix3): Multiply offset by 4 here for
1155 BFD_RELOC_ARM_CP_OFF_IMM_S2 and BFD_RELOC_ARM_T32_CP_OFF_IMM_S2.
1156
2d545b82
L
11572006-05-02 H.J. Lu <hongjiu.lu@intel.com>
1158 Jan Beulich <jbeulich@novell.com>
1159
1160 * config/tc-i386.c (output_invalid_buf): Change size for
1161 unsigned char.
1162 * config/tc-tic30.c (output_invalid_buf): Likewise.
1163
1164 * config/tc-i386.c (output_invalid): Cast none-ascii char to
1165 unsigned char.
1166 * config/tc-tic30.c (output_invalid): Likewise.
1167
38fc1cb1
DJ
11682006-05-02 Daniel Jacobowitz <dan@codesourcery.com>
1169
1170 * doc/Makefile.am (AM_MAKEINFOFLAGS): New.
1171 (TEXI2POD): Use AM_MAKEINFOFLAGS.
1172 (asconfig.texi): Don't set top_srcdir.
1173 * doc/as.texinfo: Don't use top_srcdir.
1174 * aclocal.m4, Makefile.in, doc/Makefile.in: Regenerated.
1175
2d545b82
L
11762006-05-02 H.J. Lu <hongjiu.lu@intel.com>
1177
1178 * config/tc-i386.c (output_invalid_buf): Change size to 16.
1179 * config/tc-tic30.c (output_invalid_buf): Likewise.
1180
1181 * config/tc-i386.c (output_invalid): Use snprintf instead of
1182 sprintf.
1183 * config/tc-ia64.c (declare_register_set): Likewise.
1184 (emit_one_bundle): Likewise.
1185 (check_dependencies): Likewise.
1186 * config/tc-tic30.c (output_invalid): Likewise.
1187
a8bc6c78
PB
11882006-05-02 Paul Brook <paul@codesourcery.com>
1189
1190 * config/tc-arm.c (arm_optimize_expr): New function.
1191 * config/tc-arm.h (md_optimize_expr): Define
1192 (arm_optimize_expr): Add prototype.
1193 (TC_FORCE_RELOCATION_SUB_SAME): Define.
1194
58633d9a
BE
11952006-05-02 Ben Elliston <bje@au.ibm.com>
1196
22772e33
BE
1197 * config/obj-elf.h (ELF_TARGET_SYMBOL_FIELDS): Make single bit
1198 field unsigned.
1199
58633d9a
BE
1200 * sb.h (sb_list_vector): Move to sb.c.
1201 * sb.c (free_list): Use type of sb_list_vector directly.
1202 (sb_build): Fix off-by-one error in assertion about `size'.
1203
89cdfe57
BE
12042006-05-01 Ben Elliston <bje@au.ibm.com>
1205
1206 * listing.c (listing_listing): Remove useless loop.
1207 * macro.c (macro_expand): Remove is_positional local variable.
1208 * read.c (s_comm_internal): Simplify `if' condition 1 || x -> 1
1209 and simplify surrounding expressions, where possible.
1210 (assign_symbol): Likewise.
1211 (s_weakref): Likewise.
1212 * symbols.c (colon): Likewise.
1213
c35da140
AM
12142006-05-01 James Lemke <jwlemke@wasabisystems.com>
1215
1216 * subsegs.c (subseg_set_rest): Always set seginfp->frchainP if NULL.
1217
9bcd4f99
TS
12182006-04-30 Thiemo Seufer <ths@mips.com>
1219 David Ung <davidu@mips.com>
1220
1221 * config/tc-mips.c (validate_mips_insn): Handling of udi cases.
1222 (mips_immed): New table that records various handling of udi
1223 instruction patterns.
1224 (mips_ip): Adds udi handling.
1225
001ae1a4
AM
12262006-04-28 Alan Modra <amodra@bigpond.net.au>
1227
1228 * dwarf2dbg.c (get_line_subseg): Attach new struct line_seg to end
1229 of list rather than beginning.
1230
136da414
JB
12312006-04-26 Julian Brown <julian@codesourcery.com>
1232
1233 * gas/config/tc-arm.c (neon_is_quarter_float): Move, and rename to...
1234 (is_quarter_float): Rename from above. Simplify slightly.
1235 (parse_qfloat_immediate): Parse a "quarter precision" floating-point
1236 number.
1237 (parse_neon_mov): Parse floating-point constants.
1238 (neon_qfloat_bits): Fix encoding.
1239 (neon_cmode_for_move_imm): Tweak to use floating-point encoding in
1240 preference to integer encoding when using the F32 type.
1241
dcbf9037
JB
12422006-04-26 Julian Brown <julian@codesourcery.com>
1243
1244 * config/tc-arm.c (neon_el_type): Make NT_invtype be the zero (so
1245 zero-initialising structures containing it will lead to invalid types).
1246 (arm_it): Add vectype to each operand.
1247 (NTA_HASTYPE, NTA_HASINDEX): Constants used in neon_typed_alias
1248 defined field.
1249 (neon_typed_alias): New structure. Extra information for typed
1250 register aliases.
1251 (reg_entry): Add neon type info field.
1252 (arm_reg_parse): Remove RTYPE argument (revert to previous arguments).
1253 Break out alternative syntax for coprocessor registers, etc. into...
1254 (arm_reg_alt_syntax): New function. Alternate syntax handling broken
1255 out from arm_reg_parse.
1256 (parse_neon_type): Move. Return SUCCESS/FAIL.
1257 (first_error): New function. Call to ensure first error which occurs is
1258 reported.
1259 (parse_neon_operand_type): Parse exactly one type.
1260 (NEON_ALL_LANES, NEON_INTERLEAVE_LANES): Move.
1261 (parse_typed_reg_or_scalar): New function. Handle core of both
1262 arm_typed_reg_parse and parse_scalar.
1263 (arm_typed_reg_parse): Parse a register with an optional type.
1264 (NEON_SCALAR_REG, NEON_SCALAR_INDEX): Extract parts of parse_scalar
1265 result.
1266 (parse_scalar): Parse a Neon scalar with optional type.
1267 (parse_reg_list): Use first_error.
1268 (parse_vfp_reg_list): Use arm_typed_reg_parse instead of arm_reg_parse.
1269 (neon_alias_types_same): New function. Return true if two (alias) types
1270 are the same.
1271 (parse_neon_el_struct_list): Use parse_typed_reg_or_scalar. Return type
1272 of elements.
1273 (insert_reg_alias): Return new reg_entry not void.
1274 (insert_neon_reg_alias): New function. Insert type/index information as
1275 well as register for alias.
1276 (create_neon_reg_alias): New function. Parse .dn/.qn directives and
1277 make typed register aliases accordingly.
1278 (s_dn, s_qn): New functions. Handle incorrectly used .dn/.qn at start
1279 of line.
1280 (s_unreq): Delete type information if present.
1281 (s_arm_unwind_save_mmxwr): Remove arg 3 from arm_reg_parse calls.
1282 (s_arm_unwind_save_mmxwcg): Likewise.
1283 (s_arm_unwind_movsp): Likewise.
1284 (s_arm_unwind_setfp): Likewise.
1285 (parse_shift): Likewise.
1286 (parse_shifter_operand): Likewise.
1287 (parse_address): Likewise.
1288 (parse_tb): Likewise.
1289 (tc_arm_regname_to_dw2regnum): Likewise.
1290 (md_pseudo_table): Add dn, qn.
1291 (parse_neon_mov): Handle typed operands.
1292 (parse_operands): Likewise.
1293 (neon_type_mask): Add N_SIZ.
1294 (N_ALLMODS): New macro.
1295 (neon_check_shape): Fix typo in NS_DDD_QQQ case. Use first_error.
1296 (el_type_of_type_chk): Add some safeguards.
1297 (modify_types_allowed): Fix logic bug.
1298 (neon_check_type): Handle operands with types.
1299 (neon_three_same): Remove redundant optional arg handling.
1300 (do_neon_dyadic_i64_su, do_neon_shl_imm, do_neon_qshl_imm)
1301 (do_neon_logic, do_neon_qdmulh, do_neon_fcmp_absolute)
1302 (do_neon_step): Adjust accordingly.
1303 (neon_cmode_for_logic_imm): Use first_error.
1304 (do_neon_bitfield): Call neon_check_type.
1305 (neon_dyadic): Rename to...
1306 (neon_dyadic_misc): ...this. New name for neon_dyadic. Add bitfield
1307 to allow modification of type of the destination.
1308 (do_neon_dyadic_if_su, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
1309 (do_neon_addsub_if_i, do_neon_mul): Adjust accordingly.
1310 (do_neon_compare): Make destination be an untyped bitfield.
1311 (neon_scalar_for_mul): Use NEON_SCALAR_REG, NEON_SCALAR_INDEX.
1312 (neon_mul_mac): Return early in case of errors.
1313 (neon_move_immediate): Use first_error.
1314 (neon_mac_reg_scalar_long): Fix type to include scalar.
1315 (do_neon_dup): Likewise.
1316 (do_neon_mov): Likewise (in several places).
1317 (do_neon_tbl_tbx): Fix type.
1318 (do_neon_ld_st_interleave, neon_alignment_bit, do_neon_ld_st_lane)
1319 (do_neon_ld_dup): Exit early in case of errors and/or use
1320 first_error.
1321 (opcode_lookup): Update for parse_neon_type returning SUCCESS/FAIL.
1322 Handle .dn/.qn directives.
1323 (REGDEF): Add zero for reg_entry neon field.
1324
5287ad62
JB
13252006-04-26 Julian Brown <julian@codesourcery.com>
1326
1327 * config/tc-arm.c (limits.h): Include.
1328 (fpu_arch_vfp_v3, fpu_vfp_ext_v3, fpu_neon_ext_v1)
1329 (fpu_vfp_v3_or_neon_ext): Declare constants.
1330 (neon_el_type): New enumeration of types for Neon vector elements.
1331 (neon_type_el): New struct. Define type and size of a vector element.
1332 (NEON_MAX_TYPE_ELS): Define constant. The maximum number of types per
1333 instruction.
1334 (neon_type): Define struct. The type of an instruction.
1335 (arm_it): Add 'vectype' for the current instruction.
1336 (isscalar, immisalign, regisimm, isquad): New predicates for operands.
1337 (vfp_sp_reg_pos): Rename to...
1338 (vfp_reg_pos): ...this, and add VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
1339 tags.
1340 (arm_reg_type): Add REG_TYPE_NQ (Neon Q register) and REG_TYPE_NDQ
1341 (Neon D or Q register).
1342 (reg_expected_msgs): Sync with above. Allow VFD to mean VFP or Neon D
1343 register.
1344 (GE_OPT_PREFIX_BIG): Define constant, for use in...
1345 (my_get_expression): Allow above constant as argument to accept
1346 64-bit constants with optional prefix.
1347 (arm_reg_parse): Add extra argument to return the specific type of
1348 register in when either a D or Q register (REG_TYPE_NDQ) is
1349 requested. Can be NULL.
1350 (parse_scalar): New function. Parse Neon scalar (vector reg and index).
1351 (parse_reg_list): Update for new arm_reg_parse args.
1352 (parse_vfp_reg_list): Allow parsing of Neon D/Q register lists.
1353 (parse_neon_el_struct_list): New function. Parse element/structure
1354 register lists for VLD<n>/VST<n> instructions.
1355 (s_arm_unwind_save_vfp): Update for new parse_vfp_reg_list args.
1356 (s_arm_unwind_save_mmxwr): Likewise.
1357 (s_arm_unwind_save_mmxwcg): Likewise.
1358 (s_arm_unwind_movsp): Likewise.
1359 (s_arm_unwind_setfp): Likewise.
1360 (parse_big_immediate): New function. Parse an immediate, which may be
1361 64 bits wide. Put results in inst.operands[i].
1362 (parse_shift): Update for new arm_reg_parse args.
1363 (parse_address): Likewise. Add parsing of alignment specifiers.
1364 (parse_neon_mov): Parse the operands of a VMOV instruction.
1365 (operand_parse_code): Add OP_RND, OP_RNQ, OP_RNDQ, OP_RNSC, OP_NRDLST,
1366 OP_NSTRLST, OP_NILO, OP_RNDQ_I0, OP_RR_RNSC, OP_RNDQ_RNSC, OP_RND_RNSC,
1367 OP_VMOV, OP_RNDQ_IMVNb, OP_RNDQ_I63b, OP_I0, OP_I16z, OP_I32z, OP_I64,
1368 OP_I64z, OP_oI32b, OP_oRND, OP_oRNQ, OP_oRNDQ.
1369 (parse_operands): Handle new codes above.
1370 (encode_arm_vfp_sp_reg): Rename to...
1371 (encode_arm_vfp_reg): ...this. Handle D regs (0-31) too. Complain if
1372 selected VFP version only supports D0-D15.
1373 (do_vfp_sp_monadic, do_vfp_sp_dyadic, do_vfp_sp_compare_z)
1374 (do_vfp_dp_sp_cvt, do_vfp_reg_from_sp, do_vfp_reg2_from_sp2)
1375 (do_vfp_sp_from_reg, do_vfp_sp2_from_reg2, do_vfp_sp_ldst)
1376 (do_vfp_dp_ldst, vfp_sp_ldstm, vfp_dp_ldstm): Update for new
1377 encode_arm_vfp_reg name, and allow 32 D regs.
1378 (do_vfp_dp_rd_rm, do_vfp_dp_rn_rd, do_vfp_dp_rd_rn, do_vfp_dp_rd_rn_rm)
1379 (do_vfp_rm_rd_rn): New functions to encode VFP insns allowing 32 D
1380 regs.
1381 (do_vfp_sp_const, do_vfp_dp_const, vfp_conv, do_vfp_sp_conv_16)
1382 (do_vfp_dp_conv_16, do_vfp_sp_conv_32, do_vfp_dp_conv_32): Handle
1383 constant-load and conversion insns introduced with VFPv3.
1384 (neon_tab_entry): New struct.
1385 (NEON_ENC_TAB): Bit patterns for overloaded Neon instructions, and
1386 those which are the targets of pseudo-instructions.
1387 (neon_opc): Enumerate opcodes, use as indices into...
1388 (neon_enc_tab): ...this. Hold data from NEON_ENC_TAB.
1389 (NEON_ENC_INTEGER, NEON_ENC_ARMREG, NEON_ENC_POLY, NEON_ENC_FLOAT)
1390 (NEON_ENC_SCALAR, NEON_ENC_IMMED, NEON_ENC_INTERLV, NEON_ENC_LANE)
1391 (NEON_ENC_DUP): Define meaningful helper macros to look up values in
1392 neon_enc_tab.
1393 (neon_shape): Enumerate shapes (permitted register widths, etc.) for
1394 Neon instructions.
1395 (neon_type_mask): New. Compact type representation for type checking.
1396 (N_SU_ALL, N_SU_32, N_SU_16_64, N_SUF_32, N_I_ALL, N_IF_32): Common
1397 permitted type combinations.
1398 (N_IGNORE_TYPE): New macro.
1399 (neon_check_shape): New function. Check an instruction shape for
1400 multiple alternatives. Return the specific shape for the current
1401 instruction.
1402 (neon_modify_type_size): New function. Modify a vector type and size,
1403 depending on the bit mask in argument 1.
1404 (neon_type_promote): New function. Convert a given "key" type (of an
1405 operand) into the correct type for a different operand, based on a bit
1406 mask.
1407 (type_chk_of_el_type): New function. Convert a type and size into the
1408 compact representation used for type checking.
1409 (el_type_of_type_ckh): New function. Reverse of above (only when a
1410 single bit is set in the bit mask).
1411 (modify_types_allowed): New function. Alter a mask of allowed types
1412 based on a bit mask of modifications.
1413 (neon_check_type): New function. Check the type of the current
1414 instruction against the variable argument list. The "key" type of the
1415 instruction is returned.
1416 (neon_dp_fixup): New function. Fill in and modify instruction bits for
1417 a Neon data-processing instruction depending on whether we're in ARM
1418 mode or Thumb-2 mode.
1419 (neon_logbits): New function.
1420 (neon_three_same, neon_two_same, do_neon_dyadic_i_su)
1421 (do_neon_dyadic_i64_su, neon_imm_shift, do_neon_shl_imm)
1422 (do_neon_qshl_imm, neon_cmode_for_logic_imm, neon_bits_same_in_bytes)
1423 (neon_squash_bits, neon_is_quarter_float, neon_qfloat_bits)
1424 (neon_cmode_for_move_imm, neon_write_immbits, neon_invert_size)
1425 (do_neon_logic, do_neon_bitfield, neon_dyadic, do_neon_dyadic_if_su)
1426 (do_neon_dyadic_if_su_d, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
1427 (do_neon_addsub_if_i, neon_exchange_operands, neon_compare)
1428 (do_neon_cmp, do_neon_cmp_inv, do_neon_ceq, neon_scalar_for_mul)
1429 (neon_mul_mac, do_neon_mac_maybe_scalar, do_neon_tst, do_neon_mul)
1430 (do_neon_qdmulh, do_neon_fcmp_absolute, do_neon_fcmp_absolute_inv)
1431 (do_neon_step, do_neon_abs_neg, do_neon_sli, do_neon_sri)
1432 (do_neon_qshlu_imm, do_neon_qmovn, do_neon_qmovun)
1433 (do_neon_rshift_sat_narrow, do_neon_rshift_sat_narrow_u, do_neon_movn)
1434 (do_neon_rshift_narrow, do_neon_shll, neon_cvt_flavour, do_neon_cvt)
1435 (neon_move_immediate, do_neon_mvn, neon_mixed_length)
1436 (do_neon_dyadic_long, do_neon_abal, neon_mac_reg_scalar_long)
1437 (do_neon_mac_maybe_scalar_long, do_neon_dyadic_wide, do_neon_vmull)
1438 (do_neon_ext, do_neon_rev, do_neon_dup, do_neon_mov)
1439 (do_neon_rshift_round_imm, do_neon_movl, do_neon_trn, do_neon_zip_uzp)
1440 (do_neon_sat_abs_neg, do_neon_pair_long, do_neon_recip_est)
1441 (do_neon_cls, do_neon_clz, do_neon_cnt, do_neon_swp, do_neon_tbl_tbx)
1442 (do_neon_ldm_stm, do_neon_ldr_str, do_neon_ld_st_interleave)
1443 (neon_alignment_bit, do_neon_ld_st_lane, do_neon_ld_dup)
1444 (do_neon_ldx_stx): New functions. Neon bit encoding and encoding
1445 helpers.
1446 (parse_neon_type): New function. Parse Neon type specifier.
1447 (opcode_lookup): Allow parsing of Neon type specifiers.
1448 (REGNUM2, REGSETH, REGSET2): New macros.
1449 (reg_names): Add new VFPv3 and Neon registers.
1450 (NUF, nUF, NCE, nCE): New macros for opcode table.
1451 (insns): More VFP registers allowed in fcpyd, fmdhr, fmdlr, fmrdh,
1452 fmrdl, fabsd, fnegd, fsqrtd, faddd, fsubd, fmuld, fdivd, fmacd, fmscd,
1453 fnmuld, fnmacd, fnmscd, fcmpd, fcmpzd, fcmped, fcmpezd, fmdrr, fmrrd.
1454 Add Neon instructions vaba, vhadd, vrhadd, vhsub, vqadd, vqsub, vrshl,
1455 vqrshl, vshl, vqshl{u}, vand, vbic, vorr, vorn, veor, vbsl, vbit, vbif,
1456 vabd, vmax, vmin, vcge, vcgt, vclt, vcle, vceq, vpmax, vpmin, vmla,
1457 vmls, vpadd, vadd, vsub, vtst, vmul, vqdmulh, vqrdmulh, vacge, vacgt,
1458 vaclt, vacle, vrecps, vrsqrts, vabs, vneg, v{r}shr, v{r}sra, vsli,
1459 vsri, vqshrn, vq{r}shr{u}n, v{r}shrn, vshll, vcvt, vmov, vmvn, vabal,
1460 vabdl, vaddl, vsubl, vmlal, vmlsl, vaddw, vsubw, v{r}addhn, v{r}subhn,
1461 vqdmlal, vqdmlsl, vqdmull, vmull, vext, vrev64, vrev32, vrev16, vdup,
1462 vmovl, v{q}movn, vzip, vuzp, vqabs, vqneg, vpadal, vpaddl, vrecpe,
1463 vrsqrte, vcls, vclz, vcnt, vswp, vtrn, vtbl, vtbx, vldm, vstm, vldr,
1464 vstr, vld[1234], vst[1234], fconst[sd], f[us][lh]to[sd],
1465 fto[us][lh][sd].
1466 (tc_arm_regname_to_dw2regnum): Update for arm_reg_parse args.
1467 (arm_cpu_option_table): Add Neon and VFPv3 to Cortex-A8.
1468 (arm_option_cpu_value): Add vfp3 and neon.
1469 (aeabi_set_public_attributes): Support VFPv3 and NEON attributes. Fix
1470 VFPv1 attribute.
1471
1946c96e
BW
14722006-04-25 Bob Wilson <bob.wilson@acm.org>
1473
1474 * config/xtensa-relax.c (widen_spec_list): Use new "WIDE.<opcode>"
1475 syntax instead of hardcoded opcodes with ".w18" suffixes.
1476 (wide_branch_opcode): New.
1477 (build_transition): Use it to check for wide branch opcodes with
1478 either ".w18" or ".w15" suffixes.
1479
5033a645
BW
14802006-04-25 Bob Wilson <bob.wilson@acm.org>
1481
1482 * config/tc-xtensa.c (xtensa_create_literal_symbol,
1483 xg_assemble_literal, xg_assemble_literal_space): Do not set the
1484 frag's is_literal flag.
1485
395fa56f
BW
14862006-04-25 Bob Wilson <bob.wilson@acm.org>
1487
1488 * config/xtensa-relax.c (XCHAL_HAVE_WIDE_BRANCHES): Provide default.
1489
708587a4
KH
14902006-04-23 Kazu Hirata <kazu@codesourcery.com>
1491
1492 * config/obj-coff.c, config/tc-arm.c, config/tc-bfin.c,
1493 config/tc-cris.c, config/tc-crx.c, config/tc-i386.c,
1494 config/tc-ia64.c, config/tc-maxq.c, config/tc-maxq.h,
1495 config/tc-mips.c, config/tc-msp430.c, config/tc-sh.c,
1496 config/tc-tic4x.c, config/tc-xtensa.c: Fix comment typos.
1497
8463be01
PB
14982005-04-20 Paul Brook <paul@codesourcery.com>
1499
1500 * config/tc-arm.c (s_arm_arch, s_arm_cpu, s_arm_fpu): Enable for
1501 all targets.
1502 (md_pseudo_table): Enable .arch, .cpu and .fpu for all targets.
1503
f26a5955
AM
15042006-04-19 Alan Modra <amodra@bigpond.net.au>
1505
1506 * Makefile.am (CPU_TYPES): Add maxq and mt. Sort.
1507 (CPU_OBJ_VALID): Change sense of COFF test to default to invalid.
1508 Make some cpus unsupported on ELF. Run "make dep-am".
1509 * Makefile.in: Regenerate.
1510
241a6c40
AM
15112006-04-19 Alan Modra <amodra@bigpond.net.au>
1512
1513 * configure.in (--enable-targets): Indent help message.
1514 * configure: Regenerate.
1515
bb8f5920
L
15162006-04-18 H.J. Lu <hongjiu.lu@intel.com>
1517
1518 PR gas/2533
1519 * config/tc-i386.c (i386_immediate): Check illegal immediate
1520 register operand.
1521
23d9d9de
AM
15222006-04-18 Alan Modra <amodra@bigpond.net.au>
1523
64e74474
AM
1524 * config/tc-i386.c: Formatting.
1525 (output_disp, output_imm): ISO C90 params.
1526
6cbe03fb
AM
1527 * frags.c (frag_offset_fixed_p): Constify args.
1528 * frags.h (frag_offset_fixed_p): Ditto.
1529
23d9d9de
AM
1530 * config/tc-dlx.h (tc_coff_symbol_emit_hook): Delete.
1531 (COFF_MAGIC): Delete.
a37d486e
AM
1532
1533 * config/tc-xc16x.h (TC_LINKRELAX_FIXUP): Delete.
1534
e7403566
DJ
15352006-04-16 Daniel Jacobowitz <dan@codesourcery.com>
1536
1537 * po/POTFILES.in: Regenerated.
1538
58ab4f3d
MM
15392006-04-16 Mark Mitchell <mark@codesourcery.com>
1540
1541 * doc/as.texinfo: Mention that some .type syntaxes are not
1542 supported on all architectures.
1543
482fd9f9
BW
15442006-04-14 Sterling Augustine <sterling@tensilica.com>
1545
1546 * config/tc-xtensa.c (emit_single_op): Do not relax MOVI
1547 instructions when such transformations have been disabled.
1548
05d58145
BW
15492006-04-10 Sterling Augustine <sterling@tensilica.com>
1550
1551 * config/tc-xtensa.c (xg_assemble_vliw_tokens): Record loop target
1552 symbols in RELAX[_CHECK]_ALIGN_NEXT_OPCODE frags.
1553 (xtensa_fix_close_loop_end_frags): Use the recorded values instead of
1554 decoding the loop instructions. Remove current_offset variable.
1555 (xtensa_fix_short_loop_frags): Likewise.
1556 (min_bytes_to_other_loop_end): Remove current_offset argument.
1557
9e75b3fa
AM
15582006-04-09 Arnold Metselaar <arnold.metselaar@planet.nl>
1559
a37d486e 1560 * config/tc-z80.c (z80_optimize_expr): Removed.
9e75b3fa
AM
1561 * config/tc-z80.h (z80_optimize_expr, md_optimize_expr): Removed.
1562
d727e8c2
NC
15632006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
1564
1565 * gas/config/tc-avr.c (mcu_types): Add support for attiny261,
1566 attiny461, attiny861, attiny25, attiny45, attiny85,attiny24,
1567 attiny44, attiny84, at90pwm2, at90pwm3, atmega164, atmega324,
1568 atmega644, atmega329, atmega3290, atmega649, atmega6490,
1569 atmega406, atmega640, atmega1280, atmega1281, at90can32,
1570 at90can64, at90usb646, at90usb647, at90usb1286 and
1571 at90usb1287.
1572 Move atmega48 and atmega88 from AVR_ISA_M8 to AVR_ISA_PWMx.
1573
d252fdde
PB
15742006-04-07 Paul Brook <paul@codesourcery.com>
1575
1576 * config/tc-arm.c (parse_operands): Set default error message.
1577
ab1eb5fe
PB
15782006-04-07 Paul Brook <paul@codesourcery.com>
1579
1580 * config/tc-arm.c (parse_tb): Set inst.error before returning FAIL.
1581
7ae2971b
PB
15822006-04-07 Paul Brook <paul@codesourcery.com>
1583
1584 * config/tc-arm.c (md_apply_fix): Set H bit on blx instruction.
1585
53365c0d
PB
15862006-04-07 Paul Brook <paul@codesourcery.com>
1587
1588 * config/tc-arm.c (THUMB2_LOAD_BIT): Define.
1589 (move_or_literal_pool): Handle Thumb-2 instructions.
1590 (do_t_ldst): Call move_or_literal_pool for =N addressing modes.
1591
45aa61fe
AM
15922006-04-07 Alan Modra <amodra@bigpond.net.au>
1593
1594 PR 2512.
1595 * config/tc-i386.c (match_template): Move 64-bit operand tests
1596 inside loop.
1597
108a6f8e
CD
15982006-04-06 Carlos O'Donell <carlos@codesourcery.com>
1599
1600 * po/Make-in: Add install-html target.
1601 * Makefile.am: Add install-html and install-html-recursive targets.
1602 * Makefile.in: Regenerate.
1603 * configure.in: AC_SUBST datarootdir, docdir, htmldir.
1604 * configure: Regenerate.
1605 * doc/Makefile.am: Add install-html and install-html-am targets.
1606 * doc/Makefile.in: Regenerate.
1607
ec651a3b
AM
16082006-04-06 Alan Modra <amodra@bigpond.net.au>
1609
1610 * frags.c (frag_offset_fixed_p): Reinitialise offset before
1611 second scan.
1612
910600e9
RS
16132006-04-05 Richard Sandiford <richard@codesourcery.com>
1614 Daniel Jacobowitz <dan@codesourcery.com>
1615
1616 * config/tc-sparc.c (sparc_target_format): Handle TE_VXWORKS.
1617 (GOTT_BASE, GOTT_INDEX): New.
1618 (tc_gen_reloc): Don't alter relocations against GOTT_BASE and
1619 GOTT_INDEX when generating VxWorks PIC.
1620 * configure.tgt (sparc*-*-vxworks*): Remove this special case;
1621 use the generic *-*-vxworks* stanza instead.
1622
99630778
AM
16232006-04-04 Alan Modra <amodra@bigpond.net.au>
1624
1625 PR 997
1626 * frags.c (frag_offset_fixed_p): New function.
1627 * frags.h (frag_offset_fixed_p): Declare.
1628 * expr.c (expr): Use frag_offset_fixed_p when simplifying subtraction.
1629 (resolve_expression): Likewise.
1630
a02728c8
BW
16312006-04-03 Sterling Augustine <sterling@tensilica.com>
1632
1633 * config/tc-xtensa.c (init_op_placement_info_table): Check for formats
1634 of the same length but different numbers of slots.
1635
9dfde49d
AS
16362006-03-30 Andreas Schwab <schwab@suse.de>
1637
1638 * configure.in: Fix help string for --enable-targets option.
1639 * configure: Regenerate.
1640
2da12c60
NS
16412006-03-28 Nathan Sidwell <nathan@codesourcery.com>
1642
6d89cc8f
NS
1643 * gas/config/tc-m68k.c (find_cf_chip): Merge into ...
1644 (m68k_ip): ... here. Use for all chips. Protect against buffer
1645 overrun and avoid excessive copying.
1646
2da12c60
NS
1647 * config/tc-m68k.c (m68000_control_regs, m68010_control_regs,
1648 m68020_control_regs, m68040_control_regs, m68060_control_regs,
1649 mcf_control_regs, mcf5208_control_regs, mcf5213_control_regs,
1650 mcf5329_control_regs, mcf5249_control_regs, mcf528x_control_regs,
1651 mcfv4e_control_regs, m68010_control_regs): Rename and reorder to ...
1652 (m68000_ctrl, m68010_ctrl, m68020_ctrl, m68040_ctrl, m68060_ctrl,
1653 mcf_ctrl, mcf5208_ctrl, mcf5213_ctrl, mcf5235_ctrl, mcf5249_ctrl,
1654 mcf5216_ctrl, mcf5250_ctrl, mcf5271_ctrl, mcf5272_ctrl,
1655 mcf5282_ctrl, mcfv4e_ctrl): ... these.
1656 (mcf5275_ctrl, mcf5329_ctrl, mcf5373_ctrl): New.
1657 (struct m68k_cpu): Change chip field to control_regs.
1658 (current_chip): Remove.
1659 (control_regs): New.
1660 (m68k_archs, m68k_extensions): Adjust.
1661 (m68k_cpus): Reorder to be in cpu number order. Adjust.
1662 (CPU_ALLOW_MC, CPU_ALLOW_NEGATION): Remove.
1663 (find_cf_chip): Reimplement for new organization of cpu table.
1664 (select_control_regs): Remove.
1665 (mri_chip): Adjust.
1666 (struct save_opts): Save control regs, not chip.
1667 (s_save, s_restore): Adjust.
1668 (m68k_lookup_cpu): Give deprecated warning when necessary.
1669 (m68k_init_arch): Adjust.
1670 (md_show_usage): Adjust for new cpu table organization.
1671
1ac4baed
BS
16722006-03-25 Bernd Schmidt <bernd.schmidt@analog.com>
1673
1674 * config/bfin-defs.h (Expr_Node_Type enum): Add Expr_Node_GOT_Reloc.
1675 * config/bfin-lex.l: Recognize GOT17M4 and FUNCDESC_GOT17M4.
1676 * config/bfin-parse.y: Include "libbfd.h", "elf/common.h" and
1677 "elf/bfin.h".
1678 (GOT17M4, FUNCDESC_GOT17M4): New tokens of type <value>.
1679 (any_gotrel): New rule.
1680 (got): Use it, and create Expr_Node_GOT_Reloc nodes.
1681 * config/tc-bfin.c: Include "libbfd.h", "elf/common.h" and
1682 "elf/bfin.h".
1683 (DEFAULT_FLAGS, bfin_flags, bfin_pic_flag): New.
1684 (bfin_pic_ptr): New function.
1685 (md_pseudo_table): Add it for ".picptr".
1686 (OPTION_FDPIC): New macro.
1687 (md_longopts): Add -mfdpic.
1688 (md_parse_option): Handle it.
1689 (md_begin): Set BFD flags.
1690 (md_apply_fix3, bfin_fix_adjustable): Handle new relocs.
1691 (bfin_gen_ldstidxi): Adjust to match the trees that the parser gives
1692 us for GOT relocs.
1693 * Makefile.am (bfin-parse.o): Update dependencies.
1694 (DEPTC_bfin_elf): Likewise.
1695 * Makefile.in: Regenerate.
1696
a9d34880
RS
16972006-03-25 Richard Sandiford <richard@codesourcery.com>
1698
1699 * config/tc-m68k.c (m68k_cpus): Change cpu_cf5208 entries to use
1700 mcfemac instead of mcfmac.
1701
9ca26584
AJ
17022006-03-23 Michael Matz <matz@suse.de>
1703
1704 * config/tc-i386.c (type_names): Correct placement of 'static'.
1705 (reloc): Map some more relocs to their 64 bit counterpart when
1706 size is 8.
1707 (output_insn): Work around breakage if DEBUG386 is defined.
1708 (output_disp): A BFD_RELOC_64 with GOT_symbol as operand also
1709 needs to be mapped to BFD_RELOC_X86_64_GOTPC64 or
1710 BFD_RELOC_X86_64_GOTPC32. Also x86-64 handles pcrel addressing
1711 different from i386.
1712 (output_imm): Ditto.
1713 (lex_got): Recognize @PLTOFF and @GOTPLT. Make @GOT accept also
1714 Imm64.
1715 (md_convert_frag): Jumps can now be larger than 2GB away, error
1716 out in that case.
1717 (tc_gen_reloc): New relocs are passed through. BFD_RELOC_64
1718 and BFD_RELOC_64_PCREL are mapped to BFD_RELOC_X86_64_GOTPC64.
1719
0a44bf69
RS
17202006-03-22 Richard Sandiford <richard@codesourcery.com>
1721 Daniel Jacobowitz <dan@codesourcery.com>
1722 Phil Edwards <phil@codesourcery.com>
1723 Zack Weinberg <zack@codesourcery.com>
1724 Mark Mitchell <mark@codesourcery.com>
1725 Nathan Sidwell <nathan@codesourcery.com>
1726
1727 * config/tc-mips.c (mips_target_format): Handle vxworks targets.
1728 (md_begin): Complain about -G being used for PIC. Don't change
1729 the text, data and bss alignments on VxWorks.
1730 (reloc_needs_lo_p): Don't return true for R_MIPS_GOT16 when
1731 generating VxWorks PIC.
1732 (load_address): Extend SVR4_PIC handling to VXWORKS_PIC.
1733 (macro): Likewise, but do not treat la $25 specially for
1734 VxWorks PIC, and do not handle jal.
1735 (OPTION_MVXWORKS_PIC): New macro.
1736 (md_longopts): Add -mvxworks-pic.
1737 (md_parse_option): Don't complain about using PIC and -G together here.
1738 Handle OPTION_MVXWORKS_PIC.
1739 (md_estimate_size_before_relax): Always use the first relaxation
1740 sequence on VxWorks.
1741 * config/tc-mips.h (VXWORKS_PIC): New.
1742
080eb7fe
PB
17432006-03-21 Paul Brook <paul@codesourcery.com>
1744
1745 * config/tc-arm.c (md_apply_fix): Fix typo in offset mask.
1746
03aaa593
BW
17472006-03-21 Sterling Augustine <sterling@tensilica.com>
1748
1749 * config/tc-xtensa.c (enforce_three_byte_loop_align): New flag.
1750 (xtensa_setup_hw_workarounds): Set this new flag for older hardware.
1751 (get_loop_align_size): New.
1752 (xtensa_end): Skip xtensa_mark_narrow_branches when not aligning.
1753 (xtensa_mark_zcl_first_insns): Prevent widening of first loop frag.
1754 (get_text_align_power): Rewrite to handle inputs in the range 2-8.
1755 (get_noop_aligned_address): Use get_loop_align_size.
1756 (get_aligned_diff): Likewise.
1757
3e94bf1a
PB
17582006-03-21 Paul Brook <paul@codesourcery.com>
1759
1760 * config/tc-arm.c (insns): Correct opcodes for ldrbt and strbt.
1761
dfa9f0d5
PB
17622006-03-20 Paul Brook <paul@codesourcery.com>
1763
1764 * config/tc-arm.c (BAD_BRANCH, BAD_NOT_IT): Define.
1765 (do_t_branch): Encode branches inside IT blocks as unconditional.
1766 (do_t_cps): New function.
1767 (do_t_blx, do_t_bkpt, do_t_branch23, do_t_bx, do_t_bxj, do_t_cpsi,
1768 do_t_czb, do_t_it, do_t_setend, do_t_tb): Add IT constaints.
1769 (opcode_lookup): Allow conditional suffixes on all instructions in
1770 Thumb mode.
1771 (md_assemble): Advance condexec state before checking for errors.
1772 (insns): Use do_t_cps.
1773
6e1cb1a6
PB
17742006-03-20 Paul Brook <paul@codesourcery.com>
1775
1776 * config/tc-arm.c (output_relax_insn): Call dwarf2_emit_insn before
1777 outputting the insn.
1778
0a966e2d
JBG
17792006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1780
1781 * config/tc-vax.c: Update copyright year.
1782 * config/tc-vax.h: Likewise.
1783
a49fcc17
JBG
17842006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1785
1786 * config/tc-vax.c (md_chars_to_number): Used only locally, so
1787 make it static.
1788 * config/tc-vax.h (md_chars_to_number): Remove obsolete declaration.
1789
f5208ef2
PB
17902006-03-17 Paul Brook <paul@codesourcery.com>
1791
1792 * config/tc-arm.c (insns): Add ldm and stm.
1793
cb4c78d6
BE
17942006-03-17 Ben Elliston <bje@au.ibm.com>
1795
1796 PR gas/2446
1797 * doc/as.texinfo (Ident): Document this directive more thoroughly.
1798
c16d2bf0
PB
17992006-03-16 Paul Brook <paul@codesourcery.com>
1800
1801 * config/tc-arm.c (insns): Add "svc".
1802
80ca4e2c
BW
18032006-03-13 Bob Wilson <bob.wilson@acm.org>
1804
1805 * config/tc-xtensa.c (xg_translate_sysreg_op): Remove has_underbar
1806 flag and avoid double underscore prefixes.
1807
3a4a14e9
PB
18082006-03-10 Paul Brook <paul@codesourcery.com>
1809
1810 * config/tc-arm.c (md_begin): Handle EABIv5.
1811 (arm_eabis): Add EF_ARM_EABI_VER5.
1812 * doc/c-arm.texi: Document -meabi=5.
1813
518051dc
BE
18142006-03-10 Ben Elliston <bje@au.ibm.com>
1815
1816 * app.c (do_scrub_chars): Simplify string handling.
1817
00a97672
RS
18182006-03-07 Richard Sandiford <richard@codesourcery.com>
1819 Daniel Jacobowitz <dan@codesourcery.com>
1820 Zack Weinberg <zack@codesourcery.com>
1821 Nathan Sidwell <nathan@codesourcery.com>
1822 Paul Brook <paul@codesourcery.com>
1823 Ricardo Anguiano <anguiano@codesourcery.com>
1824 Phil Edwards <phil@codesourcery.com>
1825
1826 * config/tc-arm.c (md_apply_fix): Install a value of zero into a
1827 BFD_RELOC_ARM_OFFSET_IMM field if we're going to generate a RELA
1828 R_ARM_ABS12 reloc.
1829 (tc_gen_reloc): Keep the original fx_offset for RELA pc-relative
1830 relocs, but adjust by md_pcrel_from_section. Create R_ARM_ABS12
1831 relocations for BFD_RELOC_ARM_OFFSET_IMM on RELA targets.
1832
b29757dc
BW
18332006-03-06 Bob Wilson <bob.wilson@acm.org>
1834
1835 * config/tc-xtensa.c (xtensa_post_relax_hook): Generate literal tables
1836 even when using the text-section-literals option.
1837
0b2e31dc
NS
18382006-03-06 Nathan Sidwell <nathan@codesourcery.com>
1839
1840 * config/tc-m68k.c (m68k_extensions): Allow 'float' on both m68k
1841 and cf.
1842 (m68k_ip): <case 'J'> Check we have some control regs.
1843 (md_parse_option): Allow raw arch switch.
1844 (m68k_init_arch): Better detection of arch/cpu mismatch. Detect
1845 whether 68881 or cfloat was meant by -mfloat.
1846 (md_show_usage): Adjust extension display.
1847 (m68k_elf_final_processing): Adjust.
1848
df406460
NC
18492006-03-03 Bjoern Haase <bjoern.m.haase@web.de>
1850
1851 * config/tc-avr.c (avr_mod_hash_value): New function.
1852 (md_apply_fix, exp_mod): Use BFD_RELOC_HH8_LDI and
1853 BFD_RELOC_MS8_LDI for hlo8() and hhi8()
1854 (md_begin): Set linkrelax variable to 1, use avr_mod_hash_value
1855 instead of int avr_ldi_expression: use avr_mod_hash_value instead
1856 of (int).
1857 (tc_gen_reloc): Handle substractions of symbols, if possible do
1858 fixups, abort otherwise.
1859 * config/tc-avr.h (TC_LINKRELAX_FIXUP, TC_VALIDATE_FIX,
1860 tc_fix_adjustable): Define.
1861
53022e4a
JW
18622006-03-02 James E Wilson <wilson@specifix.com>
1863
1864 * config/tc-ia64.c (emit_one_bundle): For IA64_OPCODE_LAST, if we
1865 change the template, then clear md.slot[curr].end_of_insn_group.
1866
9f6f925e
JB
18672006-02-28 Jan Beulich <jbeulich@novell.com>
1868
1869 * macro.c (get_any_string): Don't insert quotes for <>-quoted input.
1870
0e31b3e1
JB
18712006-02-28 Jan Beulich <jbeulich@novell.com>
1872
1873 PR/1070
1874 * macro.c (getstring): Don't treat parentheses special anymore.
1875 (get_any_string): Don't consider '(' and ')' as quoting anymore.
1876 Special-case '(', ')', '[', and ']' when dealing with non-quoting
1877 characters.
1878
10cd14b4
AM
18792006-02-28 Mat <mat@csail.mit.edu>
1880
1881 * dwarf2dbg.c (get_filenum): Don't inadvertently decrease files_in_use.
1882
63752a75
JJ
18832006-02-27 Jakub Jelinek <jakub@redhat.com>
1884
1885 * dw2gencfi.c (struct fde_entry, struct cie_entry): Add signal_frame
1886 field.
1887 (CFI_signal_frame): Define.
1888 (cfi_pseudo_table): Add .cfi_signal_frame.
1889 (dot_cfi): Handle CFI_signal_frame.
1890 (output_cie): Handle cie->signal_frame.
1891 (select_cie_for_fde): Don't share CIE if signal_frame flag is
1892 different. Copy signal_frame from FDE to newly created CIE.
1893 * doc/as.texinfo: Document .cfi_signal_frame.
1894
f7d9e5c3
CD
18952006-02-27 Carlos O'Donell <carlos@codesourcery.com>
1896
1897 * doc/Makefile.am: Add html target.
1898 * doc/Makefile.in: Regenerate.
1899 * po/Make-in: Add html target.
1900
331d2d0d
L
19012006-02-27 H.J. Lu <hongjiu.lu@intel.com>
1902
8502d882 1903 * config/tc-i386.c (output_insn): Support Intel Merom New
331d2d0d
L
1904 Instructions.
1905
8502d882 1906 * config/tc-i386.h (CpuMNI): New.
331d2d0d
L
1907 (CpuUnknownFlags): Add CpuMNI.
1908
10156f83
DM
19092006-02-24 David S. Miller <davem@sunset.davemloft.net>
1910
1911 * config/tc-sparc.c (priv_reg_table): Add entry for "gl".
1912 (hpriv_reg_table): New table for hyperprivileged registers.
1913 (sparc_ip): New cases '$' and '%' for wrhpr/rdhpr hyperprivileged
1914 register encoding.
1915
6772dd07
DD
19162006-02-24 DJ Delorie <dj@redhat.com>
1917
1918 * config/tc-m32c.h (md_apply_fix): Define to m32c_apply_fix.
1919 (tc_gen_reloc): Don't define.
1920 * config/tc-m32c.c (rl_for, relaxable): New convenience macros.
1921 (OPTION_LINKRELAX): New.
1922 (md_longopts): Add it.
1923 (m32c_relax): New.
1924 (md_parse_options): Set it.
1925 (md_assemble): Emit relaxation relocs as needed.
1926 (md_convert_frag): Emit relaxation relocs as needed.
1927 (md_cgen_lookup_reloc): Add LAB_8_8 and LAB_8_16.
1928 (m32c_apply_fix): New.
1929 (tc_gen_reloc): New.
1930 (m32c_force_relocation): Force out jump relocs when relaxing.
1931 (m32c_fix_adjustable): Return false if relaxing.
1932
62b3e311
PB
19332006-02-24 Paul Brook <paul@codesourcery.com>
1934
1935 * config/arm/tc-arm.c (arm_ext_v6_notm, arm_ext_div, arm_ext_v7,
1936 arm_ext_v7a, arm_ext_v7r, arm_ext_v7m): New variables.
1937 (struct asm_barrier_opt): Define.
1938 (arm_v7m_psr_hsh, arm_barrier_opt_hsh): New variables.
1939 (parse_psr): Accept V7M psr names.
1940 (parse_barrier): New function.
1941 (enum operand_parse_code): Add OP_oBARRIER.
1942 (parse_operands): Implement OP_oBARRIER.
1943 (do_barrier): New function.
1944 (do_dbg, do_pli, do_t_barrier, do_t_dbg, do_t_div): New functions.
1945 (do_t_cpsi): Add V7M restrictions.
1946 (do_t_mrs, do_t_msr): Validate V7M variants.
1947 (md_assemble): Check for NULL variants.
1948 (v7m_psrs, barrier_opt_names): New tables.
1949 (insns): Add V7 instructions. Mark V6 instructions absent from V7M.
1950 (md_begin): Initialize arm_v7m_psr_hsh and arm_barrier_opt_hsh.
1951 (arm_cpu_option_table): Add Cortex-M3, R4 and A8.
1952 (arm_arch_option_table): Add armv7, armv7a, armv7r and armv7m.
1953 (struct cpu_arch_ver_table): Define.
1954 (cpu_arch_ver): New.
1955 (aeabi_set_public_attributes): Use cpu_arch_ver. Set
1956 Tag_CPU_arch_profile.
1957 * doc/c-arm.texi: Document new cpu and arch options.
1958
59cf82fe
L
19592006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1960
1961 * config/tc-ia64.c (operand_match): Handle IA64_OPND_IMMU5b.
1962
19a7219f
L
19632006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1964
1965 * config/tc-ia64.c: Update copyright years.
1966
7f3dfb9c
L
19672006-02-22 H.J. Lu <hongjiu.lu@intel.com>
1968
1969 * config/tc-ia64.c (specify_resource): Add the rule 17 from
1970 SDM 2.2.
1971
f40d1643
PB
19722005-02-22 Paul Brook <paul@codesourcery.com>
1973
1974 * config/tc-arm.c (do_pld): Remove incorrect write to
1975 inst.instruction.
1976 (encode_thumb32_addr_mode): Use correct operand.
1977
216d22bc
PB
19782006-02-21 Paul Brook <paul@codesourcery.com>
1979
1980 * config/tc-arm.c (md_apply_fix): Fix off-by-one errors.
1981
d70c5fc7
NC
19822006-02-17 Shrirang Khisti <shrirangk@kpitcummins.com>
1983 Anil Paranjape <anilp1@kpitcummins.com>
1984 Shilin Shakti <shilins@kpitcummins.com>
1985
1986 * Makefile.am: Add xc16x related entry.
1987 * Makefile.in: Regenerate.
1988 * configure.in: Added xc16x related entry.
1989 * configure: Regenerate.
1990 * config/tc-xc16x.h: New file
1991 * config/tc-xc16x.c: New file
1992 * doc/c-xc16x.texi: New file for xc16x
1993 * doc/all.texi: Entry for xc16x
1994 * doc/Makefile.texi: Added c-xc16x.texi
1995 * NEWS: Announce the support for the new target.
1996
aaa2ab3d
NH
19972006-02-16 Nick Hudson <nick.hudson@dsl.pipex.com>
1998
1999 * configure.tgt: set emulation for mips-*-netbsd*
2000
82de001f
JJ
20012006-02-14 Jakub Jelinek <jakub@redhat.com>
2002
2003 * config.in: Rebuilt.
2004
431ad2d0
BW
20052006-02-13 Bob Wilson <bob.wilson@acm.org>
2006
2007 * config/tc-xtensa.c (xg_add_opcode_fix): Number operands starting
2008 from 1, not 0, in error messages.
2009 (md_assemble): Simplify special-case check for ENTRY instructions.
2010 (tinsn_has_invalid_symbolic_operands): Do not include opcode and
2011 operand in error message.
2012
94089a50
JM
20132006-02-13 Joseph S. Myers <joseph@codesourcery.com>
2014
2015 * configure.tgt (arm-*-linux-gnueabi*): Change to
2016 arm-*-linux-*eabi*.
2017
52de4c06
NC
20182006-02-10 Nick Clifton <nickc@redhat.com>
2019
70e45ad9
NC
2020 * config/tc-crx.c (check_range): Ensure that the sign bit of a
2021 32-bit value is propagated into the upper bits of a 64-bit long.
2022
52de4c06
NC
2023 * config/tc-arc.c (init_opcode_tables): Fix cast.
2024 (arc_extoper, md_operand): Likewise.
2025
21af2bbd
BW
20262006-02-09 David Heine <dlheine@tensilica.com>
2027
2028 * config/tc-xtensa.c (xg_assembly_relax): Increment steps_taken for
2029 each relaxation step.
2030
75a706fc
L
20312006-02-09 Eric Botcazou <ebotcazou@libertysurf.fr>
2032
2033 * configure.in (CHECK_DECLS): Add vsnprintf.
2034 * configure: Regenerate.
2035 * messages.c (errno.h, stdarg.h, varargs.h, va_list): Do not
2036 include/declare here, but...
2037 * as.h: Move code detecting VARARGS idiom to the top.
2038 (errno.h, stdarg.h, varargs.h, va_list): ...here.
2039 (vsnprintf): Declare if not already declared.
2040
0d474464
L
20412006-02-08 H.J. Lu <hongjiu.lu@intel.com>
2042
2043 * as.c (close_output_file): New.
2044 (main): Register close_output_file with xatexit before
2045 dump_statistics. Don't call output_file_close.
2046
266abb8f
NS
20472006-02-07 Nathan Sidwell <nathan@codesourcery.com>
2048
2049 * config/tc-m68k.c (mcf5208_control_regs, mcf5213_control_regs,
2050 mcf5329_control_regs): New.
2051 (not_current_architecture, selected_arch, selected_cpu): New.
2052 (m68k_archs, m68k_extensions): New.
2053 (archs): Renamed to ...
2054 (m68k_cpus): ... here. Adjust.
2055 (n_arches): Remove.
2056 (md_pseudo_table): Add arch and cpu directives.
2057 (find_cf_chip, m68k_ip): Adjust table scanning.
2058 (no_68851, no_68881): Remove.
2059 (md_assemble): Lazily initialize.
2060 (select_control_regs): Adjust cpu names. Add 5208, 5213, 5329.
2061 (md_init_after_args): Move functionality to m68k_init_arch.
2062 (mri_chip): Adjust table scanning.
2063 (md_parse_option): Reimplement 'm' processing to add -march & -mcpu
2064 options with saner parsing.
2065 (m68k_lookup_cpu, m68k_set_arch, m68k_set_cpu, m68k_set_extension,
2066 m68k_init_arch): New.
2067 (s_m68k_cpu, s_m68k_arch): New.
2068 (md_show_usage): Adjust.
2069 (m68k_elf_final_processing): Set CF EF flags.
2070 * config/tc-m68k.h (m68k_init_after_args): Remove.
2071 (tc_init_after_args): Remove.
2072 * doc/c-m68k.texi (M68K-Opts): Document -march, -mcpu options.
2073 (M68k-Directives): Document .arch and .cpu directives.
2074
134dcee5
AM
20752006-02-05 Arnold Metselaar <arnold.metselaar@planet.nl>
2076
2077 * config/tc-z80.c (z80_start_line_hook): allow .equ and .defl as
2078 synonyms for equ and defl.
2079 (z80_cons_fix_new): New function.
2080 (emit_byte): Disallow relative jumps to absolute locations.
2081 (emit_data): Only handle defb, prototype changed, because defb is
2082 now handled as pseudo-op rather than an instruction.
2083 (instab): Entries for defb,defw,db,dw moved from here...
2084 (md_pseudo_table): ... to here, use generic cons() for defw,dw.
2085 Add entries for def24,def32,d24,d32.
2086 (md_assemble): Improved error handling.
2087 (md_apply_fix): New case BFD_RELOC_24, set fixP->fx_no_overflow to one.
2088 * config/tc-z80.h (TC_CONS_FIX_NEW): Define.
2089 (z80_cons_fix_new): Declare.
2090 * doc/c-z80.texi (defb, db): Mention warning on overflow.
2091 (def24,d24,def32,d32): New pseudo-ops.
2092
a9931606
PB
20932006-02-02 Paul Brook <paul@codesourcery.com>
2094
2095 * config/tc-arm.c (do_shift): Remove Thumb-1 constraint.
2096
ef8d22e6
PB
20972005-02-02 Paul Brook <paul@codesourcery.com>
2098
2099 * config/tc-arm.c (T2_OPCODE_MASK, T2_DATA_OP_SHIFT, T2_OPCODE_AND,
2100 T2_OPCODE_BIC, T2_OPCODE_ORR, T2_OPCODE_ORN, T2_OPCODE_EOR,
2101 T2_OPCODE_ADD, T2_OPCODE_ADC, T2_OPCODE_SBC, T2_OPCODE_SUB,
2102 T2_OPCODE_RSB): Define.
2103 (thumb32_negate_data_op): New function.
2104 (md_apply_fix): Use it.
2105
e7da6241
BW
21062006-01-31 Bob Wilson <bob.wilson@acm.org>
2107
2108 * config/xtensa-istack.h (TInsn): Remove record_fix and sub_symbol
2109 fields.
2110 * config/tc-xtensa.h (xtensa_frag_type): Remove slot_sub_symbols field.
2111 * config/tc-xtensa.c (md_apply_fix): Check for unexpected uses of
2112 subtracted symbols.
2113 (relaxation_requirements): Add pfinish_frag argument and use it to
2114 replace setting tinsn->record_fix fields.
2115 (xg_assemble_vliw_tokens): Adjust calls to relaxation_requirements
2116 and vinsn_to_insnbuf. Remove references to record_fix and
2117 slot_sub_symbols fields.
2118 (xtensa_mark_narrow_branches): Delete unused code.
2119 (is_narrow_branch_guaranteed_in_range): Handle expr that is not just
2120 a symbol.
2121 (convert_frag_immed): Adjust vinsn_to_insnbuf call and do not set
2122 record_fix fields.
2123 (tinsn_immed_from_frag): Remove code for handling slot_sub_symbols.
2124 (vinsn_to_insnbuf): Change use of record_fixup argument, replacing use
2125 of the record_fix field. Simplify error messages for unexpected
2126 symbolic operands.
2127 (set_expr_symbol_offset_diff): Delete.
2128
79134647
PB
21292006-01-31 Paul Brook <paul@codesourcery.com>
2130
2131 * config/tc-arm.c (arm_reg_parse): Check if reg is non-NULL.
2132
e74cfd16
PB
21332006-01-31 Paul Brook <paul@codesourcery.com>
2134 Richard Earnshaw <rearnsha@arm.com>
2135
2136 * config/tc-arm.c: Use arm_feature_set.
2137 (arm_ext_*, arm_arch_full, arm_arch_t2, arm_arch_none,
2138 arm_cext_iwmmxt, arm_cext_xscale, arm_cext_maverick, fpu_fpa_ext_v1,
2139 fpu_fpa_ext_v2, fpu_vfp_ext_v1xd, fpu_vfp_ext_v1, fpu_vfp_ext_v2):
2140 New variables.
2141 (insns): Use them.
2142 (md_atof, opcode_select, opcode_select, md_assemble, md_assemble,
2143 md_begin, arm_parse_extension, arm_parse_cpu, arm_parse_arch,
2144 arm_parse_fpu, arm_parse_float_abi, aeabi_set_public_attributes,
2145 s_arm_cpu, s_arm_arch, s_arm_fpu): Use macros for accessing CPU
2146 feature flags.
2147 (arm_legacy_option_table, arm_option_cpu_value_table): New types.
2148 (arm_opts): Move old cpu/arch options from here...
2149 (arm_legacy_opts): ... to here.
2150 (md_parse_option): Search arm_legacy_opts.
2151 (arm_cpus, arm_archs, arm_extensions, arm_fpus)
2152 (arm_float_abis, arm_eabis): Make const.
2153
d47d412e
BW
21542006-01-25 Bob Wilson <bob.wilson@acm.org>
2155
2156 * config/tc-xtensa.c (md_apply_fix): Set value to zero for PLT relocs.
2157
b14273fe
JZ
21582006-01-21 Jie Zhang <jie.zhang@analog.com>
2159
2160 * config/bfin-parse.y (asm_1): Check value range for 16 bit immediate
2161 in load immediate intruction.
2162
39cd1c76
JZ
21632006-01-21 Jie Zhang <jie.zhang@analog.com>
2164
2165 * config/bfin-parse.y (value_match): Use correct conversion
2166 specifications in template string for __FILE__ and __LINE__.
2167 (binary): Ditto.
2168 (unary): Ditto.
2169
67a4f2b7
AO
21702006-01-18 Alexandre Oliva <aoliva@redhat.com>
2171
2172 Introduce TLS descriptors for i386 and x86_64.
2173 * config/tc-i386.c (tc_i386_fix_adjustable): Handle
2174 BFD_RELOC_386_TLS_GOTDESC, BFD_RELOC_386_TLS_DESC_CALL,
2175 BFD_RELOC_X86_64_GOTPC32_TLSDESC, BFD_RELOC_X86_64_TLSDESC_CALL.
2176 (optimize_disp): Emit fix up for BFD_RELOC_386_TLS_DESC_CALL and
2177 BFD_RELOC_X86_64_TLSDESC_CALL immediately, and clear the
2178 displacement bits.
2179 (build_modrm_byte): Set up zero modrm for TLS desc calls.
2180 (lex_got): Handle @tlsdesc and @tlscall.
2181 (md_apply_fix, tc_gen_reloc): Handle the new relocations.
2182
8ad7c533
NC
21832006-01-11 Nick Clifton <nickc@redhat.com>
2184
2185 Fixes for building on 64-bit hosts:
2186 * config/tc-avr.c (mod_index): New union to allow conversion
2187 between pointers and integers.
2188 (md_begin, avr_ldi_expression): Use it.
2189 * config/tc-i370.c (md_assemble): Add cast for argument to print
2190 statement.
2191 * config/tc-tic54x.c (subsym_substitute): Likewise.
2192 * config/tc-mn10200.c (md_assemble): Use a union to convert the
2193 opindex field of fr_cgen structure into a pointer so that it can
2194 be stored in a frag.
2195 * config/tc-mn10300.c (md_assemble): Likewise.
2196 * config/tc-frv.c (frv_debug_tomcat): Use %p to print pointer
2197 types.
2198 * config/tc-v850.c: Replace uses of (int) casts with correct
2199 types.
2200
4dcb3903
L
22012006-01-09 H.J. Lu <hongjiu.lu@intel.com>
2202
2203 PR gas/2117
2204 * symbols.c (snapshot_symbol): Don't change a defined symbol.
2205
e0f6ea40
HPN
22062006-01-03 Hans-Peter Nilsson <hp@bitrange.com>
2207
2208 PR gas/2101
2209 * config/tc-mmix.c (mmix_handle_mmixal): Don't treat #[0-9][FB] as
2210 a local-label reference.
2211
e88d958a 2212For older changes see ChangeLog-2005
08d56133
NC
2213\f
2214Local Variables:
2215mode: change-log
2216left-margin: 8
2217fill-column: 74
2218version-control: never
2219End: