]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/NEWS
Convert compunit_language to a method
[thirdparty/binutils-gdb.git] / gas / NEWS
CommitLineData
252b5132 1-*- text -*-
6d96a594 2
68830fba
CL
3* Add support for Intel AMX-FP16 instructions.
4
2cac01e3
FS
5* gas now supports --compress-debug-sections=zstd to compress
6 debug sections with zstd.
b0c295e1
ML
7* Add --enable-default-compressed-debug-sections-algorithm={zlib,zstd}
8 that selects the default compression algorithm
9 for --enable-compressed-debug-sections.
2cac01e3 10
27e60212
PD
11* Add support for various T-Head extensions (XTheadBa, XTheadBb, XTheadBs,
12 XTheadCmo, XTheadCondMov, XTheadFMemIdx, XTheadMemIdx, XTheadMemPair,
13 XTheadMac, and XTheadSync) from version 2.0 of the T-Head ISA manual, which
14 are implemented in the Allwinner D1.
15
0bd09323
NC
16Changes in 2.39:
17
c085ab00
JB
18* Remove (rudimentary) support for the x86-64 sub-architectures Intel L1OM and
19 Intel K1OM.
20
5a3ca6e3
PD
21* Add support for the RISC-V Zicbop, Zicbom, and Zicboz extensions, version
22 1.0-fd39d01.
23
24* Add support for the RISC-V Zfh extension, version 1.0.
25
26* Add support for the Zhinx extension, version 1.0.0-rc.
27
28* Add support for the RISC-V H extension.
29
30* Add support for the RISC-V Zfhmin extension, version 1.0, and Zhinxmin
31 extension, version 1.0.0-rc.
32
a74e1cb3
NC
33Changes in 2.38:
34
36cb9e7e
RS
35* Add support for AArch64 system registers that were missing in previous
36 releases.
37
4462d7c4 38* Add support for the LoongArch instruction set.
39
c8480b58
L
40* Add a command-line option, -muse-unaligned-vector-move, for x86 target
41 to encode aligned vector move as unaligned vector move.
42
80cfde76
PW
43* Add support for Cortex-R52+ for Arm.
44
50aaf5e6 45* Add support for Cortex-A510, Cortex-A710, Cortex-X2 for AArch64.
98ab23ab 46
14f45859
PW
47* Add support for Cortex-A710 for Arm.
48
57f02370
PW
49* Add support for Scalable Matrix Extension (SME) for AArch64.
50
578c64a4
NC
51* The --multibyte-handling=[allow|warn|warn-sym-only] option tells the
52 assembler what to when it encoutners multibyte characters in the input. The
53 default is to allow them. Setting the option to "warn" will generate a
54 warning message whenever any multibyte character is encountered. Using the
55 option to "warn-sym-only" will make the assembler generate a warning whenever a
56 symbol is defined containing multibyte characters. (References to undefined
57 symbols will not generate warnings).
58
ff01bb6c
L
59* Outputs of .ds.x directive and .tfloat directive with hex input from
60 x86 assembler have been reduced from 12 bytes to 10 bytes to match the
61 output of .tfloat directive.
62
35180222
RS
63* Add support for 'armv8.8-a', 'armv9-a', 'armv9.1-a', 'armv9.2-a' and
64 'armv9.3-a' for -march in AArch64 GAS.
d5007f02 65
a2b1ea81
RS
66* Add support for 'armv8.7-a', 'armv8.8-a', 'armv9-a', 'armv9.1-a',
67 'armv9.2-a' and 'armv9.3-a' for -march in Arm GAS.
3197e593 68
0cc78721
CL
69* Add support for Intel AVX512_FP16 instructions.
70
6b60a1ec
PD
71* Add support for the RISC-V scalar crypto extension, version 1.0.0.
72
73* Add support for the RISC-V vector extension, version 1.0.
74
75* Add support for the Z{f,d,q}inx extensions, version 1.0.0-rc.
76
77* Add support for the RISC-V svinval extension, version 1.0.
78
79* Add support for the RISC-V hypervisor extension, as defined by Privileged
80 Specification 1.12.
81
51419248
NC
82Changes in 2.37:
83
933feaf3
AM
84* arm-symbianelf support removed.
85
02202574
PW
86* Add support for Realm Management Extension (RME) for AArch64.
87
157a088c
PD
88* Add support for the Zba, Zbb, Zbc, and Zbs subsets of the RISC-V
89 bit manipulation extension, version 0.93.
90
055bc77a
NC
91Changes in 2.36:
92
58bf9b6a
L
93* Add support for Intel AVX VNNI instructions.
94
c1fa250a
LC
95* Add support for Intel HRESET instruction.
96
f64c42a9
LC
97* Add support for Intel UINTR instructions.
98
6d96a594
C
99* Support non-absolute segment values for i386 lcall and ljmp.
100
b71702f1
NC
101* When setting the link order attribute of ELF sections, it is now possible to
102 use a numeric section index instead of symbol name.
42c36b73 103
a3a02fe8
PW
104* Add support for Cortex-A78, Cortex-A78AE, Cortex-A78C and Cortex-X1 for
105 AArch64 and ARM.
b71702f1 106 Add support for Cortex-R82, Neoverse V1, and Neoverse N2 for ARM.
77718e5b 107
b71702f1 108* Add support for ETMv4 (Embedded Trace Macrocell), ETE (Embedded Trace
82c70b08
KT
109 Extension), TRBE (Trace Buffer Extension)and BRBE (Branch Record Buffer
110 Extension) system registers for AArch64.
c81946ef 111
8926e54e 112* Add support for Armv8-R and Armv8.7-A AArch64.
c81946ef 113
a984d94a 114* Add support for DSB memory nXS barrier, WFET and WFIT instruction for Armv8.7
82503ca7 115 AArch64.
fd195909 116
e64441b1 117* Add support for +flagm feature for -march in Armv8.4 AArch64.
dd4a72c8 118
fd65497d
PW
119* Add support for +ls64 feature for -march in Armv8.7 AArch64. Add atomic
120 64-byte load/store instructions for this feature.
121
3f4ff088
PW
122* Add support for +pauth (Pointer Authentication) feature for -march in
123 AArch64.
124
81d54bb7 125* Add support for Intel TDX instructions.
96a84ea3 126
c4694f17
TG
127* Add support for Intel Key Locker instructions.
128
b1766e7c
NC
129* Added a .nop directive to generate a single no-op instruction in a target
130 neutral manner. This instruction does have an effect on DWARF line number
131 generation, if that is active.
132
a0522545
ML
133* Removed --reduce-memory-overheads and --hash-size as gas now
134 uses hash tables that can be expand and shrink automatically.
135
789198ca
L
136* Add {disp16} pseudo prefix to x86 assembler.
137
260cd341
LC
138* Add support for Intel AMX instructions.
139
939b95c7
L
140* Configure with --enable-x86-used-note by default for Linux/x86.
141
99fabbc9
JL
142* Add support for the SHF_GNU_RETAIN flag, which can be applied to
143 sections using the 'R' flag in the .section directive.
144 SHF_GNU_RETAIN specifies that the section should not be garbage
145 collected by the linker. It requires the GNU or FreeBSD ELF OSABIs.
146
c17cf68c
PD
147* Add support for the RISC-V Zihintpause extension.
148
b115b9fd
NC
149Changes in 2.35:
150
bbd19b19
L
151* X86 NaCl target support is removed.
152
6914be53
L
153* Extend .symver directive to update visibility of the original symbol
154 and assign one original symbol to different versioned symbols.
155
6e0e8b45
L
156* Add support for Intel SERIALIZE and TSXLDTRK instructions.
157
9e8f1c90
L
158* Add -mlfence-after-load=, -mlfence-before-indirect-branch= and
159 -mlfence-before-ret= options to x86 assembler to help mitigate
160 CVE-2020-0551.
161
5496f3c6
NC
162* Add --gdwarf-5 option to the assembler to generate DWARF 5 debug output
163 (if such output is being generated). Added the ability to generate
164 version 5 .debug_line sections.
165
251dae91
TC
166* Add -mbig-obj support to i386 MingW targets.
167
4362996c
PD
168* Add support for the -mriscv-isa-version argument, to select the version of
169 the RISC-V ISA specification used when assembling.
170
171* Remove support for the RISC-V privileged specification, version 1.9.
172
ae774686
NC
173Changes in 2.34:
174
5eb617a7
L
175* Add -malign-branch-boundary=NUM, -malign-branch=TYPE[+TYPE...],
176 -malign-branch-prefix-size=NUM and -mbranches-within-32B-boundaries
177 options to x86 assembler to align branches within a fixed boundary
178 with segment prefixes or NOPs.
179
6655dba2
SB
180* Add support for Zilog eZ80 and Zilog Z180 CPUs.
181
182* Add support for z80-elf target.
183
184* Add support for relocation of each byte or word of multibyte value to Z80
185 targets (just use right shift to 0, 8, 16, or 24 bits or AND operation
186 with 0xff/0xffff mask): ld a, label >> 16 \ ld hl, label & 0xffff
187
188* Add SDCC support for Z80 targets.
189
60391a25
PB
190Changes in 2.33:
191
7738ddb4
MM
192* Add support for the Arm Scalable Vector Extension version 2 (SVE2)
193 instructions.
194
195* Add support for the Arm Transactional Memory Extension (TME)
196 instructions.
197
514bbb0f
AV
198* Add support for the Armv8.1-M Mainline and M-profile Vector Extension (MVE)
199 instructions.
200
b20d3859
BW
201* For MIPS, Add -m[no-]fix-loongson3-llsc option to fix (or not) Loongson3
202 LLSC Errata. Add a --enable-mips-fix-loongson3-llsc=[yes|no] configure
203 time option to set the default behavior. Set the default if the configure
204 option is not used to "no".
6f2117ba 205
546053ac
DZ
206* Add support for the Arm Cortex-A76AE, Cortex-A77 and Cortex-M35P
207 processors.
208
209* Add support for the AArch64 Cortex-A34, Cortex-A65, Cortex-A65AE,
210 Cortex-A76AE, and Cortex-A77 processors.
211
b20d3859
BW
212* Add .float16 directive for both Arm and AArch64 to allow encoding of 16-bit
213 floating point literals. Add .float16_format directive and
214 -mfp16-format=[ieee|alternative] option for Arm to control the format of the
215 encoding.
216
66f8b2cb
AB
217* Add --gdwarf-cie-version command line flag. This allows control over which
218 version of DWARF CIE the assembler creates.
219
f974f26c
NC
220Changes in 2.32:
221
03751133
L
222* Add -mvexwig=[0|1] option to x86 assembler to control encoding of
223 VEX.W-ignored (WIG) VEX instructions.
224
b4a3a7b4
L
225* Add -mx86-used-note=[yes|no] option to generate (or not) x86 GNU property
226 notes. Add a --enable-x86-used-note configure time option to set the
227 default behavior. Set the default if the configure option is not used
228 to "no".
229
a693765e
CX
230* Add support for the MIPS Loongson EXTensions R2 (EXT2) instructions.
231
bdc6c06e
CX
232* Add support for the MIPS Loongson EXTensions (EXT) instructions.
233
716c08de
CX
234* Add support for the MIPS Loongson Content Address Memory (CAM) ASE.
235
b8891f8d
AJ
236* Add support for the C-SKY processor series.
237
8095d2f7
CX
238* Add support for the MIPS Loongson MultiMedia extensions Instructions (MMI)
239 ASE.
240
719d8288
NC
241Changes in 2.31:
242
fc6141f0
NC
243* The ADR and ADRL pseudo-instructions supported by the ARM assembler
244 now only set the bottom bit of the address of thumb function symbols
245 if the -mthumb-interwork command line option is active.
246
6f20c942
FS
247* Add support for the MIPS Global INValidate (GINV) ASE.
248
730c3174
SE
249* Add support for the MIPS Cyclic Redudancy Check (CRC) ASE.
250
7b4ae824
JD
251* Add support for the Freescale S12Z architecture.
252
0df8ad28
NC
253* Add --generate-missing-build-notes=[yes|no] option to create (or not) GNU
254 Build Attribute notes if none are present in the input sources. Add a
255 --enable-generate-build-notes=[yes|no] configure time option to set the
256 default behaviour. Set the default if the configure option is not used
257 to "no".
258
bd5dea88
L
259* Remove -mold-gcc command-line option for x86 targets.
260
b6f8c7c4
L
261* Add -O[2|s] command-line options to x86 assembler to enable alternate
262 shorter instruction encoding.
263
8f065d3b 264* Add support for .nops directive. It is currently supported only for
62a02d25
L
265 x86 targets.
266
64411043
PD
267* Add support for the .insn directive on RISC-V targets.
268
9176ac5b
NC
269Changes in 2.30:
270
ba8826a8
AO
271* Add support for loaction views in DWARF debug line information.
272
55a09eb6
TG
273Changes in 2.29:
274
a91e1603
L
275* Add support for ELF SHF_GNU_MBIND.
276
f96bd6c2
PC
277* Add support for the WebAssembly file format and wasm32 ELF conversion.
278
7e0de605 279* PowerPC gas now checks that the correct register class is used in
ece5dcc1
AM
280 instructions. For instance, "addi %f4,%cr3,%r31" warns three times
281 that the registers are invalid.
7e0de605 282
93f11b16
DD
283* Add support for the Texas Instruments PRU processor.
284
0cda1e19
TP
285* Support for the ARMv8-R architecture and Cortex-R52 processor has been
286 added to the ARM port.
ced40572 287
9703a4ef
TG
288Changes in 2.28:
289
e23eba97
NC
290* Add support for the RISC-V architecture.
291
b19ea8d2 292* Add support for the ARM Cortex-M23 and Cortex-M33 processors.
ce1b0a45 293
96a84ea3
TG
294Changes in 2.27:
295
4e3e1fdf
L
296* Default to --enable-compressed-debug-sections=gas for Linux/x86 targets.
297
2edb36e7
NC
298* Add --no-pad-sections to stop the assembler from padding the end of output
299 sections up to their alignment boundary.
300
15afaa63
TP
301* Support for the ARMv8-M architecture has been added to the ARM port. Support
302 for the ARMv8-M Security and DSP Extensions has also been added to the ARM
303 port.
304
f36e33da
CZ
305* ARC backend accepts .extInstruction, .extCondCode, .extAuxRegister, and
306 .extCoreRegister pseudo-ops that allow an user to define custom
307 instructions, conditional codes, auxiliary and core registers.
308
b8871f35
L
309* Add a configure option --enable-elf-stt-common to decide whether ELF
310 assembler should generate common symbols with the STT_COMMON type by
311 default. Default to no.
312
a05a5b64 313* New command-line option --elf-stt-common= for ELF targets to control
b8871f35
L
314 whether to generate common symbols with the STT_COMMON type.
315
9fb71ee4
NC
316* Add ability to set section flags and types via numeric values for ELF
317 based targets.
81c23f82 318
0cb4071e
L
319* Add a configure option --enable-x86-relax-relocations to decide whether
320 x86 assembler should generate relax relocations by default. Default to
321 yes, except for x86 Solaris targets older than Solaris 12.
322
a05a5b64 323* New command-line option -mrelax-relocations= for x86 target to control
0cb4071e
L
324 whether to generate relax relocations.
325
a05a5b64 326* New command-line option -mfence-as-lock-add=yes for x86 target to encode
9d3fc4e1
L
327 lfence, mfence and sfence as "lock addl $0x0, (%[re]sp)".
328
4670103e
CZ
329* Add assembly-time relaxation option for ARC cpus.
330
9004b6bd
AB
331* Add --with-cpu=TYPE configure option for ARC gas. This allows the default
332 cpu type to be adjusted at configure time.
333
7feec526
TG
334Changes in 2.26:
335
edeefb67
L
336* Add a configure option --enable-compressed-debug-sections={all,gas} to
337 decide whether DWARF debug sections should be compressed by default.
e12fe555 338
886a2506
NC
339* Add support for the ARC EM/HS, and ARC600/700 architectures. Remove
340 assembler support for Argonaut RISC architectures.
341
d02603dc
NC
342* Symbol and label names can now be enclosed in double quotes (") which allows
343 them to contain characters that are not part of valid symbol names in high
344 level languages.
345
f33026a9
MW
346* Added the correctly spelled -march=armv6kz, for ARMv6KZ support. The
347 previous spelling, -march=armv6zk, is still accepted.
348
88f0ea34
MW
349* Support for the ARMv8.1 architecture has been added to the Aarch64 port.
350 Support for the individual ARMv8.1 Adv.SIMD, LOR and PAN architecture
351 extensions has also been added to the Aarch64 port.
352
a5932920
MW
353* Support for the ARMv8.1 architecture has been added to the ARM port. Support
354 for the individual ARMv8.1 Adv.SIMD and PAN architecture extensions has also
355 been added to the ARM port.
356
ea556d25
L
357* Extend --compress-debug-sections option to support
358 --compress-debug-sections=[none|zlib|zlib-gnu|zlib-gabi] for ELF
359 targets.
360
0d2b51ad
L
361* --compress-debug-sections is turned on for Linux/x86 by default.
362
c50415e2
TG
363Changes in 2.25:
364
f36e8886
BS
365* Add support for the AVR Tiny microcontrollers.
366
73589c9d
CS
367* Replace support for openrisc and or32 with support for or1k.
368
2e6976a8 369* Enhanced the ARM port to accept the assembler output from the CodeComposer
a05a5b64 370 Studio tool. Support is enabled via the new command-line option -mccs.
2e6976a8 371
35c08157
KLC
372* Add support for the Andes NDS32.
373
58ca03a2
TG
374Changes in 2.24:
375
13761a11
NC
376* Add support for the Texas Instruments MSP430X processor.
377
a05a5b64 378* Add -gdwarf-sections command-line option to enable per-code-section
b40bf0a2
NC
379 generation of DWARF .debug_line sections.
380
36591ba1
SL
381* Add support for Altera Nios II.
382
a3c62988
NC
383* Add support for the Imagination Technologies Meta processor.
384
5bf135a7
NC
385* Add support for the v850e3v5.
386
e8044f35
RS
387* Remove assembler support for MIPS ECOFF targets.
388
af18cb59
TG
389Changes in 2.23:
390
da2bb560
NC
391* Add support for the 64-bit ARM architecture: AArch64.
392
6927f982
NC
393* Add support for S12X processor.
394
b9c361e0
JL
395* Add support for the VLE extension to the PowerPC architecture.
396
f6c1a2d5
NC
397* Add support for the Freescale XGATE architecture.
398
fa94de6b
RM
399* Add support for .bundle_align_mode, .bundle_lock, and .bundle_unlock
400 directives. These are currently available only for x86 and ARM targets.
401
99c513f6
DD
402* Add support for the Renesas RL78 architecture.
403
cfb8c092
NC
404* Add support for the Adapteva EPIPHANY architecture.
405
fe13e45b 406* For x86, allow 'rep bsf', 'rep bsr', and 'rep ret' syntax.
29c048b6 407
a7142d94
TG
408Changes in 2.22:
409
69f56ae1 410* Add support for the Tilera TILEPro and TILE-Gx architectures.
44f45767 411
90b3661c 412Changes in 2.21:
44f45767 413
5fec8599
L
414* Gas no longer requires doubling of ampersands in macros.
415
40b36596
JM
416* Add support for the TMS320C6000 (TI C6X) processor family.
417
31907d5e
DK
418* GAS now understands an extended syntax in the .section directive flags
419 for COFF targets that allows the section's alignment to be specified. This
420 feature has also been backported to the 2.20 release series, starting with
421 2.20.1.
422
c7927a3c
NC
423* Add support for the Renesas RX processor.
424
a05a5b64 425* New command-line option, --compress-debug-sections, which requests
700c4060
CC
426 compression of DWARF debug information sections in the relocatable output
427 file. Compressed debug sections are supported by readelf, objdump, and
428 gold, but not currently by Gnu ld.
429
81c23f82
TG
430Changes in 2.20:
431
1cd986c5
NC
432* Added support for v850e2 and v850e2v3.
433
3e7a7d11
NC
434* GNU/Linux targets now supports "gnu_unique_object" as a value in the .type
435 pseudo op. It marks the symbol as being globally unique in the entire
436 process.
437
c921be7d
NC
438* ARM assembler now supports .inst[.nw] pseudo-ops to insert opcodes specified
439 in binary rather than text.
6e33da12 440
c1711530
DK
441* Add support for common symbol alignment to PE formats.
442
92846e72
CC
443* Add support for the new discriminator column in the DWARF line table,
444 with a discriminator operand for the .loc directive.
445
c3b7224a
NC
446* Add support for Sunplus score architecture.
447
d8045f23
NC
448* The .type pseudo-op now accepts a type of STT_GNU_IFUNC which can be used to
449 indicate that if the symbol is the target of a relocation, its value should
450 not be use. Instead the function should be invoked and its result used as
451 the value.
fa94de6b 452
84e94c90
NC
453* Add support for Lattice Mico32 (lm32) architecture.
454
fa94de6b 455* Add support for Xilinx MicroBlaze architecture.
caa03924 456
6e33da12
TG
457Changes in 2.19:
458
4f6d9c90
DJ
459* New pseudo op .cfi_val_encoded_addr, to record constant addresses in unwind
460 tables without runtime relocation.
461
a05a5b64 462* New command-line option, -h-tick-hex, for sh, m32c, and h8/300 targets, which
6fd4f6cc
DD
463 adds compatibility with H'00 style hex constants.
464
a05a5b64 465* New command-line option, -msse-check=[none|error|warning], for x86
daf50ae7
L
466 targets.
467
a05a5b64 468* New sub-option added to the assembler's -a command-line switch to
83f10cb2
NC
469 generate a listing output. The 'g' sub-option will insert into the listing
470 various information about the assembly, such as assembler version, the
a05a5b64 471 command-line options used, and a time stamp.
83f10cb2 472
a05a5b64 473* New command-line option -msse2avx for x86 target to encode SSE
c0f3af97
L
474 instructions with VEX prefix.
475
f1f8f695 476* Add Intel XSAVE, EPT, MOVBE, AES, PCLMUL, AVX/FMA support for x86 target.
c0f3af97 477
a05a5b64 478* New command-line options, -march=CPU[,+EXTENSION...], -mtune=CPU,
ae40c993
L
479 -mmnemonic=[att|intel], -msyntax=[att|intel], -mindex-reg,
480 -mnaked-reg and -mold-gcc, for x86 targets.
481
38a57ae7
NC
482* Support for generating wide character strings has been added via the new
483 pseudo ops: .string16, .string32 and .string64.
484
85f10a01
MM
485* Support for SSE5 has been added to the i386 port.
486
7c3d153f
NC
487Changes in 2.18:
488
ec2655a6
NC
489* The GAS sources are now released under the GPLv3.
490
3d3d428f
NC
491* Support for the National Semiconductor CR16 target has been added.
492
3f9ce309
AM
493* Added gas .reloc pseudo. This is a low-level interface for creating
494 relocations.
495
99ad8390
NC
496* Add support for x86_64 PE+ target.
497
1c0d3aa6 498* Add support for Score target.
83518699 499
ec2655a6
NC
500Changes in 2.17:
501
d70c5fc7
NC
502* Support for the Infineon XC16X has been added by KPIT Cummins Infosystems.
503
08333dc4
NS
504* Support for ms2 architecture has been added.
505
b7b8fb1d
NC
506* Support for the Z80 processor family has been added.
507
3e8a519c
MM
508* Add support for the "@<file>" syntax to the command line, so that extra
509 switches can be read from <file>.
510
a05a5b64 511* The SH target supports a new command-line switch --enable-reg-prefix which,
37dedf66
NC
512 if enabled, will allow register names to be optionally prefixed with a $
513 character. This allows register names to be distinguished from label names.
fa94de6b 514
6eaeac8a
JB
515* Macros with a variable number of arguments are now supported. See the
516 documentation for how this works.
517
4bdd3565
NC
518* Added --reduce-memory-overheads switch to reduce the size of the hash
519 tables used, at the expense of longer assembly times, and
520 --hash-size=<NUMBER> to set the size of the hash tables used by gas.
521
5e75c3ab
JB
522* Macro names and macro parameter names can now be any identifier that would
523 also be legal as a symbol elsewhere. For macro parameter names, this is
524 known to cause problems in certain sources when the respective target uses
525 characters inconsistently, and thus macro parameter references may no longer
526 be recognized as such (see the documentation for details).
fa94de6b 527
d2c5f73e
NC
528* Support the .f_floating, .d_floating, .g_floating and .h_floating directives
529 for the VAX target in order to be more compatible with the VAX MACRO
530 assembler.
531
a05a5b64 532* New command-line option -mtune=[itanium1|itanium2] for IA64 targets.
8c2fda1d 533
957d91c1
NC
534Changes in 2.16:
535
fffeaa5f
JB
536* Redefinition of macros now results in an error.
537
a05a5b64 538* New command-line option -mhint.b=[ok|warning|error] for IA64 targets.
91d777ee 539
a05a5b64 540* New command-line option -munwind-check=[warning|error] for IA64
970d6792
L
541 targets.
542
f1dab70d
JB
543* The IA64 port now uses automatic dependency violation removal as its default
544 mode.
545
7499d566
NC
546* Port to MAXQ processor contributed by HCL Tech.
547
7ed4c4c5
NC
548* Added support for generating unwind tables for ARM ELF targets.
549
a05a5b64 550* Add a -g command-line option to generate debug information in the target's
329e276d
NC
551 preferred debug format.
552
1fe1f39c
NC
553* Support for the crx-elf target added.
554
1a320fbb 555* Support for the sh-symbianelf target added.
1fe1f39c 556
0503b355
BF
557* Added a pseudo-op (.secrel32) to generate 32 bit section relative relocations
558 on pe[i]-i386; required for this target's DWARF 2 support.
559
6b6e92f4
NC
560* Support for Motorola MCF521x/5249/547x/548x added.
561
fd99574b
NC
562* Support for ColdFire EMAC instructions added and Motorola syntax for MAC/EMAC
563 instrucitons.
564
a05a5b64 565* New command-line option -mno-shared for MIPS ELF targets.
aa6975fb 566
a05a5b64 567* New command-line option --alternate and pseudo-ops .altmacro and .noaltmacro
caa32fe5
NC
568 added to enter (and leave) alternate macro syntax mode.
569
0477af35
NC
570Changes in 2.15:
571
7a7f4e42
CD
572* The MIPS -membedded-pic option (Embedded-PIC code generation) is
573 deprecated and will be removed in a future release.
574
6edf0760
NC
575* Added PIC m32r Linux (ELF) and support to M32R assembler.
576
09d92015
MM
577* Added support for ARM V6.
578
88da98f3
MS
579* Added support for sh4a and variants.
580
eb764db8
NC
581* Support for Renesas M32R2 added.
582
88da98f3
MS
583* Limited support for Mapping Symbols as specified in the ARM ELF
584 specification has been added to the arm assembler.
ed769ec1 585
0bbf2aa4
NC
586* On ARM architectures, added a new gas directive ".unreq" that undoes
587 definitions created by ".req".
588
3e602632
NC
589* Support for Motorola ColdFire MCF528x added.
590
05da4302
NC
591* Added --gstabs+ switch to enable the generation of STABS debug format
592 information with GNU extensions.
fa94de6b 593
6a265366
CD
594* Added support for MIPS64 Release 2.
595
8ad30312
NC
596* Added support for v850e1.
597
12b55ccc
L
598* Added -n switch for x86 assembler. By default, x86 GAS replaces
599 multiple nop instructions used for alignment within code sections
600 with multi-byte nop instructions such as leal 0(%esi,1),%esi. This
601 switch disables the optimization.
602
78849248
ILT
603* Removed -n option from MIPS assembler. It was not useful, and confused the
604 existing -non_shared option.
605
43c58ae6
CD
606Changes in 2.14:
607
69be0a2b
CD
608* Added support for MIPS32 Release 2.
609
e8fd7476
NC
610* Added support for Xtensa architecture.
611
e16bb312
NC
612* Support for Intel's iWMMXt processor (an ARM variant) added.
613
cce4814f
NC
614* An assembler test generator has been contributed and an example file that
615 uses it (gas/testsuite/gas/all/test-gen.c and test-exmaple.c).
fa94de6b 616
5177500f
NC
617* Support for SH2E added.
618
fea17916
NC
619* GASP has now been removed.
620
004d9caf
NC
621* Support for Texas Instruments TMS320C4x and TMS320C3x series of
622 DSP's contributed by Michael Hayes and Svein E. Seldal.
fa94de6b 623
a40cbfa3
NC
624* Support for the Ubicom IP2xxx microcontroller added.
625
2cbb2eef
NC
626Changes in 2.13:
627
a40cbfa3
NC
628* Support for the Fujitsu FRV architecture added by Red Hat. Models for FR400
629 and FR500 included.
0ebb9a87 630
a40cbfa3 631* Support for DLX processor added.
52216602 632
a40cbfa3
NC
633* GASP has now been deprecated and will be removed in a future release. Use
634 the macro facilities in GAS instead.
3f965e60 635
a40cbfa3
NC
636* GASP now correctly parses floating point numbers. Unless the base is
637 explicitly specified, they are interpreted as decimal numbers regardless of
638 the currently specified base.
1ac57253 639
9a66911f
NC
640Changes in 2.12:
641
a40cbfa3 642* Support for Don Knuth's MMIX, by Hans-Peter Nilsson.
49fda6c8 643
a40cbfa3 644* Support for the OpenRISC 32-bit embedded processor by OpenCores.
3b16e843 645
fa94de6b
RM
646* The ARM assembler now accepts -march=..., -mcpu=... and -mfpu=... for
647 specifying the target instruction set. The old method of specifying the
a40cbfa3
NC
648 target processor has been deprecated, but is still accepted for
649 compatibility.
03b1477f 650
a40cbfa3
NC
651* Support for the VFP floating-point instruction set has been added to
652 the ARM assembler.
252b5132 653
a40cbfa3
NC
654* New psuedo op: .incbin to include a set of binary data at a given point
655 in the assembly. Contributed by Anders Norlander.
7e005732 656
a40cbfa3
NC
657* The MIPS assembler now accepts -march/-mtune. -mcpu has been deprecated
658 but still works for compatability.
ec68c924 659
fa94de6b 660* The MIPS assembler no longer issues a warning by default when it
a05a5b64 661 generates a nop instruction from a macro. The new command-line option
a40cbfa3 662 -n will turn on the warning.
63486801 663
2dac7317
JW
664Changes in 2.11:
665
500800ca
NC
666* Support for PDP-11 and 2.11BSD a.out format, by Lars Brinkhoff.
667
a40cbfa3 668* x86 gas now supports the full Pentium4 instruction set.
a167610d 669
a40cbfa3 670* Support for AMD x86-64 architecture, by Jan Hubicka, SuSE Labs.
c0d8940f 671
a40cbfa3 672* Support for Motorola 68HC11 and 68HC12.
df86943d 673
a40cbfa3 674* Support for Texas Instruments TMS320C54x (tic54x).
39bec121 675
a40cbfa3 676* Support for IA-64.
2dac7317 677
a40cbfa3 678* Support for i860, by Jason Eckhardt.
22b36938 679
a40cbfa3 680* Support for CRIS (Axis Communications ETRAX series).
5bcac8a4 681
a40cbfa3 682* x86 gas has a new .arch pseudo op to specify the target CPU architecture.
a38cf1db 683
a05a5b64 684* x86 gas -q command-line option quietens warnings about register size changes
a40cbfa3
NC
685 due to suffix, indirect jmp/call without `*', stand-alone prefixes, and
686 translating various deprecated floating point instructions.
a38cf1db 687
252b5132
RH
688Changes in 2.10:
689
a40cbfa3
NC
690* Support for the ARM msr instruction was changed to only allow an immediate
691 operand when altering the flags field.
d14442f4 692
a40cbfa3 693* Support for ATMEL AVR.
adde6300 694
a40cbfa3 695* Support for IBM 370 ELF. Somewhat experimental.
b5ebe70e 696
a40cbfa3 697* Support for numbers with suffixes.
3fd9f047 698
a40cbfa3 699* Added support for breaking to the end of repeat loops.
6a6987a9 700
a40cbfa3 701* Added support for parallel instruction syntax (DOUBLEBAR_PARALLEL).
6a6987a9 702
a40cbfa3 703* New .elseif pseudo-op added.
3fd9f047 704
a40cbfa3 705* New --fatal-warnings option.
1f776aa5 706
a40cbfa3 707* picoJava architecture support added.
252b5132 708
a40cbfa3 709* Motorola MCore 210 processor support added.
041dd5a9 710
fa94de6b 711* A new pseudo-op .intel_syntax has been implemented to allow gas to parse i386
a40cbfa3 712 assembly programs with intel syntax.
252b5132 713
a40cbfa3 714* New pseudo-ops .func,.endfunc to aid in debugging user-written assembler code.
252b5132 715
a40cbfa3 716* Added -gdwarf2 option to generate DWARF 2 debugging information.
041dd5a9 717
a40cbfa3 718* Full 16-bit mode support for i386.
252b5132 719
fa94de6b 720* Greatly improved instruction operand checking for i386. This change will
a40cbfa3
NC
721 produce errors or warnings on incorrect assembly code that previous versions
722 of gas accepted. If you get unexpected messages from code that worked with
723 older versions of gas, please double check the code before reporting a bug.
252b5132 724
a40cbfa3 725* Weak symbol support added for COFF targets.
252b5132 726
a40cbfa3 727* Mitsubishi D30V support added.
252b5132 728
a40cbfa3 729* Texas Instruments c80 (tms320c80) support added.
252b5132 730
a40cbfa3 731* i960 ELF support added.
bedf545c 732
a40cbfa3 733* ARM ELF support added.
a057431b 734
252b5132
RH
735Changes in 2.9:
736
a40cbfa3 737* Texas Instruments c30 (tms320c30) support added.
252b5132 738
fa94de6b 739* The assembler now optimizes the exception frame information generated by egcs
a40cbfa3 740 and gcc 2.8. The new --traditional-format option disables this optimization.
252b5132 741
a40cbfa3 742* Added --gstabs option to generate stabs debugging information.
252b5132 743
fa94de6b 744* The -a option takes a new suboption, m (e.g., -alm) to expand macros in a
a40cbfa3 745 listing.
252b5132 746
a40cbfa3 747* Added -MD option to print dependencies.
252b5132
RH
748
749Changes in 2.8:
750
a40cbfa3 751* BeOS support added.
252b5132 752
a40cbfa3 753* MIPS16 support added.
252b5132 754
a40cbfa3 755* Motorola ColdFire 5200 support added (configure for m68k and use -m5200).
252b5132 756
a40cbfa3 757* Alpha/VMS support added.
252b5132 758
a40cbfa3
NC
759* m68k options --base-size-default-16, --base-size-default-32,
760 --disp-size-default-16, and --disp-size-default-32 added.
252b5132 761
a40cbfa3
NC
762* The alignment directives now take an optional third argument, which is the
763 maximum number of bytes to skip. If doing the alignment would require
764 skipping more than the given number of bytes, the alignment is not done at
765 all.
252b5132 766
a40cbfa3 767* The ELF assembler has a new pseudo-op, .symver, used for symbol versioning.
252b5132 768
a40cbfa3
NC
769* The -a option takes a new suboption, c (e.g., -alc), to skip false
770 conditionals in listings.
252b5132 771
a40cbfa3
NC
772* Added new pseudo-op, .equiv; it's like .equ, except that it is an error if
773 the symbol is already defined.
252b5132
RH
774
775Changes in 2.7:
776
a40cbfa3
NC
777* The PowerPC assembler now allows the use of symbolic register names (r0,
778 etc.) if -mregnames is used. Symbolic names preceded by a '%' (%r0, etc.)
779 can be used any time. PowerPC 860 move to/from SPR instructions have been
780 added.
252b5132 781
a40cbfa3 782* Alpha Linux (ELF) support added.
252b5132 783
a40cbfa3 784* PowerPC ELF support added.
252b5132 785
a40cbfa3 786* m68k Linux (ELF) support added.
252b5132 787
a40cbfa3 788* i960 Hx/Jx support added.
252b5132 789
a40cbfa3 790* i386/PowerPC gnu-win32 support added.
252b5132 791
a40cbfa3
NC
792* SCO ELF support added. For OpenServer 5 targets (i386-unknown-sco3.2v5) the
793 default is to build COFF-only support. To get a set of tools that generate
fa94de6b 794 ELF (they'll understand both COFF and ELF), you must configure with
a40cbfa3 795 target=i386-unknown-sco3.2v5elf.
252b5132 796
a40cbfa3 797* m88k-motorola-sysv3* support added.
252b5132
RH
798
799Changes in 2.6:
800
a40cbfa3 801* Gas now directly supports macros, without requiring GASP.
252b5132 802
a40cbfa3
NC
803* Gas now has an MRI assembler compatibility mode. Use -M or --mri to select
804 MRI mode. The pseudo-op ``.mri 1'' will switch into the MRI mode until the
805 ``.mri 0'' is seen; this can be convenient for inline assembler code.
252b5132 806
a40cbfa3 807* Added --defsym SYM=VALUE option.
252b5132 808
a40cbfa3 809* Added -mips4 support to MIPS assembler.
252b5132 810
a40cbfa3 811* Added PIC support to Solaris and SPARC SunOS 4 assembler.
252b5132
RH
812
813Changes in 2.4:
814
a40cbfa3 815* Converted this directory to use an autoconf-generated configure script.
252b5132 816
a40cbfa3 817* ARM support, from Richard Earnshaw.
252b5132 818
a40cbfa3
NC
819* Updated VMS support, from Pat Rankin, including considerably improved
820 debugging support.
252b5132 821
a40cbfa3 822* Support for the control registers in the 68060.
252b5132 823
a40cbfa3 824* Handles (ignores) a new directive ".this_GCC_requires_the_GNU_assembler", to
fa94de6b
RM
825 provide for possible future gcc changes, for targets where gas provides some
826 features not available in the native assembler. If the native assembler is
a40cbfa3 827 used, it should become obvious pretty quickly what the problem is.
252b5132 828
a40cbfa3 829* Usage message is available with "--help".
252b5132 830
fa94de6b 831* The GNU Assembler Preprocessor (gasp) is included. (Actually, it was in 2.3
a40cbfa3 832 also, but didn't get into the NEWS file.)
252b5132 833
a40cbfa3 834* Weak symbol support for a.out.
252b5132 835
fa94de6b 836* A bug in the listing code which could cause an infinite loop has been fixed.
a40cbfa3 837 Bugs in listings when generating a COFF object file have also been fixed.
252b5132 838
a40cbfa3
NC
839* Initial i386-svr4 PIC implementation from Eric Youngdale, based on code by
840 Paul Kranenburg.
252b5132 841
a40cbfa3
NC
842* Improved Alpha support. Immediate constants can have a much larger range
843 now. Support for the 21164 has been contributed by Digital.
252b5132 844
a40cbfa3 845* Updated ns32k (pc532-mach, netbsd532) support from Ian Dall.
252b5132
RH
846
847Changes in 2.3:
848
a40cbfa3 849* Mach i386 support, by David Mackenzie and Ken Raeburn.
252b5132 850
a40cbfa3 851* RS/6000 and PowerPC support by Ian Taylor.
252b5132 852
a40cbfa3
NC
853* VMS command scripts (make-gas.com, config-gas.com) have been worked on a bit,
854 based on mail received from various people. The `-h#' option should work
855 again too.
252b5132 856
a40cbfa3 857* HP-PA work, by Jeff Law. Note, for the PA, gas-2.3 has been designed to work
fa94de6b 858 with gdb-4.12 and gcc-2.6. As gcc-2.6 has not been released yet, a special
a40cbfa3
NC
859 version of gcc-2.5.8 has been patched to work with gas-2.3. You can retrieve
860 this special version of gcc-2.5.8 via anonymous ftp from jaguar.cs.utah.edu
861 in the "dist" directory.
252b5132 862
a40cbfa3
NC
863* Vax support in gas fixed for BSD, so it builds and seems to run a couple
864 simple tests okay. I haven't put it through extensive testing. (GNU make is
865 currently required for BSD 4.3 builds.)
252b5132 866
fa94de6b 867* Support for the DEC Alpha, running OSF/1 (ECOFF format). The gas support is
a40cbfa3
NC
868 based on code donated by CMU, which used an a.out-based format. I'm afraid
869 the alpha-a.out support is pretty badly mangled, and much of it removed;
870 making it work will require rewriting it as BFD support for the format anyways.
252b5132 871
a40cbfa3 872* Irix 5 support.
252b5132 873
fa94de6b 874* The test suites have been fixed up a bit, so that they should work with a
a40cbfa3 875 couple different versions of expect and dejagnu.
252b5132 876
fa94de6b
RM
877* Symbols' values are now handled internally as expressions, permitting more
878 flexibility in evaluating them in some cases. Some details of relocation
a40cbfa3
NC
879 handling have also changed, and simple constant pool management has been
880 added, to make the Alpha port easier.
252b5132 881
a40cbfa3
NC
882* New option "--statistics" for printing out program run times. This is
883 intended to be used with the gcc "-Q" option, which prints out times spent in
884 various phases of compilation. (You should be able to get all of them
885 printed out with "gcc -Q -Wa,--statistics", I think.)
252b5132
RH
886
887Changes in 2.2:
888
a40cbfa3 889* RS/6000 AIX and MIPS SGI Irix 5 support has been added.
252b5132 890
fa94de6b
RM
891* Configurations that are still in development (and therefore are convenient to
892 have listed in configure.in) still get rejected without a minor change to
a40cbfa3
NC
893 gas/Makefile.in, so people not doing development work shouldn't get the
894 impression that support for such configurations is actually believed to be
895 reliable.
252b5132 896
fa94de6b 897* The program name (usually "as") is printed when a fatal error message is
a40cbfa3
NC
898 displayed. This should prevent some confusion about the source of occasional
899 messages about "internal errors".
252b5132 900
fa94de6b 901* ELF support is falling into place. Support for the 386 should be working.
a40cbfa3 902 Support for SPARC Solaris is in. HPPA support from Utah is being integrated.
252b5132 903
a40cbfa3
NC
904* Symbol values are maintained as expressions instead of being immediately
905 boiled down to add-symbol, sub-symbol, and constant. This permits slightly
906 more complex calculations involving symbols whose values are not alreadey
907 known.
252b5132 908
a40cbfa3 909* DBX-style debugging info ("stabs") is now supported for COFF formats.
fa94de6b
RM
910 If any stabs directives are seen in the source, GAS will create two new
911 sections: a ".stab" and a ".stabstr" section. The format of the .stab
a40cbfa3
NC
912 section is nearly identical to the a.out symbol format, and .stabstr is
913 its string table. For this to be useful, you must have configured GCC
914 to generate stabs (by defining DBX_DEBUGGING_INFO), and must have a GDB
915 that can use the stab sections (4.11 or later).
252b5132 916
fa94de6b 917* LynxOS, on i386 and m68k platforms, is now supported. SPARC LynxOS
a40cbfa3 918 support is in progress.
252b5132
RH
919
920Changes in 2.1:
921
fa94de6b 922* Several small fixes for i386-aix (PS/2) support from Minh Tran-Le have been
a40cbfa3 923 incorporated, but not well tested yet.
252b5132 924
fa94de6b 925* Altered the opcode table split for m68k; it should require less VM to compile
a40cbfa3 926 with gcc now.
252b5132 927
a40cbfa3
NC
928* Some minor adjustments to add (Convergent Technologies') Miniframe support,
929 suggested by Ronald Cole.
252b5132 930
a40cbfa3
NC
931* HPPA support (running OSF only, not HPUX) has been contributed by Utah. This
932 includes improved ELF support, which I've started adapting for SPARC Solaris
933 2.x. Integration isn't completely, so it probably won't work.
252b5132 934
a40cbfa3 935* HP9000/300 support, donated by HP, has been merged in.
252b5132 936
a40cbfa3 937* Ian Taylor has finished the MIPS ECOFF (Ultrix, Irix) support.
252b5132 938
a40cbfa3 939* Better error messages for unsupported configurations (e.g., hppa-hpux).
252b5132 940
a40cbfa3 941* Test suite framework is starting to become reasonable.
252b5132
RH
942
943Changes in 2.0:
944
a40cbfa3 945* Mostly bug fixes.
252b5132 946
a40cbfa3 947* Some more merging of BFD and ELF code, but ELF still doesn't work.
252b5132
RH
948
949Changes in 1.94:
950
a40cbfa3
NC
951* BFD merge is partly done. Adventurous souls may try giving configure the
952 "--with-bfd-assembler" option. Currently, ELF format requires it, a.out
953 format accepts it; SPARC CPU accepts it. It's the default only for OS "elf"
954 or "solaris". (ELF isn't really supported yet. It needs work. I've got
955 some code from Utah for HP-PA ELF, and from DG for m88k ELF, but they're not
956 fully merged yet.)
252b5132 957
a40cbfa3
NC
958* The 68K opcode table has been split in half. It should now compile under gcc
959 without consuming ridiculous amounts of memory.
252b5132 960
a40cbfa3
NC
961* A couple data structures have been reduced in size. This should result in
962 saving a little bit of space at runtime.
252b5132 963
a40cbfa3
NC
964* Support for MIPS, from OSF and Ralph Campbell, has been merged in. The OSF
965 code provided ROSE format support, which I haven't merged in yet. (I can
966 make it available, if anyone wants to try it out.) Ralph's code, for BSD
967 4.4, supports a.out format. We don't have ECOFF support in just yet; it's
968 coming.
252b5132 969
a40cbfa3 970* Support for the Hitachi H8/500 has been added.
252b5132 971
a40cbfa3
NC
972* VMS host and target support should be working now, thanks chiefly to Eric
973 Youngdale.
252b5132
RH
974
975Changes in 1.93.01:
976
a40cbfa3 977* For m68k, support for more processors has been added: 68040, CPU32, 68851.
252b5132 978
a40cbfa3 979* For i386, .align is now power-of-two; was number-of-bytes.
252b5132 980
a40cbfa3
NC
981* For m68k, "%" is now accepted before register names. For COFF format, which
982 doesn't use underscore prefixes for C labels, it is required, so variable "a0"
983 can be distinguished from the register.
252b5132 984
a40cbfa3
NC
985* Last public release was 1.38. Lots of configuration changes since then, lots
986 of new CPUs and formats, lots of bugs fixed.
252b5132
RH
987
988\f
a2c58332 989Copyright (C) 2012-2022 Free Software Foundation, Inc.
5bf135a7
NC
990
991Copying and distribution of this file, with or without modification,
992are permitted in any medium without royalty provided the copyright
993notice and this notice are preserved.
994
252b5132
RH
995Local variables:
996fill-column: 79
997End: