]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/config/tc-i386.c
x86: simplify .dispNN setting
[thirdparty/binutils-gdb.git] / gas / config / tc-i386.c
CommitLineData
b534c6d3 1/* tc-i386.c -- Assemble code for the Intel 80386
250d07de 2 Copyright (C) 1989-2021 Free Software Foundation, Inc.
252b5132
RH
3
4 This file is part of GAS, the GNU Assembler.
5
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
ec2655a6 8 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
9 any later version.
10
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
252b5132 20
47926f60
KH
21/* Intel 80386 machine specific gas.
22 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
3e73aa7c 23 x86_64 support by Jan Hubicka (jh@suse.cz)
0f10071e 24 VIA PadLock support by Michal Ludvig (mludvig@suse.cz)
47926f60
KH
25 Bugs & suggestions are completely welcome. This is free software.
26 Please help us make it better. */
252b5132 27
252b5132 28#include "as.h"
3882b010 29#include "safe-ctype.h"
252b5132 30#include "subsegs.h"
316e2c05 31#include "dwarf2dbg.h"
54cfded0 32#include "dw2gencfi.h"
d2b2c203 33#include "elf/x86-64.h"
40fb9820 34#include "opcodes/i386-init.h"
41fd2579 35#include <limits.h>
41fd2579 36
c3332e24 37#ifndef INFER_ADDR_PREFIX
eecb386c 38#define INFER_ADDR_PREFIX 1
c3332e24
AM
39#endif
40
29b0f896
AM
41#ifndef DEFAULT_ARCH
42#define DEFAULT_ARCH "i386"
246fcdee 43#endif
252b5132 44
edde18a5
AM
45#ifndef INLINE
46#if __GNUC__ >= 2
47#define INLINE __inline__
48#else
49#define INLINE
50#endif
51#endif
52
6305a203
L
53/* Prefixes will be emitted in the order defined below.
54 WAIT_PREFIX must be the first prefix since FWAIT is really is an
55 instruction, and so must come before any prefixes.
56 The preferred prefix order is SEG_PREFIX, ADDR_PREFIX, DATA_PREFIX,
42164a71 57 REP_PREFIX/HLE_PREFIX, LOCK_PREFIX. */
6305a203
L
58#define WAIT_PREFIX 0
59#define SEG_PREFIX 1
60#define ADDR_PREFIX 2
61#define DATA_PREFIX 3
c32fa91d 62#define REP_PREFIX 4
42164a71 63#define HLE_PREFIX REP_PREFIX
7e8b059b 64#define BND_PREFIX REP_PREFIX
c32fa91d 65#define LOCK_PREFIX 5
4e9ac44a
L
66#define REX_PREFIX 6 /* must come last. */
67#define MAX_PREFIXES 7 /* max prefixes per opcode */
6305a203
L
68
69/* we define the syntax here (modulo base,index,scale syntax) */
70#define REGISTER_PREFIX '%'
71#define IMMEDIATE_PREFIX '$'
72#define ABSOLUTE_PREFIX '*'
73
74/* these are the instruction mnemonic suffixes in AT&T syntax or
75 memory operand size in Intel syntax. */
76#define WORD_MNEM_SUFFIX 'w'
77#define BYTE_MNEM_SUFFIX 'b'
78#define SHORT_MNEM_SUFFIX 's'
79#define LONG_MNEM_SUFFIX 'l'
80#define QWORD_MNEM_SUFFIX 'q'
6305a203
L
81/* Intel Syntax. Use a non-ascii letter since since it never appears
82 in instructions. */
83#define LONG_DOUBLE_MNEM_SUFFIX '\1'
84
85#define END_OF_INSN '\0'
86
79dec6b7
JB
87/* This matches the C -> StaticRounding alias in the opcode table. */
88#define commutative staticrounding
89
6305a203
L
90/*
91 'templates' is for grouping together 'template' structures for opcodes
92 of the same name. This is only used for storing the insns in the grand
93 ole hash table of insns.
94 The templates themselves start at START and range up to (but not including)
95 END.
96 */
97typedef struct
98{
d3ce72d0
NC
99 const insn_template *start;
100 const insn_template *end;
6305a203
L
101}
102templates;
103
104/* 386 operand encoding bytes: see 386 book for details of this. */
105typedef struct
106{
107 unsigned int regmem; /* codes register or memory operand */
108 unsigned int reg; /* codes register operand (or extended opcode) */
109 unsigned int mode; /* how to interpret regmem & reg */
110}
111modrm_byte;
112
113/* x86-64 extension prefix. */
114typedef int rex_byte;
115
6305a203
L
116/* 386 opcode byte to code indirect addressing. */
117typedef struct
118{
119 unsigned base;
120 unsigned index;
121 unsigned scale;
122}
123sib_byte;
124
6305a203
L
125/* x86 arch names, types and features */
126typedef struct
127{
128 const char *name; /* arch name */
8a2c8fef 129 unsigned int len; /* arch string length */
6305a203
L
130 enum processor_type type; /* arch type */
131 i386_cpu_flags flags; /* cpu feature flags */
8a2c8fef 132 unsigned int skip; /* show_arch should skip this. */
6305a203
L
133}
134arch_entry;
135
293f5f65
L
136/* Used to turn off indicated flags. */
137typedef struct
138{
139 const char *name; /* arch name */
140 unsigned int len; /* arch string length */
141 i386_cpu_flags flags; /* cpu feature flags */
142}
143noarch_entry;
144
78f12dd3 145static void update_code_flag (int, int);
e3bb37b5
L
146static void set_code_flag (int);
147static void set_16bit_gcc_code_flag (int);
148static void set_intel_syntax (int);
1efbbeb4 149static void set_intel_mnemonic (int);
db51cc60 150static void set_allow_index_reg (int);
7bab8ab5 151static void set_check (int);
e3bb37b5 152static void set_cpu_arch (int);
6482c264 153#ifdef TE_PE
e3bb37b5 154static void pe_directive_secrel (int);
6482c264 155#endif
e3bb37b5
L
156static void signed_cons (int);
157static char *output_invalid (int c);
ee86248c
JB
158static int i386_finalize_immediate (segT, expressionS *, i386_operand_type,
159 const char *);
160static int i386_finalize_displacement (segT, expressionS *, i386_operand_type,
161 const char *);
a7619375 162static int i386_att_operand (char *);
e3bb37b5 163static int i386_intel_operand (char *, int);
ee86248c
JB
164static int i386_intel_simplify (expressionS *);
165static int i386_intel_parse_name (const char *, expressionS *);
e3bb37b5
L
166static const reg_entry *parse_register (char *, char **);
167static char *parse_insn (char *, char *);
168static char *parse_operands (char *, const char *);
169static void swap_operands (void);
783c187b 170static void swap_2_operands (unsigned int, unsigned int);
48bcea9f 171static enum flag_code i386_addressing_mode (void);
e3bb37b5
L
172static void optimize_imm (void);
173static void optimize_disp (void);
83b16ac6 174static const insn_template *match_template (char);
e3bb37b5
L
175static int check_string (void);
176static int process_suffix (void);
177static int check_byte_reg (void);
178static int check_long_reg (void);
179static int check_qword_reg (void);
180static int check_word_reg (void);
181static int finalize_imm (void);
182static int process_operands (void);
5e042380 183static const reg_entry *build_modrm_byte (void);
e3bb37b5
L
184static void output_insn (void);
185static void output_imm (fragS *, offsetT);
186static void output_disp (fragS *, offsetT);
29b0f896 187#ifndef I386COFF
e3bb37b5 188static void s_bss (int);
252b5132 189#endif
17d4e2a2
L
190#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
191static void handle_large_common (int small ATTRIBUTE_UNUSED);
b4a3a7b4
L
192
193/* GNU_PROPERTY_X86_ISA_1_USED. */
194static unsigned int x86_isa_1_used;
195/* GNU_PROPERTY_X86_FEATURE_2_USED. */
196static unsigned int x86_feature_2_used;
197/* Generate x86 used ISA and feature properties. */
198static unsigned int x86_used_note = DEFAULT_X86_USED_NOTE;
17d4e2a2 199#endif
252b5132 200
a847613f 201static const char *default_arch = DEFAULT_ARCH;
3e73aa7c 202
8a6fb3f9
JB
203/* parse_register() returns this when a register alias cannot be used. */
204static const reg_entry bad_reg = { "<bad>", OPERAND_TYPE_NONE, 0, 0,
205 { Dw2Inval, Dw2Inval } };
206
34684862 207static const reg_entry *reg_eax;
5e042380
JB
208static const reg_entry *reg_ds;
209static const reg_entry *reg_es;
210static const reg_entry *reg_ss;
6288d05f 211static const reg_entry *reg_st0;
6225c532
JB
212static const reg_entry *reg_k0;
213
c0f3af97
L
214/* VEX prefix. */
215typedef struct
216{
43234a1e
L
217 /* VEX prefix is either 2 byte or 3 byte. EVEX is 4 byte. */
218 unsigned char bytes[4];
c0f3af97
L
219 unsigned int length;
220 /* Destination or source register specifier. */
221 const reg_entry *register_specifier;
222} vex_prefix;
223
252b5132 224/* 'md_assemble ()' gathers together information and puts it into a
47926f60 225 i386_insn. */
252b5132 226
520dc8e8
AM
227union i386_op
228 {
229 expressionS *disps;
230 expressionS *imms;
231 const reg_entry *regs;
232 };
233
a65babc9
L
234enum i386_error
235 {
86e026a4 236 operand_size_mismatch,
a65babc9
L
237 operand_type_mismatch,
238 register_type_mismatch,
239 number_of_operands_mismatch,
240 invalid_instruction_suffix,
241 bad_imm4,
a65babc9
L
242 unsupported_with_intel_mnemonic,
243 unsupported_syntax,
6c30d220 244 unsupported,
260cd341 245 invalid_sib_address,
6c30d220 246 invalid_vsib_address,
7bab8ab5 247 invalid_vector_register_set,
260cd341 248 invalid_tmm_register_set,
43234a1e
L
249 unsupported_vector_index_register,
250 unsupported_broadcast,
43234a1e
L
251 broadcast_needed,
252 unsupported_masking,
253 mask_not_on_destination,
254 no_default_mask,
255 unsupported_rc_sae,
256 rc_sae_operand_not_last_imm,
257 invalid_register_operand,
a65babc9
L
258 };
259
252b5132
RH
260struct _i386_insn
261 {
47926f60 262 /* TM holds the template for the insn were currently assembling. */
d3ce72d0 263 insn_template tm;
252b5132 264
7d5e4556
L
265 /* SUFFIX holds the instruction size suffix for byte, word, dword
266 or qword, if given. */
252b5132
RH
267 char suffix;
268
9a182d04
JB
269 /* OPCODE_LENGTH holds the number of base opcode bytes. */
270 unsigned char opcode_length;
271
47926f60 272 /* OPERANDS gives the number of given operands. */
252b5132
RH
273 unsigned int operands;
274
275 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
276 of given register, displacement, memory operands and immediate
47926f60 277 operands. */
252b5132
RH
278 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
279
280 /* TYPES [i] is the type (see above #defines) which tells us how to
520dc8e8 281 use OP[i] for the corresponding operand. */
40fb9820 282 i386_operand_type types[MAX_OPERANDS];
252b5132 283
520dc8e8
AM
284 /* Displacement expression, immediate expression, or register for each
285 operand. */
286 union i386_op op[MAX_OPERANDS];
252b5132 287
3e73aa7c
JH
288 /* Flags for operands. */
289 unsigned int flags[MAX_OPERANDS];
290#define Operand_PCrel 1
c48dadc9 291#define Operand_Mem 2
3e73aa7c 292
252b5132 293 /* Relocation type for operand */
f86103b7 294 enum bfd_reloc_code_real reloc[MAX_OPERANDS];
252b5132 295
252b5132
RH
296 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
297 the base index byte below. */
298 const reg_entry *base_reg;
299 const reg_entry *index_reg;
300 unsigned int log2_scale_factor;
301
302 /* SEG gives the seg_entries of this insn. They are zero unless
47926f60 303 explicit segment overrides are given. */
5e042380 304 const reg_entry *seg[2];
252b5132 305
8325cc63
JB
306 /* Copied first memory operand string, for re-checking. */
307 char *memop1_string;
308
252b5132
RH
309 /* PREFIX holds all the given prefix opcodes (usually null).
310 PREFIXES is the number of prefix opcodes. */
311 unsigned int prefixes;
312 unsigned char prefix[MAX_PREFIXES];
313
50128d0c 314 /* Register is in low 3 bits of opcode. */
5b7c81bd 315 bool short_form;
50128d0c 316
6f2f06be 317 /* The operand to a branch insn indicates an absolute branch. */
5b7c81bd 318 bool jumpabsolute;
6f2f06be 319
921eafea
L
320 /* Extended states. */
321 enum
322 {
323 /* Use MMX state. */
324 xstate_mmx = 1 << 0,
325 /* Use XMM state. */
326 xstate_xmm = 1 << 1,
327 /* Use YMM state. */
328 xstate_ymm = 1 << 2 | xstate_xmm,
329 /* Use ZMM state. */
330 xstate_zmm = 1 << 3 | xstate_ymm,
331 /* Use TMM state. */
32930e4e
L
332 xstate_tmm = 1 << 4,
333 /* Use MASK state. */
334 xstate_mask = 1 << 5
921eafea 335 } xstate;
260cd341 336
e379e5f3 337 /* Has GOTPC or TLS relocation. */
5b7c81bd 338 bool has_gotpc_tls_reloc;
e379e5f3 339
252b5132 340 /* RM and SIB are the modrm byte and the sib byte where the
c1e679ec 341 addressing modes of this insn are encoded. */
252b5132 342 modrm_byte rm;
3e73aa7c 343 rex_byte rex;
43234a1e 344 rex_byte vrex;
252b5132 345 sib_byte sib;
c0f3af97 346 vex_prefix vex;
b6169b20 347
6225c532
JB
348 /* Masking attributes.
349
350 The struct describes masking, applied to OPERAND in the instruction.
351 REG is a pointer to the corresponding mask register. ZEROING tells
352 whether merging or zeroing mask is used. */
353 struct Mask_Operation
354 {
355 const reg_entry *reg;
356 unsigned int zeroing;
357 /* The operand where this operation is associated. */
358 unsigned int operand;
359 } mask;
43234a1e
L
360
361 /* Rounding control and SAE attributes. */
ca5312a2
JB
362 struct RC_Operation
363 {
364 enum rc_type
365 {
366 rc_none = -1,
367 rne,
368 rd,
369 ru,
370 rz,
371 saeonly
372 } type;
373
374 unsigned int operand;
375 } rounding;
43234a1e 376
5273a3cd
JB
377 /* Broadcasting attributes.
378
379 The struct describes broadcasting, applied to OPERAND. TYPE is
380 expresses the broadcast factor. */
381 struct Broadcast_Operation
382 {
383 /* Type of broadcast: {1to2}, {1to4}, {1to8}, or {1to16}. */
384 unsigned int type;
385
386 /* Index of broadcasted operand. */
387 unsigned int operand;
388
389 /* Number of bytes to broadcast. */
390 unsigned int bytes;
391 } broadcast;
43234a1e
L
392
393 /* Compressed disp8*N attribute. */
394 unsigned int memshift;
395
86fa6981
L
396 /* Prefer load or store in encoding. */
397 enum
398 {
399 dir_encoding_default = 0,
400 dir_encoding_load,
64c49ab3
JB
401 dir_encoding_store,
402 dir_encoding_swap
86fa6981 403 } dir_encoding;
891edac4 404
41eb8e88 405 /* Prefer 8bit, 16bit, 32bit displacement in encoding. */
a501d77e
L
406 enum
407 {
408 disp_encoding_default = 0,
409 disp_encoding_8bit,
41eb8e88 410 disp_encoding_16bit,
a501d77e
L
411 disp_encoding_32bit
412 } disp_encoding;
f8a5c266 413
6b6b6807 414 /* Prefer the REX byte in encoding. */
5b7c81bd 415 bool rex_encoding;
6b6b6807 416
b6f8c7c4 417 /* Disable instruction size optimization. */
5b7c81bd 418 bool no_optimize;
b6f8c7c4 419
86fa6981
L
420 /* How to encode vector instructions. */
421 enum
422 {
423 vex_encoding_default = 0,
42e04b36 424 vex_encoding_vex,
86fa6981 425 vex_encoding_vex3,
da4977e0
JB
426 vex_encoding_evex,
427 vex_encoding_error
86fa6981
L
428 } vec_encoding;
429
d5de92cf
L
430 /* REP prefix. */
431 const char *rep_prefix;
432
165de32a
L
433 /* HLE prefix. */
434 const char *hle_prefix;
42164a71 435
7e8b059b
L
436 /* Have BND prefix. */
437 const char *bnd_prefix;
438
04ef582a
L
439 /* Have NOTRACK prefix. */
440 const char *notrack_prefix;
441
891edac4 442 /* Error message. */
a65babc9 443 enum i386_error error;
252b5132
RH
444 };
445
446typedef struct _i386_insn i386_insn;
447
43234a1e
L
448/* Link RC type with corresponding string, that'll be looked for in
449 asm. */
450struct RC_name
451{
452 enum rc_type type;
453 const char *name;
454 unsigned int len;
455};
456
457static const struct RC_name RC_NamesTable[] =
458{
459 { rne, STRING_COMMA_LEN ("rn-sae") },
460 { rd, STRING_COMMA_LEN ("rd-sae") },
461 { ru, STRING_COMMA_LEN ("ru-sae") },
462 { rz, STRING_COMMA_LEN ("rz-sae") },
463 { saeonly, STRING_COMMA_LEN ("sae") },
464};
465
252b5132
RH
466/* List of chars besides those in app.c:symbol_chars that can start an
467 operand. Used to prevent the scrubber eating vital white-space. */
86fa6981 468const char extra_symbol_chars[] = "*%-([{}"
252b5132 469#ifdef LEX_AT
32137342
NC
470 "@"
471#endif
472#ifdef LEX_QM
473 "?"
252b5132 474#endif
32137342 475 ;
252b5132 476
b3983e5f
JB
477#if ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) \
478 && !defined (TE_GNU) \
479 && !defined (TE_LINUX) \
480 && !defined (TE_FreeBSD) \
481 && !defined (TE_DragonFly) \
482 && !defined (TE_NetBSD))
252b5132 483/* This array holds the chars that always start a comment. If the
b3b91714
AM
484 pre-processor is disabled, these aren't very useful. The option
485 --divide will remove '/' from this list. */
486const char *i386_comment_chars = "#/";
487#define SVR4_COMMENT_CHARS 1
252b5132 488#define PREFIX_SEPARATOR '\\'
252b5132 489
b3b91714
AM
490#else
491const char *i386_comment_chars = "#";
492#define PREFIX_SEPARATOR '/'
493#endif
494
252b5132
RH
495/* This array holds the chars that only start a comment at the beginning of
496 a line. If the line seems to have the form '# 123 filename'
ce8a8b2f
AM
497 .line and .file directives will appear in the pre-processed output.
498 Note that input_file.c hand checks for '#' at the beginning of the
252b5132 499 first line of the input file. This is because the compiler outputs
ce8a8b2f
AM
500 #NO_APP at the beginning of its output.
501 Also note that comments started like this one will always work if
252b5132 502 '/' isn't otherwise defined. */
b3b91714 503const char line_comment_chars[] = "#/";
252b5132 504
63a0b638 505const char line_separator_chars[] = ";";
252b5132 506
ce8a8b2f
AM
507/* Chars that can be used to separate mant from exp in floating point
508 nums. */
252b5132
RH
509const char EXP_CHARS[] = "eE";
510
ce8a8b2f
AM
511/* Chars that mean this number is a floating point constant
512 As in 0f12.456
513 or 0d1.2345e12. */
252b5132
RH
514const char FLT_CHARS[] = "fFdDxX";
515
ce8a8b2f 516/* Tables for lexical analysis. */
252b5132
RH
517static char mnemonic_chars[256];
518static char register_chars[256];
519static char operand_chars[256];
520static char identifier_chars[256];
252b5132 521
ce8a8b2f 522/* Lexical macros. */
252b5132
RH
523#define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
524#define is_operand_char(x) (operand_chars[(unsigned char) x])
525#define is_register_char(x) (register_chars[(unsigned char) x])
526#define is_space_char(x) ((x) == ' ')
527#define is_identifier_char(x) (identifier_chars[(unsigned char) x])
252b5132 528
0234cb7c 529/* All non-digit non-letter characters that may occur in an operand. */
252b5132
RH
530static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
531
532/* md_assemble() always leaves the strings it's passed unaltered. To
533 effect this we maintain a stack of saved characters that we've smashed
534 with '\0's (indicating end of strings for various sub-fields of the
47926f60 535 assembler instruction). */
252b5132 536static char save_stack[32];
ce8a8b2f 537static char *save_stack_p;
252b5132
RH
538#define END_STRING_AND_SAVE(s) \
539 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
540#define RESTORE_END_STRING(s) \
541 do { *(s) = *--save_stack_p; } while (0)
542
47926f60 543/* The instruction we're assembling. */
252b5132
RH
544static i386_insn i;
545
546/* Possible templates for current insn. */
547static const templates *current_templates;
548
31b2323c
L
549/* Per instruction expressionS buffers: max displacements & immediates. */
550static expressionS disp_expressions[MAX_MEMORY_OPERANDS];
551static expressionS im_expressions[MAX_IMMEDIATE_OPERANDS];
252b5132 552
47926f60 553/* Current operand we are working on. */
ee86248c 554static int this_operand = -1;
252b5132 555
3e73aa7c
JH
556/* We support four different modes. FLAG_CODE variable is used to distinguish
557 these. */
558
559enum flag_code {
560 CODE_32BIT,
561 CODE_16BIT,
562 CODE_64BIT };
563
564static enum flag_code flag_code;
4fa24527 565static unsigned int object_64bit;
862be3fb 566static unsigned int disallow_64bit_reloc;
3e73aa7c 567static int use_rela_relocations = 0;
e379e5f3
L
568/* __tls_get_addr/___tls_get_addr symbol for TLS. */
569static const char *tls_get_addr;
3e73aa7c 570
7af8ed2d
NC
571#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
572 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
573 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
574
351f65ca
L
575/* The ELF ABI to use. */
576enum x86_elf_abi
577{
578 I386_ABI,
7f56bc95
L
579 X86_64_ABI,
580 X86_64_X32_ABI
351f65ca
L
581};
582
583static enum x86_elf_abi x86_elf_abi = I386_ABI;
7af8ed2d 584#endif
351f65ca 585
167ad85b
TG
586#if defined (TE_PE) || defined (TE_PEP)
587/* Use big object file format. */
588static int use_big_obj = 0;
589#endif
590
8dcea932
L
591#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
592/* 1 if generating code for a shared library. */
593static int shared = 0;
594#endif
595
47926f60
KH
596/* 1 for intel syntax,
597 0 if att syntax. */
598static int intel_syntax = 0;
252b5132 599
4b5aaf5f
L
600static enum x86_64_isa
601{
602 amd64 = 1, /* AMD64 ISA. */
603 intel64 /* Intel64 ISA. */
604} isa64;
e89c5eaa 605
1efbbeb4
L
606/* 1 for intel mnemonic,
607 0 if att mnemonic. */
608static int intel_mnemonic = !SYSV386_COMPAT;
609
a60de03c
JB
610/* 1 if pseudo registers are permitted. */
611static int allow_pseudo_reg = 0;
612
47926f60
KH
613/* 1 if register prefix % not required. */
614static int allow_naked_reg = 0;
252b5132 615
33eaf5de 616/* 1 if the assembler should add BND prefix for all control-transferring
7e8b059b
L
617 instructions supporting it, even if this prefix wasn't specified
618 explicitly. */
619static int add_bnd_prefix = 0;
620
ba104c83 621/* 1 if pseudo index register, eiz/riz, is allowed . */
db51cc60
L
622static int allow_index_reg = 0;
623
d022bddd
IT
624/* 1 if the assembler should ignore LOCK prefix, even if it was
625 specified explicitly. */
626static int omit_lock_prefix = 0;
627
e4e00185
AS
628/* 1 if the assembler should encode lfence, mfence, and sfence as
629 "lock addl $0, (%{re}sp)". */
630static int avoid_fence = 0;
631
ae531041
L
632/* 1 if lfence should be inserted after every load. */
633static int lfence_after_load = 0;
634
635/* Non-zero if lfence should be inserted before indirect branch. */
636static enum lfence_before_indirect_branch_kind
637 {
638 lfence_branch_none = 0,
639 lfence_branch_register,
640 lfence_branch_memory,
641 lfence_branch_all
642 }
643lfence_before_indirect_branch;
644
645/* Non-zero if lfence should be inserted before ret. */
646static enum lfence_before_ret_kind
647 {
648 lfence_before_ret_none = 0,
649 lfence_before_ret_not,
a09f656b 650 lfence_before_ret_or,
651 lfence_before_ret_shl
ae531041
L
652 }
653lfence_before_ret;
654
655/* Types of previous instruction is .byte or prefix. */
e379e5f3
L
656static struct
657 {
658 segT seg;
659 const char *file;
660 const char *name;
661 unsigned int line;
662 enum last_insn_kind
663 {
664 last_insn_other = 0,
665 last_insn_directive,
666 last_insn_prefix
667 } kind;
668 } last_insn;
669
0cb4071e
L
670/* 1 if the assembler should generate relax relocations. */
671
672static int generate_relax_relocations
673 = DEFAULT_GENERATE_X86_RELAX_RELOCATIONS;
674
7bab8ab5 675static enum check_kind
daf50ae7 676 {
7bab8ab5
JB
677 check_none = 0,
678 check_warning,
679 check_error
daf50ae7 680 }
7bab8ab5 681sse_check, operand_check = check_warning;
daf50ae7 682
e379e5f3
L
683/* Non-zero if branches should be aligned within power of 2 boundary. */
684static int align_branch_power = 0;
685
686/* Types of branches to align. */
687enum align_branch_kind
688 {
689 align_branch_none = 0,
690 align_branch_jcc = 1,
691 align_branch_fused = 2,
692 align_branch_jmp = 3,
693 align_branch_call = 4,
694 align_branch_indirect = 5,
695 align_branch_ret = 6
696 };
697
698/* Type bits of branches to align. */
699enum align_branch_bit
700 {
701 align_branch_jcc_bit = 1 << align_branch_jcc,
702 align_branch_fused_bit = 1 << align_branch_fused,
703 align_branch_jmp_bit = 1 << align_branch_jmp,
704 align_branch_call_bit = 1 << align_branch_call,
705 align_branch_indirect_bit = 1 << align_branch_indirect,
706 align_branch_ret_bit = 1 << align_branch_ret
707 };
708
709static unsigned int align_branch = (align_branch_jcc_bit
710 | align_branch_fused_bit
711 | align_branch_jmp_bit);
712
79d72f45
HL
713/* Types of condition jump used by macro-fusion. */
714enum mf_jcc_kind
715 {
716 mf_jcc_jo = 0, /* base opcode 0x70 */
717 mf_jcc_jc, /* base opcode 0x72 */
718 mf_jcc_je, /* base opcode 0x74 */
719 mf_jcc_jna, /* base opcode 0x76 */
720 mf_jcc_js, /* base opcode 0x78 */
721 mf_jcc_jp, /* base opcode 0x7a */
722 mf_jcc_jl, /* base opcode 0x7c */
723 mf_jcc_jle, /* base opcode 0x7e */
724 };
725
726/* Types of compare flag-modifying insntructions used by macro-fusion. */
727enum mf_cmp_kind
728 {
729 mf_cmp_test_and, /* test/cmp */
730 mf_cmp_alu_cmp, /* add/sub/cmp */
731 mf_cmp_incdec /* inc/dec */
732 };
733
e379e5f3
L
734/* The maximum padding size for fused jcc. CMP like instruction can
735 be 9 bytes and jcc can be 6 bytes. Leave room just in case for
736 prefixes. */
737#define MAX_FUSED_JCC_PADDING_SIZE 20
738
739/* The maximum number of prefixes added for an instruction. */
740static unsigned int align_branch_prefix_size = 5;
741
b6f8c7c4
L
742/* Optimization:
743 1. Clear the REX_W bit with register operand if possible.
744 2. Above plus use 128bit vector instruction to clear the full vector
745 register.
746 */
747static int optimize = 0;
748
749/* Optimization:
750 1. Clear the REX_W bit with register operand if possible.
751 2. Above plus use 128bit vector instruction to clear the full vector
752 register.
753 3. Above plus optimize "test{q,l,w} $imm8,%r{64,32,16}" to
754 "testb $imm7,%r8".
755 */
756static int optimize_for_space = 0;
757
2ca3ace5
L
758/* Register prefix used for error message. */
759static const char *register_prefix = "%";
760
47926f60
KH
761/* Used in 16 bit gcc mode to add an l suffix to call, ret, enter,
762 leave, push, and pop instructions so that gcc has the same stack
763 frame as in 32 bit mode. */
764static char stackop_size = '\0';
eecb386c 765
12b55ccc
L
766/* Non-zero to optimize code alignment. */
767int optimize_align_code = 1;
768
47926f60
KH
769/* Non-zero to quieten some warnings. */
770static int quiet_warnings = 0;
a38cf1db 771
47926f60
KH
772/* CPU name. */
773static const char *cpu_arch_name = NULL;
6305a203 774static char *cpu_sub_arch_name = NULL;
a38cf1db 775
47926f60 776/* CPU feature flags. */
40fb9820
L
777static i386_cpu_flags cpu_arch_flags = CPU_UNKNOWN_FLAGS;
778
ccc9c027
L
779/* If we have selected a cpu we are generating instructions for. */
780static int cpu_arch_tune_set = 0;
781
9103f4f4 782/* Cpu we are generating instructions for. */
fbf3f584 783enum processor_type cpu_arch_tune = PROCESSOR_UNKNOWN;
9103f4f4
L
784
785/* CPU feature flags of cpu we are generating instructions for. */
40fb9820 786static i386_cpu_flags cpu_arch_tune_flags;
9103f4f4 787
ccc9c027 788/* CPU instruction set architecture used. */
fbf3f584 789enum processor_type cpu_arch_isa = PROCESSOR_UNKNOWN;
ccc9c027 790
9103f4f4 791/* CPU feature flags of instruction set architecture used. */
fbf3f584 792i386_cpu_flags cpu_arch_isa_flags;
9103f4f4 793
fddf5b5b
AM
794/* If set, conditional jumps are not automatically promoted to handle
795 larger than a byte offset. */
796static unsigned int no_cond_jump_promotion = 0;
797
c0f3af97
L
798/* Encode SSE instructions with VEX prefix. */
799static unsigned int sse2avx;
800
539f890d
L
801/* Encode scalar AVX instructions with specific vector length. */
802static enum
803 {
804 vex128 = 0,
805 vex256
806 } avxscalar;
807
03751133
L
808/* Encode VEX WIG instructions with specific vex.w. */
809static enum
810 {
811 vexw0 = 0,
812 vexw1
813 } vexwig;
814
43234a1e
L
815/* Encode scalar EVEX LIG instructions with specific vector length. */
816static enum
817 {
818 evexl128 = 0,
819 evexl256,
820 evexl512
821 } evexlig;
822
823/* Encode EVEX WIG instructions with specific evex.w. */
824static enum
825 {
826 evexw0 = 0,
827 evexw1
828 } evexwig;
829
d3d3c6db
IT
830/* Value to encode in EVEX RC bits, for SAE-only instructions. */
831static enum rc_type evexrcig = rne;
832
29b0f896 833/* Pre-defined "_GLOBAL_OFFSET_TABLE_". */
87c245cc 834static symbolS *GOT_symbol;
29b0f896 835
a4447b93
RH
836/* The dwarf2 return column, adjusted for 32 or 64 bit. */
837unsigned int x86_dwarf2_return_column;
838
839/* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
840int x86_cie_data_alignment;
841
252b5132 842/* Interface to relax_segment.
fddf5b5b
AM
843 There are 3 major relax states for 386 jump insns because the
844 different types of jumps add different sizes to frags when we're
e379e5f3
L
845 figuring out what sort of jump to choose to reach a given label.
846
847 BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING are used to align
848 branches which are handled by md_estimate_size_before_relax() and
849 i386_generic_table_relax_frag(). */
252b5132 850
47926f60 851/* Types. */
93c2a809
AM
852#define UNCOND_JUMP 0
853#define COND_JUMP 1
854#define COND_JUMP86 2
e379e5f3
L
855#define BRANCH_PADDING 3
856#define BRANCH_PREFIX 4
857#define FUSED_JCC_PADDING 5
fddf5b5b 858
47926f60 859/* Sizes. */
252b5132
RH
860#define CODE16 1
861#define SMALL 0
29b0f896 862#define SMALL16 (SMALL | CODE16)
252b5132 863#define BIG 2
29b0f896 864#define BIG16 (BIG | CODE16)
252b5132
RH
865
866#ifndef INLINE
867#ifdef __GNUC__
868#define INLINE __inline__
869#else
870#define INLINE
871#endif
872#endif
873
fddf5b5b
AM
874#define ENCODE_RELAX_STATE(type, size) \
875 ((relax_substateT) (((type) << 2) | (size)))
876#define TYPE_FROM_RELAX_STATE(s) \
877 ((s) >> 2)
878#define DISP_SIZE_FROM_RELAX_STATE(s) \
879 ((((s) & 3) == BIG ? 4 : (((s) & 3) == BIG16 ? 2 : 1)))
252b5132
RH
880
881/* This table is used by relax_frag to promote short jumps to long
882 ones where necessary. SMALL (short) jumps may be promoted to BIG
883 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
884 don't allow a short jump in a 32 bit code segment to be promoted to
885 a 16 bit offset jump because it's slower (requires data size
886 prefix), and doesn't work, unless the destination is in the bottom
887 64k of the code segment (The top 16 bits of eip are zeroed). */
888
889const relax_typeS md_relax_table[] =
890{
24eab124
AM
891 /* The fields are:
892 1) most positive reach of this state,
893 2) most negative reach of this state,
93c2a809 894 3) how many bytes this mode will have in the variable part of the frag
ce8a8b2f 895 4) which index into the table to try if we can't fit into this one. */
252b5132 896
fddf5b5b 897 /* UNCOND_JUMP states. */
93c2a809
AM
898 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
899 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
900 /* dword jmp adds 4 bytes to frag:
901 0 extra opcode bytes, 4 displacement bytes. */
252b5132 902 {0, 0, 4, 0},
93c2a809
AM
903 /* word jmp adds 2 byte2 to frag:
904 0 extra opcode bytes, 2 displacement bytes. */
252b5132
RH
905 {0, 0, 2, 0},
906
93c2a809
AM
907 /* COND_JUMP states. */
908 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
909 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
910 /* dword conditionals adds 5 bytes to frag:
911 1 extra opcode byte, 4 displacement bytes. */
912 {0, 0, 5, 0},
fddf5b5b 913 /* word conditionals add 3 bytes to frag:
93c2a809
AM
914 1 extra opcode byte, 2 displacement bytes. */
915 {0, 0, 3, 0},
916
917 /* COND_JUMP86 states. */
918 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG)},
919 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG16)},
920 /* dword conditionals adds 5 bytes to frag:
921 1 extra opcode byte, 4 displacement bytes. */
922 {0, 0, 5, 0},
923 /* word conditionals add 4 bytes to frag:
924 1 displacement byte and a 3 byte long branch insn. */
925 {0, 0, 4, 0}
252b5132
RH
926};
927
9103f4f4
L
928static const arch_entry cpu_arch[] =
929{
89507696
JB
930 /* Do not replace the first two entries - i386_target_format()
931 relies on them being there in this order. */
8a2c8fef 932 { STRING_COMMA_LEN ("generic32"), PROCESSOR_GENERIC32,
293f5f65 933 CPU_GENERIC32_FLAGS, 0 },
8a2c8fef 934 { STRING_COMMA_LEN ("generic64"), PROCESSOR_GENERIC64,
293f5f65 935 CPU_GENERIC64_FLAGS, 0 },
8a2c8fef 936 { STRING_COMMA_LEN ("i8086"), PROCESSOR_UNKNOWN,
293f5f65 937 CPU_NONE_FLAGS, 0 },
8a2c8fef 938 { STRING_COMMA_LEN ("i186"), PROCESSOR_UNKNOWN,
293f5f65 939 CPU_I186_FLAGS, 0 },
8a2c8fef 940 { STRING_COMMA_LEN ("i286"), PROCESSOR_UNKNOWN,
293f5f65 941 CPU_I286_FLAGS, 0 },
8a2c8fef 942 { STRING_COMMA_LEN ("i386"), PROCESSOR_I386,
293f5f65 943 CPU_I386_FLAGS, 0 },
8a2c8fef 944 { STRING_COMMA_LEN ("i486"), PROCESSOR_I486,
293f5f65 945 CPU_I486_FLAGS, 0 },
8a2c8fef 946 { STRING_COMMA_LEN ("i586"), PROCESSOR_PENTIUM,
293f5f65 947 CPU_I586_FLAGS, 0 },
8a2c8fef 948 { STRING_COMMA_LEN ("i686"), PROCESSOR_PENTIUMPRO,
293f5f65 949 CPU_I686_FLAGS, 0 },
8a2c8fef 950 { STRING_COMMA_LEN ("pentium"), PROCESSOR_PENTIUM,
293f5f65 951 CPU_I586_FLAGS, 0 },
8a2c8fef 952 { STRING_COMMA_LEN ("pentiumpro"), PROCESSOR_PENTIUMPRO,
293f5f65 953 CPU_PENTIUMPRO_FLAGS, 0 },
8a2c8fef 954 { STRING_COMMA_LEN ("pentiumii"), PROCESSOR_PENTIUMPRO,
293f5f65 955 CPU_P2_FLAGS, 0 },
8a2c8fef 956 { STRING_COMMA_LEN ("pentiumiii"),PROCESSOR_PENTIUMPRO,
293f5f65 957 CPU_P3_FLAGS, 0 },
8a2c8fef 958 { STRING_COMMA_LEN ("pentium4"), PROCESSOR_PENTIUM4,
293f5f65 959 CPU_P4_FLAGS, 0 },
8a2c8fef 960 { STRING_COMMA_LEN ("prescott"), PROCESSOR_NOCONA,
293f5f65 961 CPU_CORE_FLAGS, 0 },
8a2c8fef 962 { STRING_COMMA_LEN ("nocona"), PROCESSOR_NOCONA,
293f5f65 963 CPU_NOCONA_FLAGS, 0 },
8a2c8fef 964 { STRING_COMMA_LEN ("yonah"), PROCESSOR_CORE,
293f5f65 965 CPU_CORE_FLAGS, 1 },
8a2c8fef 966 { STRING_COMMA_LEN ("core"), PROCESSOR_CORE,
293f5f65 967 CPU_CORE_FLAGS, 0 },
8a2c8fef 968 { STRING_COMMA_LEN ("merom"), PROCESSOR_CORE2,
293f5f65 969 CPU_CORE2_FLAGS, 1 },
8a2c8fef 970 { STRING_COMMA_LEN ("core2"), PROCESSOR_CORE2,
293f5f65 971 CPU_CORE2_FLAGS, 0 },
8a2c8fef 972 { STRING_COMMA_LEN ("corei7"), PROCESSOR_COREI7,
293f5f65 973 CPU_COREI7_FLAGS, 0 },
8a2c8fef 974 { STRING_COMMA_LEN ("l1om"), PROCESSOR_L1OM,
293f5f65 975 CPU_L1OM_FLAGS, 0 },
7a9068fe 976 { STRING_COMMA_LEN ("k1om"), PROCESSOR_K1OM,
293f5f65 977 CPU_K1OM_FLAGS, 0 },
81486035 978 { STRING_COMMA_LEN ("iamcu"), PROCESSOR_IAMCU,
293f5f65 979 CPU_IAMCU_FLAGS, 0 },
8a2c8fef 980 { STRING_COMMA_LEN ("k6"), PROCESSOR_K6,
293f5f65 981 CPU_K6_FLAGS, 0 },
8a2c8fef 982 { STRING_COMMA_LEN ("k6_2"), PROCESSOR_K6,
293f5f65 983 CPU_K6_2_FLAGS, 0 },
8a2c8fef 984 { STRING_COMMA_LEN ("athlon"), PROCESSOR_ATHLON,
293f5f65 985 CPU_ATHLON_FLAGS, 0 },
8a2c8fef 986 { STRING_COMMA_LEN ("sledgehammer"), PROCESSOR_K8,
293f5f65 987 CPU_K8_FLAGS, 1 },
8a2c8fef 988 { STRING_COMMA_LEN ("opteron"), PROCESSOR_K8,
293f5f65 989 CPU_K8_FLAGS, 0 },
8a2c8fef 990 { STRING_COMMA_LEN ("k8"), PROCESSOR_K8,
293f5f65 991 CPU_K8_FLAGS, 0 },
8a2c8fef 992 { STRING_COMMA_LEN ("amdfam10"), PROCESSOR_AMDFAM10,
293f5f65 993 CPU_AMDFAM10_FLAGS, 0 },
8aedb9fe 994 { STRING_COMMA_LEN ("bdver1"), PROCESSOR_BD,
293f5f65 995 CPU_BDVER1_FLAGS, 0 },
8aedb9fe 996 { STRING_COMMA_LEN ("bdver2"), PROCESSOR_BD,
293f5f65 997 CPU_BDVER2_FLAGS, 0 },
5e5c50d3 998 { STRING_COMMA_LEN ("bdver3"), PROCESSOR_BD,
293f5f65 999 CPU_BDVER3_FLAGS, 0 },
c7b0bd56 1000 { STRING_COMMA_LEN ("bdver4"), PROCESSOR_BD,
293f5f65 1001 CPU_BDVER4_FLAGS, 0 },
029f3522 1002 { STRING_COMMA_LEN ("znver1"), PROCESSOR_ZNVER,
293f5f65 1003 CPU_ZNVER1_FLAGS, 0 },
a9660a6f
AP
1004 { STRING_COMMA_LEN ("znver2"), PROCESSOR_ZNVER,
1005 CPU_ZNVER2_FLAGS, 0 },
646cc3e0
GG
1006 { STRING_COMMA_LEN ("znver3"), PROCESSOR_ZNVER,
1007 CPU_ZNVER3_FLAGS, 0 },
7b458c12 1008 { STRING_COMMA_LEN ("btver1"), PROCESSOR_BT,
293f5f65 1009 CPU_BTVER1_FLAGS, 0 },
7b458c12 1010 { STRING_COMMA_LEN ("btver2"), PROCESSOR_BT,
293f5f65 1011 CPU_BTVER2_FLAGS, 0 },
8a2c8fef 1012 { STRING_COMMA_LEN (".8087"), PROCESSOR_UNKNOWN,
293f5f65 1013 CPU_8087_FLAGS, 0 },
8a2c8fef 1014 { STRING_COMMA_LEN (".287"), PROCESSOR_UNKNOWN,
293f5f65 1015 CPU_287_FLAGS, 0 },
8a2c8fef 1016 { STRING_COMMA_LEN (".387"), PROCESSOR_UNKNOWN,
293f5f65 1017 CPU_387_FLAGS, 0 },
1848e567
L
1018 { STRING_COMMA_LEN (".687"), PROCESSOR_UNKNOWN,
1019 CPU_687_FLAGS, 0 },
d871f3f4
L
1020 { STRING_COMMA_LEN (".cmov"), PROCESSOR_UNKNOWN,
1021 CPU_CMOV_FLAGS, 0 },
1022 { STRING_COMMA_LEN (".fxsr"), PROCESSOR_UNKNOWN,
1023 CPU_FXSR_FLAGS, 0 },
8a2c8fef 1024 { STRING_COMMA_LEN (".mmx"), PROCESSOR_UNKNOWN,
293f5f65 1025 CPU_MMX_FLAGS, 0 },
8a2c8fef 1026 { STRING_COMMA_LEN (".sse"), PROCESSOR_UNKNOWN,
293f5f65 1027 CPU_SSE_FLAGS, 0 },
8a2c8fef 1028 { STRING_COMMA_LEN (".sse2"), PROCESSOR_UNKNOWN,
293f5f65 1029 CPU_SSE2_FLAGS, 0 },
8a2c8fef 1030 { STRING_COMMA_LEN (".sse3"), PROCESSOR_UNKNOWN,
293f5f65 1031 CPU_SSE3_FLAGS, 0 },
af5c13b0
L
1032 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN,
1033 CPU_SSE4A_FLAGS, 0 },
8a2c8fef 1034 { STRING_COMMA_LEN (".ssse3"), PROCESSOR_UNKNOWN,
293f5f65 1035 CPU_SSSE3_FLAGS, 0 },
8a2c8fef 1036 { STRING_COMMA_LEN (".sse4.1"), PROCESSOR_UNKNOWN,
293f5f65 1037 CPU_SSE4_1_FLAGS, 0 },
8a2c8fef 1038 { STRING_COMMA_LEN (".sse4.2"), PROCESSOR_UNKNOWN,
293f5f65 1039 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 1040 { STRING_COMMA_LEN (".sse4"), PROCESSOR_UNKNOWN,
293f5f65 1041 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 1042 { STRING_COMMA_LEN (".avx"), PROCESSOR_UNKNOWN,
293f5f65 1043 CPU_AVX_FLAGS, 0 },
6c30d220 1044 { STRING_COMMA_LEN (".avx2"), PROCESSOR_UNKNOWN,
293f5f65 1045 CPU_AVX2_FLAGS, 0 },
43234a1e 1046 { STRING_COMMA_LEN (".avx512f"), PROCESSOR_UNKNOWN,
293f5f65 1047 CPU_AVX512F_FLAGS, 0 },
43234a1e 1048 { STRING_COMMA_LEN (".avx512cd"), PROCESSOR_UNKNOWN,
293f5f65 1049 CPU_AVX512CD_FLAGS, 0 },
43234a1e 1050 { STRING_COMMA_LEN (".avx512er"), PROCESSOR_UNKNOWN,
293f5f65 1051 CPU_AVX512ER_FLAGS, 0 },
43234a1e 1052 { STRING_COMMA_LEN (".avx512pf"), PROCESSOR_UNKNOWN,
293f5f65 1053 CPU_AVX512PF_FLAGS, 0 },
1dfc6506 1054 { STRING_COMMA_LEN (".avx512dq"), PROCESSOR_UNKNOWN,
293f5f65 1055 CPU_AVX512DQ_FLAGS, 0 },
1dfc6506 1056 { STRING_COMMA_LEN (".avx512bw"), PROCESSOR_UNKNOWN,
293f5f65 1057 CPU_AVX512BW_FLAGS, 0 },
1dfc6506 1058 { STRING_COMMA_LEN (".avx512vl"), PROCESSOR_UNKNOWN,
293f5f65 1059 CPU_AVX512VL_FLAGS, 0 },
8a2c8fef 1060 { STRING_COMMA_LEN (".vmx"), PROCESSOR_UNKNOWN,
293f5f65 1061 CPU_VMX_FLAGS, 0 },
8729a6f6 1062 { STRING_COMMA_LEN (".vmfunc"), PROCESSOR_UNKNOWN,
293f5f65 1063 CPU_VMFUNC_FLAGS, 0 },
8a2c8fef 1064 { STRING_COMMA_LEN (".smx"), PROCESSOR_UNKNOWN,
293f5f65 1065 CPU_SMX_FLAGS, 0 },
8a2c8fef 1066 { STRING_COMMA_LEN (".xsave"), PROCESSOR_UNKNOWN,
293f5f65 1067 CPU_XSAVE_FLAGS, 0 },
c7b8aa3a 1068 { STRING_COMMA_LEN (".xsaveopt"), PROCESSOR_UNKNOWN,
293f5f65 1069 CPU_XSAVEOPT_FLAGS, 0 },
1dfc6506 1070 { STRING_COMMA_LEN (".xsavec"), PROCESSOR_UNKNOWN,
293f5f65 1071 CPU_XSAVEC_FLAGS, 0 },
1dfc6506 1072 { STRING_COMMA_LEN (".xsaves"), PROCESSOR_UNKNOWN,
293f5f65 1073 CPU_XSAVES_FLAGS, 0 },
8a2c8fef 1074 { STRING_COMMA_LEN (".aes"), PROCESSOR_UNKNOWN,
293f5f65 1075 CPU_AES_FLAGS, 0 },
8a2c8fef 1076 { STRING_COMMA_LEN (".pclmul"), PROCESSOR_UNKNOWN,
293f5f65 1077 CPU_PCLMUL_FLAGS, 0 },
8a2c8fef 1078 { STRING_COMMA_LEN (".clmul"), PROCESSOR_UNKNOWN,
293f5f65 1079 CPU_PCLMUL_FLAGS, 1 },
c7b8aa3a 1080 { STRING_COMMA_LEN (".fsgsbase"), PROCESSOR_UNKNOWN,
293f5f65 1081 CPU_FSGSBASE_FLAGS, 0 },
c7b8aa3a 1082 { STRING_COMMA_LEN (".rdrnd"), PROCESSOR_UNKNOWN,
293f5f65 1083 CPU_RDRND_FLAGS, 0 },
c7b8aa3a 1084 { STRING_COMMA_LEN (".f16c"), PROCESSOR_UNKNOWN,
293f5f65 1085 CPU_F16C_FLAGS, 0 },
6c30d220 1086 { STRING_COMMA_LEN (".bmi2"), PROCESSOR_UNKNOWN,
293f5f65 1087 CPU_BMI2_FLAGS, 0 },
8a2c8fef 1088 { STRING_COMMA_LEN (".fma"), PROCESSOR_UNKNOWN,
293f5f65 1089 CPU_FMA_FLAGS, 0 },
8a2c8fef 1090 { STRING_COMMA_LEN (".fma4"), PROCESSOR_UNKNOWN,
293f5f65 1091 CPU_FMA4_FLAGS, 0 },
8a2c8fef 1092 { STRING_COMMA_LEN (".xop"), PROCESSOR_UNKNOWN,
293f5f65 1093 CPU_XOP_FLAGS, 0 },
8a2c8fef 1094 { STRING_COMMA_LEN (".lwp"), PROCESSOR_UNKNOWN,
293f5f65 1095 CPU_LWP_FLAGS, 0 },
8a2c8fef 1096 { STRING_COMMA_LEN (".movbe"), PROCESSOR_UNKNOWN,
293f5f65 1097 CPU_MOVBE_FLAGS, 0 },
60aa667e 1098 { STRING_COMMA_LEN (".cx16"), PROCESSOR_UNKNOWN,
293f5f65 1099 CPU_CX16_FLAGS, 0 },
8a2c8fef 1100 { STRING_COMMA_LEN (".ept"), PROCESSOR_UNKNOWN,
293f5f65 1101 CPU_EPT_FLAGS, 0 },
6c30d220 1102 { STRING_COMMA_LEN (".lzcnt"), PROCESSOR_UNKNOWN,
293f5f65 1103 CPU_LZCNT_FLAGS, 0 },
272a84b1
L
1104 { STRING_COMMA_LEN (".popcnt"), PROCESSOR_UNKNOWN,
1105 CPU_POPCNT_FLAGS, 0 },
42164a71 1106 { STRING_COMMA_LEN (".hle"), PROCESSOR_UNKNOWN,
293f5f65 1107 CPU_HLE_FLAGS, 0 },
42164a71 1108 { STRING_COMMA_LEN (".rtm"), PROCESSOR_UNKNOWN,
293f5f65 1109 CPU_RTM_FLAGS, 0 },
6c30d220 1110 { STRING_COMMA_LEN (".invpcid"), PROCESSOR_UNKNOWN,
293f5f65 1111 CPU_INVPCID_FLAGS, 0 },
8a2c8fef 1112 { STRING_COMMA_LEN (".clflush"), PROCESSOR_UNKNOWN,
293f5f65 1113 CPU_CLFLUSH_FLAGS, 0 },
22109423 1114 { STRING_COMMA_LEN (".nop"), PROCESSOR_UNKNOWN,
293f5f65 1115 CPU_NOP_FLAGS, 0 },
8a2c8fef 1116 { STRING_COMMA_LEN (".syscall"), PROCESSOR_UNKNOWN,
293f5f65 1117 CPU_SYSCALL_FLAGS, 0 },
8a2c8fef 1118 { STRING_COMMA_LEN (".rdtscp"), PROCESSOR_UNKNOWN,
293f5f65 1119 CPU_RDTSCP_FLAGS, 0 },
8a2c8fef 1120 { STRING_COMMA_LEN (".3dnow"), PROCESSOR_UNKNOWN,
293f5f65 1121 CPU_3DNOW_FLAGS, 0 },
8a2c8fef 1122 { STRING_COMMA_LEN (".3dnowa"), PROCESSOR_UNKNOWN,
293f5f65 1123 CPU_3DNOWA_FLAGS, 0 },
8a2c8fef 1124 { STRING_COMMA_LEN (".padlock"), PROCESSOR_UNKNOWN,
293f5f65 1125 CPU_PADLOCK_FLAGS, 0 },
8a2c8fef 1126 { STRING_COMMA_LEN (".pacifica"), PROCESSOR_UNKNOWN,
293f5f65 1127 CPU_SVME_FLAGS, 1 },
8a2c8fef 1128 { STRING_COMMA_LEN (".svme"), PROCESSOR_UNKNOWN,
293f5f65 1129 CPU_SVME_FLAGS, 0 },
8a2c8fef 1130 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN,
293f5f65 1131 CPU_SSE4A_FLAGS, 0 },
8a2c8fef 1132 { STRING_COMMA_LEN (".abm"), PROCESSOR_UNKNOWN,
293f5f65 1133 CPU_ABM_FLAGS, 0 },
87973e9f 1134 { STRING_COMMA_LEN (".bmi"), PROCESSOR_UNKNOWN,
293f5f65 1135 CPU_BMI_FLAGS, 0 },
2a2a0f38 1136 { STRING_COMMA_LEN (".tbm"), PROCESSOR_UNKNOWN,
293f5f65 1137 CPU_TBM_FLAGS, 0 },
e2e1fcde 1138 { STRING_COMMA_LEN (".adx"), PROCESSOR_UNKNOWN,
293f5f65 1139 CPU_ADX_FLAGS, 0 },
e2e1fcde 1140 { STRING_COMMA_LEN (".rdseed"), PROCESSOR_UNKNOWN,
293f5f65 1141 CPU_RDSEED_FLAGS, 0 },
e2e1fcde 1142 { STRING_COMMA_LEN (".prfchw"), PROCESSOR_UNKNOWN,
293f5f65 1143 CPU_PRFCHW_FLAGS, 0 },
5c111e37 1144 { STRING_COMMA_LEN (".smap"), PROCESSOR_UNKNOWN,
293f5f65 1145 CPU_SMAP_FLAGS, 0 },
7e8b059b 1146 { STRING_COMMA_LEN (".mpx"), PROCESSOR_UNKNOWN,
293f5f65 1147 CPU_MPX_FLAGS, 0 },
a0046408 1148 { STRING_COMMA_LEN (".sha"), PROCESSOR_UNKNOWN,
293f5f65 1149 CPU_SHA_FLAGS, 0 },
963f3586 1150 { STRING_COMMA_LEN (".clflushopt"), PROCESSOR_UNKNOWN,
293f5f65 1151 CPU_CLFLUSHOPT_FLAGS, 0 },
dcf893b5 1152 { STRING_COMMA_LEN (".prefetchwt1"), PROCESSOR_UNKNOWN,
293f5f65 1153 CPU_PREFETCHWT1_FLAGS, 0 },
2cf200a4 1154 { STRING_COMMA_LEN (".se1"), PROCESSOR_UNKNOWN,
293f5f65 1155 CPU_SE1_FLAGS, 0 },
c5e7287a 1156 { STRING_COMMA_LEN (".clwb"), PROCESSOR_UNKNOWN,
293f5f65 1157 CPU_CLWB_FLAGS, 0 },
2cc1b5aa 1158 { STRING_COMMA_LEN (".avx512ifma"), PROCESSOR_UNKNOWN,
293f5f65 1159 CPU_AVX512IFMA_FLAGS, 0 },
14f195c9 1160 { STRING_COMMA_LEN (".avx512vbmi"), PROCESSOR_UNKNOWN,
293f5f65 1161 CPU_AVX512VBMI_FLAGS, 0 },
920d2ddc
IT
1162 { STRING_COMMA_LEN (".avx512_4fmaps"), PROCESSOR_UNKNOWN,
1163 CPU_AVX512_4FMAPS_FLAGS, 0 },
47acf0bd
IT
1164 { STRING_COMMA_LEN (".avx512_4vnniw"), PROCESSOR_UNKNOWN,
1165 CPU_AVX512_4VNNIW_FLAGS, 0 },
620214f7
IT
1166 { STRING_COMMA_LEN (".avx512_vpopcntdq"), PROCESSOR_UNKNOWN,
1167 CPU_AVX512_VPOPCNTDQ_FLAGS, 0 },
53467f57
IT
1168 { STRING_COMMA_LEN (".avx512_vbmi2"), PROCESSOR_UNKNOWN,
1169 CPU_AVX512_VBMI2_FLAGS, 0 },
8cfcb765
IT
1170 { STRING_COMMA_LEN (".avx512_vnni"), PROCESSOR_UNKNOWN,
1171 CPU_AVX512_VNNI_FLAGS, 0 },
ee6872be
IT
1172 { STRING_COMMA_LEN (".avx512_bitalg"), PROCESSOR_UNKNOWN,
1173 CPU_AVX512_BITALG_FLAGS, 0 },
58bf9b6a
L
1174 { STRING_COMMA_LEN (".avx_vnni"), PROCESSOR_UNKNOWN,
1175 CPU_AVX_VNNI_FLAGS, 0 },
029f3522 1176 { STRING_COMMA_LEN (".clzero"), PROCESSOR_UNKNOWN,
293f5f65 1177 CPU_CLZERO_FLAGS, 0 },
9916071f 1178 { STRING_COMMA_LEN (".mwaitx"), PROCESSOR_UNKNOWN,
293f5f65 1179 CPU_MWAITX_FLAGS, 0 },
8eab4136 1180 { STRING_COMMA_LEN (".ospke"), PROCESSOR_UNKNOWN,
293f5f65 1181 CPU_OSPKE_FLAGS, 0 },
8bc52696 1182 { STRING_COMMA_LEN (".rdpid"), PROCESSOR_UNKNOWN,
293f5f65 1183 CPU_RDPID_FLAGS, 0 },
6b40c462
L
1184 { STRING_COMMA_LEN (".ptwrite"), PROCESSOR_UNKNOWN,
1185 CPU_PTWRITE_FLAGS, 0 },
d777820b
IT
1186 { STRING_COMMA_LEN (".ibt"), PROCESSOR_UNKNOWN,
1187 CPU_IBT_FLAGS, 0 },
1188 { STRING_COMMA_LEN (".shstk"), PROCESSOR_UNKNOWN,
1189 CPU_SHSTK_FLAGS, 0 },
48521003
IT
1190 { STRING_COMMA_LEN (".gfni"), PROCESSOR_UNKNOWN,
1191 CPU_GFNI_FLAGS, 0 },
8dcf1fad
IT
1192 { STRING_COMMA_LEN (".vaes"), PROCESSOR_UNKNOWN,
1193 CPU_VAES_FLAGS, 0 },
ff1982d5
IT
1194 { STRING_COMMA_LEN (".vpclmulqdq"), PROCESSOR_UNKNOWN,
1195 CPU_VPCLMULQDQ_FLAGS, 0 },
3233d7d0
IT
1196 { STRING_COMMA_LEN (".wbnoinvd"), PROCESSOR_UNKNOWN,
1197 CPU_WBNOINVD_FLAGS, 0 },
be3a8dca
IT
1198 { STRING_COMMA_LEN (".pconfig"), PROCESSOR_UNKNOWN,
1199 CPU_PCONFIG_FLAGS, 0 },
de89d0a3
IT
1200 { STRING_COMMA_LEN (".waitpkg"), PROCESSOR_UNKNOWN,
1201 CPU_WAITPKG_FLAGS, 0 },
c48935d7
IT
1202 { STRING_COMMA_LEN (".cldemote"), PROCESSOR_UNKNOWN,
1203 CPU_CLDEMOTE_FLAGS, 0 },
260cd341
LC
1204 { STRING_COMMA_LEN (".amx_int8"), PROCESSOR_UNKNOWN,
1205 CPU_AMX_INT8_FLAGS, 0 },
1206 { STRING_COMMA_LEN (".amx_bf16"), PROCESSOR_UNKNOWN,
1207 CPU_AMX_BF16_FLAGS, 0 },
1208 { STRING_COMMA_LEN (".amx_tile"), PROCESSOR_UNKNOWN,
1209 CPU_AMX_TILE_FLAGS, 0 },
c0a30a9f
L
1210 { STRING_COMMA_LEN (".movdiri"), PROCESSOR_UNKNOWN,
1211 CPU_MOVDIRI_FLAGS, 0 },
1212 { STRING_COMMA_LEN (".movdir64b"), PROCESSOR_UNKNOWN,
1213 CPU_MOVDIR64B_FLAGS, 0 },
d6aab7a1
XG
1214 { STRING_COMMA_LEN (".avx512_bf16"), PROCESSOR_UNKNOWN,
1215 CPU_AVX512_BF16_FLAGS, 0 },
9186c494
L
1216 { STRING_COMMA_LEN (".avx512_vp2intersect"), PROCESSOR_UNKNOWN,
1217 CPU_AVX512_VP2INTERSECT_FLAGS, 0 },
81d54bb7
CL
1218 { STRING_COMMA_LEN (".tdx"), PROCESSOR_UNKNOWN,
1219 CPU_TDX_FLAGS, 0 },
dd455cf5
L
1220 { STRING_COMMA_LEN (".enqcmd"), PROCESSOR_UNKNOWN,
1221 CPU_ENQCMD_FLAGS, 0 },
4b27d27c
L
1222 { STRING_COMMA_LEN (".serialize"), PROCESSOR_UNKNOWN,
1223 CPU_SERIALIZE_FLAGS, 0 },
142861df
JB
1224 { STRING_COMMA_LEN (".rdpru"), PROCESSOR_UNKNOWN,
1225 CPU_RDPRU_FLAGS, 0 },
1226 { STRING_COMMA_LEN (".mcommit"), PROCESSOR_UNKNOWN,
1227 CPU_MCOMMIT_FLAGS, 0 },
a847e322
JB
1228 { STRING_COMMA_LEN (".sev_es"), PROCESSOR_UNKNOWN,
1229 CPU_SEV_ES_FLAGS, 0 },
bb651e8b
CL
1230 { STRING_COMMA_LEN (".tsxldtrk"), PROCESSOR_UNKNOWN,
1231 CPU_TSXLDTRK_FLAGS, 0 },
c4694f17
TG
1232 { STRING_COMMA_LEN (".kl"), PROCESSOR_UNKNOWN,
1233 CPU_KL_FLAGS, 0 },
1234 { STRING_COMMA_LEN (".widekl"), PROCESSOR_UNKNOWN,
1235 CPU_WIDEKL_FLAGS, 0 },
f64c42a9
LC
1236 { STRING_COMMA_LEN (".uintr"), PROCESSOR_UNKNOWN,
1237 CPU_UINTR_FLAGS, 0 },
c1fa250a
LC
1238 { STRING_COMMA_LEN (".hreset"), PROCESSOR_UNKNOWN,
1239 CPU_HRESET_FLAGS, 0 },
293f5f65
L
1240};
1241
1242static const noarch_entry cpu_noarch[] =
1243{
1244 { STRING_COMMA_LEN ("no87"), CPU_ANY_X87_FLAGS },
1848e567
L
1245 { STRING_COMMA_LEN ("no287"), CPU_ANY_287_FLAGS },
1246 { STRING_COMMA_LEN ("no387"), CPU_ANY_387_FLAGS },
1247 { STRING_COMMA_LEN ("no687"), CPU_ANY_687_FLAGS },
d871f3f4
L
1248 { STRING_COMMA_LEN ("nocmov"), CPU_ANY_CMOV_FLAGS },
1249 { STRING_COMMA_LEN ("nofxsr"), CPU_ANY_FXSR_FLAGS },
293f5f65
L
1250 { STRING_COMMA_LEN ("nommx"), CPU_ANY_MMX_FLAGS },
1251 { STRING_COMMA_LEN ("nosse"), CPU_ANY_SSE_FLAGS },
1848e567
L
1252 { STRING_COMMA_LEN ("nosse2"), CPU_ANY_SSE2_FLAGS },
1253 { STRING_COMMA_LEN ("nosse3"), CPU_ANY_SSE3_FLAGS },
af5c13b0 1254 { STRING_COMMA_LEN ("nosse4a"), CPU_ANY_SSE4A_FLAGS },
1848e567
L
1255 { STRING_COMMA_LEN ("nossse3"), CPU_ANY_SSSE3_FLAGS },
1256 { STRING_COMMA_LEN ("nosse4.1"), CPU_ANY_SSE4_1_FLAGS },
1257 { STRING_COMMA_LEN ("nosse4.2"), CPU_ANY_SSE4_2_FLAGS },
af5c13b0 1258 { STRING_COMMA_LEN ("nosse4"), CPU_ANY_SSE4_1_FLAGS },
293f5f65 1259 { STRING_COMMA_LEN ("noavx"), CPU_ANY_AVX_FLAGS },
1848e567 1260 { STRING_COMMA_LEN ("noavx2"), CPU_ANY_AVX2_FLAGS },
144b71e2
L
1261 { STRING_COMMA_LEN ("noavx512f"), CPU_ANY_AVX512F_FLAGS },
1262 { STRING_COMMA_LEN ("noavx512cd"), CPU_ANY_AVX512CD_FLAGS },
1263 { STRING_COMMA_LEN ("noavx512er"), CPU_ANY_AVX512ER_FLAGS },
1264 { STRING_COMMA_LEN ("noavx512pf"), CPU_ANY_AVX512PF_FLAGS },
1265 { STRING_COMMA_LEN ("noavx512dq"), CPU_ANY_AVX512DQ_FLAGS },
1266 { STRING_COMMA_LEN ("noavx512bw"), CPU_ANY_AVX512BW_FLAGS },
1267 { STRING_COMMA_LEN ("noavx512vl"), CPU_ANY_AVX512VL_FLAGS },
1268 { STRING_COMMA_LEN ("noavx512ifma"), CPU_ANY_AVX512IFMA_FLAGS },
1269 { STRING_COMMA_LEN ("noavx512vbmi"), CPU_ANY_AVX512VBMI_FLAGS },
920d2ddc 1270 { STRING_COMMA_LEN ("noavx512_4fmaps"), CPU_ANY_AVX512_4FMAPS_FLAGS },
47acf0bd 1271 { STRING_COMMA_LEN ("noavx512_4vnniw"), CPU_ANY_AVX512_4VNNIW_FLAGS },
620214f7 1272 { STRING_COMMA_LEN ("noavx512_vpopcntdq"), CPU_ANY_AVX512_VPOPCNTDQ_FLAGS },
53467f57 1273 { STRING_COMMA_LEN ("noavx512_vbmi2"), CPU_ANY_AVX512_VBMI2_FLAGS },
8cfcb765 1274 { STRING_COMMA_LEN ("noavx512_vnni"), CPU_ANY_AVX512_VNNI_FLAGS },
ee6872be 1275 { STRING_COMMA_LEN ("noavx512_bitalg"), CPU_ANY_AVX512_BITALG_FLAGS },
58bf9b6a 1276 { STRING_COMMA_LEN ("noavx_vnni"), CPU_ANY_AVX_VNNI_FLAGS },
d777820b
IT
1277 { STRING_COMMA_LEN ("noibt"), CPU_ANY_IBT_FLAGS },
1278 { STRING_COMMA_LEN ("noshstk"), CPU_ANY_SHSTK_FLAGS },
260cd341
LC
1279 { STRING_COMMA_LEN ("noamx_int8"), CPU_ANY_AMX_INT8_FLAGS },
1280 { STRING_COMMA_LEN ("noamx_bf16"), CPU_ANY_AMX_BF16_FLAGS },
1281 { STRING_COMMA_LEN ("noamx_tile"), CPU_ANY_AMX_TILE_FLAGS },
c0a30a9f
L
1282 { STRING_COMMA_LEN ("nomovdiri"), CPU_ANY_MOVDIRI_FLAGS },
1283 { STRING_COMMA_LEN ("nomovdir64b"), CPU_ANY_MOVDIR64B_FLAGS },
d6aab7a1 1284 { STRING_COMMA_LEN ("noavx512_bf16"), CPU_ANY_AVX512_BF16_FLAGS },
708a2fff
CL
1285 { STRING_COMMA_LEN ("noavx512_vp2intersect"),
1286 CPU_ANY_AVX512_VP2INTERSECT_FLAGS },
81d54bb7 1287 { STRING_COMMA_LEN ("notdx"), CPU_ANY_TDX_FLAGS },
dd455cf5 1288 { STRING_COMMA_LEN ("noenqcmd"), CPU_ANY_ENQCMD_FLAGS },
4b27d27c 1289 { STRING_COMMA_LEN ("noserialize"), CPU_ANY_SERIALIZE_FLAGS },
bb651e8b 1290 { STRING_COMMA_LEN ("notsxldtrk"), CPU_ANY_TSXLDTRK_FLAGS },
c4694f17
TG
1291 { STRING_COMMA_LEN ("nokl"), CPU_ANY_KL_FLAGS },
1292 { STRING_COMMA_LEN ("nowidekl"), CPU_ANY_WIDEKL_FLAGS },
f64c42a9 1293 { STRING_COMMA_LEN ("nouintr"), CPU_ANY_UINTR_FLAGS },
c1fa250a 1294 { STRING_COMMA_LEN ("nohreset"), CPU_ANY_HRESET_FLAGS },
e413e4e9
AM
1295};
1296
704209c0 1297#ifdef I386COFF
a6c24e68
NC
1298/* Like s_lcomm_internal in gas/read.c but the alignment string
1299 is allowed to be optional. */
1300
1301static symbolS *
1302pe_lcomm_internal (int needs_align, symbolS *symbolP, addressT size)
1303{
1304 addressT align = 0;
1305
1306 SKIP_WHITESPACE ();
1307
7ab9ffdd 1308 if (needs_align
a6c24e68
NC
1309 && *input_line_pointer == ',')
1310 {
1311 align = parse_align (needs_align - 1);
7ab9ffdd 1312
a6c24e68
NC
1313 if (align == (addressT) -1)
1314 return NULL;
1315 }
1316 else
1317 {
1318 if (size >= 8)
1319 align = 3;
1320 else if (size >= 4)
1321 align = 2;
1322 else if (size >= 2)
1323 align = 1;
1324 else
1325 align = 0;
1326 }
1327
1328 bss_alloc (symbolP, size, align);
1329 return symbolP;
1330}
1331
704209c0 1332static void
a6c24e68
NC
1333pe_lcomm (int needs_align)
1334{
1335 s_comm_internal (needs_align * 2, pe_lcomm_internal);
1336}
704209c0 1337#endif
a6c24e68 1338
29b0f896
AM
1339const pseudo_typeS md_pseudo_table[] =
1340{
1341#if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
1342 {"align", s_align_bytes, 0},
1343#else
1344 {"align", s_align_ptwo, 0},
1345#endif
1346 {"arch", set_cpu_arch, 0},
1347#ifndef I386COFF
1348 {"bss", s_bss, 0},
a6c24e68
NC
1349#else
1350 {"lcomm", pe_lcomm, 1},
29b0f896
AM
1351#endif
1352 {"ffloat", float_cons, 'f'},
1353 {"dfloat", float_cons, 'd'},
1354 {"tfloat", float_cons, 'x'},
1355 {"value", cons, 2},
d182319b 1356 {"slong", signed_cons, 4},
29b0f896
AM
1357 {"noopt", s_ignore, 0},
1358 {"optim", s_ignore, 0},
1359 {"code16gcc", set_16bit_gcc_code_flag, CODE_16BIT},
1360 {"code16", set_code_flag, CODE_16BIT},
1361 {"code32", set_code_flag, CODE_32BIT},
da5f19a2 1362#ifdef BFD64
29b0f896 1363 {"code64", set_code_flag, CODE_64BIT},
da5f19a2 1364#endif
29b0f896
AM
1365 {"intel_syntax", set_intel_syntax, 1},
1366 {"att_syntax", set_intel_syntax, 0},
1efbbeb4
L
1367 {"intel_mnemonic", set_intel_mnemonic, 1},
1368 {"att_mnemonic", set_intel_mnemonic, 0},
db51cc60
L
1369 {"allow_index_reg", set_allow_index_reg, 1},
1370 {"disallow_index_reg", set_allow_index_reg, 0},
7bab8ab5
JB
1371 {"sse_check", set_check, 0},
1372 {"operand_check", set_check, 1},
3b22753a
L
1373#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
1374 {"largecomm", handle_large_common, 0},
07a53e5c 1375#else
68d20676 1376 {"file", dwarf2_directive_file, 0},
07a53e5c
RH
1377 {"loc", dwarf2_directive_loc, 0},
1378 {"loc_mark_labels", dwarf2_directive_loc_mark_labels, 0},
3b22753a 1379#endif
6482c264
NC
1380#ifdef TE_PE
1381 {"secrel32", pe_directive_secrel, 0},
1382#endif
29b0f896
AM
1383 {0, 0, 0}
1384};
1385
1386/* For interface with expression (). */
1387extern char *input_line_pointer;
1388
1389/* Hash table for instruction mnemonic lookup. */
629310ab 1390static htab_t op_hash;
29b0f896
AM
1391
1392/* Hash table for register lookup. */
629310ab 1393static htab_t reg_hash;
29b0f896 1394\f
ce8a8b2f
AM
1395 /* Various efficient no-op patterns for aligning code labels.
1396 Note: Don't try to assemble the instructions in the comments.
1397 0L and 0w are not legal. */
62a02d25
L
1398static const unsigned char f32_1[] =
1399 {0x90}; /* nop */
1400static const unsigned char f32_2[] =
1401 {0x66,0x90}; /* xchg %ax,%ax */
1402static const unsigned char f32_3[] =
1403 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
1404static const unsigned char f32_4[] =
1405 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
62a02d25
L
1406static const unsigned char f32_6[] =
1407 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
1408static const unsigned char f32_7[] =
1409 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
62a02d25 1410static const unsigned char f16_3[] =
3ae729d5 1411 {0x8d,0x74,0x00}; /* lea 0(%si),%si */
62a02d25 1412static const unsigned char f16_4[] =
3ae729d5
L
1413 {0x8d,0xb4,0x00,0x00}; /* lea 0W(%si),%si */
1414static const unsigned char jump_disp8[] =
1415 {0xeb}; /* jmp disp8 */
1416static const unsigned char jump32_disp32[] =
1417 {0xe9}; /* jmp disp32 */
1418static const unsigned char jump16_disp32[] =
1419 {0x66,0xe9}; /* jmp disp32 */
62a02d25
L
1420/* 32-bit NOPs patterns. */
1421static const unsigned char *const f32_patt[] = {
3ae729d5 1422 f32_1, f32_2, f32_3, f32_4, NULL, f32_6, f32_7
62a02d25
L
1423};
1424/* 16-bit NOPs patterns. */
1425static const unsigned char *const f16_patt[] = {
3ae729d5 1426 f32_1, f32_2, f16_3, f16_4
62a02d25
L
1427};
1428/* nopl (%[re]ax) */
1429static const unsigned char alt_3[] =
1430 {0x0f,0x1f,0x00};
1431/* nopl 0(%[re]ax) */
1432static const unsigned char alt_4[] =
1433 {0x0f,0x1f,0x40,0x00};
1434/* nopl 0(%[re]ax,%[re]ax,1) */
1435static const unsigned char alt_5[] =
1436 {0x0f,0x1f,0x44,0x00,0x00};
1437/* nopw 0(%[re]ax,%[re]ax,1) */
1438static const unsigned char alt_6[] =
1439 {0x66,0x0f,0x1f,0x44,0x00,0x00};
1440/* nopl 0L(%[re]ax) */
1441static const unsigned char alt_7[] =
1442 {0x0f,0x1f,0x80,0x00,0x00,0x00,0x00};
1443/* nopl 0L(%[re]ax,%[re]ax,1) */
1444static const unsigned char alt_8[] =
1445 {0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1446/* nopw 0L(%[re]ax,%[re]ax,1) */
1447static const unsigned char alt_9[] =
1448 {0x66,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1449/* nopw %cs:0L(%[re]ax,%[re]ax,1) */
1450static const unsigned char alt_10[] =
1451 {0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
3ae729d5
L
1452/* data16 nopw %cs:0L(%eax,%eax,1) */
1453static const unsigned char alt_11[] =
1454 {0x66,0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
62a02d25
L
1455/* 32-bit and 64-bit NOPs patterns. */
1456static const unsigned char *const alt_patt[] = {
1457 f32_1, f32_2, alt_3, alt_4, alt_5, alt_6, alt_7, alt_8,
3ae729d5 1458 alt_9, alt_10, alt_11
62a02d25
L
1459};
1460
1461/* Genenerate COUNT bytes of NOPs to WHERE from PATT with the maximum
1462 size of a single NOP instruction MAX_SINGLE_NOP_SIZE. */
1463
1464static void
1465i386_output_nops (char *where, const unsigned char *const *patt,
1466 int count, int max_single_nop_size)
1467
1468{
3ae729d5
L
1469 /* Place the longer NOP first. */
1470 int last;
1471 int offset;
3076e594
NC
1472 const unsigned char *nops;
1473
1474 if (max_single_nop_size < 1)
1475 {
1476 as_fatal (_("i386_output_nops called to generate nops of at most %d bytes!"),
1477 max_single_nop_size);
1478 return;
1479 }
1480
1481 nops = patt[max_single_nop_size - 1];
3ae729d5
L
1482
1483 /* Use the smaller one if the requsted one isn't available. */
1484 if (nops == NULL)
62a02d25 1485 {
3ae729d5
L
1486 max_single_nop_size--;
1487 nops = patt[max_single_nop_size - 1];
62a02d25
L
1488 }
1489
3ae729d5
L
1490 last = count % max_single_nop_size;
1491
1492 count -= last;
1493 for (offset = 0; offset < count; offset += max_single_nop_size)
1494 memcpy (where + offset, nops, max_single_nop_size);
1495
1496 if (last)
1497 {
1498 nops = patt[last - 1];
1499 if (nops == NULL)
1500 {
1501 /* Use the smaller one plus one-byte NOP if the needed one
1502 isn't available. */
1503 last--;
1504 nops = patt[last - 1];
1505 memcpy (where + offset, nops, last);
1506 where[offset + last] = *patt[0];
1507 }
1508 else
1509 memcpy (where + offset, nops, last);
1510 }
62a02d25
L
1511}
1512
3ae729d5
L
1513static INLINE int
1514fits_in_imm7 (offsetT num)
1515{
1516 return (num & 0x7f) == num;
1517}
1518
1519static INLINE int
1520fits_in_imm31 (offsetT num)
1521{
1522 return (num & 0x7fffffff) == num;
1523}
62a02d25
L
1524
1525/* Genenerate COUNT bytes of NOPs to WHERE with the maximum size of a
1526 single NOP instruction LIMIT. */
1527
1528void
3ae729d5 1529i386_generate_nops (fragS *fragP, char *where, offsetT count, int limit)
62a02d25 1530{
3ae729d5 1531 const unsigned char *const *patt = NULL;
62a02d25 1532 int max_single_nop_size;
3ae729d5
L
1533 /* Maximum number of NOPs before switching to jump over NOPs. */
1534 int max_number_of_nops;
62a02d25 1535
3ae729d5 1536 switch (fragP->fr_type)
62a02d25 1537 {
3ae729d5
L
1538 case rs_fill_nop:
1539 case rs_align_code:
1540 break;
e379e5f3
L
1541 case rs_machine_dependent:
1542 /* Allow NOP padding for jumps and calls. */
1543 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
1544 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
1545 break;
1546 /* Fall through. */
3ae729d5 1547 default:
62a02d25
L
1548 return;
1549 }
1550
ccc9c027
L
1551 /* We need to decide which NOP sequence to use for 32bit and
1552 64bit. When -mtune= is used:
4eed87de 1553
76bc74dc
L
1554 1. For PROCESSOR_I386, PROCESSOR_I486, PROCESSOR_PENTIUM and
1555 PROCESSOR_GENERIC32, f32_patt will be used.
80b8656c
L
1556 2. For the rest, alt_patt will be used.
1557
1558 When -mtune= isn't used, alt_patt will be used if
22109423 1559 cpu_arch_isa_flags has CpuNop. Otherwise, f32_patt will
76bc74dc 1560 be used.
ccc9c027
L
1561
1562 When -march= or .arch is used, we can't use anything beyond
1563 cpu_arch_isa_flags. */
1564
1565 if (flag_code == CODE_16BIT)
1566 {
3ae729d5
L
1567 patt = f16_patt;
1568 max_single_nop_size = sizeof (f16_patt) / sizeof (f16_patt[0]);
1569 /* Limit number of NOPs to 2 in 16-bit mode. */
1570 max_number_of_nops = 2;
252b5132 1571 }
33fef721 1572 else
ccc9c027 1573 {
fbf3f584 1574 if (fragP->tc_frag_data.isa == PROCESSOR_UNKNOWN)
ccc9c027
L
1575 {
1576 /* PROCESSOR_UNKNOWN means that all ISAs may be used. */
1577 switch (cpu_arch_tune)
1578 {
1579 case PROCESSOR_UNKNOWN:
1580 /* We use cpu_arch_isa_flags to check if we SHOULD
22109423
L
1581 optimize with nops. */
1582 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1583 patt = alt_patt;
ccc9c027
L
1584 else
1585 patt = f32_patt;
1586 break;
ccc9c027
L
1587 case PROCESSOR_PENTIUM4:
1588 case PROCESSOR_NOCONA:
ef05d495 1589 case PROCESSOR_CORE:
76bc74dc 1590 case PROCESSOR_CORE2:
bd5295b2 1591 case PROCESSOR_COREI7:
3632d14b 1592 case PROCESSOR_L1OM:
7a9068fe 1593 case PROCESSOR_K1OM:
76bc74dc 1594 case PROCESSOR_GENERIC64:
ccc9c027
L
1595 case PROCESSOR_K6:
1596 case PROCESSOR_ATHLON:
1597 case PROCESSOR_K8:
4eed87de 1598 case PROCESSOR_AMDFAM10:
8aedb9fe 1599 case PROCESSOR_BD:
029f3522 1600 case PROCESSOR_ZNVER:
7b458c12 1601 case PROCESSOR_BT:
80b8656c 1602 patt = alt_patt;
ccc9c027 1603 break;
76bc74dc 1604 case PROCESSOR_I386:
ccc9c027
L
1605 case PROCESSOR_I486:
1606 case PROCESSOR_PENTIUM:
2dde1948 1607 case PROCESSOR_PENTIUMPRO:
81486035 1608 case PROCESSOR_IAMCU:
ccc9c027
L
1609 case PROCESSOR_GENERIC32:
1610 patt = f32_patt;
1611 break;
4eed87de 1612 }
ccc9c027
L
1613 }
1614 else
1615 {
fbf3f584 1616 switch (fragP->tc_frag_data.tune)
ccc9c027
L
1617 {
1618 case PROCESSOR_UNKNOWN:
e6a14101 1619 /* When cpu_arch_isa is set, cpu_arch_tune shouldn't be
ccc9c027
L
1620 PROCESSOR_UNKNOWN. */
1621 abort ();
1622 break;
1623
76bc74dc 1624 case PROCESSOR_I386:
ccc9c027
L
1625 case PROCESSOR_I486:
1626 case PROCESSOR_PENTIUM:
81486035 1627 case PROCESSOR_IAMCU:
ccc9c027
L
1628 case PROCESSOR_K6:
1629 case PROCESSOR_ATHLON:
1630 case PROCESSOR_K8:
4eed87de 1631 case PROCESSOR_AMDFAM10:
8aedb9fe 1632 case PROCESSOR_BD:
029f3522 1633 case PROCESSOR_ZNVER:
7b458c12 1634 case PROCESSOR_BT:
ccc9c027
L
1635 case PROCESSOR_GENERIC32:
1636 /* We use cpu_arch_isa_flags to check if we CAN optimize
22109423
L
1637 with nops. */
1638 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1639 patt = alt_patt;
ccc9c027
L
1640 else
1641 patt = f32_patt;
1642 break;
76bc74dc
L
1643 case PROCESSOR_PENTIUMPRO:
1644 case PROCESSOR_PENTIUM4:
1645 case PROCESSOR_NOCONA:
1646 case PROCESSOR_CORE:
ef05d495 1647 case PROCESSOR_CORE2:
bd5295b2 1648 case PROCESSOR_COREI7:
3632d14b 1649 case PROCESSOR_L1OM:
7a9068fe 1650 case PROCESSOR_K1OM:
22109423 1651 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1652 patt = alt_patt;
ccc9c027
L
1653 else
1654 patt = f32_patt;
1655 break;
1656 case PROCESSOR_GENERIC64:
80b8656c 1657 patt = alt_patt;
ccc9c027 1658 break;
4eed87de 1659 }
ccc9c027
L
1660 }
1661
76bc74dc
L
1662 if (patt == f32_patt)
1663 {
3ae729d5
L
1664 max_single_nop_size = sizeof (f32_patt) / sizeof (f32_patt[0]);
1665 /* Limit number of NOPs to 2 for older processors. */
1666 max_number_of_nops = 2;
76bc74dc
L
1667 }
1668 else
1669 {
3ae729d5
L
1670 max_single_nop_size = sizeof (alt_patt) / sizeof (alt_patt[0]);
1671 /* Limit number of NOPs to 7 for newer processors. */
1672 max_number_of_nops = 7;
1673 }
1674 }
1675
1676 if (limit == 0)
1677 limit = max_single_nop_size;
1678
1679 if (fragP->fr_type == rs_fill_nop)
1680 {
1681 /* Output NOPs for .nop directive. */
1682 if (limit > max_single_nop_size)
1683 {
1684 as_bad_where (fragP->fr_file, fragP->fr_line,
1685 _("invalid single nop size: %d "
1686 "(expect within [0, %d])"),
1687 limit, max_single_nop_size);
1688 return;
1689 }
1690 }
e379e5f3 1691 else if (fragP->fr_type != rs_machine_dependent)
3ae729d5
L
1692 fragP->fr_var = count;
1693
1694 if ((count / max_single_nop_size) > max_number_of_nops)
1695 {
1696 /* Generate jump over NOPs. */
1697 offsetT disp = count - 2;
1698 if (fits_in_imm7 (disp))
1699 {
1700 /* Use "jmp disp8" if possible. */
1701 count = disp;
1702 where[0] = jump_disp8[0];
1703 where[1] = count;
1704 where += 2;
1705 }
1706 else
1707 {
1708 unsigned int size_of_jump;
1709
1710 if (flag_code == CODE_16BIT)
1711 {
1712 where[0] = jump16_disp32[0];
1713 where[1] = jump16_disp32[1];
1714 size_of_jump = 2;
1715 }
1716 else
1717 {
1718 where[0] = jump32_disp32[0];
1719 size_of_jump = 1;
1720 }
1721
1722 count -= size_of_jump + 4;
1723 if (!fits_in_imm31 (count))
1724 {
1725 as_bad_where (fragP->fr_file, fragP->fr_line,
1726 _("jump over nop padding out of range"));
1727 return;
1728 }
1729
1730 md_number_to_chars (where + size_of_jump, count, 4);
1731 where += size_of_jump + 4;
76bc74dc 1732 }
ccc9c027 1733 }
3ae729d5
L
1734
1735 /* Generate multiple NOPs. */
1736 i386_output_nops (where, patt, count, limit);
252b5132
RH
1737}
1738
c6fb90c8 1739static INLINE int
0dfbf9d7 1740operand_type_all_zero (const union i386_operand_type *x)
40fb9820 1741{
0dfbf9d7 1742 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1743 {
1744 case 3:
0dfbf9d7 1745 if (x->array[2])
c6fb90c8 1746 return 0;
1a0670f3 1747 /* Fall through. */
c6fb90c8 1748 case 2:
0dfbf9d7 1749 if (x->array[1])
c6fb90c8 1750 return 0;
1a0670f3 1751 /* Fall through. */
c6fb90c8 1752 case 1:
0dfbf9d7 1753 return !x->array[0];
c6fb90c8
L
1754 default:
1755 abort ();
1756 }
40fb9820
L
1757}
1758
c6fb90c8 1759static INLINE void
0dfbf9d7 1760operand_type_set (union i386_operand_type *x, unsigned int v)
40fb9820 1761{
0dfbf9d7 1762 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1763 {
1764 case 3:
0dfbf9d7 1765 x->array[2] = v;
1a0670f3 1766 /* Fall through. */
c6fb90c8 1767 case 2:
0dfbf9d7 1768 x->array[1] = v;
1a0670f3 1769 /* Fall through. */
c6fb90c8 1770 case 1:
0dfbf9d7 1771 x->array[0] = v;
1a0670f3 1772 /* Fall through. */
c6fb90c8
L
1773 break;
1774 default:
1775 abort ();
1776 }
bab6aec1
JB
1777
1778 x->bitfield.class = ClassNone;
75e5731b 1779 x->bitfield.instance = InstanceNone;
c6fb90c8 1780}
40fb9820 1781
c6fb90c8 1782static INLINE int
0dfbf9d7
L
1783operand_type_equal (const union i386_operand_type *x,
1784 const union i386_operand_type *y)
c6fb90c8 1785{
0dfbf9d7 1786 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1787 {
1788 case 3:
0dfbf9d7 1789 if (x->array[2] != y->array[2])
c6fb90c8 1790 return 0;
1a0670f3 1791 /* Fall through. */
c6fb90c8 1792 case 2:
0dfbf9d7 1793 if (x->array[1] != y->array[1])
c6fb90c8 1794 return 0;
1a0670f3 1795 /* Fall through. */
c6fb90c8 1796 case 1:
0dfbf9d7 1797 return x->array[0] == y->array[0];
c6fb90c8
L
1798 break;
1799 default:
1800 abort ();
1801 }
1802}
40fb9820 1803
0dfbf9d7
L
1804static INLINE int
1805cpu_flags_all_zero (const union i386_cpu_flags *x)
1806{
1807 switch (ARRAY_SIZE(x->array))
1808 {
53467f57
IT
1809 case 4:
1810 if (x->array[3])
1811 return 0;
1812 /* Fall through. */
0dfbf9d7
L
1813 case 3:
1814 if (x->array[2])
1815 return 0;
1a0670f3 1816 /* Fall through. */
0dfbf9d7
L
1817 case 2:
1818 if (x->array[1])
1819 return 0;
1a0670f3 1820 /* Fall through. */
0dfbf9d7
L
1821 case 1:
1822 return !x->array[0];
1823 default:
1824 abort ();
1825 }
1826}
1827
0dfbf9d7
L
1828static INLINE int
1829cpu_flags_equal (const union i386_cpu_flags *x,
1830 const union i386_cpu_flags *y)
1831{
1832 switch (ARRAY_SIZE(x->array))
1833 {
53467f57
IT
1834 case 4:
1835 if (x->array[3] != y->array[3])
1836 return 0;
1837 /* Fall through. */
0dfbf9d7
L
1838 case 3:
1839 if (x->array[2] != y->array[2])
1840 return 0;
1a0670f3 1841 /* Fall through. */
0dfbf9d7
L
1842 case 2:
1843 if (x->array[1] != y->array[1])
1844 return 0;
1a0670f3 1845 /* Fall through. */
0dfbf9d7
L
1846 case 1:
1847 return x->array[0] == y->array[0];
1848 break;
1849 default:
1850 abort ();
1851 }
1852}
c6fb90c8
L
1853
1854static INLINE int
1855cpu_flags_check_cpu64 (i386_cpu_flags f)
1856{
1857 return !((flag_code == CODE_64BIT && f.bitfield.cpuno64)
1858 || (flag_code != CODE_64BIT && f.bitfield.cpu64));
40fb9820
L
1859}
1860
c6fb90c8
L
1861static INLINE i386_cpu_flags
1862cpu_flags_and (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1863{
c6fb90c8
L
1864 switch (ARRAY_SIZE (x.array))
1865 {
53467f57
IT
1866 case 4:
1867 x.array [3] &= y.array [3];
1868 /* Fall through. */
c6fb90c8
L
1869 case 3:
1870 x.array [2] &= y.array [2];
1a0670f3 1871 /* Fall through. */
c6fb90c8
L
1872 case 2:
1873 x.array [1] &= y.array [1];
1a0670f3 1874 /* Fall through. */
c6fb90c8
L
1875 case 1:
1876 x.array [0] &= y.array [0];
1877 break;
1878 default:
1879 abort ();
1880 }
1881 return x;
1882}
40fb9820 1883
c6fb90c8
L
1884static INLINE i386_cpu_flags
1885cpu_flags_or (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1886{
c6fb90c8 1887 switch (ARRAY_SIZE (x.array))
40fb9820 1888 {
53467f57
IT
1889 case 4:
1890 x.array [3] |= y.array [3];
1891 /* Fall through. */
c6fb90c8
L
1892 case 3:
1893 x.array [2] |= y.array [2];
1a0670f3 1894 /* Fall through. */
c6fb90c8
L
1895 case 2:
1896 x.array [1] |= y.array [1];
1a0670f3 1897 /* Fall through. */
c6fb90c8
L
1898 case 1:
1899 x.array [0] |= y.array [0];
40fb9820
L
1900 break;
1901 default:
1902 abort ();
1903 }
40fb9820
L
1904 return x;
1905}
1906
309d3373
JB
1907static INLINE i386_cpu_flags
1908cpu_flags_and_not (i386_cpu_flags x, i386_cpu_flags y)
1909{
1910 switch (ARRAY_SIZE (x.array))
1911 {
53467f57
IT
1912 case 4:
1913 x.array [3] &= ~y.array [3];
1914 /* Fall through. */
309d3373
JB
1915 case 3:
1916 x.array [2] &= ~y.array [2];
1a0670f3 1917 /* Fall through. */
309d3373
JB
1918 case 2:
1919 x.array [1] &= ~y.array [1];
1a0670f3 1920 /* Fall through. */
309d3373
JB
1921 case 1:
1922 x.array [0] &= ~y.array [0];
1923 break;
1924 default:
1925 abort ();
1926 }
1927 return x;
1928}
1929
6c0946d0
JB
1930static const i386_cpu_flags avx512 = CPU_ANY_AVX512F_FLAGS;
1931
c0f3af97
L
1932#define CPU_FLAGS_ARCH_MATCH 0x1
1933#define CPU_FLAGS_64BIT_MATCH 0x2
1934
c0f3af97 1935#define CPU_FLAGS_PERFECT_MATCH \
db12e14e 1936 (CPU_FLAGS_ARCH_MATCH | CPU_FLAGS_64BIT_MATCH)
c0f3af97
L
1937
1938/* Return CPU flags match bits. */
3629bb00 1939
40fb9820 1940static int
d3ce72d0 1941cpu_flags_match (const insn_template *t)
40fb9820 1942{
c0f3af97
L
1943 i386_cpu_flags x = t->cpu_flags;
1944 int match = cpu_flags_check_cpu64 (x) ? CPU_FLAGS_64BIT_MATCH : 0;
40fb9820
L
1945
1946 x.bitfield.cpu64 = 0;
1947 x.bitfield.cpuno64 = 0;
1948
0dfbf9d7 1949 if (cpu_flags_all_zero (&x))
c0f3af97
L
1950 {
1951 /* This instruction is available on all archs. */
db12e14e 1952 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1953 }
3629bb00
L
1954 else
1955 {
c0f3af97 1956 /* This instruction is available only on some archs. */
3629bb00
L
1957 i386_cpu_flags cpu = cpu_arch_flags;
1958
ab592e75
JB
1959 /* AVX512VL is no standalone feature - match it and then strip it. */
1960 if (x.bitfield.cpuavx512vl && !cpu.bitfield.cpuavx512vl)
1961 return match;
1962 x.bitfield.cpuavx512vl = 0;
1963
3629bb00 1964 cpu = cpu_flags_and (x, cpu);
c0f3af97
L
1965 if (!cpu_flags_all_zero (&cpu))
1966 {
57392598 1967 if (x.bitfield.cpuavx)
a5ff0eb2 1968 {
929f69fa 1969 /* We need to check a few extra flags with AVX. */
b9d49817 1970 if (cpu.bitfield.cpuavx
40d231b4
JB
1971 && (!t->opcode_modifier.sse2avx
1972 || (sse2avx && !i.prefix[DATA_PREFIX]))
b9d49817 1973 && (!x.bitfield.cpuaes || cpu.bitfield.cpuaes)
929f69fa 1974 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
b9d49817
JB
1975 && (!x.bitfield.cpupclmul || cpu.bitfield.cpupclmul))
1976 match |= CPU_FLAGS_ARCH_MATCH;
a5ff0eb2 1977 }
929f69fa
JB
1978 else if (x.bitfield.cpuavx512f)
1979 {
1980 /* We need to check a few extra flags with AVX512F. */
1981 if (cpu.bitfield.cpuavx512f
1982 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
1983 && (!x.bitfield.cpuvaes || cpu.bitfield.cpuvaes)
1984 && (!x.bitfield.cpuvpclmulqdq || cpu.bitfield.cpuvpclmulqdq))
1985 match |= CPU_FLAGS_ARCH_MATCH;
1986 }
a5ff0eb2 1987 else
db12e14e 1988 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1989 }
3629bb00 1990 }
c0f3af97 1991 return match;
40fb9820
L
1992}
1993
c6fb90c8
L
1994static INLINE i386_operand_type
1995operand_type_and (i386_operand_type x, i386_operand_type y)
40fb9820 1996{
bab6aec1
JB
1997 if (x.bitfield.class != y.bitfield.class)
1998 x.bitfield.class = ClassNone;
75e5731b
JB
1999 if (x.bitfield.instance != y.bitfield.instance)
2000 x.bitfield.instance = InstanceNone;
bab6aec1 2001
c6fb90c8
L
2002 switch (ARRAY_SIZE (x.array))
2003 {
2004 case 3:
2005 x.array [2] &= y.array [2];
1a0670f3 2006 /* Fall through. */
c6fb90c8
L
2007 case 2:
2008 x.array [1] &= y.array [1];
1a0670f3 2009 /* Fall through. */
c6fb90c8
L
2010 case 1:
2011 x.array [0] &= y.array [0];
2012 break;
2013 default:
2014 abort ();
2015 }
2016 return x;
40fb9820
L
2017}
2018
73053c1f
JB
2019static INLINE i386_operand_type
2020operand_type_and_not (i386_operand_type x, i386_operand_type y)
2021{
bab6aec1 2022 gas_assert (y.bitfield.class == ClassNone);
75e5731b 2023 gas_assert (y.bitfield.instance == InstanceNone);
bab6aec1 2024
73053c1f
JB
2025 switch (ARRAY_SIZE (x.array))
2026 {
2027 case 3:
2028 x.array [2] &= ~y.array [2];
2029 /* Fall through. */
2030 case 2:
2031 x.array [1] &= ~y.array [1];
2032 /* Fall through. */
2033 case 1:
2034 x.array [0] &= ~y.array [0];
2035 break;
2036 default:
2037 abort ();
2038 }
2039 return x;
2040}
2041
c6fb90c8
L
2042static INLINE i386_operand_type
2043operand_type_or (i386_operand_type x, i386_operand_type y)
40fb9820 2044{
bab6aec1
JB
2045 gas_assert (x.bitfield.class == ClassNone ||
2046 y.bitfield.class == ClassNone ||
2047 x.bitfield.class == y.bitfield.class);
75e5731b
JB
2048 gas_assert (x.bitfield.instance == InstanceNone ||
2049 y.bitfield.instance == InstanceNone ||
2050 x.bitfield.instance == y.bitfield.instance);
bab6aec1 2051
c6fb90c8 2052 switch (ARRAY_SIZE (x.array))
40fb9820 2053 {
c6fb90c8
L
2054 case 3:
2055 x.array [2] |= y.array [2];
1a0670f3 2056 /* Fall through. */
c6fb90c8
L
2057 case 2:
2058 x.array [1] |= y.array [1];
1a0670f3 2059 /* Fall through. */
c6fb90c8
L
2060 case 1:
2061 x.array [0] |= y.array [0];
40fb9820
L
2062 break;
2063 default:
2064 abort ();
2065 }
c6fb90c8
L
2066 return x;
2067}
40fb9820 2068
c6fb90c8
L
2069static INLINE i386_operand_type
2070operand_type_xor (i386_operand_type x, i386_operand_type y)
2071{
bab6aec1 2072 gas_assert (y.bitfield.class == ClassNone);
75e5731b 2073 gas_assert (y.bitfield.instance == InstanceNone);
bab6aec1 2074
c6fb90c8
L
2075 switch (ARRAY_SIZE (x.array))
2076 {
2077 case 3:
2078 x.array [2] ^= y.array [2];
1a0670f3 2079 /* Fall through. */
c6fb90c8
L
2080 case 2:
2081 x.array [1] ^= y.array [1];
1a0670f3 2082 /* Fall through. */
c6fb90c8
L
2083 case 1:
2084 x.array [0] ^= y.array [0];
2085 break;
2086 default:
2087 abort ();
2088 }
40fb9820
L
2089 return x;
2090}
2091
40fb9820 2092static const i386_operand_type disp16_32 = OPERAND_TYPE_DISP16_32;
bab6aec1
JB
2093static const i386_operand_type anydisp = OPERAND_TYPE_ANYDISP;
2094static const i386_operand_type anyimm = OPERAND_TYPE_ANYIMM;
40fb9820 2095static const i386_operand_type regxmm = OPERAND_TYPE_REGXMM;
43234a1e 2096static const i386_operand_type regmask = OPERAND_TYPE_REGMASK;
40fb9820
L
2097static const i386_operand_type imm8 = OPERAND_TYPE_IMM8;
2098static const i386_operand_type imm8s = OPERAND_TYPE_IMM8S;
2099static const i386_operand_type imm16 = OPERAND_TYPE_IMM16;
2100static const i386_operand_type imm32 = OPERAND_TYPE_IMM32;
2101static const i386_operand_type imm32s = OPERAND_TYPE_IMM32S;
2102static const i386_operand_type imm64 = OPERAND_TYPE_IMM64;
2103static const i386_operand_type imm16_32 = OPERAND_TYPE_IMM16_32;
2104static const i386_operand_type imm16_32s = OPERAND_TYPE_IMM16_32S;
2105static const i386_operand_type imm16_32_32s = OPERAND_TYPE_IMM16_32_32S;
2106
2107enum operand_type
2108{
2109 reg,
40fb9820
L
2110 imm,
2111 disp,
2112 anymem
2113};
2114
c6fb90c8 2115static INLINE int
40fb9820
L
2116operand_type_check (i386_operand_type t, enum operand_type c)
2117{
2118 switch (c)
2119 {
2120 case reg:
bab6aec1 2121 return t.bitfield.class == Reg;
40fb9820 2122
40fb9820
L
2123 case imm:
2124 return (t.bitfield.imm8
2125 || t.bitfield.imm8s
2126 || t.bitfield.imm16
2127 || t.bitfield.imm32
2128 || t.bitfield.imm32s
2129 || t.bitfield.imm64);
2130
2131 case disp:
2132 return (t.bitfield.disp8
2133 || t.bitfield.disp16
2134 || t.bitfield.disp32
2135 || t.bitfield.disp32s
2136 || t.bitfield.disp64);
2137
2138 case anymem:
2139 return (t.bitfield.disp8
2140 || t.bitfield.disp16
2141 || t.bitfield.disp32
2142 || t.bitfield.disp32s
2143 || t.bitfield.disp64
2144 || t.bitfield.baseindex);
2145
2146 default:
2147 abort ();
2148 }
2cfe26b6
AM
2149
2150 return 0;
40fb9820
L
2151}
2152
7a54636a
L
2153/* Return 1 if there is no conflict in 8bit/16bit/32bit/64bit/80bit size
2154 between operand GIVEN and opeand WANTED for instruction template T. */
5c07affc
L
2155
2156static INLINE int
7a54636a
L
2157match_operand_size (const insn_template *t, unsigned int wanted,
2158 unsigned int given)
5c07affc 2159{
3ac21baa
JB
2160 return !((i.types[given].bitfield.byte
2161 && !t->operand_types[wanted].bitfield.byte)
2162 || (i.types[given].bitfield.word
2163 && !t->operand_types[wanted].bitfield.word)
2164 || (i.types[given].bitfield.dword
2165 && !t->operand_types[wanted].bitfield.dword)
2166 || (i.types[given].bitfield.qword
2167 && !t->operand_types[wanted].bitfield.qword)
2168 || (i.types[given].bitfield.tbyte
2169 && !t->operand_types[wanted].bitfield.tbyte));
5c07affc
L
2170}
2171
dd40ce22
L
2172/* Return 1 if there is no conflict in SIMD register between operand
2173 GIVEN and opeand WANTED for instruction template T. */
1b54b8d7
JB
2174
2175static INLINE int
dd40ce22
L
2176match_simd_size (const insn_template *t, unsigned int wanted,
2177 unsigned int given)
1b54b8d7 2178{
3ac21baa
JB
2179 return !((i.types[given].bitfield.xmmword
2180 && !t->operand_types[wanted].bitfield.xmmword)
2181 || (i.types[given].bitfield.ymmword
2182 && !t->operand_types[wanted].bitfield.ymmword)
2183 || (i.types[given].bitfield.zmmword
260cd341
LC
2184 && !t->operand_types[wanted].bitfield.zmmword)
2185 || (i.types[given].bitfield.tmmword
2186 && !t->operand_types[wanted].bitfield.tmmword));
1b54b8d7
JB
2187}
2188
7a54636a
L
2189/* Return 1 if there is no conflict in any size between operand GIVEN
2190 and opeand WANTED for instruction template T. */
5c07affc
L
2191
2192static INLINE int
dd40ce22
L
2193match_mem_size (const insn_template *t, unsigned int wanted,
2194 unsigned int given)
5c07affc 2195{
7a54636a 2196 return (match_operand_size (t, wanted, given)
3ac21baa 2197 && !((i.types[given].bitfield.unspecified
5273a3cd 2198 && !i.broadcast.type
3ac21baa
JB
2199 && !t->operand_types[wanted].bitfield.unspecified)
2200 || (i.types[given].bitfield.fword
2201 && !t->operand_types[wanted].bitfield.fword)
1b54b8d7
JB
2202 /* For scalar opcode templates to allow register and memory
2203 operands at the same time, some special casing is needed
d6793fa1
JB
2204 here. Also for v{,p}broadcast*, {,v}pmov{s,z}*, and
2205 down-conversion vpmov*. */
3528c362 2206 || ((t->operand_types[wanted].bitfield.class == RegSIMD
bc49bfd8
JB
2207 && t->operand_types[wanted].bitfield.byte
2208 + t->operand_types[wanted].bitfield.word
2209 + t->operand_types[wanted].bitfield.dword
2210 + t->operand_types[wanted].bitfield.qword
2211 > !!t->opcode_modifier.broadcast)
3ac21baa
JB
2212 ? (i.types[given].bitfield.xmmword
2213 || i.types[given].bitfield.ymmword
2214 || i.types[given].bitfield.zmmword)
2215 : !match_simd_size(t, wanted, given))));
5c07affc
L
2216}
2217
3ac21baa
JB
2218/* Return value has MATCH_STRAIGHT set if there is no size conflict on any
2219 operands for instruction template T, and it has MATCH_REVERSE set if there
2220 is no size conflict on any operands for the template with operands reversed
2221 (and the template allows for reversing in the first place). */
5c07affc 2222
3ac21baa
JB
2223#define MATCH_STRAIGHT 1
2224#define MATCH_REVERSE 2
2225
2226static INLINE unsigned int
d3ce72d0 2227operand_size_match (const insn_template *t)
5c07affc 2228{
3ac21baa 2229 unsigned int j, match = MATCH_STRAIGHT;
5c07affc 2230
0cfa3eb3 2231 /* Don't check non-absolute jump instructions. */
5c07affc 2232 if (t->opcode_modifier.jump
0cfa3eb3 2233 && t->opcode_modifier.jump != JUMP_ABSOLUTE)
5c07affc
L
2234 return match;
2235
2236 /* Check memory and accumulator operand size. */
2237 for (j = 0; j < i.operands; j++)
2238 {
3528c362
JB
2239 if (i.types[j].bitfield.class != Reg
2240 && i.types[j].bitfield.class != RegSIMD
601e8564 2241 && t->opcode_modifier.anysize)
5c07affc
L
2242 continue;
2243
bab6aec1 2244 if (t->operand_types[j].bitfield.class == Reg
7a54636a 2245 && !match_operand_size (t, j, j))
5c07affc
L
2246 {
2247 match = 0;
2248 break;
2249 }
2250
3528c362 2251 if (t->operand_types[j].bitfield.class == RegSIMD
3ac21baa 2252 && !match_simd_size (t, j, j))
1b54b8d7
JB
2253 {
2254 match = 0;
2255 break;
2256 }
2257
75e5731b 2258 if (t->operand_types[j].bitfield.instance == Accum
7a54636a 2259 && (!match_operand_size (t, j, j) || !match_simd_size (t, j, j)))
1b54b8d7
JB
2260 {
2261 match = 0;
2262 break;
2263 }
2264
c48dadc9 2265 if ((i.flags[j] & Operand_Mem) && !match_mem_size (t, j, j))
5c07affc
L
2266 {
2267 match = 0;
2268 break;
2269 }
2270 }
2271
3ac21baa 2272 if (!t->opcode_modifier.d)
891edac4 2273 {
dc1e8a47 2274 mismatch:
3ac21baa
JB
2275 if (!match)
2276 i.error = operand_size_mismatch;
2277 return match;
891edac4 2278 }
5c07affc
L
2279
2280 /* Check reverse. */
f5eb1d70 2281 gas_assert (i.operands >= 2 && i.operands <= 3);
5c07affc 2282
f5eb1d70 2283 for (j = 0; j < i.operands; j++)
5c07affc 2284 {
f5eb1d70
JB
2285 unsigned int given = i.operands - j - 1;
2286
bab6aec1 2287 if (t->operand_types[j].bitfield.class == Reg
f5eb1d70 2288 && !match_operand_size (t, j, given))
891edac4 2289 goto mismatch;
5c07affc 2290
3528c362 2291 if (t->operand_types[j].bitfield.class == RegSIMD
f5eb1d70 2292 && !match_simd_size (t, j, given))
dbbc8b7e
JB
2293 goto mismatch;
2294
75e5731b 2295 if (t->operand_types[j].bitfield.instance == Accum
f5eb1d70
JB
2296 && (!match_operand_size (t, j, given)
2297 || !match_simd_size (t, j, given)))
dbbc8b7e
JB
2298 goto mismatch;
2299
f5eb1d70 2300 if ((i.flags[given] & Operand_Mem) && !match_mem_size (t, j, given))
891edac4 2301 goto mismatch;
5c07affc
L
2302 }
2303
3ac21baa 2304 return match | MATCH_REVERSE;
5c07affc
L
2305}
2306
c6fb90c8 2307static INLINE int
40fb9820
L
2308operand_type_match (i386_operand_type overlap,
2309 i386_operand_type given)
2310{
2311 i386_operand_type temp = overlap;
2312
7d5e4556 2313 temp.bitfield.unspecified = 0;
5c07affc
L
2314 temp.bitfield.byte = 0;
2315 temp.bitfield.word = 0;
2316 temp.bitfield.dword = 0;
2317 temp.bitfield.fword = 0;
2318 temp.bitfield.qword = 0;
2319 temp.bitfield.tbyte = 0;
2320 temp.bitfield.xmmword = 0;
c0f3af97 2321 temp.bitfield.ymmword = 0;
43234a1e 2322 temp.bitfield.zmmword = 0;
260cd341 2323 temp.bitfield.tmmword = 0;
0dfbf9d7 2324 if (operand_type_all_zero (&temp))
891edac4 2325 goto mismatch;
40fb9820 2326
6f2f06be 2327 if (given.bitfield.baseindex == overlap.bitfield.baseindex)
891edac4
L
2328 return 1;
2329
dc1e8a47 2330 mismatch:
a65babc9 2331 i.error = operand_type_mismatch;
891edac4 2332 return 0;
40fb9820
L
2333}
2334
7d5e4556 2335/* If given types g0 and g1 are registers they must be of the same type
10c17abd 2336 unless the expected operand type register overlap is null.
5de4d9ef 2337 Some Intel syntax memory operand size checking also happens here. */
40fb9820 2338
c6fb90c8 2339static INLINE int
dc821c5f 2340operand_type_register_match (i386_operand_type g0,
40fb9820 2341 i386_operand_type t0,
40fb9820
L
2342 i386_operand_type g1,
2343 i386_operand_type t1)
2344{
bab6aec1 2345 if (g0.bitfield.class != Reg
3528c362 2346 && g0.bitfield.class != RegSIMD
10c17abd
JB
2347 && (!operand_type_check (g0, anymem)
2348 || g0.bitfield.unspecified
5de4d9ef
JB
2349 || (t0.bitfield.class != Reg
2350 && t0.bitfield.class != RegSIMD)))
40fb9820
L
2351 return 1;
2352
bab6aec1 2353 if (g1.bitfield.class != Reg
3528c362 2354 && g1.bitfield.class != RegSIMD
10c17abd
JB
2355 && (!operand_type_check (g1, anymem)
2356 || g1.bitfield.unspecified
5de4d9ef
JB
2357 || (t1.bitfield.class != Reg
2358 && t1.bitfield.class != RegSIMD)))
40fb9820
L
2359 return 1;
2360
dc821c5f
JB
2361 if (g0.bitfield.byte == g1.bitfield.byte
2362 && g0.bitfield.word == g1.bitfield.word
2363 && g0.bitfield.dword == g1.bitfield.dword
10c17abd
JB
2364 && g0.bitfield.qword == g1.bitfield.qword
2365 && g0.bitfield.xmmword == g1.bitfield.xmmword
2366 && g0.bitfield.ymmword == g1.bitfield.ymmword
2367 && g0.bitfield.zmmword == g1.bitfield.zmmword)
40fb9820
L
2368 return 1;
2369
dc821c5f
JB
2370 if (!(t0.bitfield.byte & t1.bitfield.byte)
2371 && !(t0.bitfield.word & t1.bitfield.word)
2372 && !(t0.bitfield.dword & t1.bitfield.dword)
10c17abd
JB
2373 && !(t0.bitfield.qword & t1.bitfield.qword)
2374 && !(t0.bitfield.xmmword & t1.bitfield.xmmword)
2375 && !(t0.bitfield.ymmword & t1.bitfield.ymmword)
2376 && !(t0.bitfield.zmmword & t1.bitfield.zmmword))
891edac4
L
2377 return 1;
2378
a65babc9 2379 i.error = register_type_mismatch;
891edac4
L
2380
2381 return 0;
40fb9820
L
2382}
2383
4c692bc7
JB
2384static INLINE unsigned int
2385register_number (const reg_entry *r)
2386{
2387 unsigned int nr = r->reg_num;
2388
2389 if (r->reg_flags & RegRex)
2390 nr += 8;
2391
200cbe0f
L
2392 if (r->reg_flags & RegVRex)
2393 nr += 16;
2394
4c692bc7
JB
2395 return nr;
2396}
2397
252b5132 2398static INLINE unsigned int
40fb9820 2399mode_from_disp_size (i386_operand_type t)
252b5132 2400{
b5014f7a 2401 if (t.bitfield.disp8)
40fb9820
L
2402 return 1;
2403 else if (t.bitfield.disp16
2404 || t.bitfield.disp32
2405 || t.bitfield.disp32s)
2406 return 2;
2407 else
2408 return 0;
252b5132
RH
2409}
2410
2411static INLINE int
65879393 2412fits_in_signed_byte (addressT num)
252b5132 2413{
65879393 2414 return num + 0x80 <= 0xff;
47926f60 2415}
252b5132
RH
2416
2417static INLINE int
65879393 2418fits_in_unsigned_byte (addressT num)
252b5132 2419{
65879393 2420 return num <= 0xff;
47926f60 2421}
252b5132
RH
2422
2423static INLINE int
65879393 2424fits_in_unsigned_word (addressT num)
252b5132 2425{
65879393 2426 return num <= 0xffff;
47926f60 2427}
252b5132
RH
2428
2429static INLINE int
65879393 2430fits_in_signed_word (addressT num)
252b5132 2431{
65879393 2432 return num + 0x8000 <= 0xffff;
47926f60 2433}
2a962e6d 2434
3e73aa7c 2435static INLINE int
65879393 2436fits_in_signed_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2437{
2438#ifndef BFD64
2439 return 1;
2440#else
65879393 2441 return num + 0x80000000 <= 0xffffffff;
3e73aa7c
JH
2442#endif
2443} /* fits_in_signed_long() */
2a962e6d 2444
3e73aa7c 2445static INLINE int
65879393 2446fits_in_unsigned_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2447{
2448#ifndef BFD64
2449 return 1;
2450#else
65879393 2451 return num <= 0xffffffff;
3e73aa7c
JH
2452#endif
2453} /* fits_in_unsigned_long() */
252b5132 2454
a442cac5
JB
2455static INLINE valueT extend_to_32bit_address (addressT num)
2456{
2457#ifdef BFD64
2458 if (fits_in_unsigned_long(num))
2459 return (num ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
2460
2461 if (!fits_in_signed_long (num))
2462 return num & 0xffffffff;
2463#endif
2464
2465 return num;
2466}
2467
43234a1e 2468static INLINE int
b5014f7a 2469fits_in_disp8 (offsetT num)
43234a1e
L
2470{
2471 int shift = i.memshift;
2472 unsigned int mask;
2473
2474 if (shift == -1)
2475 abort ();
2476
2477 mask = (1 << shift) - 1;
2478
2479 /* Return 0 if NUM isn't properly aligned. */
2480 if ((num & mask))
2481 return 0;
2482
2483 /* Check if NUM will fit in 8bit after shift. */
2484 return fits_in_signed_byte (num >> shift);
2485}
2486
a683cc34
SP
2487static INLINE int
2488fits_in_imm4 (offsetT num)
2489{
2490 return (num & 0xf) == num;
2491}
2492
40fb9820 2493static i386_operand_type
e3bb37b5 2494smallest_imm_type (offsetT num)
252b5132 2495{
40fb9820 2496 i386_operand_type t;
7ab9ffdd 2497
0dfbf9d7 2498 operand_type_set (&t, 0);
40fb9820
L
2499 t.bitfield.imm64 = 1;
2500
2501 if (cpu_arch_tune != PROCESSOR_I486 && num == 1)
e413e4e9
AM
2502 {
2503 /* This code is disabled on the 486 because all the Imm1 forms
2504 in the opcode table are slower on the i486. They're the
2505 versions with the implicitly specified single-position
2506 displacement, which has another syntax if you really want to
2507 use that form. */
40fb9820
L
2508 t.bitfield.imm1 = 1;
2509 t.bitfield.imm8 = 1;
2510 t.bitfield.imm8s = 1;
2511 t.bitfield.imm16 = 1;
2512 t.bitfield.imm32 = 1;
2513 t.bitfield.imm32s = 1;
2514 }
2515 else if (fits_in_signed_byte (num))
2516 {
2517 t.bitfield.imm8 = 1;
2518 t.bitfield.imm8s = 1;
2519 t.bitfield.imm16 = 1;
2520 t.bitfield.imm32 = 1;
2521 t.bitfield.imm32s = 1;
2522 }
2523 else if (fits_in_unsigned_byte (num))
2524 {
2525 t.bitfield.imm8 = 1;
2526 t.bitfield.imm16 = 1;
2527 t.bitfield.imm32 = 1;
2528 t.bitfield.imm32s = 1;
2529 }
2530 else if (fits_in_signed_word (num) || fits_in_unsigned_word (num))
2531 {
2532 t.bitfield.imm16 = 1;
2533 t.bitfield.imm32 = 1;
2534 t.bitfield.imm32s = 1;
2535 }
2536 else if (fits_in_signed_long (num))
2537 {
2538 t.bitfield.imm32 = 1;
2539 t.bitfield.imm32s = 1;
2540 }
2541 else if (fits_in_unsigned_long (num))
2542 t.bitfield.imm32 = 1;
2543
2544 return t;
47926f60 2545}
252b5132 2546
847f7ad4 2547static offsetT
e3bb37b5 2548offset_in_range (offsetT val, int size)
847f7ad4 2549{
508866be 2550 addressT mask;
ba2adb93 2551
847f7ad4
AM
2552 switch (size)
2553 {
508866be
L
2554 case 1: mask = ((addressT) 1 << 8) - 1; break;
2555 case 2: mask = ((addressT) 1 << 16) - 1; break;
3e73aa7c 2556#ifdef BFD64
64965897 2557 case 4: mask = ((addressT) 1 << 32) - 1; break;
3e73aa7c 2558#endif
64965897 2559 case sizeof (val): return val;
47926f60 2560 default: abort ();
847f7ad4
AM
2561 }
2562
4fe51f7d 2563 if ((val & ~mask) != 0 && (-val & ~mask) != 0)
86f04146
JB
2564 as_warn (_("%"BFD_VMA_FMT"x shortened to %"BFD_VMA_FMT"x"),
2565 val, val & mask);
847f7ad4 2566
847f7ad4
AM
2567 return val & mask;
2568}
2569
c32fa91d
L
2570enum PREFIX_GROUP
2571{
2572 PREFIX_EXIST = 0,
2573 PREFIX_LOCK,
2574 PREFIX_REP,
04ef582a 2575 PREFIX_DS,
c32fa91d
L
2576 PREFIX_OTHER
2577};
2578
2579/* Returns
2580 a. PREFIX_EXIST if attempting to add a prefix where one from the
2581 same class already exists.
2582 b. PREFIX_LOCK if lock prefix is added.
2583 c. PREFIX_REP if rep/repne prefix is added.
04ef582a
L
2584 d. PREFIX_DS if ds prefix is added.
2585 e. PREFIX_OTHER if other prefix is added.
c32fa91d
L
2586 */
2587
2588static enum PREFIX_GROUP
e3bb37b5 2589add_prefix (unsigned int prefix)
252b5132 2590{
c32fa91d 2591 enum PREFIX_GROUP ret = PREFIX_OTHER;
b1905489 2592 unsigned int q;
252b5132 2593
29b0f896
AM
2594 if (prefix >= REX_OPCODE && prefix < REX_OPCODE + 16
2595 && flag_code == CODE_64BIT)
b1905489 2596 {
161a04f6 2597 if ((i.prefix[REX_PREFIX] & prefix & REX_W)
44846f29
JB
2598 || (i.prefix[REX_PREFIX] & prefix & REX_R)
2599 || (i.prefix[REX_PREFIX] & prefix & REX_X)
2600 || (i.prefix[REX_PREFIX] & prefix & REX_B))
c32fa91d 2601 ret = PREFIX_EXIST;
b1905489
JB
2602 q = REX_PREFIX;
2603 }
3e73aa7c 2604 else
b1905489
JB
2605 {
2606 switch (prefix)
2607 {
2608 default:
2609 abort ();
2610
b1905489 2611 case DS_PREFIX_OPCODE:
04ef582a
L
2612 ret = PREFIX_DS;
2613 /* Fall through. */
2614 case CS_PREFIX_OPCODE:
b1905489
JB
2615 case ES_PREFIX_OPCODE:
2616 case FS_PREFIX_OPCODE:
2617 case GS_PREFIX_OPCODE:
2618 case SS_PREFIX_OPCODE:
2619 q = SEG_PREFIX;
2620 break;
2621
2622 case REPNE_PREFIX_OPCODE:
2623 case REPE_PREFIX_OPCODE:
c32fa91d
L
2624 q = REP_PREFIX;
2625 ret = PREFIX_REP;
2626 break;
2627
b1905489 2628 case LOCK_PREFIX_OPCODE:
c32fa91d
L
2629 q = LOCK_PREFIX;
2630 ret = PREFIX_LOCK;
b1905489
JB
2631 break;
2632
2633 case FWAIT_OPCODE:
2634 q = WAIT_PREFIX;
2635 break;
2636
2637 case ADDR_PREFIX_OPCODE:
2638 q = ADDR_PREFIX;
2639 break;
2640
2641 case DATA_PREFIX_OPCODE:
2642 q = DATA_PREFIX;
2643 break;
2644 }
2645 if (i.prefix[q] != 0)
c32fa91d 2646 ret = PREFIX_EXIST;
b1905489 2647 }
252b5132 2648
b1905489 2649 if (ret)
252b5132 2650 {
b1905489
JB
2651 if (!i.prefix[q])
2652 ++i.prefixes;
2653 i.prefix[q] |= prefix;
252b5132 2654 }
b1905489
JB
2655 else
2656 as_bad (_("same type of prefix used twice"));
252b5132 2657
252b5132
RH
2658 return ret;
2659}
2660
2661static void
78f12dd3 2662update_code_flag (int value, int check)
eecb386c 2663{
78f12dd3
L
2664 PRINTF_LIKE ((*as_error));
2665
1e9cc1c2 2666 flag_code = (enum flag_code) value;
40fb9820
L
2667 if (flag_code == CODE_64BIT)
2668 {
2669 cpu_arch_flags.bitfield.cpu64 = 1;
2670 cpu_arch_flags.bitfield.cpuno64 = 0;
40fb9820
L
2671 }
2672 else
2673 {
2674 cpu_arch_flags.bitfield.cpu64 = 0;
2675 cpu_arch_flags.bitfield.cpuno64 = 1;
40fb9820
L
2676 }
2677 if (value == CODE_64BIT && !cpu_arch_flags.bitfield.cpulm )
3e73aa7c 2678 {
78f12dd3
L
2679 if (check)
2680 as_error = as_fatal;
2681 else
2682 as_error = as_bad;
2683 (*as_error) (_("64bit mode not supported on `%s'."),
2684 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2685 }
40fb9820 2686 if (value == CODE_32BIT && !cpu_arch_flags.bitfield.cpui386)
3e73aa7c 2687 {
78f12dd3
L
2688 if (check)
2689 as_error = as_fatal;
2690 else
2691 as_error = as_bad;
2692 (*as_error) (_("32bit mode not supported on `%s'."),
2693 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2694 }
eecb386c
AM
2695 stackop_size = '\0';
2696}
2697
78f12dd3
L
2698static void
2699set_code_flag (int value)
2700{
2701 update_code_flag (value, 0);
2702}
2703
eecb386c 2704static void
e3bb37b5 2705set_16bit_gcc_code_flag (int new_code_flag)
252b5132 2706{
1e9cc1c2 2707 flag_code = (enum flag_code) new_code_flag;
40fb9820
L
2708 if (flag_code != CODE_16BIT)
2709 abort ();
2710 cpu_arch_flags.bitfield.cpu64 = 0;
2711 cpu_arch_flags.bitfield.cpuno64 = 1;
9306ca4a 2712 stackop_size = LONG_MNEM_SUFFIX;
252b5132
RH
2713}
2714
2715static void
e3bb37b5 2716set_intel_syntax (int syntax_flag)
252b5132
RH
2717{
2718 /* Find out if register prefixing is specified. */
2719 int ask_naked_reg = 0;
2720
2721 SKIP_WHITESPACE ();
29b0f896 2722 if (!is_end_of_line[(unsigned char) *input_line_pointer])
252b5132 2723 {
d02603dc
NC
2724 char *string;
2725 int e = get_symbol_name (&string);
252b5132 2726
47926f60 2727 if (strcmp (string, "prefix") == 0)
252b5132 2728 ask_naked_reg = 1;
47926f60 2729 else if (strcmp (string, "noprefix") == 0)
252b5132
RH
2730 ask_naked_reg = -1;
2731 else
d0b47220 2732 as_bad (_("bad argument to syntax directive."));
d02603dc 2733 (void) restore_line_pointer (e);
252b5132
RH
2734 }
2735 demand_empty_rest_of_line ();
c3332e24 2736
252b5132
RH
2737 intel_syntax = syntax_flag;
2738
2739 if (ask_naked_reg == 0)
f86103b7
AM
2740 allow_naked_reg = (intel_syntax
2741 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
252b5132
RH
2742 else
2743 allow_naked_reg = (ask_naked_reg < 0);
9306ca4a 2744
ee86248c 2745 expr_set_rank (O_full_ptr, syntax_flag ? 10 : 0);
7ab9ffdd 2746
e4a3b5a4 2747 identifier_chars['%'] = intel_syntax && allow_naked_reg ? '%' : 0;
9306ca4a 2748 identifier_chars['$'] = intel_syntax ? '$' : 0;
e4a3b5a4 2749 register_prefix = allow_naked_reg ? "" : "%";
252b5132
RH
2750}
2751
1efbbeb4
L
2752static void
2753set_intel_mnemonic (int mnemonic_flag)
2754{
e1d4d893 2755 intel_mnemonic = mnemonic_flag;
1efbbeb4
L
2756}
2757
db51cc60
L
2758static void
2759set_allow_index_reg (int flag)
2760{
2761 allow_index_reg = flag;
2762}
2763
cb19c032 2764static void
7bab8ab5 2765set_check (int what)
cb19c032 2766{
7bab8ab5
JB
2767 enum check_kind *kind;
2768 const char *str;
2769
2770 if (what)
2771 {
2772 kind = &operand_check;
2773 str = "operand";
2774 }
2775 else
2776 {
2777 kind = &sse_check;
2778 str = "sse";
2779 }
2780
cb19c032
L
2781 SKIP_WHITESPACE ();
2782
2783 if (!is_end_of_line[(unsigned char) *input_line_pointer])
2784 {
d02603dc
NC
2785 char *string;
2786 int e = get_symbol_name (&string);
cb19c032
L
2787
2788 if (strcmp (string, "none") == 0)
7bab8ab5 2789 *kind = check_none;
cb19c032 2790 else if (strcmp (string, "warning") == 0)
7bab8ab5 2791 *kind = check_warning;
cb19c032 2792 else if (strcmp (string, "error") == 0)
7bab8ab5 2793 *kind = check_error;
cb19c032 2794 else
7bab8ab5 2795 as_bad (_("bad argument to %s_check directive."), str);
d02603dc 2796 (void) restore_line_pointer (e);
cb19c032
L
2797 }
2798 else
7bab8ab5 2799 as_bad (_("missing argument for %s_check directive"), str);
cb19c032
L
2800
2801 demand_empty_rest_of_line ();
2802}
2803
8a9036a4
L
2804static void
2805check_cpu_arch_compatible (const char *name ATTRIBUTE_UNUSED,
1e9cc1c2 2806 i386_cpu_flags new_flag ATTRIBUTE_UNUSED)
8a9036a4
L
2807{
2808#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2809 static const char *arch;
2810
2811 /* Intel LIOM is only supported on ELF. */
2812 if (!IS_ELF)
2813 return;
2814
2815 if (!arch)
2816 {
2817 /* Use cpu_arch_name if it is set in md_parse_option. Otherwise
2818 use default_arch. */
2819 arch = cpu_arch_name;
2820 if (!arch)
2821 arch = default_arch;
2822 }
2823
81486035
L
2824 /* If we are targeting Intel MCU, we must enable it. */
2825 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_IAMCU
2826 || new_flag.bitfield.cpuiamcu)
2827 return;
2828
3632d14b 2829 /* If we are targeting Intel L1OM, we must enable it. */
8a9036a4 2830 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_L1OM
1e9cc1c2 2831 || new_flag.bitfield.cpul1om)
8a9036a4 2832 return;
76ba9986 2833
7a9068fe
L
2834 /* If we are targeting Intel K1OM, we must enable it. */
2835 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_K1OM
2836 || new_flag.bitfield.cpuk1om)
2837 return;
2838
8a9036a4
L
2839 as_bad (_("`%s' is not supported on `%s'"), name, arch);
2840#endif
2841}
2842
e413e4e9 2843static void
e3bb37b5 2844set_cpu_arch (int dummy ATTRIBUTE_UNUSED)
e413e4e9 2845{
47926f60 2846 SKIP_WHITESPACE ();
e413e4e9 2847
29b0f896 2848 if (!is_end_of_line[(unsigned char) *input_line_pointer])
e413e4e9 2849 {
d02603dc
NC
2850 char *string;
2851 int e = get_symbol_name (&string);
91d6fa6a 2852 unsigned int j;
40fb9820 2853 i386_cpu_flags flags;
e413e4e9 2854
91d6fa6a 2855 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
e413e4e9 2856 {
91d6fa6a 2857 if (strcmp (string, cpu_arch[j].name) == 0)
e413e4e9 2858 {
91d6fa6a 2859 check_cpu_arch_compatible (string, cpu_arch[j].flags);
8a9036a4 2860
5c6af06e
JB
2861 if (*string != '.')
2862 {
91d6fa6a 2863 cpu_arch_name = cpu_arch[j].name;
5c6af06e 2864 cpu_sub_arch_name = NULL;
91d6fa6a 2865 cpu_arch_flags = cpu_arch[j].flags;
40fb9820
L
2866 if (flag_code == CODE_64BIT)
2867 {
2868 cpu_arch_flags.bitfield.cpu64 = 1;
2869 cpu_arch_flags.bitfield.cpuno64 = 0;
2870 }
2871 else
2872 {
2873 cpu_arch_flags.bitfield.cpu64 = 0;
2874 cpu_arch_flags.bitfield.cpuno64 = 1;
2875 }
91d6fa6a
NC
2876 cpu_arch_isa = cpu_arch[j].type;
2877 cpu_arch_isa_flags = cpu_arch[j].flags;
ccc9c027
L
2878 if (!cpu_arch_tune_set)
2879 {
2880 cpu_arch_tune = cpu_arch_isa;
2881 cpu_arch_tune_flags = cpu_arch_isa_flags;
2882 }
5c6af06e
JB
2883 break;
2884 }
40fb9820 2885
293f5f65
L
2886 flags = cpu_flags_or (cpu_arch_flags,
2887 cpu_arch[j].flags);
81486035 2888
5b64d091 2889 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
5c6af06e 2890 {
6305a203
L
2891 if (cpu_sub_arch_name)
2892 {
2893 char *name = cpu_sub_arch_name;
2894 cpu_sub_arch_name = concat (name,
91d6fa6a 2895 cpu_arch[j].name,
1bf57e9f 2896 (const char *) NULL);
6305a203
L
2897 free (name);
2898 }
2899 else
91d6fa6a 2900 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
40fb9820 2901 cpu_arch_flags = flags;
a586129e 2902 cpu_arch_isa_flags = flags;
5c6af06e 2903 }
0089dace
L
2904 else
2905 cpu_arch_isa_flags
2906 = cpu_flags_or (cpu_arch_isa_flags,
2907 cpu_arch[j].flags);
d02603dc 2908 (void) restore_line_pointer (e);
5c6af06e
JB
2909 demand_empty_rest_of_line ();
2910 return;
e413e4e9
AM
2911 }
2912 }
293f5f65
L
2913
2914 if (*string == '.' && j >= ARRAY_SIZE (cpu_arch))
2915 {
33eaf5de 2916 /* Disable an ISA extension. */
293f5f65
L
2917 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
2918 if (strcmp (string + 1, cpu_noarch [j].name) == 0)
2919 {
2920 flags = cpu_flags_and_not (cpu_arch_flags,
2921 cpu_noarch[j].flags);
2922 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
2923 {
2924 if (cpu_sub_arch_name)
2925 {
2926 char *name = cpu_sub_arch_name;
2927 cpu_sub_arch_name = concat (name, string,
2928 (const char *) NULL);
2929 free (name);
2930 }
2931 else
2932 cpu_sub_arch_name = xstrdup (string);
2933 cpu_arch_flags = flags;
2934 cpu_arch_isa_flags = flags;
2935 }
2936 (void) restore_line_pointer (e);
2937 demand_empty_rest_of_line ();
2938 return;
2939 }
2940
2941 j = ARRAY_SIZE (cpu_arch);
2942 }
2943
91d6fa6a 2944 if (j >= ARRAY_SIZE (cpu_arch))
e413e4e9
AM
2945 as_bad (_("no such architecture: `%s'"), string);
2946
2947 *input_line_pointer = e;
2948 }
2949 else
2950 as_bad (_("missing cpu architecture"));
2951
fddf5b5b
AM
2952 no_cond_jump_promotion = 0;
2953 if (*input_line_pointer == ','
29b0f896 2954 && !is_end_of_line[(unsigned char) input_line_pointer[1]])
fddf5b5b 2955 {
d02603dc
NC
2956 char *string;
2957 char e;
2958
2959 ++input_line_pointer;
2960 e = get_symbol_name (&string);
fddf5b5b
AM
2961
2962 if (strcmp (string, "nojumps") == 0)
2963 no_cond_jump_promotion = 1;
2964 else if (strcmp (string, "jumps") == 0)
2965 ;
2966 else
2967 as_bad (_("no such architecture modifier: `%s'"), string);
2968
d02603dc 2969 (void) restore_line_pointer (e);
fddf5b5b
AM
2970 }
2971
e413e4e9
AM
2972 demand_empty_rest_of_line ();
2973}
2974
8a9036a4
L
2975enum bfd_architecture
2976i386_arch (void)
2977{
3632d14b 2978 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4
L
2979 {
2980 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2981 || flag_code != CODE_64BIT)
2982 as_fatal (_("Intel L1OM is 64bit ELF only"));
2983 return bfd_arch_l1om;
2984 }
7a9068fe
L
2985 else if (cpu_arch_isa == PROCESSOR_K1OM)
2986 {
2987 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2988 || flag_code != CODE_64BIT)
2989 as_fatal (_("Intel K1OM is 64bit ELF only"));
2990 return bfd_arch_k1om;
2991 }
81486035
L
2992 else if (cpu_arch_isa == PROCESSOR_IAMCU)
2993 {
2994 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2995 || flag_code == CODE_64BIT)
2996 as_fatal (_("Intel MCU is 32bit ELF only"));
2997 return bfd_arch_iamcu;
2998 }
8a9036a4
L
2999 else
3000 return bfd_arch_i386;
3001}
3002
b9d79e03 3003unsigned long
7016a5d5 3004i386_mach (void)
b9d79e03 3005{
d34049e8 3006 if (startswith (default_arch, "x86_64"))
8a9036a4 3007 {
3632d14b 3008 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 3009 {
351f65ca
L
3010 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
3011 || default_arch[6] != '\0')
8a9036a4
L
3012 as_fatal (_("Intel L1OM is 64bit ELF only"));
3013 return bfd_mach_l1om;
3014 }
7a9068fe
L
3015 else if (cpu_arch_isa == PROCESSOR_K1OM)
3016 {
3017 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
3018 || default_arch[6] != '\0')
3019 as_fatal (_("Intel K1OM is 64bit ELF only"));
3020 return bfd_mach_k1om;
3021 }
351f65ca 3022 else if (default_arch[6] == '\0')
8a9036a4 3023 return bfd_mach_x86_64;
351f65ca
L
3024 else
3025 return bfd_mach_x64_32;
8a9036a4 3026 }
5197d474
L
3027 else if (!strcmp (default_arch, "i386")
3028 || !strcmp (default_arch, "iamcu"))
81486035
L
3029 {
3030 if (cpu_arch_isa == PROCESSOR_IAMCU)
3031 {
3032 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
3033 as_fatal (_("Intel MCU is 32bit ELF only"));
3034 return bfd_mach_i386_iamcu;
3035 }
3036 else
3037 return bfd_mach_i386_i386;
3038 }
b9d79e03 3039 else
2b5d6a91 3040 as_fatal (_("unknown architecture"));
b9d79e03 3041}
b9d79e03 3042\f
252b5132 3043void
7016a5d5 3044md_begin (void)
252b5132 3045{
86fa6981
L
3046 /* Support pseudo prefixes like {disp32}. */
3047 lex_type ['{'] = LEX_BEGIN_NAME;
3048
47926f60 3049 /* Initialize op_hash hash table. */
629310ab 3050 op_hash = str_htab_create ();
252b5132
RH
3051
3052 {
d3ce72d0 3053 const insn_template *optab;
29b0f896 3054 templates *core_optab;
252b5132 3055
47926f60
KH
3056 /* Setup for loop. */
3057 optab = i386_optab;
add39d23 3058 core_optab = XNEW (templates);
252b5132
RH
3059 core_optab->start = optab;
3060
3061 while (1)
3062 {
3063 ++optab;
3064 if (optab->name == NULL
3065 || strcmp (optab->name, (optab - 1)->name) != 0)
3066 {
3067 /* different name --> ship out current template list;
47926f60 3068 add to hash table; & begin anew. */
252b5132 3069 core_optab->end = optab;
fe0e921f
AM
3070 if (str_hash_insert (op_hash, (optab - 1)->name, core_optab, 0))
3071 as_fatal (_("duplicate %s"), (optab - 1)->name);
3072
252b5132
RH
3073 if (optab->name == NULL)
3074 break;
add39d23 3075 core_optab = XNEW (templates);
252b5132
RH
3076 core_optab->start = optab;
3077 }
3078 }
3079 }
3080
47926f60 3081 /* Initialize reg_hash hash table. */
629310ab 3082 reg_hash = str_htab_create ();
252b5132 3083 {
29b0f896 3084 const reg_entry *regtab;
c3fe08fa 3085 unsigned int regtab_size = i386_regtab_size;
252b5132 3086
c3fe08fa 3087 for (regtab = i386_regtab; regtab_size--; regtab++)
6225c532 3088 {
6288d05f
JB
3089 switch (regtab->reg_type.bitfield.class)
3090 {
3091 case Reg:
34684862
JB
3092 if (regtab->reg_type.bitfield.dword)
3093 {
3094 if (regtab->reg_type.bitfield.instance == Accum)
3095 reg_eax = regtab;
3096 }
3097 else if (regtab->reg_type.bitfield.tbyte)
6288d05f
JB
3098 {
3099 /* There's no point inserting st(<N>) in the hash table, as
3100 parentheses aren't included in register_chars[] anyway. */
3101 if (regtab->reg_type.bitfield.instance != Accum)
3102 continue;
3103 reg_st0 = regtab;
3104 }
3105 break;
3106
5e042380
JB
3107 case SReg:
3108 switch (regtab->reg_num)
3109 {
3110 case 0: reg_es = regtab; break;
3111 case 2: reg_ss = regtab; break;
3112 case 3: reg_ds = regtab; break;
3113 }
3114 break;
3115
6288d05f
JB
3116 case RegMask:
3117 if (!regtab->reg_num)
3118 reg_k0 = regtab;
3119 break;
3120 }
3121
6225c532
JB
3122 if (str_hash_insert (reg_hash, regtab->reg_name, regtab, 0) != NULL)
3123 as_fatal (_("duplicate %s"), regtab->reg_name);
6225c532 3124 }
252b5132
RH
3125 }
3126
47926f60 3127 /* Fill in lexical tables: mnemonic_chars, operand_chars. */
252b5132 3128 {
29b0f896
AM
3129 int c;
3130 char *p;
252b5132
RH
3131
3132 for (c = 0; c < 256; c++)
3133 {
014fbcda 3134 if (ISDIGIT (c) || ISLOWER (c))
252b5132
RH
3135 {
3136 mnemonic_chars[c] = c;
3137 register_chars[c] = c;
3138 operand_chars[c] = c;
3139 }
3882b010 3140 else if (ISUPPER (c))
252b5132 3141 {
3882b010 3142 mnemonic_chars[c] = TOLOWER (c);
252b5132
RH
3143 register_chars[c] = mnemonic_chars[c];
3144 operand_chars[c] = c;
3145 }
43234a1e 3146 else if (c == '{' || c == '}')
86fa6981
L
3147 {
3148 mnemonic_chars[c] = c;
3149 operand_chars[c] = c;
3150 }
b3983e5f
JB
3151#ifdef SVR4_COMMENT_CHARS
3152 else if (c == '\\' && strchr (i386_comment_chars, '/'))
3153 operand_chars[c] = c;
3154#endif
252b5132 3155
3882b010 3156 if (ISALPHA (c) || ISDIGIT (c))
252b5132
RH
3157 identifier_chars[c] = c;
3158 else if (c >= 128)
3159 {
3160 identifier_chars[c] = c;
3161 operand_chars[c] = c;
3162 }
3163 }
3164
3165#ifdef LEX_AT
3166 identifier_chars['@'] = '@';
32137342
NC
3167#endif
3168#ifdef LEX_QM
3169 identifier_chars['?'] = '?';
3170 operand_chars['?'] = '?';
252b5132 3171#endif
c0f3af97 3172 mnemonic_chars['_'] = '_';
791fe849 3173 mnemonic_chars['-'] = '-';
0003779b 3174 mnemonic_chars['.'] = '.';
252b5132
RH
3175 identifier_chars['_'] = '_';
3176 identifier_chars['.'] = '.';
3177
3178 for (p = operand_special_chars; *p != '\0'; p++)
3179 operand_chars[(unsigned char) *p] = *p;
3180 }
3181
a4447b93
RH
3182 if (flag_code == CODE_64BIT)
3183 {
ca19b261
KT
3184#if defined (OBJ_COFF) && defined (TE_PE)
3185 x86_dwarf2_return_column = (OUTPUT_FLAVOR == bfd_target_coff_flavour
3186 ? 32 : 16);
3187#else
a4447b93 3188 x86_dwarf2_return_column = 16;
ca19b261 3189#endif
61ff971f 3190 x86_cie_data_alignment = -8;
a4447b93
RH
3191 }
3192 else
3193 {
3194 x86_dwarf2_return_column = 8;
3195 x86_cie_data_alignment = -4;
3196 }
e379e5f3
L
3197
3198 /* NB: FUSED_JCC_PADDING frag must have sufficient room so that it
3199 can be turned into BRANCH_PREFIX frag. */
3200 if (align_branch_prefix_size > MAX_FUSED_JCC_PADDING_SIZE)
3201 abort ();
252b5132
RH
3202}
3203
3204void
e3bb37b5 3205i386_print_statistics (FILE *file)
252b5132 3206{
629310ab
ML
3207 htab_print_statistics (file, "i386 opcode", op_hash);
3208 htab_print_statistics (file, "i386 register", reg_hash);
252b5132
RH
3209}
3210\f
252b5132
RH
3211#ifdef DEBUG386
3212
ce8a8b2f 3213/* Debugging routines for md_assemble. */
d3ce72d0 3214static void pte (insn_template *);
40fb9820 3215static void pt (i386_operand_type);
e3bb37b5
L
3216static void pe (expressionS *);
3217static void ps (symbolS *);
252b5132
RH
3218
3219static void
2c703856 3220pi (const char *line, i386_insn *x)
252b5132 3221{
09137c09 3222 unsigned int j;
252b5132
RH
3223
3224 fprintf (stdout, "%s: template ", line);
3225 pte (&x->tm);
09f131f2
JH
3226 fprintf (stdout, " address: base %s index %s scale %x\n",
3227 x->base_reg ? x->base_reg->reg_name : "none",
3228 x->index_reg ? x->index_reg->reg_name : "none",
3229 x->log2_scale_factor);
3230 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x\n",
252b5132 3231 x->rm.mode, x->rm.reg, x->rm.regmem);
09f131f2
JH
3232 fprintf (stdout, " sib: base %x index %x scale %x\n",
3233 x->sib.base, x->sib.index, x->sib.scale);
3234 fprintf (stdout, " rex: 64bit %x extX %x extY %x extZ %x\n",
161a04f6
L
3235 (x->rex & REX_W) != 0,
3236 (x->rex & REX_R) != 0,
3237 (x->rex & REX_X) != 0,
3238 (x->rex & REX_B) != 0);
09137c09 3239 for (j = 0; j < x->operands; j++)
252b5132 3240 {
09137c09
SP
3241 fprintf (stdout, " #%d: ", j + 1);
3242 pt (x->types[j]);
252b5132 3243 fprintf (stdout, "\n");
bab6aec1 3244 if (x->types[j].bitfield.class == Reg
3528c362
JB
3245 || x->types[j].bitfield.class == RegMMX
3246 || x->types[j].bitfield.class == RegSIMD
dd6b8a0b 3247 || x->types[j].bitfield.class == RegMask
00cee14f 3248 || x->types[j].bitfield.class == SReg
4a5c67ed
JB
3249 || x->types[j].bitfield.class == RegCR
3250 || x->types[j].bitfield.class == RegDR
dd6b8a0b
JB
3251 || x->types[j].bitfield.class == RegTR
3252 || x->types[j].bitfield.class == RegBND)
09137c09
SP
3253 fprintf (stdout, "%s\n", x->op[j].regs->reg_name);
3254 if (operand_type_check (x->types[j], imm))
3255 pe (x->op[j].imms);
3256 if (operand_type_check (x->types[j], disp))
3257 pe (x->op[j].disps);
252b5132
RH
3258 }
3259}
3260
3261static void
d3ce72d0 3262pte (insn_template *t)
252b5132 3263{
b933fa4b 3264 static const unsigned char opc_pfx[] = { 0, 0x66, 0xf3, 0xf2 };
441f6aca
JB
3265 static const char *const opc_spc[] = {
3266 NULL, "0f", "0f38", "0f3a", NULL, NULL, NULL, NULL,
3267 "XOP08", "XOP09", "XOP0A",
3268 };
09137c09 3269 unsigned int j;
441f6aca 3270
252b5132 3271 fprintf (stdout, " %d operands ", t->operands);
441f6aca
JB
3272 if (opc_pfx[t->opcode_modifier.opcodeprefix])
3273 fprintf (stdout, "pfx %x ", opc_pfx[t->opcode_modifier.opcodeprefix]);
3274 if (opc_spc[t->opcode_modifier.opcodespace])
3275 fprintf (stdout, "space %s ", opc_spc[t->opcode_modifier.opcodespace]);
47926f60 3276 fprintf (stdout, "opcode %x ", t->base_opcode);
252b5132
RH
3277 if (t->extension_opcode != None)
3278 fprintf (stdout, "ext %x ", t->extension_opcode);
40fb9820 3279 if (t->opcode_modifier.d)
252b5132 3280 fprintf (stdout, "D");
40fb9820 3281 if (t->opcode_modifier.w)
252b5132
RH
3282 fprintf (stdout, "W");
3283 fprintf (stdout, "\n");
09137c09 3284 for (j = 0; j < t->operands; j++)
252b5132 3285 {
09137c09
SP
3286 fprintf (stdout, " #%d type ", j + 1);
3287 pt (t->operand_types[j]);
252b5132
RH
3288 fprintf (stdout, "\n");
3289 }
3290}
3291
3292static void
e3bb37b5 3293pe (expressionS *e)
252b5132 3294{
24eab124 3295 fprintf (stdout, " operation %d\n", e->X_op);
7b025ee8
JB
3296 fprintf (stdout, " add_number %" BFD_VMA_FMT "d (%" BFD_VMA_FMT "x)\n",
3297 e->X_add_number, e->X_add_number);
252b5132
RH
3298 if (e->X_add_symbol)
3299 {
3300 fprintf (stdout, " add_symbol ");
3301 ps (e->X_add_symbol);
3302 fprintf (stdout, "\n");
3303 }
3304 if (e->X_op_symbol)
3305 {
3306 fprintf (stdout, " op_symbol ");
3307 ps (e->X_op_symbol);
3308 fprintf (stdout, "\n");
3309 }
3310}
3311
3312static void
e3bb37b5 3313ps (symbolS *s)
252b5132
RH
3314{
3315 fprintf (stdout, "%s type %s%s",
3316 S_GET_NAME (s),
3317 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
3318 segment_name (S_GET_SEGMENT (s)));
3319}
3320
7b81dfbb 3321static struct type_name
252b5132 3322 {
40fb9820
L
3323 i386_operand_type mask;
3324 const char *name;
252b5132 3325 }
7b81dfbb 3326const type_names[] =
252b5132 3327{
40fb9820
L
3328 { OPERAND_TYPE_REG8, "r8" },
3329 { OPERAND_TYPE_REG16, "r16" },
3330 { OPERAND_TYPE_REG32, "r32" },
3331 { OPERAND_TYPE_REG64, "r64" },
2c703856
JB
3332 { OPERAND_TYPE_ACC8, "acc8" },
3333 { OPERAND_TYPE_ACC16, "acc16" },
3334 { OPERAND_TYPE_ACC32, "acc32" },
3335 { OPERAND_TYPE_ACC64, "acc64" },
40fb9820
L
3336 { OPERAND_TYPE_IMM8, "i8" },
3337 { OPERAND_TYPE_IMM8, "i8s" },
3338 { OPERAND_TYPE_IMM16, "i16" },
3339 { OPERAND_TYPE_IMM32, "i32" },
3340 { OPERAND_TYPE_IMM32S, "i32s" },
3341 { OPERAND_TYPE_IMM64, "i64" },
3342 { OPERAND_TYPE_IMM1, "i1" },
3343 { OPERAND_TYPE_BASEINDEX, "BaseIndex" },
3344 { OPERAND_TYPE_DISP8, "d8" },
3345 { OPERAND_TYPE_DISP16, "d16" },
3346 { OPERAND_TYPE_DISP32, "d32" },
3347 { OPERAND_TYPE_DISP32S, "d32s" },
3348 { OPERAND_TYPE_DISP64, "d64" },
3349 { OPERAND_TYPE_INOUTPORTREG, "InOutPortReg" },
3350 { OPERAND_TYPE_SHIFTCOUNT, "ShiftCount" },
3351 { OPERAND_TYPE_CONTROL, "control reg" },
3352 { OPERAND_TYPE_TEST, "test reg" },
3353 { OPERAND_TYPE_DEBUG, "debug reg" },
3354 { OPERAND_TYPE_FLOATREG, "FReg" },
3355 { OPERAND_TYPE_FLOATACC, "FAcc" },
21df382b 3356 { OPERAND_TYPE_SREG, "SReg" },
40fb9820
L
3357 { OPERAND_TYPE_REGMMX, "rMMX" },
3358 { OPERAND_TYPE_REGXMM, "rXMM" },
0349dc08 3359 { OPERAND_TYPE_REGYMM, "rYMM" },
43234a1e 3360 { OPERAND_TYPE_REGZMM, "rZMM" },
260cd341 3361 { OPERAND_TYPE_REGTMM, "rTMM" },
43234a1e 3362 { OPERAND_TYPE_REGMASK, "Mask reg" },
252b5132
RH
3363};
3364
3365static void
40fb9820 3366pt (i386_operand_type t)
252b5132 3367{
40fb9820 3368 unsigned int j;
c6fb90c8 3369 i386_operand_type a;
252b5132 3370
40fb9820 3371 for (j = 0; j < ARRAY_SIZE (type_names); j++)
c6fb90c8
L
3372 {
3373 a = operand_type_and (t, type_names[j].mask);
2c703856 3374 if (operand_type_equal (&a, &type_names[j].mask))
c6fb90c8
L
3375 fprintf (stdout, "%s, ", type_names[j].name);
3376 }
252b5132
RH
3377 fflush (stdout);
3378}
3379
3380#endif /* DEBUG386 */
3381\f
252b5132 3382static bfd_reloc_code_real_type
3956db08 3383reloc (unsigned int size,
64e74474
AM
3384 int pcrel,
3385 int sign,
3386 bfd_reloc_code_real_type other)
252b5132 3387{
47926f60 3388 if (other != NO_RELOC)
3956db08 3389 {
91d6fa6a 3390 reloc_howto_type *rel;
3956db08
JB
3391
3392 if (size == 8)
3393 switch (other)
3394 {
64e74474
AM
3395 case BFD_RELOC_X86_64_GOT32:
3396 return BFD_RELOC_X86_64_GOT64;
3397 break;
553d1284
L
3398 case BFD_RELOC_X86_64_GOTPLT64:
3399 return BFD_RELOC_X86_64_GOTPLT64;
3400 break;
64e74474
AM
3401 case BFD_RELOC_X86_64_PLTOFF64:
3402 return BFD_RELOC_X86_64_PLTOFF64;
3403 break;
3404 case BFD_RELOC_X86_64_GOTPC32:
3405 other = BFD_RELOC_X86_64_GOTPC64;
3406 break;
3407 case BFD_RELOC_X86_64_GOTPCREL:
3408 other = BFD_RELOC_X86_64_GOTPCREL64;
3409 break;
3410 case BFD_RELOC_X86_64_TPOFF32:
3411 other = BFD_RELOC_X86_64_TPOFF64;
3412 break;
3413 case BFD_RELOC_X86_64_DTPOFF32:
3414 other = BFD_RELOC_X86_64_DTPOFF64;
3415 break;
3416 default:
3417 break;
3956db08 3418 }
e05278af 3419
8ce3d284 3420#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
3421 if (other == BFD_RELOC_SIZE32)
3422 {
3423 if (size == 8)
1ab668bf 3424 other = BFD_RELOC_SIZE64;
8fd4256d 3425 if (pcrel)
1ab668bf
AM
3426 {
3427 as_bad (_("there are no pc-relative size relocations"));
3428 return NO_RELOC;
3429 }
8fd4256d 3430 }
8ce3d284 3431#endif
8fd4256d 3432
e05278af 3433 /* Sign-checking 4-byte relocations in 16-/32-bit code is pointless. */
f2d8a97c 3434 if (size == 4 && (flag_code != CODE_64BIT || disallow_64bit_reloc))
e05278af
JB
3435 sign = -1;
3436
91d6fa6a
NC
3437 rel = bfd_reloc_type_lookup (stdoutput, other);
3438 if (!rel)
3956db08 3439 as_bad (_("unknown relocation (%u)"), other);
91d6fa6a 3440 else if (size != bfd_get_reloc_size (rel))
3956db08 3441 as_bad (_("%u-byte relocation cannot be applied to %u-byte field"),
91d6fa6a 3442 bfd_get_reloc_size (rel),
3956db08 3443 size);
91d6fa6a 3444 else if (pcrel && !rel->pc_relative)
3956db08 3445 as_bad (_("non-pc-relative relocation for pc-relative field"));
91d6fa6a 3446 else if ((rel->complain_on_overflow == complain_overflow_signed
3956db08 3447 && !sign)
91d6fa6a 3448 || (rel->complain_on_overflow == complain_overflow_unsigned
64e74474 3449 && sign > 0))
3956db08
JB
3450 as_bad (_("relocated field and relocation type differ in signedness"));
3451 else
3452 return other;
3453 return NO_RELOC;
3454 }
252b5132
RH
3455
3456 if (pcrel)
3457 {
3e73aa7c 3458 if (!sign)
3956db08 3459 as_bad (_("there are no unsigned pc-relative relocations"));
252b5132
RH
3460 switch (size)
3461 {
3462 case 1: return BFD_RELOC_8_PCREL;
3463 case 2: return BFD_RELOC_16_PCREL;
d258b828 3464 case 4: return BFD_RELOC_32_PCREL;
d6ab8113 3465 case 8: return BFD_RELOC_64_PCREL;
252b5132 3466 }
3956db08 3467 as_bad (_("cannot do %u byte pc-relative relocation"), size);
252b5132
RH
3468 }
3469 else
3470 {
3956db08 3471 if (sign > 0)
e5cb08ac 3472 switch (size)
3e73aa7c
JH
3473 {
3474 case 4: return BFD_RELOC_X86_64_32S;
3475 }
3476 else
3477 switch (size)
3478 {
3479 case 1: return BFD_RELOC_8;
3480 case 2: return BFD_RELOC_16;
3481 case 4: return BFD_RELOC_32;
3482 case 8: return BFD_RELOC_64;
3483 }
3956db08
JB
3484 as_bad (_("cannot do %s %u byte relocation"),
3485 sign > 0 ? "signed" : "unsigned", size);
252b5132
RH
3486 }
3487
0cc9e1d3 3488 return NO_RELOC;
252b5132
RH
3489}
3490
47926f60
KH
3491/* Here we decide which fixups can be adjusted to make them relative to
3492 the beginning of the section instead of the symbol. Basically we need
3493 to make sure that the dynamic relocations are done correctly, so in
3494 some cases we force the original symbol to be used. */
3495
252b5132 3496int
e3bb37b5 3497tc_i386_fix_adjustable (fixS *fixP ATTRIBUTE_UNUSED)
252b5132 3498{
6d249963 3499#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 3500 if (!IS_ELF)
31312f95
AM
3501 return 1;
3502
a161fe53
AM
3503 /* Don't adjust pc-relative references to merge sections in 64-bit
3504 mode. */
3505 if (use_rela_relocations
3506 && (S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_MERGE) != 0
3507 && fixP->fx_pcrel)
252b5132 3508 return 0;
31312f95 3509
8d01d9a9
AJ
3510 /* The x86_64 GOTPCREL are represented as 32bit PCrel relocations
3511 and changed later by validate_fix. */
3512 if (GOT_symbol && fixP->fx_subsy == GOT_symbol
3513 && fixP->fx_r_type == BFD_RELOC_32_PCREL)
3514 return 0;
3515
8fd4256d
L
3516 /* Adjust_reloc_syms doesn't know about the GOT. Need to keep symbol
3517 for size relocations. */
3518 if (fixP->fx_r_type == BFD_RELOC_SIZE32
3519 || fixP->fx_r_type == BFD_RELOC_SIZE64
3520 || fixP->fx_r_type == BFD_RELOC_386_GOTOFF
252b5132 3521 || fixP->fx_r_type == BFD_RELOC_386_GOT32
02a86693 3522 || fixP->fx_r_type == BFD_RELOC_386_GOT32X
13ae64f3
JJ
3523 || fixP->fx_r_type == BFD_RELOC_386_TLS_GD
3524 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDM
3525 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDO_32
3526 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE_32
37e55690
JJ
3527 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE
3528 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTIE
13ae64f3
JJ
3529 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE_32
3530 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE
67a4f2b7
AO
3531 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTDESC
3532 || fixP->fx_r_type == BFD_RELOC_386_TLS_DESC_CALL
3e73aa7c 3533 || fixP->fx_r_type == BFD_RELOC_X86_64_GOT32
80b3ee89 3534 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCREL
56ceb5b5
L
3535 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCRELX
3536 || fixP->fx_r_type == BFD_RELOC_X86_64_REX_GOTPCRELX
bffbf940
JJ
3537 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSGD
3538 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSLD
3539 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF32
d6ab8113 3540 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF64
bffbf940
JJ
3541 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTTPOFF
3542 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF32
d6ab8113
JB
3543 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF64
3544 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTOFF64
67a4f2b7
AO
3545 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPC32_TLSDESC
3546 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSDESC_CALL
252b5132
RH
3547 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
3548 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
3549 return 0;
31312f95 3550#endif
252b5132
RH
3551 return 1;
3552}
252b5132 3553
a9aabc23
JB
3554static INLINE bool
3555want_disp32 (const insn_template *t)
3556{
3557 return flag_code != CODE_64BIT
3558 || i.prefix[ADDR_PREFIX]
3559 || (t->base_opcode == 0x8d
3560 && t->opcode_modifier.opcodespace == SPACE_BASE
fe134c65
JB
3561 && (!i.types[1].bitfield.qword
3562 || t->opcode_modifier.size == SIZE32));
a9aabc23
JB
3563}
3564
b4cac588 3565static int
e3bb37b5 3566intel_float_operand (const char *mnemonic)
252b5132 3567{
9306ca4a
JB
3568 /* Note that the value returned is meaningful only for opcodes with (memory)
3569 operands, hence the code here is free to improperly handle opcodes that
3570 have no operands (for better performance and smaller code). */
3571
3572 if (mnemonic[0] != 'f')
3573 return 0; /* non-math */
3574
3575 switch (mnemonic[1])
3576 {
3577 /* fclex, fdecstp, fdisi, femms, feni, fincstp, finit, fsetpm, and
3578 the fs segment override prefix not currently handled because no
3579 call path can make opcodes without operands get here */
3580 case 'i':
3581 return 2 /* integer op */;
3582 case 'l':
3583 if (mnemonic[2] == 'd' && (mnemonic[3] == 'c' || mnemonic[3] == 'e'))
3584 return 3; /* fldcw/fldenv */
3585 break;
3586 case 'n':
3587 if (mnemonic[2] != 'o' /* fnop */)
3588 return 3; /* non-waiting control op */
3589 break;
3590 case 'r':
3591 if (mnemonic[2] == 's')
3592 return 3; /* frstor/frstpm */
3593 break;
3594 case 's':
3595 if (mnemonic[2] == 'a')
3596 return 3; /* fsave */
3597 if (mnemonic[2] == 't')
3598 {
3599 switch (mnemonic[3])
3600 {
3601 case 'c': /* fstcw */
3602 case 'd': /* fstdw */
3603 case 'e': /* fstenv */
3604 case 's': /* fsts[gw] */
3605 return 3;
3606 }
3607 }
3608 break;
3609 case 'x':
3610 if (mnemonic[2] == 'r' || mnemonic[2] == 's')
3611 return 0; /* fxsave/fxrstor are not really math ops */
3612 break;
3613 }
252b5132 3614
9306ca4a 3615 return 1;
252b5132
RH
3616}
3617
9a182d04
JB
3618static INLINE void
3619install_template (const insn_template *t)
3620{
3621 unsigned int l;
3622
3623 i.tm = *t;
3624
3625 /* Note that for pseudo prefixes this produces a length of 1. But for them
3626 the length isn't interesting at all. */
3627 for (l = 1; l < 4; ++l)
3628 if (!(t->base_opcode >> (8 * l)))
3629 break;
3630
3631 i.opcode_length = l;
3632}
3633
c0f3af97
L
3634/* Build the VEX prefix. */
3635
3636static void
d3ce72d0 3637build_vex_prefix (const insn_template *t)
c0f3af97
L
3638{
3639 unsigned int register_specifier;
c0f3af97 3640 unsigned int vector_length;
03751133 3641 unsigned int w;
c0f3af97
L
3642
3643 /* Check register specifier. */
3644 if (i.vex.register_specifier)
43234a1e
L
3645 {
3646 register_specifier =
3647 ~register_number (i.vex.register_specifier) & 0xf;
3648 gas_assert ((i.vex.register_specifier->reg_flags & RegVRex) == 0);
3649 }
c0f3af97
L
3650 else
3651 register_specifier = 0xf;
3652
79f0fa25
L
3653 /* Use 2-byte VEX prefix by swapping destination and source operand
3654 if there are more than 1 register operand. */
3655 if (i.reg_operands > 1
3656 && i.vec_encoding != vex_encoding_vex3
86fa6981 3657 && i.dir_encoding == dir_encoding_default
fa99fab2 3658 && i.operands == i.reg_operands
dbbc8b7e 3659 && operand_type_equal (&i.types[0], &i.types[i.operands - 1])
441f6aca 3660 && i.tm.opcode_modifier.opcodespace == SPACE_0F
dbbc8b7e 3661 && (i.tm.opcode_modifier.load || i.tm.opcode_modifier.d)
fa99fab2
L
3662 && i.rex == REX_B)
3663 {
3664 unsigned int xchg = i.operands - 1;
3665 union i386_op temp_op;
3666 i386_operand_type temp_type;
3667
3668 temp_type = i.types[xchg];
3669 i.types[xchg] = i.types[0];
3670 i.types[0] = temp_type;
3671 temp_op = i.op[xchg];
3672 i.op[xchg] = i.op[0];
3673 i.op[0] = temp_op;
3674
9c2799c2 3675 gas_assert (i.rm.mode == 3);
fa99fab2
L
3676
3677 i.rex = REX_R;
3678 xchg = i.rm.regmem;
3679 i.rm.regmem = i.rm.reg;
3680 i.rm.reg = xchg;
3681
dbbc8b7e
JB
3682 if (i.tm.opcode_modifier.d)
3683 i.tm.base_opcode ^= (i.tm.base_opcode & 0xee) != 0x6e
3684 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
3685 else /* Use the next insn. */
9a182d04 3686 install_template (&t[1]);
fa99fab2
L
3687 }
3688
79dec6b7
JB
3689 /* Use 2-byte VEX prefix by swapping commutative source operands if there
3690 are no memory operands and at least 3 register ones. */
3691 if (i.reg_operands >= 3
3692 && i.vec_encoding != vex_encoding_vex3
3693 && i.reg_operands == i.operands - i.imm_operands
3694 && i.tm.opcode_modifier.vex
3695 && i.tm.opcode_modifier.commutative
3696 && (i.tm.opcode_modifier.sse2avx || optimize > 1)
3697 && i.rex == REX_B
3698 && i.vex.register_specifier
3699 && !(i.vex.register_specifier->reg_flags & RegRex))
3700 {
3701 unsigned int xchg = i.operands - i.reg_operands;
3702 union i386_op temp_op;
3703 i386_operand_type temp_type;
3704
441f6aca 3705 gas_assert (i.tm.opcode_modifier.opcodespace == SPACE_0F);
79dec6b7
JB
3706 gas_assert (!i.tm.opcode_modifier.sae);
3707 gas_assert (operand_type_equal (&i.types[i.operands - 2],
3708 &i.types[i.operands - 3]));
3709 gas_assert (i.rm.mode == 3);
3710
3711 temp_type = i.types[xchg];
3712 i.types[xchg] = i.types[xchg + 1];
3713 i.types[xchg + 1] = temp_type;
3714 temp_op = i.op[xchg];
3715 i.op[xchg] = i.op[xchg + 1];
3716 i.op[xchg + 1] = temp_op;
3717
3718 i.rex = 0;
3719 xchg = i.rm.regmem | 8;
3720 i.rm.regmem = ~register_specifier & 0xf;
3721 gas_assert (!(i.rm.regmem & 8));
3722 i.vex.register_specifier += xchg - i.rm.regmem;
3723 register_specifier = ~xchg & 0xf;
3724 }
3725
539f890d
L
3726 if (i.tm.opcode_modifier.vex == VEXScalar)
3727 vector_length = avxscalar;
10c17abd
JB
3728 else if (i.tm.opcode_modifier.vex == VEX256)
3729 vector_length = 1;
539f890d 3730 else
10c17abd 3731 {
56522fc5 3732 unsigned int op;
10c17abd 3733
c7213af9
L
3734 /* Determine vector length from the last multi-length vector
3735 operand. */
10c17abd 3736 vector_length = 0;
56522fc5 3737 for (op = t->operands; op--;)
10c17abd
JB
3738 if (t->operand_types[op].bitfield.xmmword
3739 && t->operand_types[op].bitfield.ymmword
3740 && i.types[op].bitfield.ymmword)
3741 {
3742 vector_length = 1;
3743 break;
3744 }
3745 }
c0f3af97 3746
03751133
L
3747 /* Check the REX.W bit and VEXW. */
3748 if (i.tm.opcode_modifier.vexw == VEXWIG)
3749 w = (vexwig == vexw1 || (i.rex & REX_W)) ? 1 : 0;
3750 else if (i.tm.opcode_modifier.vexw)
3751 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3752 else
931d03b7 3753 w = (flag_code == CODE_64BIT ? i.rex & REX_W : vexwig == vexw1) ? 1 : 0;
03751133 3754
c0f3af97 3755 /* Use 2-byte VEX prefix if possible. */
03751133
L
3756 if (w == 0
3757 && i.vec_encoding != vex_encoding_vex3
441f6aca 3758 && i.tm.opcode_modifier.opcodespace == SPACE_0F
c0f3af97
L
3759 && (i.rex & (REX_W | REX_X | REX_B)) == 0)
3760 {
3761 /* 2-byte VEX prefix. */
3762 unsigned int r;
3763
3764 i.vex.length = 2;
3765 i.vex.bytes[0] = 0xc5;
3766
3767 /* Check the REX.R bit. */
3768 r = (i.rex & REX_R) ? 0 : 1;
3769 i.vex.bytes[1] = (r << 7
3770 | register_specifier << 3
3771 | vector_length << 2
35648716 3772 | i.tm.opcode_modifier.opcodeprefix);
c0f3af97
L
3773 }
3774 else
3775 {
3776 /* 3-byte VEX prefix. */
f88c9eb0 3777 i.vex.length = 3;
f88c9eb0 3778
441f6aca 3779 switch (i.tm.opcode_modifier.opcodespace)
5dd85c99 3780 {
441f6aca
JB
3781 case SPACE_0F:
3782 case SPACE_0F38:
3783 case SPACE_0F3A:
80de6e00 3784 i.vex.bytes[0] = 0xc4;
7f399153 3785 break;
441f6aca
JB
3786 case SPACE_XOP08:
3787 case SPACE_XOP09:
3788 case SPACE_XOP0A:
f88c9eb0 3789 i.vex.bytes[0] = 0x8f;
7f399153
L
3790 break;
3791 default:
3792 abort ();
f88c9eb0 3793 }
c0f3af97 3794
c0f3af97
L
3795 /* The high 3 bits of the second VEX byte are 1's compliment
3796 of RXB bits from REX. */
441f6aca 3797 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | i.tm.opcode_modifier.opcodespace;
c0f3af97 3798
c0f3af97
L
3799 i.vex.bytes[2] = (w << 7
3800 | register_specifier << 3
3801 | vector_length << 2
35648716 3802 | i.tm.opcode_modifier.opcodeprefix);
c0f3af97
L
3803 }
3804}
3805
5b7c81bd 3806static INLINE bool
e771e7c9
JB
3807is_evex_encoding (const insn_template *t)
3808{
7091c612 3809 return t->opcode_modifier.evex || t->opcode_modifier.disp8memshift
e771e7c9 3810 || t->opcode_modifier.broadcast || t->opcode_modifier.masking
a80195f1 3811 || t->opcode_modifier.sae;
e771e7c9
JB
3812}
3813
5b7c81bd 3814static INLINE bool
7a8655d2
JB
3815is_any_vex_encoding (const insn_template *t)
3816{
7b47a312 3817 return t->opcode_modifier.vex || is_evex_encoding (t);
7a8655d2
JB
3818}
3819
43234a1e
L
3820/* Build the EVEX prefix. */
3821
3822static void
3823build_evex_prefix (void)
3824{
35648716 3825 unsigned int register_specifier, w;
43234a1e
L
3826 rex_byte vrex_used = 0;
3827
3828 /* Check register specifier. */
3829 if (i.vex.register_specifier)
3830 {
3831 gas_assert ((i.vrex & REX_X) == 0);
3832
3833 register_specifier = i.vex.register_specifier->reg_num;
3834 if ((i.vex.register_specifier->reg_flags & RegRex))
3835 register_specifier += 8;
3836 /* The upper 16 registers are encoded in the fourth byte of the
3837 EVEX prefix. */
3838 if (!(i.vex.register_specifier->reg_flags & RegVRex))
3839 i.vex.bytes[3] = 0x8;
3840 register_specifier = ~register_specifier & 0xf;
3841 }
3842 else
3843 {
3844 register_specifier = 0xf;
3845
3846 /* Encode upper 16 vector index register in the fourth byte of
3847 the EVEX prefix. */
3848 if (!(i.vrex & REX_X))
3849 i.vex.bytes[3] = 0x8;
3850 else
3851 vrex_used |= REX_X;
3852 }
3853
43234a1e
L
3854 /* 4 byte EVEX prefix. */
3855 i.vex.length = 4;
3856 i.vex.bytes[0] = 0x62;
3857
43234a1e
L
3858 /* The high 3 bits of the second EVEX byte are 1's compliment of RXB
3859 bits from REX. */
441f6aca
JB
3860 gas_assert (i.tm.opcode_modifier.opcodespace >= SPACE_0F);
3861 gas_assert (i.tm.opcode_modifier.opcodespace <= SPACE_0F3A);
3862 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | i.tm.opcode_modifier.opcodespace;
43234a1e
L
3863
3864 /* The fifth bit of the second EVEX byte is 1's compliment of the
3865 REX_R bit in VREX. */
3866 if (!(i.vrex & REX_R))
3867 i.vex.bytes[1] |= 0x10;
3868 else
3869 vrex_used |= REX_R;
3870
3871 if ((i.reg_operands + i.imm_operands) == i.operands)
3872 {
3873 /* When all operands are registers, the REX_X bit in REX is not
3874 used. We reuse it to encode the upper 16 registers, which is
3875 indicated by the REX_B bit in VREX. The REX_X bit is encoded
3876 as 1's compliment. */
3877 if ((i.vrex & REX_B))
3878 {
3879 vrex_used |= REX_B;
3880 i.vex.bytes[1] &= ~0x40;
3881 }
3882 }
3883
3884 /* EVEX instructions shouldn't need the REX prefix. */
3885 i.vrex &= ~vrex_used;
3886 gas_assert (i.vrex == 0);
3887
6865c043
L
3888 /* Check the REX.W bit and VEXW. */
3889 if (i.tm.opcode_modifier.vexw == VEXWIG)
3890 w = (evexwig == evexw1 || (i.rex & REX_W)) ? 1 : 0;
3891 else if (i.tm.opcode_modifier.vexw)
3892 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3893 else
931d03b7 3894 w = (flag_code == CODE_64BIT ? i.rex & REX_W : evexwig == evexw1) ? 1 : 0;
43234a1e 3895
43234a1e 3896 /* The third byte of the EVEX prefix. */
35648716
JB
3897 i.vex.bytes[2] = ((w << 7)
3898 | (register_specifier << 3)
3899 | 4 /* Encode the U bit. */
3900 | i.tm.opcode_modifier.opcodeprefix);
43234a1e
L
3901
3902 /* The fourth byte of the EVEX prefix. */
3903 /* The zeroing-masking bit. */
6225c532 3904 if (i.mask.reg && i.mask.zeroing)
43234a1e
L
3905 i.vex.bytes[3] |= 0x80;
3906
3907 /* Don't always set the broadcast bit if there is no RC. */
ca5312a2 3908 if (i.rounding.type == rc_none)
43234a1e
L
3909 {
3910 /* Encode the vector length. */
3911 unsigned int vec_length;
3912
e771e7c9
JB
3913 if (!i.tm.opcode_modifier.evex
3914 || i.tm.opcode_modifier.evex == EVEXDYN)
3915 {
56522fc5 3916 unsigned int op;
e771e7c9 3917
c7213af9
L
3918 /* Determine vector length from the last multi-length vector
3919 operand. */
56522fc5 3920 for (op = i.operands; op--;)
e771e7c9
JB
3921 if (i.tm.operand_types[op].bitfield.xmmword
3922 + i.tm.operand_types[op].bitfield.ymmword
3923 + i.tm.operand_types[op].bitfield.zmmword > 1)
3924 {
3925 if (i.types[op].bitfield.zmmword)
c7213af9
L
3926 {
3927 i.tm.opcode_modifier.evex = EVEX512;
3928 break;
3929 }
e771e7c9 3930 else if (i.types[op].bitfield.ymmword)
c7213af9
L
3931 {
3932 i.tm.opcode_modifier.evex = EVEX256;
3933 break;
3934 }
e771e7c9 3935 else if (i.types[op].bitfield.xmmword)
c7213af9
L
3936 {
3937 i.tm.opcode_modifier.evex = EVEX128;
3938 break;
3939 }
5273a3cd 3940 else if (i.broadcast.type && op == i.broadcast.operand)
625cbd7a 3941 {
5273a3cd 3942 switch (i.broadcast.bytes)
625cbd7a
JB
3943 {
3944 case 64:
3945 i.tm.opcode_modifier.evex = EVEX512;
3946 break;
3947 case 32:
3948 i.tm.opcode_modifier.evex = EVEX256;
3949 break;
3950 case 16:
3951 i.tm.opcode_modifier.evex = EVEX128;
3952 break;
3953 default:
c7213af9 3954 abort ();
625cbd7a 3955 }
c7213af9 3956 break;
625cbd7a 3957 }
e771e7c9 3958 }
c7213af9 3959
56522fc5 3960 if (op >= MAX_OPERANDS)
c7213af9 3961 abort ();
e771e7c9
JB
3962 }
3963
43234a1e
L
3964 switch (i.tm.opcode_modifier.evex)
3965 {
3966 case EVEXLIG: /* LL' is ignored */
3967 vec_length = evexlig << 5;
3968 break;
3969 case EVEX128:
3970 vec_length = 0 << 5;
3971 break;
3972 case EVEX256:
3973 vec_length = 1 << 5;
3974 break;
3975 case EVEX512:
3976 vec_length = 2 << 5;
3977 break;
3978 default:
3979 abort ();
3980 break;
3981 }
3982 i.vex.bytes[3] |= vec_length;
3983 /* Encode the broadcast bit. */
5273a3cd 3984 if (i.broadcast.type)
43234a1e
L
3985 i.vex.bytes[3] |= 0x10;
3986 }
ca5312a2
JB
3987 else if (i.rounding.type != saeonly)
3988 i.vex.bytes[3] |= 0x10 | (i.rounding.type << 5);
43234a1e 3989 else
ca5312a2 3990 i.vex.bytes[3] |= 0x10 | (evexrcig << 5);
43234a1e 3991
6225c532
JB
3992 if (i.mask.reg)
3993 i.vex.bytes[3] |= i.mask.reg->reg_num;
43234a1e
L
3994}
3995
65da13b5
L
3996static void
3997process_immext (void)
3998{
3999 expressionS *exp;
4000
c0f3af97 4001 /* These AMD 3DNow! and SSE2 instructions have an opcode suffix
65da13b5
L
4002 which is coded in the same place as an 8-bit immediate field
4003 would be. Here we fake an 8-bit immediate operand from the
4004 opcode suffix stored in tm.extension_opcode.
4005
c1e679ec 4006 AVX instructions also use this encoding, for some of
c0f3af97 4007 3 argument instructions. */
65da13b5 4008
43234a1e 4009 gas_assert (i.imm_operands <= 1
7ab9ffdd 4010 && (i.operands <= 2
7a8655d2 4011 || (is_any_vex_encoding (&i.tm)
7ab9ffdd 4012 && i.operands <= 4)));
65da13b5
L
4013
4014 exp = &im_expressions[i.imm_operands++];
4015 i.op[i.operands].imms = exp;
4016 i.types[i.operands] = imm8;
4017 i.operands++;
4018 exp->X_op = O_constant;
4019 exp->X_add_number = i.tm.extension_opcode;
4020 i.tm.extension_opcode = None;
4021}
4022
42164a71
L
4023
4024static int
4025check_hle (void)
4026{
742732c7 4027 switch (i.tm.opcode_modifier.prefixok)
42164a71
L
4028 {
4029 default:
4030 abort ();
742732c7
JB
4031 case PrefixLock:
4032 case PrefixNone:
4033 case PrefixNoTrack:
4034 case PrefixRep:
165de32a
L
4035 as_bad (_("invalid instruction `%s' after `%s'"),
4036 i.tm.name, i.hle_prefix);
42164a71 4037 return 0;
742732c7 4038 case PrefixHLELock:
42164a71
L
4039 if (i.prefix[LOCK_PREFIX])
4040 return 1;
165de32a 4041 as_bad (_("missing `lock' with `%s'"), i.hle_prefix);
42164a71 4042 return 0;
742732c7 4043 case PrefixHLEAny:
42164a71 4044 return 1;
742732c7 4045 case PrefixHLERelease:
42164a71
L
4046 if (i.prefix[HLE_PREFIX] != XRELEASE_PREFIX_OPCODE)
4047 {
4048 as_bad (_("instruction `%s' after `xacquire' not allowed"),
4049 i.tm.name);
4050 return 0;
4051 }
8dc0818e 4052 if (i.mem_operands == 0 || !(i.flags[i.operands - 1] & Operand_Mem))
42164a71
L
4053 {
4054 as_bad (_("memory destination needed for instruction `%s'"
4055 " after `xrelease'"), i.tm.name);
4056 return 0;
4057 }
4058 return 1;
4059 }
4060}
4061
b6f8c7c4
L
4062/* Try the shortest encoding by shortening operand size. */
4063
4064static void
4065optimize_encoding (void)
4066{
a0a1771e 4067 unsigned int j;
b6f8c7c4 4068
fe134c65
JB
4069 if (i.tm.opcode_modifier.opcodespace == SPACE_BASE
4070 && i.tm.base_opcode == 0x8d)
4071 {
4072 /* Optimize: -O:
4073 lea symbol, %rN -> mov $symbol, %rN
4074 lea (%rM), %rN -> mov %rM, %rN
4075 lea (,%rM,1), %rN -> mov %rM, %rN
4076
4077 and in 32-bit mode for 16-bit addressing
4078
4079 lea (%rM), %rN -> movzx %rM, %rN
4080
4081 and in 64-bit mode zap 32-bit addressing in favor of using a
4082 32-bit (or less) destination.
4083 */
4084 if (flag_code == CODE_64BIT && i.prefix[ADDR_PREFIX])
4085 {
4086 if (!i.op[1].regs->reg_type.bitfield.word)
4087 i.tm.opcode_modifier.size = SIZE32;
4088 i.prefix[ADDR_PREFIX] = 0;
4089 }
4090
4091 if (!i.index_reg && !i.base_reg)
4092 {
4093 /* Handle:
4094 lea symbol, %rN -> mov $symbol, %rN
4095 */
4096 if (flag_code == CODE_64BIT)
4097 {
4098 /* Don't transform a relocation to a 16-bit one. */
4099 if (i.op[0].disps
4100 && i.op[0].disps->X_op != O_constant
4101 && i.op[1].regs->reg_type.bitfield.word)
4102 return;
4103
4104 if (!i.op[1].regs->reg_type.bitfield.qword
4105 || i.tm.opcode_modifier.size == SIZE32)
4106 {
4107 i.tm.base_opcode = 0xb8;
4108 i.tm.opcode_modifier.modrm = 0;
4109 if (!i.op[1].regs->reg_type.bitfield.word)
4110 i.types[0].bitfield.imm32 = 1;
4111 else
4112 {
4113 i.tm.opcode_modifier.size = SIZE16;
4114 i.types[0].bitfield.imm16 = 1;
4115 }
4116 }
4117 else
4118 {
4119 /* Subject to further optimization below. */
4120 i.tm.base_opcode = 0xc7;
4121 i.tm.extension_opcode = 0;
4122 i.types[0].bitfield.imm32s = 1;
4123 i.types[0].bitfield.baseindex = 0;
4124 }
4125 }
4126 /* Outside of 64-bit mode address and operand sizes have to match if
4127 a relocation is involved, as otherwise we wouldn't (currently) or
4128 even couldn't express the relocation correctly. */
4129 else if (i.op[0].disps
4130 && i.op[0].disps->X_op != O_constant
4131 && ((!i.prefix[ADDR_PREFIX])
4132 != (flag_code == CODE_32BIT
4133 ? i.op[1].regs->reg_type.bitfield.dword
4134 : i.op[1].regs->reg_type.bitfield.word)))
4135 return;
7772f168
JB
4136 /* In 16-bit mode converting LEA with 16-bit addressing and a 32-bit
4137 destination is going to grow encoding size. */
4138 else if (flag_code == CODE_16BIT
4139 && (optimize <= 1 || optimize_for_space)
4140 && !i.prefix[ADDR_PREFIX]
4141 && i.op[1].regs->reg_type.bitfield.dword)
4142 return;
fe134c65
JB
4143 else
4144 {
4145 i.tm.base_opcode = 0xb8;
4146 i.tm.opcode_modifier.modrm = 0;
4147 if (i.op[1].regs->reg_type.bitfield.dword)
4148 i.types[0].bitfield.imm32 = 1;
4149 else
4150 i.types[0].bitfield.imm16 = 1;
4151
4152 if (i.op[0].disps
4153 && i.op[0].disps->X_op == O_constant
4154 && i.op[1].regs->reg_type.bitfield.dword
60cfa10c
L
4155 /* NB: Add () to !i.prefix[ADDR_PREFIX] to silence
4156 GCC 5. */
4157 && (!i.prefix[ADDR_PREFIX]) != (flag_code == CODE_32BIT))
fe134c65
JB
4158 i.op[0].disps->X_add_number &= 0xffff;
4159 }
4160
4161 i.tm.operand_types[0] = i.types[0];
4162 i.imm_operands = 1;
4163 if (!i.op[0].imms)
4164 {
4165 i.op[0].imms = &im_expressions[0];
4166 i.op[0].imms->X_op = O_absent;
4167 }
4168 }
4169 else if (i.op[0].disps
4170 && (i.op[0].disps->X_op != O_constant
4171 || i.op[0].disps->X_add_number))
4172 return;
4173 else
4174 {
4175 /* Handle:
4176 lea (%rM), %rN -> mov %rM, %rN
4177 lea (,%rM,1), %rN -> mov %rM, %rN
4178 lea (%rM), %rN -> movzx %rM, %rN
4179 */
4180 const reg_entry *addr_reg;
4181
4182 if (!i.index_reg && i.base_reg->reg_num != RegIP)
4183 addr_reg = i.base_reg;
4184 else if (!i.base_reg
4185 && i.index_reg->reg_num != RegIZ
4186 && !i.log2_scale_factor)
4187 addr_reg = i.index_reg;
4188 else
4189 return;
4190
4191 if (addr_reg->reg_type.bitfield.word
4192 && i.op[1].regs->reg_type.bitfield.dword)
4193 {
4194 if (flag_code != CODE_32BIT)
4195 return;
4196 i.tm.opcode_modifier.opcodespace = SPACE_0F;
4197 i.tm.base_opcode = 0xb7;
4198 }
4199 else
4200 i.tm.base_opcode = 0x8b;
4201
4202 if (addr_reg->reg_type.bitfield.dword
4203 && i.op[1].regs->reg_type.bitfield.qword)
4204 i.tm.opcode_modifier.size = SIZE32;
4205
4206 i.op[0].regs = addr_reg;
4207 i.reg_operands = 2;
4208 }
4209
4210 i.mem_operands = 0;
4211 i.disp_operands = 0;
4212 i.prefix[ADDR_PREFIX] = 0;
4213 i.prefix[SEG_PREFIX] = 0;
4214 i.seg[0] = NULL;
4215 }
4216
b6f8c7c4 4217 if (optimize_for_space
389d00a5 4218 && i.tm.opcode_modifier.opcodespace == SPACE_BASE
b6f8c7c4
L
4219 && i.reg_operands == 1
4220 && i.imm_operands == 1
4221 && !i.types[1].bitfield.byte
4222 && i.op[0].imms->X_op == O_constant
4223 && fits_in_imm7 (i.op[0].imms->X_add_number)
72aea328 4224 && (i.tm.base_opcode == 0xa8
b6f8c7c4
L
4225 || (i.tm.base_opcode == 0xf6
4226 && i.tm.extension_opcode == 0x0)))
4227 {
4228 /* Optimize: -Os:
4229 test $imm7, %r64/%r32/%r16 -> test $imm7, %r8
4230 */
4231 unsigned int base_regnum = i.op[1].regs->reg_num;
4232 if (flag_code == CODE_64BIT || base_regnum < 4)
4233 {
4234 i.types[1].bitfield.byte = 1;
4235 /* Ignore the suffix. */
4236 i.suffix = 0;
7697afb6
JB
4237 /* Convert to byte registers. */
4238 if (i.types[1].bitfield.word)
4239 j = 16;
4240 else if (i.types[1].bitfield.dword)
4241 j = 32;
4242 else
4243 j = 48;
4244 if (!(i.op[1].regs->reg_flags & RegRex) && base_regnum < 4)
4245 j += 8;
4246 i.op[1].regs -= j;
b6f8c7c4
L
4247 }
4248 }
4249 else if (flag_code == CODE_64BIT
389d00a5 4250 && i.tm.opcode_modifier.opcodespace == SPACE_BASE
d3d50934
L
4251 && ((i.types[1].bitfield.qword
4252 && i.reg_operands == 1
b6f8c7c4
L
4253 && i.imm_operands == 1
4254 && i.op[0].imms->X_op == O_constant
507916b8 4255 && ((i.tm.base_opcode == 0xb8
b6f8c7c4
L
4256 && i.tm.extension_opcode == None
4257 && fits_in_unsigned_long (i.op[0].imms->X_add_number))
4258 || (fits_in_imm31 (i.op[0].imms->X_add_number)
72aea328
JB
4259 && ((i.tm.base_opcode == 0x24
4260 || i.tm.base_opcode == 0xa8)
b6f8c7c4
L
4261 || (i.tm.base_opcode == 0x80
4262 && i.tm.extension_opcode == 0x4)
4263 || ((i.tm.base_opcode == 0xf6
507916b8 4264 || (i.tm.base_opcode | 1) == 0xc7)
b8364fa7
JB
4265 && i.tm.extension_opcode == 0x0)))
4266 || (fits_in_imm7 (i.op[0].imms->X_add_number)
4267 && i.tm.base_opcode == 0x83
4268 && i.tm.extension_opcode == 0x4)))
d3d50934
L
4269 || (i.types[0].bitfield.qword
4270 && ((i.reg_operands == 2
4271 && i.op[0].regs == i.op[1].regs
72aea328
JB
4272 && (i.tm.base_opcode == 0x30
4273 || i.tm.base_opcode == 0x28))
d3d50934
L
4274 || (i.reg_operands == 1
4275 && i.operands == 1
72aea328 4276 && i.tm.base_opcode == 0x30)))))
b6f8c7c4
L
4277 {
4278 /* Optimize: -O:
4279 andq $imm31, %r64 -> andl $imm31, %r32
b8364fa7 4280 andq $imm7, %r64 -> andl $imm7, %r32
b6f8c7c4
L
4281 testq $imm31, %r64 -> testl $imm31, %r32
4282 xorq %r64, %r64 -> xorl %r32, %r32
4283 subq %r64, %r64 -> subl %r32, %r32
4284 movq $imm31, %r64 -> movl $imm31, %r32
4285 movq $imm32, %r64 -> movl $imm32, %r32
4286 */
4287 i.tm.opcode_modifier.norex64 = 1;
507916b8 4288 if (i.tm.base_opcode == 0xb8 || (i.tm.base_opcode | 1) == 0xc7)
b6f8c7c4
L
4289 {
4290 /* Handle
4291 movq $imm31, %r64 -> movl $imm31, %r32
4292 movq $imm32, %r64 -> movl $imm32, %r32
4293 */
4294 i.tm.operand_types[0].bitfield.imm32 = 1;
4295 i.tm.operand_types[0].bitfield.imm32s = 0;
4296 i.tm.operand_types[0].bitfield.imm64 = 0;
4297 i.types[0].bitfield.imm32 = 1;
4298 i.types[0].bitfield.imm32s = 0;
4299 i.types[0].bitfield.imm64 = 0;
4300 i.types[1].bitfield.dword = 1;
4301 i.types[1].bitfield.qword = 0;
507916b8 4302 if ((i.tm.base_opcode | 1) == 0xc7)
b6f8c7c4
L
4303 {
4304 /* Handle
4305 movq $imm31, %r64 -> movl $imm31, %r32
4306 */
507916b8 4307 i.tm.base_opcode = 0xb8;
b6f8c7c4 4308 i.tm.extension_opcode = None;
507916b8 4309 i.tm.opcode_modifier.w = 0;
b6f8c7c4
L
4310 i.tm.opcode_modifier.modrm = 0;
4311 }
4312 }
4313 }
5641ec01
JB
4314 else if (optimize > 1
4315 && !optimize_for_space
389d00a5 4316 && i.tm.opcode_modifier.opcodespace == SPACE_BASE
5641ec01
JB
4317 && i.reg_operands == 2
4318 && i.op[0].regs == i.op[1].regs
4319 && ((i.tm.base_opcode & ~(Opcode_D | 1)) == 0x8
4320 || (i.tm.base_opcode & ~(Opcode_D | 1)) == 0x20)
4321 && (flag_code != CODE_64BIT || !i.types[0].bitfield.dword))
4322 {
4323 /* Optimize: -O2:
4324 andb %rN, %rN -> testb %rN, %rN
4325 andw %rN, %rN -> testw %rN, %rN
4326 andq %rN, %rN -> testq %rN, %rN
4327 orb %rN, %rN -> testb %rN, %rN
4328 orw %rN, %rN -> testw %rN, %rN
4329 orq %rN, %rN -> testq %rN, %rN
4330
4331 and outside of 64-bit mode
4332
4333 andl %rN, %rN -> testl %rN, %rN
4334 orl %rN, %rN -> testl %rN, %rN
4335 */
4336 i.tm.base_opcode = 0x84 | (i.tm.base_opcode & 1);
4337 }
99112332 4338 else if (i.reg_operands == 3
b6f8c7c4
L
4339 && i.op[0].regs == i.op[1].regs
4340 && !i.types[2].bitfield.xmmword
4341 && (i.tm.opcode_modifier.vex
6225c532 4342 || ((!i.mask.reg || i.mask.zeroing)
ca5312a2 4343 && i.rounding.type == rc_none
e771e7c9 4344 && is_evex_encoding (&i.tm)
80c34c38 4345 && (i.vec_encoding != vex_encoding_evex
dd22218c 4346 || cpu_arch_isa_flags.bitfield.cpuavx512vl
80c34c38 4347 || i.tm.cpu_flags.bitfield.cpuavx512vl
7091c612 4348 || (i.tm.operand_types[2].bitfield.zmmword
dd22218c 4349 && i.types[2].bitfield.ymmword))))
b6f8c7c4 4350 && ((i.tm.base_opcode == 0x55
b6f8c7c4 4351 || i.tm.base_opcode == 0x57
35648716
JB
4352 || i.tm.base_opcode == 0xdf
4353 || i.tm.base_opcode == 0xef
4354 || i.tm.base_opcode == 0xf8
4355 || i.tm.base_opcode == 0xf9
4356 || i.tm.base_opcode == 0xfa
4357 || i.tm.base_opcode == 0xfb
1424ad86 4358 || i.tm.base_opcode == 0x42
35648716 4359 || i.tm.base_opcode == 0x47)
b6f8c7c4
L
4360 && i.tm.extension_opcode == None))
4361 {
99112332 4362 /* Optimize: -O1:
8305403a
L
4363 VOP, one of vandnps, vandnpd, vxorps, vxorpd, vpsubb, vpsubd,
4364 vpsubq and vpsubw:
b6f8c7c4
L
4365 EVEX VOP %zmmM, %zmmM, %zmmN
4366 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4367 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4368 EVEX VOP %ymmM, %ymmM, %ymmN
4369 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4370 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4371 VEX VOP %ymmM, %ymmM, %ymmN
4372 -> VEX VOP %xmmM, %xmmM, %xmmN
4373 VOP, one of vpandn and vpxor:
4374 VEX VOP %ymmM, %ymmM, %ymmN
4375 -> VEX VOP %xmmM, %xmmM, %xmmN
4376 VOP, one of vpandnd and vpandnq:
4377 EVEX VOP %zmmM, %zmmM, %zmmN
4378 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4379 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4380 EVEX VOP %ymmM, %ymmM, %ymmN
4381 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4382 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4383 VOP, one of vpxord and vpxorq:
4384 EVEX VOP %zmmM, %zmmM, %zmmN
4385 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4386 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4387 EVEX VOP %ymmM, %ymmM, %ymmN
4388 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4389 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
1424ad86
JB
4390 VOP, one of kxord and kxorq:
4391 VEX VOP %kM, %kM, %kN
4392 -> VEX kxorw %kM, %kM, %kN
4393 VOP, one of kandnd and kandnq:
4394 VEX VOP %kM, %kM, %kN
4395 -> VEX kandnw %kM, %kM, %kN
b6f8c7c4 4396 */
e771e7c9 4397 if (is_evex_encoding (&i.tm))
b6f8c7c4 4398 {
7b1d7ca1 4399 if (i.vec_encoding != vex_encoding_evex)
b6f8c7c4
L
4400 {
4401 i.tm.opcode_modifier.vex = VEX128;
4402 i.tm.opcode_modifier.vexw = VEXW0;
4403 i.tm.opcode_modifier.evex = 0;
4404 }
7b1d7ca1 4405 else if (optimize > 1)
dd22218c
L
4406 i.tm.opcode_modifier.evex = EVEX128;
4407 else
4408 return;
b6f8c7c4 4409 }
f74a6307 4410 else if (i.tm.operand_types[0].bitfield.class == RegMask)
1424ad86 4411 {
35648716 4412 i.tm.opcode_modifier.opcodeprefix = PREFIX_NONE;
1424ad86
JB
4413 i.tm.opcode_modifier.vexw = VEXW0;
4414 }
b6f8c7c4
L
4415 else
4416 i.tm.opcode_modifier.vex = VEX128;
4417
4418 if (i.tm.opcode_modifier.vex)
4419 for (j = 0; j < 3; j++)
4420 {
4421 i.types[j].bitfield.xmmword = 1;
4422 i.types[j].bitfield.ymmword = 0;
4423 }
4424 }
392a5972 4425 else if (i.vec_encoding != vex_encoding_evex
97ed31ae 4426 && !i.types[0].bitfield.zmmword
392a5972 4427 && !i.types[1].bitfield.zmmword
6225c532 4428 && !i.mask.reg
5273a3cd 4429 && !i.broadcast.type
97ed31ae 4430 && is_evex_encoding (&i.tm)
35648716
JB
4431 && ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0x6f
4432 || (i.tm.base_opcode & ~4) == 0xdb
4433 || (i.tm.base_opcode & ~4) == 0xeb)
97ed31ae
L
4434 && i.tm.extension_opcode == None)
4435 {
4436 /* Optimize: -O1:
4437 VOP, one of vmovdqa32, vmovdqa64, vmovdqu8, vmovdqu16,
4438 vmovdqu32 and vmovdqu64:
4439 EVEX VOP %xmmM, %xmmN
4440 -> VEX vmovdqa|vmovdqu %xmmM, %xmmN (M and N < 16)
4441 EVEX VOP %ymmM, %ymmN
4442 -> VEX vmovdqa|vmovdqu %ymmM, %ymmN (M and N < 16)
4443 EVEX VOP %xmmM, mem
4444 -> VEX vmovdqa|vmovdqu %xmmM, mem (M < 16)
4445 EVEX VOP %ymmM, mem
4446 -> VEX vmovdqa|vmovdqu %ymmM, mem (M < 16)
4447 EVEX VOP mem, %xmmN
4448 -> VEX mvmovdqa|vmovdquem, %xmmN (N < 16)
4449 EVEX VOP mem, %ymmN
4450 -> VEX vmovdqa|vmovdqu mem, %ymmN (N < 16)
a0a1771e
JB
4451 VOP, one of vpand, vpandn, vpor, vpxor:
4452 EVEX VOP{d,q} %xmmL, %xmmM, %xmmN
4453 -> VEX VOP %xmmL, %xmmM, %xmmN (L, M, and N < 16)
4454 EVEX VOP{d,q} %ymmL, %ymmM, %ymmN
4455 -> VEX VOP %ymmL, %ymmM, %ymmN (L, M, and N < 16)
4456 EVEX VOP{d,q} mem, %xmmM, %xmmN
4457 -> VEX VOP mem, %xmmM, %xmmN (M and N < 16)
4458 EVEX VOP{d,q} mem, %ymmM, %ymmN
4459 -> VEX VOP mem, %ymmM, %ymmN (M and N < 16)
97ed31ae 4460 */
a0a1771e 4461 for (j = 0; j < i.operands; j++)
392a5972
L
4462 if (operand_type_check (i.types[j], disp)
4463 && i.op[j].disps->X_op == O_constant)
4464 {
4465 /* Since the VEX prefix has 2 or 3 bytes, the EVEX prefix
4466 has 4 bytes, EVEX Disp8 has 1 byte and VEX Disp32 has 4
4467 bytes, we choose EVEX Disp8 over VEX Disp32. */
4468 int evex_disp8, vex_disp8;
4469 unsigned int memshift = i.memshift;
4470 offsetT n = i.op[j].disps->X_add_number;
4471
4472 evex_disp8 = fits_in_disp8 (n);
4473 i.memshift = 0;
4474 vex_disp8 = fits_in_disp8 (n);
4475 if (evex_disp8 != vex_disp8)
4476 {
4477 i.memshift = memshift;
4478 return;
4479 }
4480
4481 i.types[j].bitfield.disp8 = vex_disp8;
4482 break;
4483 }
35648716
JB
4484 if ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0x6f
4485 && i.tm.opcode_modifier.opcodeprefix == PREFIX_0XF2)
4486 i.tm.opcode_modifier.opcodeprefix = PREFIX_0XF3;
97ed31ae
L
4487 i.tm.opcode_modifier.vex
4488 = i.types[0].bitfield.ymmword ? VEX256 : VEX128;
4489 i.tm.opcode_modifier.vexw = VEXW0;
79dec6b7 4490 /* VPAND, VPOR, and VPXOR are commutative. */
35648716 4491 if (i.reg_operands == 3 && i.tm.base_opcode != 0xdf)
79dec6b7 4492 i.tm.opcode_modifier.commutative = 1;
97ed31ae
L
4493 i.tm.opcode_modifier.evex = 0;
4494 i.tm.opcode_modifier.masking = 0;
a0a1771e 4495 i.tm.opcode_modifier.broadcast = 0;
97ed31ae
L
4496 i.tm.opcode_modifier.disp8memshift = 0;
4497 i.memshift = 0;
a0a1771e
JB
4498 if (j < i.operands)
4499 i.types[j].bitfield.disp8
4500 = fits_in_disp8 (i.op[j].disps->X_add_number);
97ed31ae 4501 }
b6f8c7c4
L
4502}
4503
ae531041
L
4504/* Return non-zero for load instruction. */
4505
4506static int
4507load_insn_p (void)
4508{
4509 unsigned int dest;
4510 int any_vex_p = is_any_vex_encoding (&i.tm);
4511 unsigned int base_opcode = i.tm.base_opcode | 1;
4512
4513 if (!any_vex_p)
4514 {
a09f656b 4515 /* Anysize insns: lea, invlpg, clflush, prefetchnta, prefetcht0,
4516 prefetcht1, prefetcht2, prefetchtw, bndmk, bndcl, bndcu, bndcn,
4517 bndstx, bndldx, prefetchwt1, clflushopt, clwb, cldemote. */
4518 if (i.tm.opcode_modifier.anysize)
ae531041
L
4519 return 0;
4520
389d00a5
JB
4521 /* pop. */
4522 if (strcmp (i.tm.name, "pop") == 0)
4523 return 1;
4524 }
4525
4526 if (i.tm.opcode_modifier.opcodespace == SPACE_BASE)
4527 {
4528 /* popf, popa. */
4529 if (i.tm.base_opcode == 0x9d
a09f656b 4530 || i.tm.base_opcode == 0x61)
ae531041
L
4531 return 1;
4532
4533 /* movs, cmps, lods, scas. */
4534 if ((i.tm.base_opcode | 0xb) == 0xaf)
4535 return 1;
4536
a09f656b 4537 /* outs, xlatb. */
4538 if (base_opcode == 0x6f
4539 || i.tm.base_opcode == 0xd7)
ae531041 4540 return 1;
a09f656b 4541 /* NB: For AMD-specific insns with implicit memory operands,
4542 they're intentionally not covered. */
ae531041
L
4543 }
4544
4545 /* No memory operand. */
4546 if (!i.mem_operands)
4547 return 0;
4548
4549 if (any_vex_p)
4550 {
4551 /* vldmxcsr. */
4552 if (i.tm.base_opcode == 0xae
4553 && i.tm.opcode_modifier.vex
441f6aca 4554 && i.tm.opcode_modifier.opcodespace == SPACE_0F
35648716 4555 && i.tm.opcode_modifier.opcodeprefix == PREFIX_NONE
ae531041
L
4556 && i.tm.extension_opcode == 2)
4557 return 1;
4558 }
389d00a5 4559 else if (i.tm.opcode_modifier.opcodespace == SPACE_BASE)
ae531041
L
4560 {
4561 /* test, not, neg, mul, imul, div, idiv. */
4562 if ((i.tm.base_opcode == 0xf6 || i.tm.base_opcode == 0xf7)
4563 && i.tm.extension_opcode != 1)
4564 return 1;
4565
4566 /* inc, dec. */
4567 if (base_opcode == 0xff && i.tm.extension_opcode <= 1)
4568 return 1;
4569
4570 /* add, or, adc, sbb, and, sub, xor, cmp. */
4571 if (i.tm.base_opcode >= 0x80 && i.tm.base_opcode <= 0x83)
4572 return 1;
4573
ae531041
L
4574 /* rol, ror, rcl, rcr, shl/sal, shr, sar. */
4575 if ((base_opcode == 0xc1
4576 || (i.tm.base_opcode >= 0xd0 && i.tm.base_opcode <= 0xd3))
4577 && i.tm.extension_opcode != 6)
4578 return 1;
4579
ae531041 4580 /* Check for x87 instructions. */
389d00a5 4581 if (base_opcode >= 0xd8 && base_opcode <= 0xdf)
ae531041
L
4582 {
4583 /* Skip fst, fstp, fstenv, fstcw. */
4584 if (i.tm.base_opcode == 0xd9
4585 && (i.tm.extension_opcode == 2
4586 || i.tm.extension_opcode == 3
4587 || i.tm.extension_opcode == 6
4588 || i.tm.extension_opcode == 7))
4589 return 0;
4590
4591 /* Skip fisttp, fist, fistp, fstp. */
4592 if (i.tm.base_opcode == 0xdb
4593 && (i.tm.extension_opcode == 1
4594 || i.tm.extension_opcode == 2
4595 || i.tm.extension_opcode == 3
4596 || i.tm.extension_opcode == 7))
4597 return 0;
4598
4599 /* Skip fisttp, fst, fstp, fsave, fstsw. */
4600 if (i.tm.base_opcode == 0xdd
4601 && (i.tm.extension_opcode == 1
4602 || i.tm.extension_opcode == 2
4603 || i.tm.extension_opcode == 3
4604 || i.tm.extension_opcode == 6
4605 || i.tm.extension_opcode == 7))
4606 return 0;
4607
4608 /* Skip fisttp, fist, fistp, fbstp, fistp. */
4609 if (i.tm.base_opcode == 0xdf
4610 && (i.tm.extension_opcode == 1
4611 || i.tm.extension_opcode == 2
4612 || i.tm.extension_opcode == 3
4613 || i.tm.extension_opcode == 6
4614 || i.tm.extension_opcode == 7))
4615 return 0;
4616
4617 return 1;
4618 }
4619 }
389d00a5
JB
4620 else if (i.tm.opcode_modifier.opcodespace == SPACE_0F)
4621 {
4622 /* bt, bts, btr, btc. */
4623 if (i.tm.base_opcode == 0xba
4624 && (i.tm.extension_opcode >= 4 && i.tm.extension_opcode <= 7))
4625 return 1;
4626
4627 /* cmpxchg8b, cmpxchg16b, xrstors, vmptrld. */
4628 if (i.tm.base_opcode == 0xc7
4629 && i.tm.opcode_modifier.opcodeprefix == PREFIX_NONE
4630 && (i.tm.extension_opcode == 1 || i.tm.extension_opcode == 3
4631 || i.tm.extension_opcode == 6))
4632 return 1;
4633
4634 /* fxrstor, ldmxcsr, xrstor. */
4635 if (i.tm.base_opcode == 0xae
4636 && (i.tm.extension_opcode == 1
4637 || i.tm.extension_opcode == 2
4638 || i.tm.extension_opcode == 5))
4639 return 1;
4640
4641 /* lgdt, lidt, lmsw. */
4642 if (i.tm.base_opcode == 0x01
4643 && (i.tm.extension_opcode == 2
4644 || i.tm.extension_opcode == 3
4645 || i.tm.extension_opcode == 6))
4646 return 1;
4647 }
ae531041
L
4648
4649 dest = i.operands - 1;
4650
4651 /* Check fake imm8 operand and 3 source operands. */
4652 if ((i.tm.opcode_modifier.immext
4653 || i.tm.opcode_modifier.vexsources == VEX3SOURCES)
4654 && i.types[dest].bitfield.imm8)
4655 dest--;
4656
389d00a5
JB
4657 /* add, or, adc, sbb, and, sub, xor, cmp, test, xchg. */
4658 if (i.tm.opcode_modifier.opcodespace == SPACE_BASE
ae531041
L
4659 && (base_opcode == 0x1
4660 || base_opcode == 0x9
4661 || base_opcode == 0x11
4662 || base_opcode == 0x19
4663 || base_opcode == 0x21
4664 || base_opcode == 0x29
4665 || base_opcode == 0x31
4666 || base_opcode == 0x39
389d00a5
JB
4667 || (base_opcode | 2) == 0x87))
4668 return 1;
4669
4670 /* xadd. */
4671 if (i.tm.opcode_modifier.opcodespace == SPACE_0F
4672 && base_opcode == 0xc1)
ae531041
L
4673 return 1;
4674
4675 /* Check for load instruction. */
4676 return (i.types[dest].bitfield.class != ClassNone
4677 || i.types[dest].bitfield.instance == Accum);
4678}
4679
4680/* Output lfence, 0xfaee8, after instruction. */
4681
4682static void
4683insert_lfence_after (void)
4684{
4685 if (lfence_after_load && load_insn_p ())
4686 {
a09f656b 4687 /* There are also two REP string instructions that require
4688 special treatment. Specifically, the compare string (CMPS)
4689 and scan string (SCAS) instructions set EFLAGS in a manner
4690 that depends on the data being compared/scanned. When used
4691 with a REP prefix, the number of iterations may therefore
4692 vary depending on this data. If the data is a program secret
4693 chosen by the adversary using an LVI method,
4694 then this data-dependent behavior may leak some aspect
4695 of the secret. */
4696 if (((i.tm.base_opcode | 0x1) == 0xa7
4697 || (i.tm.base_opcode | 0x1) == 0xaf)
4698 && i.prefix[REP_PREFIX])
4699 {
4700 as_warn (_("`%s` changes flags which would affect control flow behavior"),
4701 i.tm.name);
4702 }
ae531041
L
4703 char *p = frag_more (3);
4704 *p++ = 0xf;
4705 *p++ = 0xae;
4706 *p = 0xe8;
4707 }
4708}
4709
4710/* Output lfence, 0xfaee8, before instruction. */
4711
4712static void
4713insert_lfence_before (void)
4714{
4715 char *p;
4716
389d00a5 4717 if (i.tm.opcode_modifier.opcodespace != SPACE_BASE)
ae531041
L
4718 return;
4719
4720 if (i.tm.base_opcode == 0xff
4721 && (i.tm.extension_opcode == 2 || i.tm.extension_opcode == 4))
4722 {
4723 /* Insert lfence before indirect branch if needed. */
4724
4725 if (lfence_before_indirect_branch == lfence_branch_none)
4726 return;
4727
4728 if (i.operands != 1)
4729 abort ();
4730
4731 if (i.reg_operands == 1)
4732 {
4733 /* Indirect branch via register. Don't insert lfence with
4734 -mlfence-after-load=yes. */
4735 if (lfence_after_load
4736 || lfence_before_indirect_branch == lfence_branch_memory)
4737 return;
4738 }
4739 else if (i.mem_operands == 1
4740 && lfence_before_indirect_branch != lfence_branch_register)
4741 {
4742 as_warn (_("indirect `%s` with memory operand should be avoided"),
4743 i.tm.name);
4744 return;
4745 }
4746 else
4747 return;
4748
4749 if (last_insn.kind != last_insn_other
4750 && last_insn.seg == now_seg)
4751 {
4752 as_warn_where (last_insn.file, last_insn.line,
4753 _("`%s` skips -mlfence-before-indirect-branch on `%s`"),
4754 last_insn.name, i.tm.name);
4755 return;
4756 }
4757
4758 p = frag_more (3);
4759 *p++ = 0xf;
4760 *p++ = 0xae;
4761 *p = 0xe8;
4762 return;
4763 }
4764
503648e4 4765 /* Output or/not/shl and lfence before near ret. */
ae531041
L
4766 if (lfence_before_ret != lfence_before_ret_none
4767 && (i.tm.base_opcode == 0xc2
503648e4 4768 || i.tm.base_opcode == 0xc3))
ae531041
L
4769 {
4770 if (last_insn.kind != last_insn_other
4771 && last_insn.seg == now_seg)
4772 {
4773 as_warn_where (last_insn.file, last_insn.line,
4774 _("`%s` skips -mlfence-before-ret on `%s`"),
4775 last_insn.name, i.tm.name);
4776 return;
4777 }
a09f656b 4778
a09f656b 4779 /* Near ret ingore operand size override under CPU64. */
503648e4 4780 char prefix = flag_code == CODE_64BIT
4781 ? 0x48
4782 : i.prefix[DATA_PREFIX] ? 0x66 : 0x0;
a09f656b 4783
4784 if (lfence_before_ret == lfence_before_ret_not)
4785 {
4786 /* not: 0xf71424, may add prefix
4787 for operand size override or 64-bit code. */
4788 p = frag_more ((prefix ? 2 : 0) + 6 + 3);
4789 if (prefix)
4790 *p++ = prefix;
ae531041
L
4791 *p++ = 0xf7;
4792 *p++ = 0x14;
4793 *p++ = 0x24;
a09f656b 4794 if (prefix)
4795 *p++ = prefix;
ae531041
L
4796 *p++ = 0xf7;
4797 *p++ = 0x14;
4798 *p++ = 0x24;
4799 }
a09f656b 4800 else
4801 {
4802 p = frag_more ((prefix ? 1 : 0) + 4 + 3);
4803 if (prefix)
4804 *p++ = prefix;
4805 if (lfence_before_ret == lfence_before_ret_or)
4806 {
4807 /* or: 0x830c2400, may add prefix
4808 for operand size override or 64-bit code. */
4809 *p++ = 0x83;
4810 *p++ = 0x0c;
4811 }
4812 else
4813 {
4814 /* shl: 0xc1242400, may add prefix
4815 for operand size override or 64-bit code. */
4816 *p++ = 0xc1;
4817 *p++ = 0x24;
4818 }
4819
4820 *p++ = 0x24;
4821 *p++ = 0x0;
4822 }
4823
ae531041
L
4824 *p++ = 0xf;
4825 *p++ = 0xae;
4826 *p = 0xe8;
4827 }
4828}
4829
252b5132
RH
4830/* This is the guts of the machine-dependent assembler. LINE points to a
4831 machine dependent instruction. This function is supposed to emit
4832 the frags/bytes it assembles to. */
4833
4834void
65da13b5 4835md_assemble (char *line)
252b5132 4836{
40fb9820 4837 unsigned int j;
83b16ac6 4838 char mnemonic[MAX_MNEM_SIZE], mnem_suffix;
d3ce72d0 4839 const insn_template *t;
252b5132 4840
47926f60 4841 /* Initialize globals. */
252b5132 4842 memset (&i, '\0', sizeof (i));
ca5312a2 4843 i.rounding.type = rc_none;
252b5132 4844 for (j = 0; j < MAX_OPERANDS; j++)
1ae12ab7 4845 i.reloc[j] = NO_RELOC;
252b5132
RH
4846 memset (disp_expressions, '\0', sizeof (disp_expressions));
4847 memset (im_expressions, '\0', sizeof (im_expressions));
ce8a8b2f 4848 save_stack_p = save_stack;
252b5132
RH
4849
4850 /* First parse an instruction mnemonic & call i386_operand for the operands.
4851 We assume that the scrubber has arranged it so that line[0] is the valid
47926f60 4852 start of a (possibly prefixed) mnemonic. */
252b5132 4853
29b0f896
AM
4854 line = parse_insn (line, mnemonic);
4855 if (line == NULL)
4856 return;
83b16ac6 4857 mnem_suffix = i.suffix;
252b5132 4858
29b0f896 4859 line = parse_operands (line, mnemonic);
ee86248c 4860 this_operand = -1;
8325cc63
JB
4861 xfree (i.memop1_string);
4862 i.memop1_string = NULL;
29b0f896
AM
4863 if (line == NULL)
4864 return;
252b5132 4865
29b0f896
AM
4866 /* Now we've parsed the mnemonic into a set of templates, and have the
4867 operands at hand. */
4868
b630c145 4869 /* All Intel opcodes have reversed operands except for "bound", "enter",
c0e54661
JB
4870 "invlpg*", "monitor*", "mwait*", "tpause", "umwait", "pvalidate",
4871 "rmpadjust", and "rmpupdate". We also don't reverse intersegment "jmp"
4872 and "call" instructions with 2 immediate operands so that the immediate
4873 segment precedes the offset consistently in Intel and AT&T modes. */
4d456e3d
L
4874 if (intel_syntax
4875 && i.operands > 1
29b0f896 4876 && (strcmp (mnemonic, "bound") != 0)
c0e54661 4877 && (strncmp (mnemonic, "invlpg", 6) != 0)
d34049e8
ML
4878 && !startswith (mnemonic, "monitor")
4879 && !startswith (mnemonic, "mwait")
c0e54661 4880 && (strcmp (mnemonic, "pvalidate") != 0)
d34049e8 4881 && !startswith (mnemonic, "rmp")
b630c145
JB
4882 && (strcmp (mnemonic, "tpause") != 0)
4883 && (strcmp (mnemonic, "umwait") != 0)
40fb9820
L
4884 && !(operand_type_check (i.types[0], imm)
4885 && operand_type_check (i.types[1], imm)))
29b0f896
AM
4886 swap_operands ();
4887
ec56d5c0
JB
4888 /* The order of the immediates should be reversed
4889 for 2 immediates extrq and insertq instructions */
4890 if (i.imm_operands == 2
4891 && (strcmp (mnemonic, "extrq") == 0
4892 || strcmp (mnemonic, "insertq") == 0))
4893 swap_2_operands (0, 1);
4894
29b0f896
AM
4895 if (i.imm_operands)
4896 optimize_imm ();
4897
a9aabc23 4898 if (i.disp_operands && !want_disp32 (current_templates->start))
cce08655
JB
4899 {
4900 for (j = 0; j < i.operands; ++j)
4901 {
4902 const expressionS *exp = i.op[j].disps;
4903
4904 if (!operand_type_check (i.types[j], disp))
4905 continue;
4906
4907 if (exp->X_op != O_constant)
4908 continue;
4909
4910 /* Since displacement is signed extended to 64bit, don't allow
4911 disp32 and turn off disp32s if they are out of range. */
4912 i.types[j].bitfield.disp32 = 0;
4913 if (fits_in_signed_long (exp->X_add_number))
4914 continue;
4915
4916 i.types[j].bitfield.disp32s = 0;
4917 if (i.types[j].bitfield.baseindex)
4918 {
4919 as_bad (_("0x%" BFD_VMA_FMT "x out of range of signed 32bit displacement"),
4920 exp->X_add_number);
4921 return;
4922 }
4923 }
4924 }
4925
b300c311
L
4926 /* Don't optimize displacement for movabs since it only takes 64bit
4927 displacement. */
4928 if (i.disp_operands
a501d77e 4929 && i.disp_encoding != disp_encoding_32bit
862be3fb
L
4930 && (flag_code != CODE_64BIT
4931 || strcmp (mnemonic, "movabs") != 0))
4932 optimize_disp ();
29b0f896
AM
4933
4934 /* Next, we find a template that matches the given insn,
4935 making sure the overlap of the given operands types is consistent
4936 with the template operand types. */
252b5132 4937
83b16ac6 4938 if (!(t = match_template (mnem_suffix)))
29b0f896 4939 return;
252b5132 4940
7bab8ab5 4941 if (sse_check != check_none
81f8a913 4942 && !i.tm.opcode_modifier.noavx
6e3e5c9e 4943 && !i.tm.cpu_flags.bitfield.cpuavx
569d50f1 4944 && !i.tm.cpu_flags.bitfield.cpuavx512f
daf50ae7
L
4945 && (i.tm.cpu_flags.bitfield.cpusse
4946 || i.tm.cpu_flags.bitfield.cpusse2
4947 || i.tm.cpu_flags.bitfield.cpusse3
4948 || i.tm.cpu_flags.bitfield.cpussse3
4949 || i.tm.cpu_flags.bitfield.cpusse4_1
6e3e5c9e
JB
4950 || i.tm.cpu_flags.bitfield.cpusse4_2
4951 || i.tm.cpu_flags.bitfield.cpupclmul
4952 || i.tm.cpu_flags.bitfield.cpuaes
569d50f1 4953 || i.tm.cpu_flags.bitfield.cpusha
6e3e5c9e 4954 || i.tm.cpu_flags.bitfield.cpugfni))
daf50ae7 4955 {
7bab8ab5 4956 (sse_check == check_warning
daf50ae7
L
4957 ? as_warn
4958 : as_bad) (_("SSE instruction `%s' is used"), i.tm.name);
4959 }
4960
40fb9820 4961 if (i.tm.opcode_modifier.fwait)
29b0f896
AM
4962 if (!add_prefix (FWAIT_OPCODE))
4963 return;
252b5132 4964
d5de92cf 4965 /* Check if REP prefix is OK. */
742732c7 4966 if (i.rep_prefix && i.tm.opcode_modifier.prefixok != PrefixRep)
d5de92cf
L
4967 {
4968 as_bad (_("invalid instruction `%s' after `%s'"),
4969 i.tm.name, i.rep_prefix);
4970 return;
4971 }
4972
c1ba0266
L
4973 /* Check for lock without a lockable instruction. Destination operand
4974 must be memory unless it is xchg (0x86). */
c32fa91d 4975 if (i.prefix[LOCK_PREFIX]
742732c7 4976 && (i.tm.opcode_modifier.prefixok < PrefixLock
c1ba0266
L
4977 || i.mem_operands == 0
4978 || (i.tm.base_opcode != 0x86
8dc0818e 4979 && !(i.flags[i.operands - 1] & Operand_Mem))))
c32fa91d
L
4980 {
4981 as_bad (_("expecting lockable instruction after `lock'"));
4982 return;
4983 }
4984
40d231b4
JB
4985 /* Check for data size prefix on VEX/XOP/EVEX encoded and SIMD insns. */
4986 if (i.prefix[DATA_PREFIX]
4987 && (is_any_vex_encoding (&i.tm)
4988 || i.tm.operand_types[i.imm_operands].bitfield.class >= RegMMX
4989 || i.tm.operand_types[i.imm_operands + 1].bitfield.class >= RegMMX))
7a8655d2
JB
4990 {
4991 as_bad (_("data size prefix invalid with `%s'"), i.tm.name);
4992 return;
4993 }
4994
42164a71 4995 /* Check if HLE prefix is OK. */
165de32a 4996 if (i.hle_prefix && !check_hle ())
42164a71
L
4997 return;
4998
7e8b059b
L
4999 /* Check BND prefix. */
5000 if (i.bnd_prefix && !i.tm.opcode_modifier.bndprefixok)
5001 as_bad (_("expecting valid branch instruction after `bnd'"));
5002
04ef582a 5003 /* Check NOTRACK prefix. */
742732c7 5004 if (i.notrack_prefix && i.tm.opcode_modifier.prefixok != PrefixNoTrack)
9fef80d6 5005 as_bad (_("expecting indirect branch instruction after `notrack'"));
04ef582a 5006
327e8c42
JB
5007 if (i.tm.cpu_flags.bitfield.cpumpx)
5008 {
5009 if (flag_code == CODE_64BIT && i.prefix[ADDR_PREFIX])
5010 as_bad (_("32-bit address isn't allowed in 64-bit MPX instructions."));
5011 else if (flag_code != CODE_16BIT
5012 ? i.prefix[ADDR_PREFIX]
5013 : i.mem_operands && !i.prefix[ADDR_PREFIX])
5014 as_bad (_("16-bit address isn't allowed in MPX instructions"));
5015 }
7e8b059b
L
5016
5017 /* Insert BND prefix. */
76d3a78a
JB
5018 if (add_bnd_prefix && i.tm.opcode_modifier.bndprefixok)
5019 {
5020 if (!i.prefix[BND_PREFIX])
5021 add_prefix (BND_PREFIX_OPCODE);
5022 else if (i.prefix[BND_PREFIX] != BND_PREFIX_OPCODE)
5023 {
5024 as_warn (_("replacing `rep'/`repe' prefix by `bnd'"));
5025 i.prefix[BND_PREFIX] = BND_PREFIX_OPCODE;
5026 }
5027 }
7e8b059b 5028
29b0f896 5029 /* Check string instruction segment overrides. */
51c8edf6 5030 if (i.tm.opcode_modifier.isstring >= IS_STRING_ES_OP0)
29b0f896 5031 {
51c8edf6 5032 gas_assert (i.mem_operands);
29b0f896 5033 if (!check_string ())
5dd0794d 5034 return;
fc0763e6 5035 i.disp_operands = 0;
29b0f896 5036 }
5dd0794d 5037
b6f8c7c4
L
5038 if (optimize && !i.no_optimize && i.tm.opcode_modifier.optimize)
5039 optimize_encoding ();
5040
29b0f896
AM
5041 if (!process_suffix ())
5042 return;
e413e4e9 5043
921eafea 5044 /* Update operand types and check extended states. */
bc0844ae 5045 for (j = 0; j < i.operands; j++)
921eafea
L
5046 {
5047 i.types[j] = operand_type_and (i.types[j], i.tm.operand_types[j]);
3d70986f 5048 switch (i.tm.operand_types[j].bitfield.class)
921eafea
L
5049 {
5050 default:
5051 break;
5052 case RegMMX:
5053 i.xstate |= xstate_mmx;
5054 break;
5055 case RegMask:
32930e4e 5056 i.xstate |= xstate_mask;
921eafea
L
5057 break;
5058 case RegSIMD:
3d70986f 5059 if (i.tm.operand_types[j].bitfield.tmmword)
921eafea 5060 i.xstate |= xstate_tmm;
3d70986f 5061 else if (i.tm.operand_types[j].bitfield.zmmword)
921eafea 5062 i.xstate |= xstate_zmm;
3d70986f 5063 else if (i.tm.operand_types[j].bitfield.ymmword)
921eafea 5064 i.xstate |= xstate_ymm;
3d70986f 5065 else if (i.tm.operand_types[j].bitfield.xmmword)
921eafea
L
5066 i.xstate |= xstate_xmm;
5067 break;
5068 }
5069 }
bc0844ae 5070
29b0f896
AM
5071 /* Make still unresolved immediate matches conform to size of immediate
5072 given in i.suffix. */
5073 if (!finalize_imm ())
5074 return;
252b5132 5075
40fb9820 5076 if (i.types[0].bitfield.imm1)
29b0f896 5077 i.imm_operands = 0; /* kludge for shift insns. */
252b5132 5078
9afe6eb8
L
5079 /* We only need to check those implicit registers for instructions
5080 with 3 operands or less. */
5081 if (i.operands <= 3)
5082 for (j = 0; j < i.operands; j++)
75e5731b
JB
5083 if (i.types[j].bitfield.instance != InstanceNone
5084 && !i.types[j].bitfield.xmmword)
9afe6eb8 5085 i.reg_operands--;
40fb9820 5086
29b0f896
AM
5087 /* For insns with operands there are more diddles to do to the opcode. */
5088 if (i.operands)
5089 {
5090 if (!process_operands ())
5091 return;
5092 }
8c190ce0 5093 else if (!quiet_warnings && i.tm.opcode_modifier.ugh)
29b0f896
AM
5094 {
5095 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc. */
5096 as_warn (_("translating to `%sp'"), i.tm.name);
5097 }
252b5132 5098
7a8655d2 5099 if (is_any_vex_encoding (&i.tm))
9e5e5283 5100 {
c1dc7af5 5101 if (!cpu_arch_flags.bitfield.cpui286)
9e5e5283 5102 {
c1dc7af5 5103 as_bad (_("instruction `%s' isn't supported outside of protected mode."),
9e5e5283
L
5104 i.tm.name);
5105 return;
5106 }
c0f3af97 5107
0b9404fd
JB
5108 /* Check for explicit REX prefix. */
5109 if (i.prefix[REX_PREFIX] || i.rex_encoding)
5110 {
5111 as_bad (_("REX prefix invalid with `%s'"), i.tm.name);
5112 return;
5113 }
5114
9e5e5283
L
5115 if (i.tm.opcode_modifier.vex)
5116 build_vex_prefix (t);
5117 else
5118 build_evex_prefix ();
0b9404fd
JB
5119
5120 /* The individual REX.RXBW bits got consumed. */
5121 i.rex &= REX_OPCODE;
9e5e5283 5122 }
43234a1e 5123
5dd85c99
SP
5124 /* Handle conversion of 'int $3' --> special int3 insn. XOP or FMA4
5125 instructions may define INT_OPCODE as well, so avoid this corner
5126 case for those instructions that use MODRM. */
389d00a5
JB
5127 if (i.tm.opcode_modifier.opcodespace == SPACE_BASE
5128 && i.tm.base_opcode == INT_OPCODE
a6461c02
SP
5129 && !i.tm.opcode_modifier.modrm
5130 && i.op[0].imms->X_add_number == 3)
29b0f896
AM
5131 {
5132 i.tm.base_opcode = INT3_OPCODE;
5133 i.imm_operands = 0;
5134 }
252b5132 5135
0cfa3eb3
JB
5136 if ((i.tm.opcode_modifier.jump == JUMP
5137 || i.tm.opcode_modifier.jump == JUMP_BYTE
5138 || i.tm.opcode_modifier.jump == JUMP_DWORD)
29b0f896
AM
5139 && i.op[0].disps->X_op == O_constant)
5140 {
5141 /* Convert "jmp constant" (and "call constant") to a jump (call) to
5142 the absolute address given by the constant. Since ix86 jumps and
5143 calls are pc relative, we need to generate a reloc. */
5144 i.op[0].disps->X_add_symbol = &abs_symbol;
5145 i.op[0].disps->X_op = O_symbol;
5146 }
252b5132 5147
29b0f896
AM
5148 /* For 8 bit registers we need an empty rex prefix. Also if the
5149 instruction already has a prefix, we need to convert old
5150 registers to new ones. */
773f551c 5151
bab6aec1 5152 if ((i.types[0].bitfield.class == Reg && i.types[0].bitfield.byte
29b0f896 5153 && (i.op[0].regs->reg_flags & RegRex64) != 0)
bab6aec1 5154 || (i.types[1].bitfield.class == Reg && i.types[1].bitfield.byte
29b0f896 5155 && (i.op[1].regs->reg_flags & RegRex64) != 0)
bab6aec1
JB
5156 || (((i.types[0].bitfield.class == Reg && i.types[0].bitfield.byte)
5157 || (i.types[1].bitfield.class == Reg && i.types[1].bitfield.byte))
29b0f896
AM
5158 && i.rex != 0))
5159 {
5160 int x;
726c5dcd 5161
29b0f896
AM
5162 i.rex |= REX_OPCODE;
5163 for (x = 0; x < 2; x++)
5164 {
5165 /* Look for 8 bit operand that uses old registers. */
bab6aec1 5166 if (i.types[x].bitfield.class == Reg && i.types[x].bitfield.byte
29b0f896 5167 && (i.op[x].regs->reg_flags & RegRex64) == 0)
773f551c 5168 {
3f93af61 5169 gas_assert (!(i.op[x].regs->reg_flags & RegRex));
29b0f896
AM
5170 /* In case it is "hi" register, give up. */
5171 if (i.op[x].regs->reg_num > 3)
a540244d 5172 as_bad (_("can't encode register '%s%s' in an "
4eed87de 5173 "instruction requiring REX prefix."),
a540244d 5174 register_prefix, i.op[x].regs->reg_name);
773f551c 5175
29b0f896
AM
5176 /* Otherwise it is equivalent to the extended register.
5177 Since the encoding doesn't change this is merely
5178 cosmetic cleanup for debug output. */
5179
5180 i.op[x].regs = i.op[x].regs + 8;
773f551c 5181 }
29b0f896
AM
5182 }
5183 }
773f551c 5184
6b6b6807
L
5185 if (i.rex == 0 && i.rex_encoding)
5186 {
5187 /* Check if we can add a REX_OPCODE byte. Look for 8 bit operand
3f93af61 5188 that uses legacy register. If it is "hi" register, don't add
6b6b6807
L
5189 the REX_OPCODE byte. */
5190 int x;
5191 for (x = 0; x < 2; x++)
bab6aec1 5192 if (i.types[x].bitfield.class == Reg
6b6b6807
L
5193 && i.types[x].bitfield.byte
5194 && (i.op[x].regs->reg_flags & RegRex64) == 0
5195 && i.op[x].regs->reg_num > 3)
5196 {
3f93af61 5197 gas_assert (!(i.op[x].regs->reg_flags & RegRex));
5b7c81bd 5198 i.rex_encoding = false;
6b6b6807
L
5199 break;
5200 }
5201
5202 if (i.rex_encoding)
5203 i.rex = REX_OPCODE;
5204 }
5205
7ab9ffdd 5206 if (i.rex != 0)
29b0f896
AM
5207 add_prefix (REX_OPCODE | i.rex);
5208
ae531041
L
5209 insert_lfence_before ();
5210
29b0f896
AM
5211 /* We are ready to output the insn. */
5212 output_insn ();
e379e5f3 5213
ae531041
L
5214 insert_lfence_after ();
5215
e379e5f3
L
5216 last_insn.seg = now_seg;
5217
5218 if (i.tm.opcode_modifier.isprefix)
5219 {
5220 last_insn.kind = last_insn_prefix;
5221 last_insn.name = i.tm.name;
5222 last_insn.file = as_where (&last_insn.line);
5223 }
5224 else
5225 last_insn.kind = last_insn_other;
29b0f896
AM
5226}
5227
5228static char *
e3bb37b5 5229parse_insn (char *line, char *mnemonic)
29b0f896
AM
5230{
5231 char *l = line;
5232 char *token_start = l;
5233 char *mnem_p;
5c6af06e 5234 int supported;
d3ce72d0 5235 const insn_template *t;
b6169b20 5236 char *dot_p = NULL;
29b0f896 5237
29b0f896
AM
5238 while (1)
5239 {
5240 mnem_p = mnemonic;
5241 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
5242 {
b6169b20
L
5243 if (*mnem_p == '.')
5244 dot_p = mnem_p;
29b0f896
AM
5245 mnem_p++;
5246 if (mnem_p >= mnemonic + MAX_MNEM_SIZE)
45288df1 5247 {
29b0f896
AM
5248 as_bad (_("no such instruction: `%s'"), token_start);
5249 return NULL;
5250 }
5251 l++;
5252 }
5253 if (!is_space_char (*l)
5254 && *l != END_OF_INSN
e44823cf
JB
5255 && (intel_syntax
5256 || (*l != PREFIX_SEPARATOR
5257 && *l != ',')))
29b0f896
AM
5258 {
5259 as_bad (_("invalid character %s in mnemonic"),
5260 output_invalid (*l));
5261 return NULL;
5262 }
5263 if (token_start == l)
5264 {
e44823cf 5265 if (!intel_syntax && *l == PREFIX_SEPARATOR)
29b0f896
AM
5266 as_bad (_("expecting prefix; got nothing"));
5267 else
5268 as_bad (_("expecting mnemonic; got nothing"));
5269 return NULL;
5270 }
45288df1 5271
29b0f896 5272 /* Look up instruction (or prefix) via hash table. */
629310ab 5273 current_templates = (const templates *) str_hash_find (op_hash, mnemonic);
47926f60 5274
29b0f896
AM
5275 if (*l != END_OF_INSN
5276 && (!is_space_char (*l) || l[1] != END_OF_INSN)
5277 && current_templates
40fb9820 5278 && current_templates->start->opcode_modifier.isprefix)
29b0f896 5279 {
c6fb90c8 5280 if (!cpu_flags_check_cpu64 (current_templates->start->cpu_flags))
2dd88dca
JB
5281 {
5282 as_bad ((flag_code != CODE_64BIT
5283 ? _("`%s' is only supported in 64-bit mode")
5284 : _("`%s' is not supported in 64-bit mode")),
5285 current_templates->start->name);
5286 return NULL;
5287 }
29b0f896
AM
5288 /* If we are in 16-bit mode, do not allow addr16 or data16.
5289 Similarly, in 32-bit mode, do not allow addr32 or data32. */
673fe0f0
JB
5290 if ((current_templates->start->opcode_modifier.size == SIZE16
5291 || current_templates->start->opcode_modifier.size == SIZE32)
29b0f896 5292 && flag_code != CODE_64BIT
673fe0f0 5293 && ((current_templates->start->opcode_modifier.size == SIZE32)
29b0f896
AM
5294 ^ (flag_code == CODE_16BIT)))
5295 {
5296 as_bad (_("redundant %s prefix"),
5297 current_templates->start->name);
5298 return NULL;
45288df1 5299 }
31184569
JB
5300
5301 if (current_templates->start->base_opcode == PSEUDO_PREFIX)
29b0f896 5302 {
86fa6981 5303 /* Handle pseudo prefixes. */
31184569 5304 switch (current_templates->start->extension_opcode)
86fa6981 5305 {
41eb8e88 5306 case Prefix_Disp8:
86fa6981
L
5307 /* {disp8} */
5308 i.disp_encoding = disp_encoding_8bit;
5309 break;
41eb8e88
L
5310 case Prefix_Disp16:
5311 /* {disp16} */
5312 i.disp_encoding = disp_encoding_16bit;
5313 break;
5314 case Prefix_Disp32:
86fa6981
L
5315 /* {disp32} */
5316 i.disp_encoding = disp_encoding_32bit;
5317 break;
41eb8e88 5318 case Prefix_Load:
86fa6981
L
5319 /* {load} */
5320 i.dir_encoding = dir_encoding_load;
5321 break;
41eb8e88 5322 case Prefix_Store:
86fa6981
L
5323 /* {store} */
5324 i.dir_encoding = dir_encoding_store;
5325 break;
41eb8e88 5326 case Prefix_VEX:
42e04b36
L
5327 /* {vex} */
5328 i.vec_encoding = vex_encoding_vex;
86fa6981 5329 break;
41eb8e88 5330 case Prefix_VEX3:
86fa6981
L
5331 /* {vex3} */
5332 i.vec_encoding = vex_encoding_vex3;
5333 break;
41eb8e88 5334 case Prefix_EVEX:
86fa6981
L
5335 /* {evex} */
5336 i.vec_encoding = vex_encoding_evex;
5337 break;
41eb8e88 5338 case Prefix_REX:
6b6b6807 5339 /* {rex} */
5b7c81bd 5340 i.rex_encoding = true;
6b6b6807 5341 break;
41eb8e88 5342 case Prefix_NoOptimize:
b6f8c7c4 5343 /* {nooptimize} */
5b7c81bd 5344 i.no_optimize = true;
b6f8c7c4 5345 break;
86fa6981
L
5346 default:
5347 abort ();
5348 }
5349 }
5350 else
5351 {
5352 /* Add prefix, checking for repeated prefixes. */
4e9ac44a 5353 switch (add_prefix (current_templates->start->base_opcode))
86fa6981 5354 {
4e9ac44a
L
5355 case PREFIX_EXIST:
5356 return NULL;
5357 case PREFIX_DS:
d777820b 5358 if (current_templates->start->cpu_flags.bitfield.cpuibt)
4e9ac44a
L
5359 i.notrack_prefix = current_templates->start->name;
5360 break;
5361 case PREFIX_REP:
5362 if (current_templates->start->cpu_flags.bitfield.cpuhle)
5363 i.hle_prefix = current_templates->start->name;
5364 else if (current_templates->start->cpu_flags.bitfield.cpumpx)
5365 i.bnd_prefix = current_templates->start->name;
5366 else
5367 i.rep_prefix = current_templates->start->name;
5368 break;
5369 default:
5370 break;
86fa6981 5371 }
29b0f896
AM
5372 }
5373 /* Skip past PREFIX_SEPARATOR and reset token_start. */
5374 token_start = ++l;
5375 }
5376 else
5377 break;
5378 }
45288df1 5379
30a55f88 5380 if (!current_templates)
b6169b20 5381 {
07d5e953
JB
5382 /* Deprecated functionality (new code should use pseudo-prefixes instead):
5383 Check if we should swap operand or force 32bit displacement in
f8a5c266 5384 encoding. */
30a55f88 5385 if (mnem_p - 2 == dot_p && dot_p[1] == 's')
64c49ab3 5386 i.dir_encoding = dir_encoding_swap;
8d63c93e 5387 else if (mnem_p - 3 == dot_p
a501d77e
L
5388 && dot_p[1] == 'd'
5389 && dot_p[2] == '8')
5390 i.disp_encoding = disp_encoding_8bit;
8d63c93e 5391 else if (mnem_p - 4 == dot_p
f8a5c266
L
5392 && dot_p[1] == 'd'
5393 && dot_p[2] == '3'
5394 && dot_p[3] == '2')
a501d77e 5395 i.disp_encoding = disp_encoding_32bit;
30a55f88
L
5396 else
5397 goto check_suffix;
5398 mnem_p = dot_p;
5399 *dot_p = '\0';
629310ab 5400 current_templates = (const templates *) str_hash_find (op_hash, mnemonic);
b6169b20
L
5401 }
5402
29b0f896
AM
5403 if (!current_templates)
5404 {
dc1e8a47 5405 check_suffix:
1c529385 5406 if (mnem_p > mnemonic)
29b0f896 5407 {
1c529385
LH
5408 /* See if we can get a match by trimming off a suffix. */
5409 switch (mnem_p[-1])
29b0f896 5410 {
1c529385
LH
5411 case WORD_MNEM_SUFFIX:
5412 if (intel_syntax && (intel_float_operand (mnemonic) & 2))
29b0f896
AM
5413 i.suffix = SHORT_MNEM_SUFFIX;
5414 else
1c529385
LH
5415 /* Fall through. */
5416 case BYTE_MNEM_SUFFIX:
5417 case QWORD_MNEM_SUFFIX:
5418 i.suffix = mnem_p[-1];
29b0f896 5419 mnem_p[-1] = '\0';
fe0e921f
AM
5420 current_templates
5421 = (const templates *) str_hash_find (op_hash, mnemonic);
1c529385
LH
5422 break;
5423 case SHORT_MNEM_SUFFIX:
5424 case LONG_MNEM_SUFFIX:
5425 if (!intel_syntax)
5426 {
5427 i.suffix = mnem_p[-1];
5428 mnem_p[-1] = '\0';
fe0e921f
AM
5429 current_templates
5430 = (const templates *) str_hash_find (op_hash, mnemonic);
1c529385
LH
5431 }
5432 break;
5433
5434 /* Intel Syntax. */
5435 case 'd':
5436 if (intel_syntax)
5437 {
5438 if (intel_float_operand (mnemonic) == 1)
5439 i.suffix = SHORT_MNEM_SUFFIX;
5440 else
5441 i.suffix = LONG_MNEM_SUFFIX;
5442 mnem_p[-1] = '\0';
fe0e921f
AM
5443 current_templates
5444 = (const templates *) str_hash_find (op_hash, mnemonic);
1c529385
LH
5445 }
5446 break;
29b0f896 5447 }
29b0f896 5448 }
1c529385 5449
29b0f896
AM
5450 if (!current_templates)
5451 {
5452 as_bad (_("no such instruction: `%s'"), token_start);
5453 return NULL;
5454 }
5455 }
252b5132 5456
0cfa3eb3
JB
5457 if (current_templates->start->opcode_modifier.jump == JUMP
5458 || current_templates->start->opcode_modifier.jump == JUMP_BYTE)
29b0f896
AM
5459 {
5460 /* Check for a branch hint. We allow ",pt" and ",pn" for
5461 predict taken and predict not taken respectively.
5462 I'm not sure that branch hints actually do anything on loop
5463 and jcxz insns (JumpByte) for current Pentium4 chips. They
5464 may work in the future and it doesn't hurt to accept them
5465 now. */
5466 if (l[0] == ',' && l[1] == 'p')
5467 {
5468 if (l[2] == 't')
5469 {
5470 if (!add_prefix (DS_PREFIX_OPCODE))
5471 return NULL;
5472 l += 3;
5473 }
5474 else if (l[2] == 'n')
5475 {
5476 if (!add_prefix (CS_PREFIX_OPCODE))
5477 return NULL;
5478 l += 3;
5479 }
5480 }
5481 }
5482 /* Any other comma loses. */
5483 if (*l == ',')
5484 {
5485 as_bad (_("invalid character %s in mnemonic"),
5486 output_invalid (*l));
5487 return NULL;
5488 }
252b5132 5489
29b0f896 5490 /* Check if instruction is supported on specified architecture. */
5c6af06e
JB
5491 supported = 0;
5492 for (t = current_templates->start; t < current_templates->end; ++t)
5493 {
c0f3af97
L
5494 supported |= cpu_flags_match (t);
5495 if (supported == CPU_FLAGS_PERFECT_MATCH)
548d0ee6
JB
5496 {
5497 if (!cpu_arch_flags.bitfield.cpui386 && (flag_code != CODE_16BIT))
5498 as_warn (_("use .code16 to ensure correct addressing mode"));
3629bb00 5499
548d0ee6
JB
5500 return l;
5501 }
29b0f896 5502 }
3629bb00 5503
548d0ee6
JB
5504 if (!(supported & CPU_FLAGS_64BIT_MATCH))
5505 as_bad (flag_code == CODE_64BIT
5506 ? _("`%s' is not supported in 64-bit mode")
5507 : _("`%s' is only supported in 64-bit mode"),
5508 current_templates->start->name);
5509 else
5510 as_bad (_("`%s' is not supported on `%s%s'"),
5511 current_templates->start->name,
5512 cpu_arch_name ? cpu_arch_name : default_arch,
5513 cpu_sub_arch_name ? cpu_sub_arch_name : "");
252b5132 5514
548d0ee6 5515 return NULL;
29b0f896 5516}
252b5132 5517
29b0f896 5518static char *
e3bb37b5 5519parse_operands (char *l, const char *mnemonic)
29b0f896
AM
5520{
5521 char *token_start;
3138f287 5522
29b0f896
AM
5523 /* 1 if operand is pending after ','. */
5524 unsigned int expecting_operand = 0;
252b5132 5525
29b0f896
AM
5526 while (*l != END_OF_INSN)
5527 {
e68c3d59
JB
5528 /* Non-zero if operand parens not balanced. */
5529 unsigned int paren_not_balanced = 0;
5530 /* True if inside double quotes. */
5531 bool in_quotes = false;
5532
29b0f896
AM
5533 /* Skip optional white space before operand. */
5534 if (is_space_char (*l))
5535 ++l;
d02603dc 5536 if (!is_operand_char (*l) && *l != END_OF_INSN && *l != '"')
29b0f896
AM
5537 {
5538 as_bad (_("invalid character %s before operand %d"),
5539 output_invalid (*l),
5540 i.operands + 1);
5541 return NULL;
5542 }
d02603dc 5543 token_start = l; /* After white space. */
e68c3d59 5544 while (in_quotes || paren_not_balanced || *l != ',')
29b0f896
AM
5545 {
5546 if (*l == END_OF_INSN)
5547 {
e68c3d59
JB
5548 if (in_quotes)
5549 {
5550 as_bad (_("unbalanced double quotes in operand %d."),
5551 i.operands + 1);
5552 return NULL;
5553 }
29b0f896
AM
5554 if (paren_not_balanced)
5555 {
98ff9f1c
JB
5556 know (!intel_syntax);
5557 as_bad (_("unbalanced parenthesis in operand %d."),
5558 i.operands + 1);
29b0f896
AM
5559 return NULL;
5560 }
5561 else
5562 break; /* we are done */
5563 }
e68c3d59
JB
5564 else if (*l == '\\' && l[1] == '"')
5565 ++l;
5566 else if (*l == '"')
5567 in_quotes = !in_quotes;
5568 else if (!in_quotes && !is_operand_char (*l) && !is_space_char (*l))
29b0f896
AM
5569 {
5570 as_bad (_("invalid character %s in operand %d"),
5571 output_invalid (*l),
5572 i.operands + 1);
5573 return NULL;
5574 }
e68c3d59 5575 if (!intel_syntax && !in_quotes)
29b0f896
AM
5576 {
5577 if (*l == '(')
5578 ++paren_not_balanced;
5579 if (*l == ')')
5580 --paren_not_balanced;
5581 }
29b0f896
AM
5582 l++;
5583 }
5584 if (l != token_start)
5585 { /* Yes, we've read in another operand. */
5586 unsigned int operand_ok;
5587 this_operand = i.operands++;
5588 if (i.operands > MAX_OPERANDS)
5589 {
5590 as_bad (_("spurious operands; (%d operands/instruction max)"),
5591 MAX_OPERANDS);
5592 return NULL;
5593 }
9d46ce34 5594 i.types[this_operand].bitfield.unspecified = 1;
29b0f896
AM
5595 /* Now parse operand adding info to 'i' as we go along. */
5596 END_STRING_AND_SAVE (l);
5597
1286ab78
L
5598 if (i.mem_operands > 1)
5599 {
5600 as_bad (_("too many memory references for `%s'"),
5601 mnemonic);
5602 return 0;
5603 }
5604
29b0f896
AM
5605 if (intel_syntax)
5606 operand_ok =
5607 i386_intel_operand (token_start,
5608 intel_float_operand (mnemonic));
5609 else
a7619375 5610 operand_ok = i386_att_operand (token_start);
29b0f896
AM
5611
5612 RESTORE_END_STRING (l);
5613 if (!operand_ok)
5614 return NULL;
5615 }
5616 else
5617 {
5618 if (expecting_operand)
5619 {
5620 expecting_operand_after_comma:
5621 as_bad (_("expecting operand after ','; got nothing"));
5622 return NULL;
5623 }
5624 if (*l == ',')
5625 {
5626 as_bad (_("expecting operand before ','; got nothing"));
5627 return NULL;
5628 }
5629 }
7f3f1ea2 5630
29b0f896
AM
5631 /* Now *l must be either ',' or END_OF_INSN. */
5632 if (*l == ',')
5633 {
5634 if (*++l == END_OF_INSN)
5635 {
5636 /* Just skip it, if it's \n complain. */
5637 goto expecting_operand_after_comma;
5638 }
5639 expecting_operand = 1;
5640 }
5641 }
5642 return l;
5643}
7f3f1ea2 5644
050dfa73 5645static void
783c187b 5646swap_2_operands (unsigned int xchg1, unsigned int xchg2)
050dfa73
MM
5647{
5648 union i386_op temp_op;
40fb9820 5649 i386_operand_type temp_type;
c48dadc9 5650 unsigned int temp_flags;
050dfa73 5651 enum bfd_reloc_code_real temp_reloc;
4eed87de 5652
050dfa73
MM
5653 temp_type = i.types[xchg2];
5654 i.types[xchg2] = i.types[xchg1];
5655 i.types[xchg1] = temp_type;
c48dadc9
JB
5656
5657 temp_flags = i.flags[xchg2];
5658 i.flags[xchg2] = i.flags[xchg1];
5659 i.flags[xchg1] = temp_flags;
5660
050dfa73
MM
5661 temp_op = i.op[xchg2];
5662 i.op[xchg2] = i.op[xchg1];
5663 i.op[xchg1] = temp_op;
c48dadc9 5664
050dfa73
MM
5665 temp_reloc = i.reloc[xchg2];
5666 i.reloc[xchg2] = i.reloc[xchg1];
5667 i.reloc[xchg1] = temp_reloc;
43234a1e 5668
6225c532 5669 if (i.mask.reg)
43234a1e 5670 {
6225c532
JB
5671 if (i.mask.operand == xchg1)
5672 i.mask.operand = xchg2;
5673 else if (i.mask.operand == xchg2)
5674 i.mask.operand = xchg1;
43234a1e 5675 }
5273a3cd 5676 if (i.broadcast.type)
43234a1e 5677 {
5273a3cd
JB
5678 if (i.broadcast.operand == xchg1)
5679 i.broadcast.operand = xchg2;
5680 else if (i.broadcast.operand == xchg2)
5681 i.broadcast.operand = xchg1;
43234a1e 5682 }
ca5312a2 5683 if (i.rounding.type != rc_none)
43234a1e 5684 {
ca5312a2
JB
5685 if (i.rounding.operand == xchg1)
5686 i.rounding.operand = xchg2;
5687 else if (i.rounding.operand == xchg2)
5688 i.rounding.operand = xchg1;
43234a1e 5689 }
050dfa73
MM
5690}
5691
29b0f896 5692static void
e3bb37b5 5693swap_operands (void)
29b0f896 5694{
b7c61d9a 5695 switch (i.operands)
050dfa73 5696 {
c0f3af97 5697 case 5:
b7c61d9a 5698 case 4:
4d456e3d 5699 swap_2_operands (1, i.operands - 2);
1a0670f3 5700 /* Fall through. */
b7c61d9a
L
5701 case 3:
5702 case 2:
4d456e3d 5703 swap_2_operands (0, i.operands - 1);
b7c61d9a
L
5704 break;
5705 default:
5706 abort ();
29b0f896 5707 }
29b0f896
AM
5708
5709 if (i.mem_operands == 2)
5710 {
5e042380 5711 const reg_entry *temp_seg;
29b0f896
AM
5712 temp_seg = i.seg[0];
5713 i.seg[0] = i.seg[1];
5714 i.seg[1] = temp_seg;
5715 }
5716}
252b5132 5717
29b0f896
AM
5718/* Try to ensure constant immediates are represented in the smallest
5719 opcode possible. */
5720static void
e3bb37b5 5721optimize_imm (void)
29b0f896
AM
5722{
5723 char guess_suffix = 0;
5724 int op;
252b5132 5725
29b0f896
AM
5726 if (i.suffix)
5727 guess_suffix = i.suffix;
5728 else if (i.reg_operands)
5729 {
5730 /* Figure out a suffix from the last register operand specified.
75e5731b
JB
5731 We can't do this properly yet, i.e. excluding special register
5732 instances, but the following works for instructions with
5733 immediates. In any case, we can't set i.suffix yet. */
29b0f896 5734 for (op = i.operands; --op >= 0;)
bab6aec1
JB
5735 if (i.types[op].bitfield.class != Reg)
5736 continue;
5737 else if (i.types[op].bitfield.byte)
7ab9ffdd 5738 {
40fb9820
L
5739 guess_suffix = BYTE_MNEM_SUFFIX;
5740 break;
5741 }
bab6aec1 5742 else if (i.types[op].bitfield.word)
252b5132 5743 {
40fb9820
L
5744 guess_suffix = WORD_MNEM_SUFFIX;
5745 break;
5746 }
bab6aec1 5747 else if (i.types[op].bitfield.dword)
40fb9820
L
5748 {
5749 guess_suffix = LONG_MNEM_SUFFIX;
5750 break;
5751 }
bab6aec1 5752 else if (i.types[op].bitfield.qword)
40fb9820
L
5753 {
5754 guess_suffix = QWORD_MNEM_SUFFIX;
29b0f896 5755 break;
252b5132 5756 }
29b0f896
AM
5757 }
5758 else if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
5759 guess_suffix = WORD_MNEM_SUFFIX;
5760
5761 for (op = i.operands; --op >= 0;)
40fb9820 5762 if (operand_type_check (i.types[op], imm))
29b0f896
AM
5763 {
5764 switch (i.op[op].imms->X_op)
252b5132 5765 {
29b0f896
AM
5766 case O_constant:
5767 /* If a suffix is given, this operand may be shortened. */
5768 switch (guess_suffix)
252b5132 5769 {
29b0f896 5770 case LONG_MNEM_SUFFIX:
40fb9820
L
5771 i.types[op].bitfield.imm32 = 1;
5772 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5773 break;
5774 case WORD_MNEM_SUFFIX:
40fb9820
L
5775 i.types[op].bitfield.imm16 = 1;
5776 i.types[op].bitfield.imm32 = 1;
5777 i.types[op].bitfield.imm32s = 1;
5778 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5779 break;
5780 case BYTE_MNEM_SUFFIX:
40fb9820
L
5781 i.types[op].bitfield.imm8 = 1;
5782 i.types[op].bitfield.imm8s = 1;
5783 i.types[op].bitfield.imm16 = 1;
5784 i.types[op].bitfield.imm32 = 1;
5785 i.types[op].bitfield.imm32s = 1;
5786 i.types[op].bitfield.imm64 = 1;
29b0f896 5787 break;
252b5132 5788 }
252b5132 5789
29b0f896
AM
5790 /* If this operand is at most 16 bits, convert it
5791 to a signed 16 bit number before trying to see
5792 whether it will fit in an even smaller size.
5793 This allows a 16-bit operand such as $0xffe0 to
5794 be recognised as within Imm8S range. */
40fb9820 5795 if ((i.types[op].bitfield.imm16)
7e96fb68 5796 && fits_in_unsigned_word (i.op[op].imms->X_add_number))
252b5132 5797 {
87ed972d
JB
5798 i.op[op].imms->X_add_number = ((i.op[op].imms->X_add_number
5799 ^ 0x8000) - 0x8000);
29b0f896 5800 }
a28def75
L
5801#ifdef BFD64
5802 /* Store 32-bit immediate in 64-bit for 64-bit BFD. */
40fb9820 5803 if ((i.types[op].bitfield.imm32)
7e96fb68 5804 && fits_in_unsigned_long (i.op[op].imms->X_add_number))
29b0f896
AM
5805 {
5806 i.op[op].imms->X_add_number = ((i.op[op].imms->X_add_number
5807 ^ ((offsetT) 1 << 31))
5808 - ((offsetT) 1 << 31));
5809 }
a28def75 5810#endif
40fb9820 5811 i.types[op]
c6fb90c8
L
5812 = operand_type_or (i.types[op],
5813 smallest_imm_type (i.op[op].imms->X_add_number));
252b5132 5814
29b0f896
AM
5815 /* We must avoid matching of Imm32 templates when 64bit
5816 only immediate is available. */
5817 if (guess_suffix == QWORD_MNEM_SUFFIX)
40fb9820 5818 i.types[op].bitfield.imm32 = 0;
29b0f896 5819 break;
252b5132 5820
29b0f896
AM
5821 case O_absent:
5822 case O_register:
5823 abort ();
5824
5825 /* Symbols and expressions. */
5826 default:
9cd96992
JB
5827 /* Convert symbolic operand to proper sizes for matching, but don't
5828 prevent matching a set of insns that only supports sizes other
5829 than those matching the insn suffix. */
5830 {
40fb9820 5831 i386_operand_type mask, allowed;
87ed972d 5832 const insn_template *t = current_templates->start;
9cd96992 5833
0dfbf9d7 5834 operand_type_set (&mask, 0);
87ed972d 5835 allowed = t->operand_types[op];
40fb9820 5836
87ed972d 5837 while (++t < current_templates->end)
bab6aec1 5838 {
bab6aec1 5839 allowed = operand_type_and (allowed, anyimm);
87ed972d 5840 allowed = operand_type_or (allowed, t->operand_types[op]);
bab6aec1 5841 }
9cd96992
JB
5842 switch (guess_suffix)
5843 {
5844 case QWORD_MNEM_SUFFIX:
40fb9820
L
5845 mask.bitfield.imm64 = 1;
5846 mask.bitfield.imm32s = 1;
9cd96992
JB
5847 break;
5848 case LONG_MNEM_SUFFIX:
40fb9820 5849 mask.bitfield.imm32 = 1;
9cd96992
JB
5850 break;
5851 case WORD_MNEM_SUFFIX:
40fb9820 5852 mask.bitfield.imm16 = 1;
9cd96992
JB
5853 break;
5854 case BYTE_MNEM_SUFFIX:
40fb9820 5855 mask.bitfield.imm8 = 1;
9cd96992
JB
5856 break;
5857 default:
9cd96992
JB
5858 break;
5859 }
c6fb90c8 5860 allowed = operand_type_and (mask, allowed);
0dfbf9d7 5861 if (!operand_type_all_zero (&allowed))
c6fb90c8 5862 i.types[op] = operand_type_and (i.types[op], mask);
9cd96992 5863 }
29b0f896 5864 break;
252b5132 5865 }
29b0f896
AM
5866 }
5867}
47926f60 5868
29b0f896
AM
5869/* Try to use the smallest displacement type too. */
5870static void
e3bb37b5 5871optimize_disp (void)
29b0f896
AM
5872{
5873 int op;
3e73aa7c 5874
29b0f896 5875 for (op = i.operands; --op >= 0;)
40fb9820 5876 if (operand_type_check (i.types[op], disp))
252b5132 5877 {
b300c311 5878 if (i.op[op].disps->X_op == O_constant)
252b5132 5879 {
91d6fa6a 5880 offsetT op_disp = i.op[op].disps->X_add_number;
29b0f896 5881
91d6fa6a 5882 if (!op_disp && i.types[op].bitfield.baseindex)
b300c311 5883 {
2f2be86b
JB
5884 i.types[op] = operand_type_and_not (i.types[op], anydisp);
5885 i.op[op].disps = NULL;
b300c311 5886 i.disp_operands--;
f185acdd
JB
5887 continue;
5888 }
5889
5890 if (i.types[op].bitfield.disp16
cd613c1f 5891 && fits_in_unsigned_word (op_disp))
f185acdd
JB
5892 {
5893 /* If this operand is at most 16 bits, convert
5894 to a signed 16 bit number and don't use 64bit
5895 displacement. */
5896 op_disp = ((op_disp ^ 0x8000) - 0x8000);
5897 i.types[op].bitfield.disp64 = 0;
b300c311 5898 }
f185acdd 5899
28a167a4 5900#ifdef BFD64
a50187b2
JB
5901 /* Optimize 64-bit displacement to 32-bit for 64-bit BFD. */
5902 if ((i.types[op].bitfield.disp32
5903 || (flag_code == CODE_64BIT
5904 && want_disp32 (current_templates->start)))
5905 && fits_in_unsigned_long (op_disp))
b300c311 5906 {
a50187b2
JB
5907 /* If this operand is at most 32 bits, convert
5908 to a signed 32 bit number and don't use 64bit
5909 displacement. */
5910 op_disp = (op_disp ^ ((offsetT) 1 << 31)) - ((addressT) 1 << 31);
5911 i.types[op].bitfield.disp64 = 0;
5912 i.types[op].bitfield.disp32 = 1;
5913 }
28a167a4 5914
a50187b2
JB
5915 if (flag_code == CODE_64BIT && fits_in_signed_long (op_disp))
5916 {
5917 i.types[op].bitfield.disp64 = 0;
5918 i.types[op].bitfield.disp32s = 1;
b300c311 5919 }
28a167a4 5920#endif
40fb9820
L
5921 if ((i.types[op].bitfield.disp32
5922 || i.types[op].bitfield.disp32s
5923 || i.types[op].bitfield.disp16)
b5014f7a 5924 && fits_in_disp8 (op_disp))
40fb9820 5925 i.types[op].bitfield.disp8 = 1;
77c59789
JB
5926
5927 i.op[op].disps->X_add_number = op_disp;
252b5132 5928 }
67a4f2b7
AO
5929 else if (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
5930 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL)
5931 {
5932 fix_new_exp (frag_now, frag_more (0) - frag_now->fr_literal, 0,
5933 i.op[op].disps, 0, i.reloc[op]);
2f2be86b 5934 i.types[op] = operand_type_and_not (i.types[op], anydisp);
67a4f2b7
AO
5935 }
5936 else
b300c311 5937 /* We only support 64bit displacement on constants. */
40fb9820 5938 i.types[op].bitfield.disp64 = 0;
252b5132 5939 }
29b0f896
AM
5940}
5941
4a1b91ea
L
5942/* Return 1 if there is a match in broadcast bytes between operand
5943 GIVEN and instruction template T. */
5944
5945static INLINE int
5946match_broadcast_size (const insn_template *t, unsigned int given)
5947{
5948 return ((t->opcode_modifier.broadcast == BYTE_BROADCAST
5949 && i.types[given].bitfield.byte)
5950 || (t->opcode_modifier.broadcast == WORD_BROADCAST
5951 && i.types[given].bitfield.word)
5952 || (t->opcode_modifier.broadcast == DWORD_BROADCAST
5953 && i.types[given].bitfield.dword)
5954 || (t->opcode_modifier.broadcast == QWORD_BROADCAST
5955 && i.types[given].bitfield.qword));
5956}
5957
6c30d220
L
5958/* Check if operands are valid for the instruction. */
5959
5960static int
5961check_VecOperands (const insn_template *t)
5962{
43234a1e 5963 unsigned int op;
e2195274 5964 i386_cpu_flags cpu;
e2195274
JB
5965
5966 /* Templates allowing for ZMMword as well as YMMword and/or XMMword for
5967 any one operand are implicity requiring AVX512VL support if the actual
5968 operand size is YMMword or XMMword. Since this function runs after
5969 template matching, there's no need to check for YMMword/XMMword in
5970 the template. */
5971 cpu = cpu_flags_and (t->cpu_flags, avx512);
5972 if (!cpu_flags_all_zero (&cpu)
5973 && !t->cpu_flags.bitfield.cpuavx512vl
5974 && !cpu_arch_flags.bitfield.cpuavx512vl)
5975 {
5976 for (op = 0; op < t->operands; ++op)
5977 {
5978 if (t->operand_types[op].bitfield.zmmword
5979 && (i.types[op].bitfield.ymmword
5980 || i.types[op].bitfield.xmmword))
5981 {
5982 i.error = unsupported;
5983 return 1;
5984 }
5985 }
5986 }
43234a1e 5987
6c30d220 5988 /* Without VSIB byte, we can't have a vector register for index. */
63112cd6 5989 if (!t->opcode_modifier.sib
6c30d220 5990 && i.index_reg
1b54b8d7
JB
5991 && (i.index_reg->reg_type.bitfield.xmmword
5992 || i.index_reg->reg_type.bitfield.ymmword
5993 || i.index_reg->reg_type.bitfield.zmmword))
6c30d220
L
5994 {
5995 i.error = unsupported_vector_index_register;
5996 return 1;
5997 }
5998
ad8ecc81
MZ
5999 /* Check if default mask is allowed. */
6000 if (t->opcode_modifier.nodefmask
6225c532 6001 && (!i.mask.reg || i.mask.reg->reg_num == 0))
ad8ecc81
MZ
6002 {
6003 i.error = no_default_mask;
6004 return 1;
6005 }
6006
7bab8ab5
JB
6007 /* For VSIB byte, we need a vector register for index, and all vector
6008 registers must be distinct. */
260cd341 6009 if (t->opcode_modifier.sib && t->opcode_modifier.sib != SIBMEM)
7bab8ab5
JB
6010 {
6011 if (!i.index_reg
63112cd6 6012 || !((t->opcode_modifier.sib == VECSIB128
1b54b8d7 6013 && i.index_reg->reg_type.bitfield.xmmword)
63112cd6 6014 || (t->opcode_modifier.sib == VECSIB256
1b54b8d7 6015 && i.index_reg->reg_type.bitfield.ymmword)
63112cd6 6016 || (t->opcode_modifier.sib == VECSIB512
1b54b8d7 6017 && i.index_reg->reg_type.bitfield.zmmword)))
7bab8ab5
JB
6018 {
6019 i.error = invalid_vsib_address;
6020 return 1;
6021 }
6022
6225c532
JB
6023 gas_assert (i.reg_operands == 2 || i.mask.reg);
6024 if (i.reg_operands == 2 && !i.mask.reg)
43234a1e 6025 {
3528c362 6026 gas_assert (i.types[0].bitfield.class == RegSIMD);
1b54b8d7
JB
6027 gas_assert (i.types[0].bitfield.xmmword
6028 || i.types[0].bitfield.ymmword);
3528c362 6029 gas_assert (i.types[2].bitfield.class == RegSIMD);
1b54b8d7
JB
6030 gas_assert (i.types[2].bitfield.xmmword
6031 || i.types[2].bitfield.ymmword);
43234a1e
L
6032 if (operand_check == check_none)
6033 return 0;
6034 if (register_number (i.op[0].regs)
6035 != register_number (i.index_reg)
6036 && register_number (i.op[2].regs)
6037 != register_number (i.index_reg)
6038 && register_number (i.op[0].regs)
6039 != register_number (i.op[2].regs))
6040 return 0;
6041 if (operand_check == check_error)
6042 {
6043 i.error = invalid_vector_register_set;
6044 return 1;
6045 }
6046 as_warn (_("mask, index, and destination registers should be distinct"));
6047 }
6225c532 6048 else if (i.reg_operands == 1 && i.mask.reg)
8444f82a 6049 {
3528c362 6050 if (i.types[1].bitfield.class == RegSIMD
1b54b8d7
JB
6051 && (i.types[1].bitfield.xmmword
6052 || i.types[1].bitfield.ymmword
6053 || i.types[1].bitfield.zmmword)
8444f82a
MZ
6054 && (register_number (i.op[1].regs)
6055 == register_number (i.index_reg)))
6056 {
6057 if (operand_check == check_error)
6058 {
6059 i.error = invalid_vector_register_set;
6060 return 1;
6061 }
6062 if (operand_check != check_none)
6063 as_warn (_("index and destination registers should be distinct"));
6064 }
6065 }
43234a1e 6066 }
7bab8ab5 6067
260cd341
LC
6068 /* For AMX instructions with three tmmword operands, all tmmword operand must be
6069 distinct */
6070 if (t->operand_types[0].bitfield.tmmword
6071 && i.reg_operands == 3)
6072 {
6073 if (register_number (i.op[0].regs)
6074 == register_number (i.op[1].regs)
6075 || register_number (i.op[0].regs)
6076 == register_number (i.op[2].regs)
6077 || register_number (i.op[1].regs)
6078 == register_number (i.op[2].regs))
6079 {
6080 i.error = invalid_tmm_register_set;
6081 return 1;
6082 }
6083 }
6084
43234a1e
L
6085 /* Check if broadcast is supported by the instruction and is applied
6086 to the memory operand. */
5273a3cd 6087 if (i.broadcast.type)
43234a1e 6088 {
8e6e0792 6089 i386_operand_type type, overlap;
43234a1e
L
6090
6091 /* Check if specified broadcast is supported in this instruction,
4a1b91ea 6092 and its broadcast bytes match the memory operand. */
5273a3cd 6093 op = i.broadcast.operand;
8e6e0792 6094 if (!t->opcode_modifier.broadcast
c48dadc9 6095 || !(i.flags[op] & Operand_Mem)
c39e5b26 6096 || (!i.types[op].bitfield.unspecified
4a1b91ea 6097 && !match_broadcast_size (t, op)))
43234a1e
L
6098 {
6099 bad_broadcast:
6100 i.error = unsupported_broadcast;
6101 return 1;
6102 }
8e6e0792 6103
5273a3cd
JB
6104 i.broadcast.bytes = ((1 << (t->opcode_modifier.broadcast - 1))
6105 * i.broadcast.type);
8e6e0792 6106 operand_type_set (&type, 0);
5273a3cd 6107 switch (i.broadcast.bytes)
8e6e0792 6108 {
4a1b91ea
L
6109 case 2:
6110 type.bitfield.word = 1;
6111 break;
6112 case 4:
6113 type.bitfield.dword = 1;
6114 break;
8e6e0792
JB
6115 case 8:
6116 type.bitfield.qword = 1;
6117 break;
6118 case 16:
6119 type.bitfield.xmmword = 1;
6120 break;
6121 case 32:
6122 type.bitfield.ymmword = 1;
6123 break;
6124 case 64:
6125 type.bitfield.zmmword = 1;
6126 break;
6127 default:
6128 goto bad_broadcast;
6129 }
6130
6131 overlap = operand_type_and (type, t->operand_types[op]);
bc49bfd8
JB
6132 if (t->operand_types[op].bitfield.class == RegSIMD
6133 && t->operand_types[op].bitfield.byte
6134 + t->operand_types[op].bitfield.word
6135 + t->operand_types[op].bitfield.dword
6136 + t->operand_types[op].bitfield.qword > 1)
6137 {
6138 overlap.bitfield.xmmword = 0;
6139 overlap.bitfield.ymmword = 0;
6140 overlap.bitfield.zmmword = 0;
6141 }
8e6e0792
JB
6142 if (operand_type_all_zero (&overlap))
6143 goto bad_broadcast;
6144
6145 if (t->opcode_modifier.checkregsize)
6146 {
6147 unsigned int j;
6148
e2195274 6149 type.bitfield.baseindex = 1;
8e6e0792
JB
6150 for (j = 0; j < i.operands; ++j)
6151 {
6152 if (j != op
6153 && !operand_type_register_match(i.types[j],
6154 t->operand_types[j],
6155 type,
6156 t->operand_types[op]))
6157 goto bad_broadcast;
6158 }
6159 }
43234a1e
L
6160 }
6161 /* If broadcast is supported in this instruction, we need to check if
6162 operand of one-element size isn't specified without broadcast. */
6163 else if (t->opcode_modifier.broadcast && i.mem_operands)
6164 {
6165 /* Find memory operand. */
6166 for (op = 0; op < i.operands; op++)
8dc0818e 6167 if (i.flags[op] & Operand_Mem)
43234a1e
L
6168 break;
6169 gas_assert (op < i.operands);
6170 /* Check size of the memory operand. */
4a1b91ea 6171 if (match_broadcast_size (t, op))
43234a1e
L
6172 {
6173 i.error = broadcast_needed;
6174 return 1;
6175 }
6176 }
c39e5b26
JB
6177 else
6178 op = MAX_OPERANDS - 1; /* Avoid uninitialized variable warning. */
43234a1e
L
6179
6180 /* Check if requested masking is supported. */
6225c532 6181 if (i.mask.reg)
43234a1e 6182 {
ae2387fe
JB
6183 switch (t->opcode_modifier.masking)
6184 {
6185 case BOTH_MASKING:
6186 break;
6187 case MERGING_MASKING:
6225c532 6188 if (i.mask.zeroing)
ae2387fe
JB
6189 {
6190 case 0:
6191 i.error = unsupported_masking;
6192 return 1;
6193 }
6194 break;
6195 case DYNAMIC_MASKING:
6196 /* Memory destinations allow only merging masking. */
6225c532 6197 if (i.mask.zeroing && i.mem_operands)
ae2387fe
JB
6198 {
6199 /* Find memory operand. */
6200 for (op = 0; op < i.operands; op++)
c48dadc9 6201 if (i.flags[op] & Operand_Mem)
ae2387fe
JB
6202 break;
6203 gas_assert (op < i.operands);
6204 if (op == i.operands - 1)
6205 {
6206 i.error = unsupported_masking;
6207 return 1;
6208 }
6209 }
6210 break;
6211 default:
6212 abort ();
6213 }
43234a1e
L
6214 }
6215
6216 /* Check if masking is applied to dest operand. */
6225c532 6217 if (i.mask.reg && (i.mask.operand != i.operands - 1))
43234a1e
L
6218 {
6219 i.error = mask_not_on_destination;
6220 return 1;
6221 }
6222
43234a1e 6223 /* Check RC/SAE. */
ca5312a2 6224 if (i.rounding.type != rc_none)
43234a1e 6225 {
a80195f1 6226 if (!t->opcode_modifier.sae
ca5312a2 6227 || (i.rounding.type != saeonly && !t->opcode_modifier.staticrounding))
43234a1e
L
6228 {
6229 i.error = unsupported_rc_sae;
6230 return 1;
6231 }
6232 /* If the instruction has several immediate operands and one of
6233 them is rounding, the rounding operand should be the last
6234 immediate operand. */
6235 if (i.imm_operands > 1
ca5312a2 6236 && i.rounding.operand != i.imm_operands - 1)
7bab8ab5 6237 {
43234a1e 6238 i.error = rc_sae_operand_not_last_imm;
7bab8ab5
JB
6239 return 1;
6240 }
6c30d220
L
6241 }
6242
da4977e0
JB
6243 /* Check the special Imm4 cases; must be the first operand. */
6244 if (t->cpu_flags.bitfield.cpuxop && t->operands == 5)
6245 {
6246 if (i.op[0].imms->X_op != O_constant
6247 || !fits_in_imm4 (i.op[0].imms->X_add_number))
6248 {
6249 i.error = bad_imm4;
6250 return 1;
6251 }
6252
6253 /* Turn off Imm<N> so that update_imm won't complain. */
6254 operand_type_set (&i.types[0], 0);
6255 }
6256
43234a1e 6257 /* Check vector Disp8 operand. */
b5014f7a
JB
6258 if (t->opcode_modifier.disp8memshift
6259 && i.disp_encoding != disp_encoding_32bit)
43234a1e 6260 {
5273a3cd 6261 if (i.broadcast.type)
4a1b91ea 6262 i.memshift = t->opcode_modifier.broadcast - 1;
7091c612 6263 else if (t->opcode_modifier.disp8memshift != DISP8_SHIFT_VL)
43234a1e 6264 i.memshift = t->opcode_modifier.disp8memshift;
7091c612
JB
6265 else
6266 {
6267 const i386_operand_type *type = NULL;
6268
6269 i.memshift = 0;
6270 for (op = 0; op < i.operands; op++)
8dc0818e 6271 if (i.flags[op] & Operand_Mem)
7091c612 6272 {
4174bfff
JB
6273 if (t->opcode_modifier.evex == EVEXLIG)
6274 i.memshift = 2 + (i.suffix == QWORD_MNEM_SUFFIX);
6275 else if (t->operand_types[op].bitfield.xmmword
6276 + t->operand_types[op].bitfield.ymmword
6277 + t->operand_types[op].bitfield.zmmword <= 1)
7091c612
JB
6278 type = &t->operand_types[op];
6279 else if (!i.types[op].bitfield.unspecified)
6280 type = &i.types[op];
6281 }
3528c362 6282 else if (i.types[op].bitfield.class == RegSIMD
4174bfff 6283 && t->opcode_modifier.evex != EVEXLIG)
7091c612
JB
6284 {
6285 if (i.types[op].bitfield.zmmword)
6286 i.memshift = 6;
6287 else if (i.types[op].bitfield.ymmword && i.memshift < 5)
6288 i.memshift = 5;
6289 else if (i.types[op].bitfield.xmmword && i.memshift < 4)
6290 i.memshift = 4;
6291 }
6292
6293 if (type)
6294 {
6295 if (type->bitfield.zmmword)
6296 i.memshift = 6;
6297 else if (type->bitfield.ymmword)
6298 i.memshift = 5;
6299 else if (type->bitfield.xmmword)
6300 i.memshift = 4;
6301 }
6302
6303 /* For the check in fits_in_disp8(). */
6304 if (i.memshift == 0)
6305 i.memshift = -1;
6306 }
43234a1e
L
6307
6308 for (op = 0; op < i.operands; op++)
6309 if (operand_type_check (i.types[op], disp)
6310 && i.op[op].disps->X_op == O_constant)
6311 {
b5014f7a 6312 if (fits_in_disp8 (i.op[op].disps->X_add_number))
43234a1e 6313 {
b5014f7a
JB
6314 i.types[op].bitfield.disp8 = 1;
6315 return 0;
43234a1e 6316 }
b5014f7a 6317 i.types[op].bitfield.disp8 = 0;
43234a1e
L
6318 }
6319 }
b5014f7a
JB
6320
6321 i.memshift = 0;
43234a1e 6322
6c30d220
L
6323 return 0;
6324}
6325
da4977e0 6326/* Check if encoding requirements are met by the instruction. */
a683cc34
SP
6327
6328static int
da4977e0 6329VEX_check_encoding (const insn_template *t)
a683cc34 6330{
da4977e0
JB
6331 if (i.vec_encoding == vex_encoding_error)
6332 {
6333 i.error = unsupported;
6334 return 1;
6335 }
6336
86fa6981 6337 if (i.vec_encoding == vex_encoding_evex)
43234a1e 6338 {
86fa6981 6339 /* This instruction must be encoded with EVEX prefix. */
e771e7c9 6340 if (!is_evex_encoding (t))
86fa6981
L
6341 {
6342 i.error = unsupported;
6343 return 1;
6344 }
6345 return 0;
43234a1e
L
6346 }
6347
a683cc34 6348 if (!t->opcode_modifier.vex)
86fa6981
L
6349 {
6350 /* This instruction template doesn't have VEX prefix. */
6351 if (i.vec_encoding != vex_encoding_default)
6352 {
6353 i.error = unsupported;
6354 return 1;
6355 }
6356 return 0;
6357 }
a683cc34 6358
a683cc34
SP
6359 return 0;
6360}
6361
d3ce72d0 6362static const insn_template *
83b16ac6 6363match_template (char mnem_suffix)
29b0f896
AM
6364{
6365 /* Points to template once we've found it. */
d3ce72d0 6366 const insn_template *t;
40fb9820 6367 i386_operand_type overlap0, overlap1, overlap2, overlap3;
c0f3af97 6368 i386_operand_type overlap4;
29b0f896 6369 unsigned int found_reverse_match;
dc2be329 6370 i386_opcode_modifier suffix_check;
40fb9820 6371 i386_operand_type operand_types [MAX_OPERANDS];
539e75ad 6372 int addr_prefix_disp;
45a4bb20 6373 unsigned int j, size_match, check_register;
5614d22c 6374 enum i386_error specific_error = 0;
29b0f896 6375
c0f3af97
L
6376#if MAX_OPERANDS != 5
6377# error "MAX_OPERANDS must be 5."
f48ff2ae
L
6378#endif
6379
29b0f896 6380 found_reverse_match = 0;
539e75ad 6381 addr_prefix_disp = -1;
40fb9820 6382
dc2be329 6383 /* Prepare for mnemonic suffix check. */
40fb9820 6384 memset (&suffix_check, 0, sizeof (suffix_check));
dc2be329
L
6385 switch (mnem_suffix)
6386 {
6387 case BYTE_MNEM_SUFFIX:
6388 suffix_check.no_bsuf = 1;
6389 break;
6390 case WORD_MNEM_SUFFIX:
6391 suffix_check.no_wsuf = 1;
6392 break;
6393 case SHORT_MNEM_SUFFIX:
6394 suffix_check.no_ssuf = 1;
6395 break;
6396 case LONG_MNEM_SUFFIX:
6397 suffix_check.no_lsuf = 1;
6398 break;
6399 case QWORD_MNEM_SUFFIX:
6400 suffix_check.no_qsuf = 1;
6401 break;
6402 default:
6403 /* NB: In Intel syntax, normally we can check for memory operand
6404 size when there is no mnemonic suffix. But jmp and call have
6405 2 different encodings with Dword memory operand size, one with
6406 No_ldSuf and the other without. i.suffix is set to
6407 LONG_DOUBLE_MNEM_SUFFIX to skip the one with No_ldSuf. */
6408 if (i.suffix == LONG_DOUBLE_MNEM_SUFFIX)
6409 suffix_check.no_ldsuf = 1;
83b16ac6
JB
6410 }
6411
01559ecc
L
6412 /* Must have right number of operands. */
6413 i.error = number_of_operands_mismatch;
6414
45aa61fe 6415 for (t = current_templates->start; t < current_templates->end; t++)
29b0f896 6416 {
539e75ad 6417 addr_prefix_disp = -1;
dbbc8b7e 6418 found_reverse_match = 0;
539e75ad 6419
29b0f896
AM
6420 if (i.operands != t->operands)
6421 continue;
6422
50aecf8c 6423 /* Check processor support. */
a65babc9 6424 i.error = unsupported;
45a4bb20 6425 if (cpu_flags_match (t) != CPU_FLAGS_PERFECT_MATCH)
50aecf8c
L
6426 continue;
6427
57392598
CL
6428 /* Check Pseudo Prefix. */
6429 i.error = unsupported;
6430 if (t->opcode_modifier.pseudovexprefix
6431 && !(i.vec_encoding == vex_encoding_vex
6432 || i.vec_encoding == vex_encoding_vex3))
6433 continue;
6434
e1d4d893 6435 /* Check AT&T mnemonic. */
a65babc9 6436 i.error = unsupported_with_intel_mnemonic;
e1d4d893 6437 if (intel_mnemonic && t->opcode_modifier.attmnemonic)
1efbbeb4
L
6438 continue;
6439
4b5aaf5f 6440 /* Check AT&T/Intel syntax. */
a65babc9 6441 i.error = unsupported_syntax;
5c07affc 6442 if ((intel_syntax && t->opcode_modifier.attsyntax)
4b5aaf5f 6443 || (!intel_syntax && t->opcode_modifier.intelsyntax))
1efbbeb4
L
6444 continue;
6445
4b5aaf5f
L
6446 /* Check Intel64/AMD64 ISA. */
6447 switch (isa64)
6448 {
6449 default:
6450 /* Default: Don't accept Intel64. */
6451 if (t->opcode_modifier.isa64 == INTEL64)
6452 continue;
6453 break;
6454 case amd64:
6455 /* -mamd64: Don't accept Intel64 and Intel64 only. */
6456 if (t->opcode_modifier.isa64 >= INTEL64)
6457 continue;
6458 break;
6459 case intel64:
6460 /* -mintel64: Don't accept AMD64. */
5990e377 6461 if (t->opcode_modifier.isa64 == AMD64 && flag_code == CODE_64BIT)
4b5aaf5f
L
6462 continue;
6463 break;
6464 }
6465
dc2be329 6466 /* Check the suffix. */
a65babc9 6467 i.error = invalid_instruction_suffix;
dc2be329
L
6468 if ((t->opcode_modifier.no_bsuf && suffix_check.no_bsuf)
6469 || (t->opcode_modifier.no_wsuf && suffix_check.no_wsuf)
6470 || (t->opcode_modifier.no_lsuf && suffix_check.no_lsuf)
6471 || (t->opcode_modifier.no_ssuf && suffix_check.no_ssuf)
6472 || (t->opcode_modifier.no_qsuf && suffix_check.no_qsuf)
6473 || (t->opcode_modifier.no_ldsuf && suffix_check.no_ldsuf))
83b16ac6 6474 continue;
29b0f896 6475
3ac21baa
JB
6476 size_match = operand_size_match (t);
6477 if (!size_match)
7d5e4556 6478 continue;
539e75ad 6479
6f2f06be
JB
6480 /* This is intentionally not
6481
0cfa3eb3 6482 if (i.jumpabsolute != (t->opcode_modifier.jump == JUMP_ABSOLUTE))
6f2f06be
JB
6483
6484 as the case of a missing * on the operand is accepted (perhaps with
6485 a warning, issued further down). */
0cfa3eb3 6486 if (i.jumpabsolute && t->opcode_modifier.jump != JUMP_ABSOLUTE)
6f2f06be
JB
6487 {
6488 i.error = operand_type_mismatch;
6489 continue;
6490 }
6491
5c07affc
L
6492 for (j = 0; j < MAX_OPERANDS; j++)
6493 operand_types[j] = t->operand_types[j];
6494
e365e234
JB
6495 /* In general, don't allow
6496 - 64-bit operands outside of 64-bit mode,
6497 - 32-bit operands on pre-386. */
4873e243 6498 j = i.imm_operands + (t->operands > i.imm_operands + 1);
e365e234
JB
6499 if (((i.suffix == QWORD_MNEM_SUFFIX
6500 && flag_code != CODE_64BIT
389d00a5
JB
6501 && !(t->opcode_modifier.opcodespace == SPACE_0F
6502 && t->base_opcode == 0xc7
5e74b495 6503 && t->opcode_modifier.opcodeprefix == PREFIX_NONE
8b65b895 6504 && t->extension_opcode == 1) /* cmpxchg8b */)
e365e234
JB
6505 || (i.suffix == LONG_MNEM_SUFFIX
6506 && !cpu_arch_flags.bitfield.cpui386))
45aa61fe 6507 && (intel_syntax
3cd7f3e3 6508 ? (t->opcode_modifier.mnemonicsize != IGNORESIZE
45aa61fe
AM
6509 && !intel_float_operand (t->name))
6510 : intel_float_operand (t->name) != 2)
4873e243
JB
6511 && (t->operands == i.imm_operands
6512 || (operand_types[i.imm_operands].bitfield.class != RegMMX
6513 && operand_types[i.imm_operands].bitfield.class != RegSIMD
6514 && operand_types[i.imm_operands].bitfield.class != RegMask)
6515 || (operand_types[j].bitfield.class != RegMMX
6516 && operand_types[j].bitfield.class != RegSIMD
6517 && operand_types[j].bitfield.class != RegMask))
63112cd6 6518 && !t->opcode_modifier.sib)
192dc9c6
JB
6519 continue;
6520
29b0f896 6521 /* Do not verify operands when there are none. */
e365e234 6522 if (!t->operands)
da4977e0
JB
6523 {
6524 if (VEX_check_encoding (t))
6525 {
6526 specific_error = i.error;
6527 continue;
6528 }
6529
6530 /* We've found a match; break out of loop. */
6531 break;
6532 }
252b5132 6533
48bcea9f
JB
6534 if (!t->opcode_modifier.jump
6535 || t->opcode_modifier.jump == JUMP_ABSOLUTE)
6536 {
6537 /* There should be only one Disp operand. */
6538 for (j = 0; j < MAX_OPERANDS; j++)
6539 if (operand_type_check (operand_types[j], disp))
539e75ad 6540 break;
48bcea9f
JB
6541 if (j < MAX_OPERANDS)
6542 {
5b7c81bd 6543 bool override = (i.prefix[ADDR_PREFIX] != 0);
48bcea9f
JB
6544
6545 addr_prefix_disp = j;
6546
6547 /* Address size prefix will turn Disp64/Disp32S/Disp32/Disp16
6548 operand into Disp32/Disp32/Disp16/Disp32 operand. */
6549 switch (flag_code)
40fb9820 6550 {
48bcea9f
JB
6551 case CODE_16BIT:
6552 override = !override;
6553 /* Fall through. */
6554 case CODE_32BIT:
6555 if (operand_types[j].bitfield.disp32
6556 && operand_types[j].bitfield.disp16)
40fb9820 6557 {
48bcea9f
JB
6558 operand_types[j].bitfield.disp16 = override;
6559 operand_types[j].bitfield.disp32 = !override;
40fb9820 6560 }
48bcea9f
JB
6561 operand_types[j].bitfield.disp32s = 0;
6562 operand_types[j].bitfield.disp64 = 0;
6563 break;
6564
6565 case CODE_64BIT:
6566 if (operand_types[j].bitfield.disp32s
6567 || operand_types[j].bitfield.disp64)
40fb9820 6568 {
48bcea9f
JB
6569 operand_types[j].bitfield.disp64 &= !override;
6570 operand_types[j].bitfield.disp32s &= !override;
6571 operand_types[j].bitfield.disp32 = override;
40fb9820 6572 }
48bcea9f
JB
6573 operand_types[j].bitfield.disp16 = 0;
6574 break;
40fb9820 6575 }
539e75ad 6576 }
48bcea9f 6577 }
539e75ad 6578
02a86693 6579 /* Force 0x8b encoding for "mov foo@GOT, %eax". */
35648716
JB
6580 if (i.reloc[0] == BFD_RELOC_386_GOT32
6581 && t->base_opcode == 0xa0
6582 && t->opcode_modifier.opcodespace == SPACE_BASE)
02a86693
L
6583 continue;
6584
56ffb741 6585 /* We check register size if needed. */
e2195274
JB
6586 if (t->opcode_modifier.checkregsize)
6587 {
6588 check_register = (1 << t->operands) - 1;
5273a3cd
JB
6589 if (i.broadcast.type)
6590 check_register &= ~(1 << i.broadcast.operand);
e2195274
JB
6591 }
6592 else
6593 check_register = 0;
6594
c6fb90c8 6595 overlap0 = operand_type_and (i.types[0], operand_types[0]);
29b0f896
AM
6596 switch (t->operands)
6597 {
6598 case 1:
40fb9820 6599 if (!operand_type_match (overlap0, i.types[0]))
29b0f896
AM
6600 continue;
6601 break;
6602 case 2:
33eaf5de 6603 /* xchg %eax, %eax is a special case. It is an alias for nop
8b38ad71
L
6604 only in 32bit mode and we can use opcode 0x90. In 64bit
6605 mode, we can't use 0x90 for xchg %eax, %eax since it should
6606 zero-extend %eax to %rax. */
6607 if (flag_code == CODE_64BIT
6608 && t->base_opcode == 0x90
35648716 6609 && t->opcode_modifier.opcodespace == SPACE_BASE
75e5731b
JB
6610 && i.types[0].bitfield.instance == Accum
6611 && i.types[0].bitfield.dword
6612 && i.types[1].bitfield.instance == Accum
6613 && i.types[1].bitfield.dword)
8b38ad71 6614 continue;
1212781b
JB
6615 /* xrelease mov %eax, <disp> is another special case. It must not
6616 match the accumulator-only encoding of mov. */
6617 if (flag_code != CODE_64BIT
6618 && i.hle_prefix
6619 && t->base_opcode == 0xa0
35648716 6620 && t->opcode_modifier.opcodespace == SPACE_BASE
75e5731b 6621 && i.types[0].bitfield.instance == Accum
8dc0818e 6622 && (i.flags[1] & Operand_Mem))
1212781b 6623 continue;
f5eb1d70
JB
6624 /* Fall through. */
6625
6626 case 3:
3ac21baa
JB
6627 if (!(size_match & MATCH_STRAIGHT))
6628 goto check_reverse;
64c49ab3
JB
6629 /* Reverse direction of operands if swapping is possible in the first
6630 place (operands need to be symmetric) and
6631 - the load form is requested, and the template is a store form,
6632 - the store form is requested, and the template is a load form,
6633 - the non-default (swapped) form is requested. */
6634 overlap1 = operand_type_and (operand_types[0], operand_types[1]);
f5eb1d70 6635 if (t->opcode_modifier.d && i.reg_operands == i.operands
64c49ab3
JB
6636 && !operand_type_all_zero (&overlap1))
6637 switch (i.dir_encoding)
6638 {
6639 case dir_encoding_load:
6640 if (operand_type_check (operand_types[i.operands - 1], anymem)
dfd69174 6641 || t->opcode_modifier.regmem)
64c49ab3
JB
6642 goto check_reverse;
6643 break;
6644
6645 case dir_encoding_store:
6646 if (!operand_type_check (operand_types[i.operands - 1], anymem)
dfd69174 6647 && !t->opcode_modifier.regmem)
64c49ab3
JB
6648 goto check_reverse;
6649 break;
6650
6651 case dir_encoding_swap:
6652 goto check_reverse;
6653
6654 case dir_encoding_default:
6655 break;
6656 }
86fa6981 6657 /* If we want store form, we skip the current load. */
64c49ab3
JB
6658 if ((i.dir_encoding == dir_encoding_store
6659 || i.dir_encoding == dir_encoding_swap)
86fa6981
L
6660 && i.mem_operands == 0
6661 && t->opcode_modifier.load)
fa99fab2 6662 continue;
1a0670f3 6663 /* Fall through. */
f48ff2ae 6664 case 4:
c0f3af97 6665 case 5:
c6fb90c8 6666 overlap1 = operand_type_and (i.types[1], operand_types[1]);
40fb9820
L
6667 if (!operand_type_match (overlap0, i.types[0])
6668 || !operand_type_match (overlap1, i.types[1])
e2195274 6669 || ((check_register & 3) == 3
dc821c5f 6670 && !operand_type_register_match (i.types[0],
40fb9820 6671 operand_types[0],
dc821c5f 6672 i.types[1],
40fb9820 6673 operand_types[1])))
29b0f896
AM
6674 {
6675 /* Check if other direction is valid ... */
38e314eb 6676 if (!t->opcode_modifier.d)
29b0f896
AM
6677 continue;
6678
dc1e8a47 6679 check_reverse:
3ac21baa
JB
6680 if (!(size_match & MATCH_REVERSE))
6681 continue;
29b0f896 6682 /* Try reversing direction of operands. */
f5eb1d70
JB
6683 overlap0 = operand_type_and (i.types[0], operand_types[i.operands - 1]);
6684 overlap1 = operand_type_and (i.types[i.operands - 1], operand_types[0]);
40fb9820 6685 if (!operand_type_match (overlap0, i.types[0])
f5eb1d70 6686 || !operand_type_match (overlap1, i.types[i.operands - 1])
45664ddb 6687 || (check_register
dc821c5f 6688 && !operand_type_register_match (i.types[0],
f5eb1d70
JB
6689 operand_types[i.operands - 1],
6690 i.types[i.operands - 1],
45664ddb 6691 operand_types[0])))
29b0f896
AM
6692 {
6693 /* Does not match either direction. */
6694 continue;
6695 }
38e314eb 6696 /* found_reverse_match holds which of D or FloatR
29b0f896 6697 we've found. */
38e314eb
JB
6698 if (!t->opcode_modifier.d)
6699 found_reverse_match = 0;
6700 else if (operand_types[0].bitfield.tbyte)
8a2ed489 6701 found_reverse_match = Opcode_FloatD;
dbbc8b7e 6702 else if (operand_types[0].bitfield.xmmword
f5eb1d70 6703 || operand_types[i.operands - 1].bitfield.xmmword
3528c362
JB
6704 || operand_types[0].bitfield.class == RegMMX
6705 || operand_types[i.operands - 1].bitfield.class == RegMMX
dbbc8b7e
JB
6706 || is_any_vex_encoding(t))
6707 found_reverse_match = (t->base_opcode & 0xee) != 0x6e
6708 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
8a2ed489 6709 else
38e314eb 6710 found_reverse_match = Opcode_D;
40fb9820 6711 if (t->opcode_modifier.floatr)
8a2ed489 6712 found_reverse_match |= Opcode_FloatR;
29b0f896 6713 }
f48ff2ae 6714 else
29b0f896 6715 {
f48ff2ae 6716 /* Found a forward 2 operand match here. */
d1cbb4db
L
6717 switch (t->operands)
6718 {
c0f3af97
L
6719 case 5:
6720 overlap4 = operand_type_and (i.types[4],
6721 operand_types[4]);
1a0670f3 6722 /* Fall through. */
d1cbb4db 6723 case 4:
c6fb90c8
L
6724 overlap3 = operand_type_and (i.types[3],
6725 operand_types[3]);
1a0670f3 6726 /* Fall through. */
d1cbb4db 6727 case 3:
c6fb90c8
L
6728 overlap2 = operand_type_and (i.types[2],
6729 operand_types[2]);
d1cbb4db
L
6730 break;
6731 }
29b0f896 6732
f48ff2ae
L
6733 switch (t->operands)
6734 {
c0f3af97
L
6735 case 5:
6736 if (!operand_type_match (overlap4, i.types[4])
dc821c5f 6737 || !operand_type_register_match (i.types[3],
c0f3af97 6738 operand_types[3],
c0f3af97
L
6739 i.types[4],
6740 operand_types[4]))
6741 continue;
1a0670f3 6742 /* Fall through. */
f48ff2ae 6743 case 4:
40fb9820 6744 if (!operand_type_match (overlap3, i.types[3])
e2195274
JB
6745 || ((check_register & 0xa) == 0xa
6746 && !operand_type_register_match (i.types[1],
f7768225
JB
6747 operand_types[1],
6748 i.types[3],
e2195274
JB
6749 operand_types[3]))
6750 || ((check_register & 0xc) == 0xc
6751 && !operand_type_register_match (i.types[2],
6752 operand_types[2],
6753 i.types[3],
6754 operand_types[3])))
f48ff2ae 6755 continue;
1a0670f3 6756 /* Fall through. */
f48ff2ae
L
6757 case 3:
6758 /* Here we make use of the fact that there are no
23e42951 6759 reverse match 3 operand instructions. */
40fb9820 6760 if (!operand_type_match (overlap2, i.types[2])
e2195274
JB
6761 || ((check_register & 5) == 5
6762 && !operand_type_register_match (i.types[0],
23e42951
JB
6763 operand_types[0],
6764 i.types[2],
e2195274
JB
6765 operand_types[2]))
6766 || ((check_register & 6) == 6
6767 && !operand_type_register_match (i.types[1],
6768 operand_types[1],
6769 i.types[2],
6770 operand_types[2])))
f48ff2ae
L
6771 continue;
6772 break;
6773 }
29b0f896 6774 }
f48ff2ae 6775 /* Found either forward/reverse 2, 3 or 4 operand match here:
29b0f896
AM
6776 slip through to break. */
6777 }
c0f3af97 6778
da4977e0
JB
6779 /* Check if vector operands are valid. */
6780 if (check_VecOperands (t))
6781 {
6782 specific_error = i.error;
6783 continue;
6784 }
6785
6786 /* Check if VEX/EVEX encoding requirements can be satisfied. */
6787 if (VEX_check_encoding (t))
5614d22c
JB
6788 {
6789 specific_error = i.error;
6790 continue;
6791 }
a683cc34 6792
29b0f896
AM
6793 /* We've found a match; break out of loop. */
6794 break;
6795 }
6796
6797 if (t == current_templates->end)
6798 {
6799 /* We found no match. */
a65babc9 6800 const char *err_msg;
5614d22c 6801 switch (specific_error ? specific_error : i.error)
a65babc9
L
6802 {
6803 default:
6804 abort ();
86e026a4 6805 case operand_size_mismatch:
a65babc9
L
6806 err_msg = _("operand size mismatch");
6807 break;
6808 case operand_type_mismatch:
6809 err_msg = _("operand type mismatch");
6810 break;
6811 case register_type_mismatch:
6812 err_msg = _("register type mismatch");
6813 break;
6814 case number_of_operands_mismatch:
6815 err_msg = _("number of operands mismatch");
6816 break;
6817 case invalid_instruction_suffix:
6818 err_msg = _("invalid instruction suffix");
6819 break;
6820 case bad_imm4:
4a2608e3 6821 err_msg = _("constant doesn't fit in 4 bits");
a65babc9 6822 break;
a65babc9
L
6823 case unsupported_with_intel_mnemonic:
6824 err_msg = _("unsupported with Intel mnemonic");
6825 break;
6826 case unsupported_syntax:
6827 err_msg = _("unsupported syntax");
6828 break;
6829 case unsupported:
35262a23 6830 as_bad (_("unsupported instruction `%s'"),
10efe3f6
L
6831 current_templates->start->name);
6832 return NULL;
260cd341
LC
6833 case invalid_sib_address:
6834 err_msg = _("invalid SIB address");
6835 break;
6c30d220
L
6836 case invalid_vsib_address:
6837 err_msg = _("invalid VSIB address");
6838 break;
7bab8ab5
JB
6839 case invalid_vector_register_set:
6840 err_msg = _("mask, index, and destination registers must be distinct");
6841 break;
260cd341
LC
6842 case invalid_tmm_register_set:
6843 err_msg = _("all tmm registers must be distinct");
6844 break;
6c30d220
L
6845 case unsupported_vector_index_register:
6846 err_msg = _("unsupported vector index register");
6847 break;
43234a1e
L
6848 case unsupported_broadcast:
6849 err_msg = _("unsupported broadcast");
6850 break;
43234a1e
L
6851 case broadcast_needed:
6852 err_msg = _("broadcast is needed for operand of such type");
6853 break;
6854 case unsupported_masking:
6855 err_msg = _("unsupported masking");
6856 break;
6857 case mask_not_on_destination:
6858 err_msg = _("mask not on destination operand");
6859 break;
6860 case no_default_mask:
6861 err_msg = _("default mask isn't allowed");
6862 break;
6863 case unsupported_rc_sae:
6864 err_msg = _("unsupported static rounding/sae");
6865 break;
6866 case rc_sae_operand_not_last_imm:
6867 if (intel_syntax)
6868 err_msg = _("RC/SAE operand must precede immediate operands");
6869 else
6870 err_msg = _("RC/SAE operand must follow immediate operands");
6871 break;
6872 case invalid_register_operand:
6873 err_msg = _("invalid register operand");
6874 break;
a65babc9
L
6875 }
6876 as_bad (_("%s for `%s'"), err_msg,
891edac4 6877 current_templates->start->name);
fa99fab2 6878 return NULL;
29b0f896 6879 }
252b5132 6880
29b0f896
AM
6881 if (!quiet_warnings)
6882 {
6883 if (!intel_syntax
0cfa3eb3 6884 && (i.jumpabsolute != (t->opcode_modifier.jump == JUMP_ABSOLUTE)))
6f2f06be 6885 as_warn (_("indirect %s without `*'"), t->name);
29b0f896 6886
40fb9820 6887 if (t->opcode_modifier.isprefix
3cd7f3e3 6888 && t->opcode_modifier.mnemonicsize == IGNORESIZE)
29b0f896
AM
6889 {
6890 /* Warn them that a data or address size prefix doesn't
6891 affect assembly of the next line of code. */
6892 as_warn (_("stand-alone `%s' prefix"), t->name);
6893 }
6894 }
6895
6896 /* Copy the template we found. */
9a182d04 6897 install_template (t);
539e75ad
L
6898
6899 if (addr_prefix_disp != -1)
6900 i.tm.operand_types[addr_prefix_disp]
6901 = operand_types[addr_prefix_disp];
6902
29b0f896
AM
6903 if (found_reverse_match)
6904 {
dfd69174
JB
6905 /* If we found a reverse match we must alter the opcode direction
6906 bit and clear/flip the regmem modifier one. found_reverse_match
6907 holds bits to change (different for int & float insns). */
29b0f896
AM
6908
6909 i.tm.base_opcode ^= found_reverse_match;
6910
f5eb1d70
JB
6911 i.tm.operand_types[0] = operand_types[i.operands - 1];
6912 i.tm.operand_types[i.operands - 1] = operand_types[0];
dfd69174
JB
6913
6914 /* Certain SIMD insns have their load forms specified in the opcode
6915 table, and hence we need to _set_ RegMem instead of clearing it.
6916 We need to avoid setting the bit though on insns like KMOVW. */
6917 i.tm.opcode_modifier.regmem
6918 = i.tm.opcode_modifier.modrm && i.tm.opcode_modifier.d
6919 && i.tm.operands > 2U - i.tm.opcode_modifier.sse2avx
6920 && !i.tm.opcode_modifier.regmem;
29b0f896
AM
6921 }
6922
fa99fab2 6923 return t;
29b0f896
AM
6924}
6925
6926static int
e3bb37b5 6927check_string (void)
29b0f896 6928{
51c8edf6
JB
6929 unsigned int es_op = i.tm.opcode_modifier.isstring - IS_STRING_ES_OP0;
6930 unsigned int op = i.tm.operand_types[0].bitfield.baseindex ? es_op : 0;
8dc0818e 6931
5e042380 6932 if (i.seg[op] != NULL && i.seg[op] != reg_es)
29b0f896 6933 {
51c8edf6
JB
6934 as_bad (_("`%s' operand %u must use `%ses' segment"),
6935 i.tm.name,
6936 intel_syntax ? i.tm.operands - es_op : es_op + 1,
6937 register_prefix);
6938 return 0;
29b0f896 6939 }
51c8edf6
JB
6940
6941 /* There's only ever one segment override allowed per instruction.
6942 This instruction possibly has a legal segment override on the
6943 second operand, so copy the segment to where non-string
6944 instructions store it, allowing common code. */
6945 i.seg[op] = i.seg[1];
6946
29b0f896
AM
6947 return 1;
6948}
6949
6950static int
543613e9 6951process_suffix (void)
29b0f896 6952{
5b7c81bd 6953 bool is_crc32 = false, is_movx = false;
8b65b895 6954
29b0f896
AM
6955 /* If matched instruction specifies an explicit instruction mnemonic
6956 suffix, use it. */
673fe0f0 6957 if (i.tm.opcode_modifier.size == SIZE16)
40fb9820 6958 i.suffix = WORD_MNEM_SUFFIX;
673fe0f0 6959 else if (i.tm.opcode_modifier.size == SIZE32)
40fb9820 6960 i.suffix = LONG_MNEM_SUFFIX;
673fe0f0 6961 else if (i.tm.opcode_modifier.size == SIZE64)
40fb9820 6962 i.suffix = QWORD_MNEM_SUFFIX;
13e600d0 6963 else if (i.reg_operands
c8f8eebc
JB
6964 && (i.operands > 1 || i.types[0].bitfield.class == Reg)
6965 && !i.tm.opcode_modifier.addrprefixopreg)
29b0f896 6966 {
65fca059 6967 unsigned int numop = i.operands;
389d00a5
JB
6968
6969 /* MOVSX/MOVZX */
6970 is_movx = (i.tm.opcode_modifier.opcodespace == SPACE_0F
6971 && (i.tm.base_opcode | 8) == 0xbe)
6972 || (i.tm.opcode_modifier.opcodespace == SPACE_BASE
6973 && i.tm.base_opcode == 0x63
6974 && i.tm.cpu_flags.bitfield.cpu64);
6975
8b65b895 6976 /* CRC32 */
389d00a5
JB
6977 is_crc32 = (i.tm.base_opcode == 0xf0
6978 && i.tm.opcode_modifier.opcodespace == SPACE_0F38
8b65b895 6979 && i.tm.opcode_modifier.opcodeprefix == PREFIX_0XF2);
65fca059
JB
6980
6981 /* movsx/movzx want only their source operand considered here, for the
6982 ambiguity checking below. The suffix will be replaced afterwards
6983 to represent the destination (register). */
389d00a5 6984 if (is_movx && (i.tm.opcode_modifier.w || i.tm.base_opcode == 0x63))
65fca059
JB
6985 --i.operands;
6986
643bb870 6987 /* crc32 needs REX.W set regardless of suffix / source operand size. */
8b65b895 6988 if (is_crc32 && i.tm.operand_types[1].bitfield.qword)
643bb870
JB
6989 i.rex |= REX_W;
6990
29b0f896 6991 /* If there's no instruction mnemonic suffix we try to invent one
13e600d0 6992 based on GPR operands. */
29b0f896
AM
6993 if (!i.suffix)
6994 {
6995 /* We take i.suffix from the last register operand specified,
6996 Destination register type is more significant than source
381d071f
L
6997 register type. crc32 in SSE4.2 prefers source register
6998 type. */
8b65b895 6999 unsigned int op = is_crc32 ? 1 : i.operands;
20592a94 7000
1a035124
JB
7001 while (op--)
7002 if (i.tm.operand_types[op].bitfield.instance == InstanceNone
7003 || i.tm.operand_types[op].bitfield.instance == Accum)
7004 {
7005 if (i.types[op].bitfield.class != Reg)
7006 continue;
7007 if (i.types[op].bitfield.byte)
7008 i.suffix = BYTE_MNEM_SUFFIX;
7009 else if (i.types[op].bitfield.word)
7010 i.suffix = WORD_MNEM_SUFFIX;
7011 else if (i.types[op].bitfield.dword)
7012 i.suffix = LONG_MNEM_SUFFIX;
7013 else if (i.types[op].bitfield.qword)
7014 i.suffix = QWORD_MNEM_SUFFIX;
7015 else
7016 continue;
7017 break;
7018 }
65fca059
JB
7019
7020 /* As an exception, movsx/movzx silently default to a byte source
7021 in AT&T mode. */
389d00a5 7022 if (is_movx && i.tm.opcode_modifier.w && !i.suffix && !intel_syntax)
65fca059 7023 i.suffix = BYTE_MNEM_SUFFIX;
29b0f896
AM
7024 }
7025 else if (i.suffix == BYTE_MNEM_SUFFIX)
7026 {
2eb952a4 7027 if (intel_syntax
3cd7f3e3 7028 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
2eb952a4
L
7029 && i.tm.opcode_modifier.no_bsuf)
7030 i.suffix = 0;
7031 else if (!check_byte_reg ())
29b0f896
AM
7032 return 0;
7033 }
7034 else if (i.suffix == LONG_MNEM_SUFFIX)
7035 {
2eb952a4 7036 if (intel_syntax
3cd7f3e3 7037 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
9f123b91
JB
7038 && i.tm.opcode_modifier.no_lsuf
7039 && !i.tm.opcode_modifier.todword
7040 && !i.tm.opcode_modifier.toqword)
2eb952a4
L
7041 i.suffix = 0;
7042 else if (!check_long_reg ())
29b0f896
AM
7043 return 0;
7044 }
7045 else if (i.suffix == QWORD_MNEM_SUFFIX)
7046 {
955e1e6a 7047 if (intel_syntax
3cd7f3e3 7048 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
9f123b91
JB
7049 && i.tm.opcode_modifier.no_qsuf
7050 && !i.tm.opcode_modifier.todword
7051 && !i.tm.opcode_modifier.toqword)
955e1e6a
L
7052 i.suffix = 0;
7053 else if (!check_qword_reg ())
29b0f896
AM
7054 return 0;
7055 }
7056 else if (i.suffix == WORD_MNEM_SUFFIX)
7057 {
2eb952a4 7058 if (intel_syntax
3cd7f3e3 7059 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
2eb952a4
L
7060 && i.tm.opcode_modifier.no_wsuf)
7061 i.suffix = 0;
7062 else if (!check_word_reg ())
29b0f896
AM
7063 return 0;
7064 }
3cd7f3e3
L
7065 else if (intel_syntax
7066 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE)
29b0f896
AM
7067 /* Do nothing if the instruction is going to ignore the prefix. */
7068 ;
7069 else
7070 abort ();
65fca059
JB
7071
7072 /* Undo the movsx/movzx change done above. */
7073 i.operands = numop;
29b0f896 7074 }
3cd7f3e3
L
7075 else if (i.tm.opcode_modifier.mnemonicsize == DEFAULTSIZE
7076 && !i.suffix)
29b0f896 7077 {
13e600d0
JB
7078 i.suffix = stackop_size;
7079 if (stackop_size == LONG_MNEM_SUFFIX)
06f74c5c
L
7080 {
7081 /* stackop_size is set to LONG_MNEM_SUFFIX for the
7082 .code16gcc directive to support 16-bit mode with
7083 32-bit address. For IRET without a suffix, generate
7084 16-bit IRET (opcode 0xcf) to return from an interrupt
7085 handler. */
13e600d0
JB
7086 if (i.tm.base_opcode == 0xcf)
7087 {
7088 i.suffix = WORD_MNEM_SUFFIX;
7089 as_warn (_("generating 16-bit `iret' for .code16gcc directive"));
7090 }
7091 /* Warn about changed behavior for segment register push/pop. */
7092 else if ((i.tm.base_opcode | 1) == 0x07)
7093 as_warn (_("generating 32-bit `%s', unlike earlier gas versions"),
7094 i.tm.name);
06f74c5c 7095 }
29b0f896 7096 }
c006a730 7097 else if (!i.suffix
0cfa3eb3
JB
7098 && (i.tm.opcode_modifier.jump == JUMP_ABSOLUTE
7099 || i.tm.opcode_modifier.jump == JUMP_BYTE
7100 || i.tm.opcode_modifier.jump == JUMP_INTERSEGMENT
389d00a5
JB
7101 || (i.tm.opcode_modifier.opcodespace == SPACE_0F
7102 && i.tm.base_opcode == 0x01 /* [ls][gi]dt */
64e74474 7103 && i.tm.extension_opcode <= 3)))
9306ca4a
JB
7104 {
7105 switch (flag_code)
7106 {
7107 case CODE_64BIT:
40fb9820 7108 if (!i.tm.opcode_modifier.no_qsuf)
9306ca4a 7109 {
828c2a25
JB
7110 if (i.tm.opcode_modifier.jump == JUMP_BYTE
7111 || i.tm.opcode_modifier.no_lsuf)
7112 i.suffix = QWORD_MNEM_SUFFIX;
9306ca4a
JB
7113 break;
7114 }
1a0670f3 7115 /* Fall through. */
9306ca4a 7116 case CODE_32BIT:
40fb9820 7117 if (!i.tm.opcode_modifier.no_lsuf)
9306ca4a
JB
7118 i.suffix = LONG_MNEM_SUFFIX;
7119 break;
7120 case CODE_16BIT:
40fb9820 7121 if (!i.tm.opcode_modifier.no_wsuf)
9306ca4a
JB
7122 i.suffix = WORD_MNEM_SUFFIX;
7123 break;
7124 }
7125 }
252b5132 7126
c006a730 7127 if (!i.suffix
3cd7f3e3 7128 && (i.tm.opcode_modifier.mnemonicsize != DEFAULTSIZE
873494c8
JB
7129 /* Also cover lret/retf/iret in 64-bit mode. */
7130 || (flag_code == CODE_64BIT
7131 && !i.tm.opcode_modifier.no_lsuf
7132 && !i.tm.opcode_modifier.no_qsuf))
3cd7f3e3 7133 && i.tm.opcode_modifier.mnemonicsize != IGNORESIZE
8bbb3ad8
JB
7134 /* Explicit sizing prefixes are assumed to disambiguate insns. */
7135 && !i.prefix[DATA_PREFIX] && !(i.prefix[REX_PREFIX] & REX_W)
62b3f548
JB
7136 /* Accept FLDENV et al without suffix. */
7137 && (i.tm.opcode_modifier.no_ssuf || i.tm.opcode_modifier.floatmf))
29b0f896 7138 {
6c0946d0 7139 unsigned int suffixes, evex = 0;
c006a730
JB
7140
7141 suffixes = !i.tm.opcode_modifier.no_bsuf;
7142 if (!i.tm.opcode_modifier.no_wsuf)
7143 suffixes |= 1 << 1;
7144 if (!i.tm.opcode_modifier.no_lsuf)
7145 suffixes |= 1 << 2;
7146 if (!i.tm.opcode_modifier.no_ldsuf)
7147 suffixes |= 1 << 3;
7148 if (!i.tm.opcode_modifier.no_ssuf)
7149 suffixes |= 1 << 4;
7150 if (flag_code == CODE_64BIT && !i.tm.opcode_modifier.no_qsuf)
7151 suffixes |= 1 << 5;
7152
6c0946d0
JB
7153 /* For [XYZ]MMWORD operands inspect operand sizes. While generally
7154 also suitable for AT&T syntax mode, it was requested that this be
7155 restricted to just Intel syntax. */
5273a3cd 7156 if (intel_syntax && is_any_vex_encoding (&i.tm) && !i.broadcast.type)
6c0946d0 7157 {
b9915cbc 7158 unsigned int op;
6c0946d0 7159
b9915cbc 7160 for (op = 0; op < i.tm.operands; ++op)
6c0946d0 7161 {
b9915cbc
JB
7162 if (is_evex_encoding (&i.tm)
7163 && !cpu_arch_flags.bitfield.cpuavx512vl)
6c0946d0 7164 {
b9915cbc
JB
7165 if (i.tm.operand_types[op].bitfield.ymmword)
7166 i.tm.operand_types[op].bitfield.xmmword = 0;
7167 if (i.tm.operand_types[op].bitfield.zmmword)
7168 i.tm.operand_types[op].bitfield.ymmword = 0;
7169 if (!i.tm.opcode_modifier.evex
7170 || i.tm.opcode_modifier.evex == EVEXDYN)
7171 i.tm.opcode_modifier.evex = EVEX512;
7172 }
6c0946d0 7173
b9915cbc
JB
7174 if (i.tm.operand_types[op].bitfield.xmmword
7175 + i.tm.operand_types[op].bitfield.ymmword
7176 + i.tm.operand_types[op].bitfield.zmmword < 2)
7177 continue;
6c0946d0 7178
b9915cbc
JB
7179 /* Any properly sized operand disambiguates the insn. */
7180 if (i.types[op].bitfield.xmmword
7181 || i.types[op].bitfield.ymmword
7182 || i.types[op].bitfield.zmmword)
7183 {
7184 suffixes &= ~(7 << 6);
7185 evex = 0;
7186 break;
7187 }
6c0946d0 7188
b9915cbc
JB
7189 if ((i.flags[op] & Operand_Mem)
7190 && i.tm.operand_types[op].bitfield.unspecified)
7191 {
7192 if (i.tm.operand_types[op].bitfield.xmmword)
7193 suffixes |= 1 << 6;
7194 if (i.tm.operand_types[op].bitfield.ymmword)
7195 suffixes |= 1 << 7;
7196 if (i.tm.operand_types[op].bitfield.zmmword)
7197 suffixes |= 1 << 8;
7198 if (is_evex_encoding (&i.tm))
7199 evex = EVEX512;
6c0946d0
JB
7200 }
7201 }
7202 }
7203
7204 /* Are multiple suffixes / operand sizes allowed? */
c006a730 7205 if (suffixes & (suffixes - 1))
9306ca4a 7206 {
873494c8 7207 if (intel_syntax
3cd7f3e3 7208 && (i.tm.opcode_modifier.mnemonicsize != DEFAULTSIZE
873494c8 7209 || operand_check == check_error))
9306ca4a 7210 {
c006a730 7211 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
9306ca4a
JB
7212 return 0;
7213 }
c006a730 7214 if (operand_check == check_error)
9306ca4a 7215 {
c006a730
JB
7216 as_bad (_("no instruction mnemonic suffix given and "
7217 "no register operands; can't size `%s'"), i.tm.name);
9306ca4a
JB
7218 return 0;
7219 }
c006a730 7220 if (operand_check == check_warning)
873494c8
JB
7221 as_warn (_("%s; using default for `%s'"),
7222 intel_syntax
7223 ? _("ambiguous operand size")
7224 : _("no instruction mnemonic suffix given and "
7225 "no register operands"),
7226 i.tm.name);
c006a730
JB
7227
7228 if (i.tm.opcode_modifier.floatmf)
7229 i.suffix = SHORT_MNEM_SUFFIX;
389d00a5 7230 else if (is_movx)
65fca059 7231 /* handled below */;
6c0946d0
JB
7232 else if (evex)
7233 i.tm.opcode_modifier.evex = evex;
c006a730
JB
7234 else if (flag_code == CODE_16BIT)
7235 i.suffix = WORD_MNEM_SUFFIX;
1a035124 7236 else if (!i.tm.opcode_modifier.no_lsuf)
c006a730 7237 i.suffix = LONG_MNEM_SUFFIX;
1a035124
JB
7238 else
7239 i.suffix = QWORD_MNEM_SUFFIX;
9306ca4a 7240 }
29b0f896 7241 }
252b5132 7242
389d00a5 7243 if (is_movx)
65fca059
JB
7244 {
7245 /* In Intel syntax, movsx/movzx must have a "suffix" (checked above).
7246 In AT&T syntax, if there is no suffix (warned about above), the default
7247 will be byte extension. */
7248 if (i.tm.opcode_modifier.w && i.suffix && i.suffix != BYTE_MNEM_SUFFIX)
7249 i.tm.base_opcode |= 1;
7250
7251 /* For further processing, the suffix should represent the destination
7252 (register). This is already the case when one was used with
7253 mov[sz][bw]*, but we need to replace it for mov[sz]x, or if there was
7254 no suffix to begin with. */
7255 if (i.tm.opcode_modifier.w || i.tm.base_opcode == 0x63 || !i.suffix)
7256 {
7257 if (i.types[1].bitfield.word)
7258 i.suffix = WORD_MNEM_SUFFIX;
7259 else if (i.types[1].bitfield.qword)
7260 i.suffix = QWORD_MNEM_SUFFIX;
7261 else
7262 i.suffix = LONG_MNEM_SUFFIX;
7263
7264 i.tm.opcode_modifier.w = 0;
7265 }
7266 }
7267
50128d0c
JB
7268 if (!i.tm.opcode_modifier.modrm && i.reg_operands && i.tm.operands < 3)
7269 i.short_form = (i.tm.operand_types[0].bitfield.class == Reg)
7270 != (i.tm.operand_types[1].bitfield.class == Reg);
7271
d2224064
JB
7272 /* Change the opcode based on the operand size given by i.suffix. */
7273 switch (i.suffix)
29b0f896 7274 {
d2224064
JB
7275 /* Size floating point instruction. */
7276 case LONG_MNEM_SUFFIX:
7277 if (i.tm.opcode_modifier.floatmf)
7278 {
7279 i.tm.base_opcode ^= 4;
7280 break;
7281 }
7282 /* fall through */
7283 case WORD_MNEM_SUFFIX:
7284 case QWORD_MNEM_SUFFIX:
29b0f896 7285 /* It's not a byte, select word/dword operation. */
40fb9820 7286 if (i.tm.opcode_modifier.w)
29b0f896 7287 {
50128d0c 7288 if (i.short_form)
29b0f896
AM
7289 i.tm.base_opcode |= 8;
7290 else
7291 i.tm.base_opcode |= 1;
7292 }
d2224064
JB
7293 /* fall through */
7294 case SHORT_MNEM_SUFFIX:
29b0f896
AM
7295 /* Now select between word & dword operations via the operand
7296 size prefix, except for instructions that will ignore this
7297 prefix anyway. */
c8f8eebc 7298 if (i.suffix != QWORD_MNEM_SUFFIX
3cd7f3e3 7299 && i.tm.opcode_modifier.mnemonicsize != IGNORESIZE
c8f8eebc
JB
7300 && !i.tm.opcode_modifier.floatmf
7301 && !is_any_vex_encoding (&i.tm)
7302 && ((i.suffix == LONG_MNEM_SUFFIX) == (flag_code == CODE_16BIT)
7303 || (flag_code == CODE_64BIT
7304 && i.tm.opcode_modifier.jump == JUMP_BYTE)))
24eab124
AM
7305 {
7306 unsigned int prefix = DATA_PREFIX_OPCODE;
543613e9 7307
0cfa3eb3 7308 if (i.tm.opcode_modifier.jump == JUMP_BYTE) /* jcxz, loop */
29b0f896 7309 prefix = ADDR_PREFIX_OPCODE;
252b5132 7310
29b0f896
AM
7311 if (!add_prefix (prefix))
7312 return 0;
24eab124 7313 }
252b5132 7314
29b0f896
AM
7315 /* Set mode64 for an operand. */
7316 if (i.suffix == QWORD_MNEM_SUFFIX
9146926a 7317 && flag_code == CODE_64BIT
d2224064 7318 && !i.tm.opcode_modifier.norex64
4ed21b58 7319 && !i.tm.opcode_modifier.vexw
46e883c5 7320 /* Special case for xchg %rax,%rax. It is NOP and doesn't
d2224064
JB
7321 need rex64. */
7322 && ! (i.operands == 2
7323 && i.tm.base_opcode == 0x90
7324 && i.tm.extension_opcode == None
75e5731b
JB
7325 && i.types[0].bitfield.instance == Accum
7326 && i.types[0].bitfield.qword
7327 && i.types[1].bitfield.instance == Accum
7328 && i.types[1].bitfield.qword))
d2224064 7329 i.rex |= REX_W;
3e73aa7c 7330
d2224064 7331 break;
8bbb3ad8
JB
7332
7333 case 0:
f9a6a8f0 7334 /* Select word/dword/qword operation with explicit data sizing prefix
8bbb3ad8
JB
7335 when there are no suitable register operands. */
7336 if (i.tm.opcode_modifier.w
7337 && (i.prefix[DATA_PREFIX] || (i.prefix[REX_PREFIX] & REX_W))
7338 && (!i.reg_operands
7339 || (i.reg_operands == 1
7340 /* ShiftCount */
7341 && (i.tm.operand_types[0].bitfield.instance == RegC
7342 /* InOutPortReg */
7343 || i.tm.operand_types[0].bitfield.instance == RegD
7344 || i.tm.operand_types[1].bitfield.instance == RegD
7345 /* CRC32 */
8b65b895 7346 || is_crc32))))
8bbb3ad8
JB
7347 i.tm.base_opcode |= 1;
7348 break;
29b0f896 7349 }
7ecd2f8b 7350
c8f8eebc 7351 if (i.tm.opcode_modifier.addrprefixopreg)
c0a30a9f 7352 {
c8f8eebc
JB
7353 gas_assert (!i.suffix);
7354 gas_assert (i.reg_operands);
c0a30a9f 7355
c8f8eebc
JB
7356 if (i.tm.operand_types[0].bitfield.instance == Accum
7357 || i.operands == 1)
7358 {
7359 /* The address size override prefix changes the size of the
7360 first operand. */
7361 if (flag_code == CODE_64BIT
7362 && i.op[0].regs->reg_type.bitfield.word)
7363 {
7364 as_bad (_("16-bit addressing unavailable for `%s'"),
7365 i.tm.name);
7366 return 0;
7367 }
7368
7369 if ((flag_code == CODE_32BIT
7370 ? i.op[0].regs->reg_type.bitfield.word
7371 : i.op[0].regs->reg_type.bitfield.dword)
7372 && !add_prefix (ADDR_PREFIX_OPCODE))
7373 return 0;
7374 }
c0a30a9f
L
7375 else
7376 {
c8f8eebc
JB
7377 /* Check invalid register operand when the address size override
7378 prefix changes the size of register operands. */
7379 unsigned int op;
7380 enum { need_word, need_dword, need_qword } need;
7381
27f13469 7382 /* Check the register operand for the address size prefix if
b3a3496f 7383 the memory operand has no real registers, like symbol, DISP
829f3fe1 7384 or bogus (x32-only) symbol(%rip) when symbol(%eip) is meant. */
27f13469
L
7385 if (i.mem_operands == 1
7386 && i.reg_operands == 1
7387 && i.operands == 2
27f13469 7388 && i.types[1].bitfield.class == Reg
b3a3496f
L
7389 && (flag_code == CODE_32BIT
7390 ? i.op[1].regs->reg_type.bitfield.word
7391 : i.op[1].regs->reg_type.bitfield.dword)
7392 && ((i.base_reg == NULL && i.index_reg == NULL)
829f3fe1
JB
7393#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
7394 || (x86_elf_abi == X86_64_X32_ABI
7395 && i.base_reg
b3a3496f
L
7396 && i.base_reg->reg_num == RegIP
7397 && i.base_reg->reg_type.bitfield.qword))
829f3fe1
JB
7398#else
7399 || 0)
7400#endif
27f13469
L
7401 && !add_prefix (ADDR_PREFIX_OPCODE))
7402 return 0;
7403
c8f8eebc
JB
7404 if (flag_code == CODE_32BIT)
7405 need = i.prefix[ADDR_PREFIX] ? need_word : need_dword;
7406 else if (i.prefix[ADDR_PREFIX])
c0a30a9f
L
7407 need = need_dword;
7408 else
7409 need = flag_code == CODE_64BIT ? need_qword : need_word;
c0a30a9f 7410
c8f8eebc
JB
7411 for (op = 0; op < i.operands; op++)
7412 {
7413 if (i.types[op].bitfield.class != Reg)
7414 continue;
7415
7416 switch (need)
7417 {
7418 case need_word:
7419 if (i.op[op].regs->reg_type.bitfield.word)
7420 continue;
7421 break;
7422 case need_dword:
7423 if (i.op[op].regs->reg_type.bitfield.dword)
7424 continue;
7425 break;
7426 case need_qword:
7427 if (i.op[op].regs->reg_type.bitfield.qword)
7428 continue;
7429 break;
7430 }
7431
7432 as_bad (_("invalid register operand size for `%s'"),
7433 i.tm.name);
7434 return 0;
7435 }
7436 }
c0a30a9f
L
7437 }
7438
29b0f896
AM
7439 return 1;
7440}
3e73aa7c 7441
29b0f896 7442static int
543613e9 7443check_byte_reg (void)
29b0f896
AM
7444{
7445 int op;
543613e9 7446
29b0f896
AM
7447 for (op = i.operands; --op >= 0;)
7448 {
dc821c5f 7449 /* Skip non-register operands. */
bab6aec1 7450 if (i.types[op].bitfield.class != Reg)
dc821c5f
JB
7451 continue;
7452
29b0f896
AM
7453 /* If this is an eight bit register, it's OK. If it's the 16 or
7454 32 bit version of an eight bit register, we will just use the
7455 low portion, and that's OK too. */
dc821c5f 7456 if (i.types[op].bitfield.byte)
29b0f896
AM
7457 continue;
7458
5a819eb9 7459 /* I/O port address operands are OK too. */
75e5731b
JB
7460 if (i.tm.operand_types[op].bitfield.instance == RegD
7461 && i.tm.operand_types[op].bitfield.word)
5a819eb9
JB
7462 continue;
7463
9706160a 7464 /* crc32 only wants its source operand checked here. */
389d00a5
JB
7465 if (i.tm.base_opcode == 0xf0
7466 && i.tm.opcode_modifier.opcodespace == SPACE_0F38
8b65b895
L
7467 && i.tm.opcode_modifier.opcodeprefix == PREFIX_0XF2
7468 && op != 0)
9344ff29
L
7469 continue;
7470
29b0f896 7471 /* Any other register is bad. */
73c76375
JB
7472 as_bad (_("`%s%s' not allowed with `%s%c'"),
7473 register_prefix, i.op[op].regs->reg_name,
7474 i.tm.name, i.suffix);
7475 return 0;
29b0f896
AM
7476 }
7477 return 1;
7478}
7479
7480static int
e3bb37b5 7481check_long_reg (void)
29b0f896
AM
7482{
7483 int op;
7484
7485 for (op = i.operands; --op >= 0;)
dc821c5f 7486 /* Skip non-register operands. */
bab6aec1 7487 if (i.types[op].bitfield.class != Reg)
dc821c5f 7488 continue;
29b0f896
AM
7489 /* Reject eight bit registers, except where the template requires
7490 them. (eg. movzb) */
dc821c5f 7491 else if (i.types[op].bitfield.byte
bab6aec1 7492 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7493 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
7494 && (i.tm.operand_types[op].bitfield.word
7495 || i.tm.operand_types[op].bitfield.dword))
29b0f896 7496 {
a540244d
L
7497 as_bad (_("`%s%s' not allowed with `%s%c'"),
7498 register_prefix,
29b0f896
AM
7499 i.op[op].regs->reg_name,
7500 i.tm.name,
7501 i.suffix);
7502 return 0;
7503 }
be4c5e58
L
7504 /* Error if the e prefix on a general reg is missing. */
7505 else if (i.types[op].bitfield.word
bab6aec1 7506 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7507 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7508 && i.tm.operand_types[op].bitfield.dword)
29b0f896 7509 {
be4c5e58
L
7510 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
7511 register_prefix, i.op[op].regs->reg_name,
7512 i.suffix);
7513 return 0;
252b5132 7514 }
e4630f71 7515 /* Warn if the r prefix on a general reg is present. */
dc821c5f 7516 else if (i.types[op].bitfield.qword
bab6aec1 7517 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7518 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7519 && i.tm.operand_types[op].bitfield.dword)
252b5132 7520 {
34828aad 7521 if (intel_syntax
65fca059 7522 && i.tm.opcode_modifier.toqword
3528c362 7523 && i.types[0].bitfield.class != RegSIMD)
34828aad 7524 {
ca61edf2 7525 /* Convert to QWORD. We want REX byte. */
34828aad
L
7526 i.suffix = QWORD_MNEM_SUFFIX;
7527 }
7528 else
7529 {
2b5d6a91 7530 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
7531 register_prefix, i.op[op].regs->reg_name,
7532 i.suffix);
7533 return 0;
7534 }
29b0f896
AM
7535 }
7536 return 1;
7537}
252b5132 7538
29b0f896 7539static int
e3bb37b5 7540check_qword_reg (void)
29b0f896
AM
7541{
7542 int op;
252b5132 7543
29b0f896 7544 for (op = i.operands; --op >= 0; )
dc821c5f 7545 /* Skip non-register operands. */
bab6aec1 7546 if (i.types[op].bitfield.class != Reg)
dc821c5f 7547 continue;
29b0f896
AM
7548 /* Reject eight bit registers, except where the template requires
7549 them. (eg. movzb) */
dc821c5f 7550 else if (i.types[op].bitfield.byte
bab6aec1 7551 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7552 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
7553 && (i.tm.operand_types[op].bitfield.word
7554 || i.tm.operand_types[op].bitfield.dword))
29b0f896 7555 {
a540244d
L
7556 as_bad (_("`%s%s' not allowed with `%s%c'"),
7557 register_prefix,
29b0f896
AM
7558 i.op[op].regs->reg_name,
7559 i.tm.name,
7560 i.suffix);
7561 return 0;
7562 }
e4630f71 7563 /* Warn if the r prefix on a general reg is missing. */
dc821c5f
JB
7564 else if ((i.types[op].bitfield.word
7565 || i.types[op].bitfield.dword)
bab6aec1 7566 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7567 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7568 && i.tm.operand_types[op].bitfield.qword)
29b0f896
AM
7569 {
7570 /* Prohibit these changes in the 64bit mode, since the
7571 lowering is more complicated. */
34828aad 7572 if (intel_syntax
ca61edf2 7573 && i.tm.opcode_modifier.todword
3528c362 7574 && i.types[0].bitfield.class != RegSIMD)
34828aad 7575 {
ca61edf2 7576 /* Convert to DWORD. We don't want REX byte. */
34828aad
L
7577 i.suffix = LONG_MNEM_SUFFIX;
7578 }
7579 else
7580 {
2b5d6a91 7581 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
7582 register_prefix, i.op[op].regs->reg_name,
7583 i.suffix);
7584 return 0;
7585 }
252b5132 7586 }
29b0f896
AM
7587 return 1;
7588}
252b5132 7589
29b0f896 7590static int
e3bb37b5 7591check_word_reg (void)
29b0f896
AM
7592{
7593 int op;
7594 for (op = i.operands; --op >= 0;)
dc821c5f 7595 /* Skip non-register operands. */
bab6aec1 7596 if (i.types[op].bitfield.class != Reg)
dc821c5f 7597 continue;
29b0f896
AM
7598 /* Reject eight bit registers, except where the template requires
7599 them. (eg. movzb) */
dc821c5f 7600 else if (i.types[op].bitfield.byte
bab6aec1 7601 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7602 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
7603 && (i.tm.operand_types[op].bitfield.word
7604 || i.tm.operand_types[op].bitfield.dword))
29b0f896 7605 {
a540244d
L
7606 as_bad (_("`%s%s' not allowed with `%s%c'"),
7607 register_prefix,
29b0f896
AM
7608 i.op[op].regs->reg_name,
7609 i.tm.name,
7610 i.suffix);
7611 return 0;
7612 }
9706160a
JB
7613 /* Error if the e or r prefix on a general reg is present. */
7614 else if ((i.types[op].bitfield.dword
dc821c5f 7615 || i.types[op].bitfield.qword)
bab6aec1 7616 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7617 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7618 && i.tm.operand_types[op].bitfield.word)
252b5132 7619 {
9706160a
JB
7620 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
7621 register_prefix, i.op[op].regs->reg_name,
7622 i.suffix);
7623 return 0;
29b0f896
AM
7624 }
7625 return 1;
7626}
252b5132 7627
29b0f896 7628static int
40fb9820 7629update_imm (unsigned int j)
29b0f896 7630{
bc0844ae 7631 i386_operand_type overlap = i.types[j];
40fb9820
L
7632 if ((overlap.bitfield.imm8
7633 || overlap.bitfield.imm8s
7634 || overlap.bitfield.imm16
7635 || overlap.bitfield.imm32
7636 || overlap.bitfield.imm32s
7637 || overlap.bitfield.imm64)
0dfbf9d7
L
7638 && !operand_type_equal (&overlap, &imm8)
7639 && !operand_type_equal (&overlap, &imm8s)
7640 && !operand_type_equal (&overlap, &imm16)
7641 && !operand_type_equal (&overlap, &imm32)
7642 && !operand_type_equal (&overlap, &imm32s)
7643 && !operand_type_equal (&overlap, &imm64))
29b0f896
AM
7644 {
7645 if (i.suffix)
7646 {
40fb9820
L
7647 i386_operand_type temp;
7648
0dfbf9d7 7649 operand_type_set (&temp, 0);
7ab9ffdd 7650 if (i.suffix == BYTE_MNEM_SUFFIX)
40fb9820
L
7651 {
7652 temp.bitfield.imm8 = overlap.bitfield.imm8;
7653 temp.bitfield.imm8s = overlap.bitfield.imm8s;
7654 }
7655 else if (i.suffix == WORD_MNEM_SUFFIX)
7656 temp.bitfield.imm16 = overlap.bitfield.imm16;
7657 else if (i.suffix == QWORD_MNEM_SUFFIX)
7658 {
7659 temp.bitfield.imm64 = overlap.bitfield.imm64;
7660 temp.bitfield.imm32s = overlap.bitfield.imm32s;
7661 }
7662 else
7663 temp.bitfield.imm32 = overlap.bitfield.imm32;
7664 overlap = temp;
29b0f896 7665 }
0dfbf9d7
L
7666 else if (operand_type_equal (&overlap, &imm16_32_32s)
7667 || operand_type_equal (&overlap, &imm16_32)
7668 || operand_type_equal (&overlap, &imm16_32s))
29b0f896 7669 {
40fb9820 7670 if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
65da13b5 7671 overlap = imm16;
40fb9820 7672 else
65da13b5 7673 overlap = imm32s;
29b0f896 7674 }
8bbb3ad8
JB
7675 else if (i.prefix[REX_PREFIX] & REX_W)
7676 overlap = operand_type_and (overlap, imm32s);
7677 else if (i.prefix[DATA_PREFIX])
7678 overlap = operand_type_and (overlap,
7679 flag_code != CODE_16BIT ? imm16 : imm32);
0dfbf9d7
L
7680 if (!operand_type_equal (&overlap, &imm8)
7681 && !operand_type_equal (&overlap, &imm8s)
7682 && !operand_type_equal (&overlap, &imm16)
7683 && !operand_type_equal (&overlap, &imm32)
7684 && !operand_type_equal (&overlap, &imm32s)
7685 && !operand_type_equal (&overlap, &imm64))
29b0f896 7686 {
4eed87de
AM
7687 as_bad (_("no instruction mnemonic suffix given; "
7688 "can't determine immediate size"));
29b0f896
AM
7689 return 0;
7690 }
7691 }
40fb9820 7692 i.types[j] = overlap;
29b0f896 7693
40fb9820
L
7694 return 1;
7695}
7696
7697static int
7698finalize_imm (void)
7699{
bc0844ae 7700 unsigned int j, n;
29b0f896 7701
bc0844ae
L
7702 /* Update the first 2 immediate operands. */
7703 n = i.operands > 2 ? 2 : i.operands;
7704 if (n)
7705 {
7706 for (j = 0; j < n; j++)
7707 if (update_imm (j) == 0)
7708 return 0;
40fb9820 7709
bc0844ae
L
7710 /* The 3rd operand can't be immediate operand. */
7711 gas_assert (operand_type_check (i.types[2], imm) == 0);
7712 }
29b0f896
AM
7713
7714 return 1;
7715}
7716
7717static int
e3bb37b5 7718process_operands (void)
29b0f896
AM
7719{
7720 /* Default segment register this instruction will use for memory
7721 accesses. 0 means unknown. This is only for optimizing out
7722 unnecessary segment overrides. */
5e042380 7723 const reg_entry *default_seg = NULL;
29b0f896 7724
a5aeccd9
JB
7725 if (i.tm.opcode_modifier.sse2avx)
7726 {
7727 /* Legacy encoded insns allow explicit REX prefixes, so these prefixes
7728 need converting. */
7729 i.rex |= i.prefix[REX_PREFIX] & (REX_W | REX_R | REX_X | REX_B);
7730 i.prefix[REX_PREFIX] = 0;
7731 i.rex_encoding = 0;
7732 }
c423d21a
JB
7733 /* ImmExt should be processed after SSE2AVX. */
7734 else if (i.tm.opcode_modifier.immext)
7735 process_immext ();
a5aeccd9 7736
2426c15f 7737 if (i.tm.opcode_modifier.sse2avx && i.tm.opcode_modifier.vexvvvv)
29b0f896 7738 {
91d6fa6a
NC
7739 unsigned int dupl = i.operands;
7740 unsigned int dest = dupl - 1;
9fcfb3d7
L
7741 unsigned int j;
7742
c0f3af97 7743 /* The destination must be an xmm register. */
9c2799c2 7744 gas_assert (i.reg_operands
91d6fa6a 7745 && MAX_OPERANDS > dupl
7ab9ffdd 7746 && operand_type_equal (&i.types[dest], &regxmm));
c0f3af97 7747
75e5731b 7748 if (i.tm.operand_types[0].bitfield.instance == Accum
1b54b8d7 7749 && i.tm.operand_types[0].bitfield.xmmword)
e2ec9d29 7750 {
8cd7925b 7751 if (i.tm.opcode_modifier.vexsources == VEX3SOURCES)
c0f3af97
L
7752 {
7753 /* Keep xmm0 for instructions with VEX prefix and 3
7754 sources. */
75e5731b 7755 i.tm.operand_types[0].bitfield.instance = InstanceNone;
3528c362 7756 i.tm.operand_types[0].bitfield.class = RegSIMD;
c0f3af97
L
7757 goto duplicate;
7758 }
e2ec9d29 7759 else
c0f3af97
L
7760 {
7761 /* We remove the first xmm0 and keep the number of
7762 operands unchanged, which in fact duplicates the
7763 destination. */
7764 for (j = 1; j < i.operands; j++)
7765 {
7766 i.op[j - 1] = i.op[j];
7767 i.types[j - 1] = i.types[j];
7768 i.tm.operand_types[j - 1] = i.tm.operand_types[j];
8dc0818e 7769 i.flags[j - 1] = i.flags[j];
c0f3af97
L
7770 }
7771 }
7772 }
7773 else if (i.tm.opcode_modifier.implicit1stxmm0)
7ab9ffdd 7774 {
91d6fa6a 7775 gas_assert ((MAX_OPERANDS - 1) > dupl
8cd7925b
L
7776 && (i.tm.opcode_modifier.vexsources
7777 == VEX3SOURCES));
c0f3af97
L
7778
7779 /* Add the implicit xmm0 for instructions with VEX prefix
7780 and 3 sources. */
7781 for (j = i.operands; j > 0; j--)
7782 {
7783 i.op[j] = i.op[j - 1];
7784 i.types[j] = i.types[j - 1];
7785 i.tm.operand_types[j] = i.tm.operand_types[j - 1];
8dc0818e 7786 i.flags[j] = i.flags[j - 1];
c0f3af97
L
7787 }
7788 i.op[0].regs
629310ab 7789 = (const reg_entry *) str_hash_find (reg_hash, "xmm0");
7ab9ffdd 7790 i.types[0] = regxmm;
c0f3af97
L
7791 i.tm.operand_types[0] = regxmm;
7792
7793 i.operands += 2;
7794 i.reg_operands += 2;
7795 i.tm.operands += 2;
7796
91d6fa6a 7797 dupl++;
c0f3af97 7798 dest++;
91d6fa6a
NC
7799 i.op[dupl] = i.op[dest];
7800 i.types[dupl] = i.types[dest];
7801 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
8dc0818e 7802 i.flags[dupl] = i.flags[dest];
e2ec9d29 7803 }
c0f3af97
L
7804 else
7805 {
dc1e8a47 7806 duplicate:
c0f3af97
L
7807 i.operands++;
7808 i.reg_operands++;
7809 i.tm.operands++;
7810
91d6fa6a
NC
7811 i.op[dupl] = i.op[dest];
7812 i.types[dupl] = i.types[dest];
7813 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
8dc0818e 7814 i.flags[dupl] = i.flags[dest];
c0f3af97
L
7815 }
7816
7817 if (i.tm.opcode_modifier.immext)
7818 process_immext ();
7819 }
75e5731b 7820 else if (i.tm.operand_types[0].bitfield.instance == Accum
1b54b8d7 7821 && i.tm.operand_types[0].bitfield.xmmword)
c0f3af97
L
7822 {
7823 unsigned int j;
7824
9fcfb3d7
L
7825 for (j = 1; j < i.operands; j++)
7826 {
7827 i.op[j - 1] = i.op[j];
7828 i.types[j - 1] = i.types[j];
7829
7830 /* We need to adjust fields in i.tm since they are used by
7831 build_modrm_byte. */
7832 i.tm.operand_types [j - 1] = i.tm.operand_types [j];
8dc0818e
JB
7833
7834 i.flags[j - 1] = i.flags[j];
9fcfb3d7
L
7835 }
7836
e2ec9d29
L
7837 i.operands--;
7838 i.reg_operands--;
e2ec9d29
L
7839 i.tm.operands--;
7840 }
920d2ddc
IT
7841 else if (i.tm.opcode_modifier.implicitquadgroup)
7842 {
a477a8c4
JB
7843 unsigned int regnum, first_reg_in_group, last_reg_in_group;
7844
920d2ddc 7845 /* The second operand must be {x,y,z}mmN, where N is a multiple of 4. */
3528c362 7846 gas_assert (i.operands >= 2 && i.types[1].bitfield.class == RegSIMD);
a477a8c4
JB
7847 regnum = register_number (i.op[1].regs);
7848 first_reg_in_group = regnum & ~3;
7849 last_reg_in_group = first_reg_in_group + 3;
7850 if (regnum != first_reg_in_group)
7851 as_warn (_("source register `%s%s' implicitly denotes"
7852 " `%s%.3s%u' to `%s%.3s%u' source group in `%s'"),
7853 register_prefix, i.op[1].regs->reg_name,
7854 register_prefix, i.op[1].regs->reg_name, first_reg_in_group,
7855 register_prefix, i.op[1].regs->reg_name, last_reg_in_group,
7856 i.tm.name);
7857 }
e2ec9d29
L
7858 else if (i.tm.opcode_modifier.regkludge)
7859 {
7860 /* The imul $imm, %reg instruction is converted into
7861 imul $imm, %reg, %reg, and the clr %reg instruction
7862 is converted into xor %reg, %reg. */
7863
7864 unsigned int first_reg_op;
7865
7866 if (operand_type_check (i.types[0], reg))
7867 first_reg_op = 0;
7868 else
7869 first_reg_op = 1;
7870 /* Pretend we saw the extra register operand. */
9c2799c2 7871 gas_assert (i.reg_operands == 1
7ab9ffdd 7872 && i.op[first_reg_op + 1].regs == 0);
e2ec9d29
L
7873 i.op[first_reg_op + 1].regs = i.op[first_reg_op].regs;
7874 i.types[first_reg_op + 1] = i.types[first_reg_op];
7875 i.operands++;
7876 i.reg_operands++;
29b0f896
AM
7877 }
7878
85b80b0f 7879 if (i.tm.opcode_modifier.modrm)
29b0f896
AM
7880 {
7881 /* The opcode is completed (modulo i.tm.extension_opcode which
52271982
AM
7882 must be put into the modrm byte). Now, we make the modrm and
7883 index base bytes based on all the info we've collected. */
29b0f896
AM
7884
7885 default_seg = build_modrm_byte ();
7886 }
00cee14f 7887 else if (i.types[0].bitfield.class == SReg)
85b80b0f
JB
7888 {
7889 if (flag_code != CODE_64BIT
7890 ? i.tm.base_opcode == POP_SEG_SHORT
7891 && i.op[0].regs->reg_num == 1
389d00a5 7892 : (i.tm.base_opcode | 1) == (POP_SEG386_SHORT & 0xff)
85b80b0f
JB
7893 && i.op[0].regs->reg_num < 4)
7894 {
7895 as_bad (_("you can't `%s %s%s'"),
7896 i.tm.name, register_prefix, i.op[0].regs->reg_name);
7897 return 0;
7898 }
389d00a5
JB
7899 if (i.op[0].regs->reg_num > 3
7900 && i.tm.opcode_modifier.opcodespace == SPACE_BASE )
85b80b0f 7901 {
389d00a5
JB
7902 i.tm.base_opcode ^= (POP_SEG_SHORT ^ POP_SEG386_SHORT) & 0xff;
7903 i.tm.opcode_modifier.opcodespace = SPACE_0F;
85b80b0f
JB
7904 }
7905 i.tm.base_opcode |= (i.op[0].regs->reg_num << 3);
7906 }
389d00a5
JB
7907 else if (i.tm.opcode_modifier.opcodespace == SPACE_BASE
7908 && (i.tm.base_opcode & ~3) == MOV_AX_DISP32)
29b0f896 7909 {
5e042380 7910 default_seg = reg_ds;
29b0f896 7911 }
40fb9820 7912 else if (i.tm.opcode_modifier.isstring)
29b0f896
AM
7913 {
7914 /* For the string instructions that allow a segment override
7915 on one of their operands, the default segment is ds. */
5e042380 7916 default_seg = reg_ds;
29b0f896 7917 }
50128d0c 7918 else if (i.short_form)
85b80b0f
JB
7919 {
7920 /* The register or float register operand is in operand
7921 0 or 1. */
bab6aec1 7922 unsigned int op = i.tm.operand_types[0].bitfield.class != Reg;
85b80b0f
JB
7923
7924 /* Register goes in low 3 bits of opcode. */
7925 i.tm.base_opcode |= i.op[op].regs->reg_num;
7926 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7927 i.rex |= REX_B;
7928 if (!quiet_warnings && i.tm.opcode_modifier.ugh)
7929 {
7930 /* Warn about some common errors, but press on regardless.
7931 The first case can be generated by gcc (<= 2.8.1). */
7932 if (i.operands == 2)
7933 {
7934 /* Reversed arguments on faddp, fsubp, etc. */
7935 as_warn (_("translating to `%s %s%s,%s%s'"), i.tm.name,
7936 register_prefix, i.op[!intel_syntax].regs->reg_name,
7937 register_prefix, i.op[intel_syntax].regs->reg_name);
7938 }
7939 else
7940 {
7941 /* Extraneous `l' suffix on fp insn. */
7942 as_warn (_("translating to `%s %s%s'"), i.tm.name,
7943 register_prefix, i.op[0].regs->reg_name);
7944 }
7945 }
7946 }
29b0f896 7947
514a8bb0 7948 if ((i.seg[0] || i.prefix[SEG_PREFIX])
514a8bb0 7949 && i.tm.base_opcode == 0x8d /* lea */
35648716 7950 && i.tm.opcode_modifier.opcodespace == SPACE_BASE
514a8bb0 7951 && !is_any_vex_encoding(&i.tm))
92334ad2
JB
7952 {
7953 if (!quiet_warnings)
7954 as_warn (_("segment override on `%s' is ineffectual"), i.tm.name);
7955 if (optimize)
7956 {
7957 i.seg[0] = NULL;
7958 i.prefix[SEG_PREFIX] = 0;
7959 }
7960 }
52271982
AM
7961
7962 /* If a segment was explicitly specified, and the specified segment
b6773884
JB
7963 is neither the default nor the one already recorded from a prefix,
7964 use an opcode prefix to select it. If we never figured out what
7965 the default segment is, then default_seg will be zero at this
7966 point, and the specified segment prefix will always be used. */
7967 if (i.seg[0]
7968 && i.seg[0] != default_seg
5e042380 7969 && i386_seg_prefixes[i.seg[0]->reg_num] != i.prefix[SEG_PREFIX])
29b0f896 7970 {
5e042380 7971 if (!add_prefix (i386_seg_prefixes[i.seg[0]->reg_num]))
29b0f896
AM
7972 return 0;
7973 }
7974 return 1;
7975}
7976
a5aeccd9 7977static INLINE void set_rex_vrex (const reg_entry *r, unsigned int rex_bit,
5b7c81bd 7978 bool do_sse2avx)
a5aeccd9
JB
7979{
7980 if (r->reg_flags & RegRex)
7981 {
7982 if (i.rex & rex_bit)
7983 as_bad (_("same type of prefix used twice"));
7984 i.rex |= rex_bit;
7985 }
7986 else if (do_sse2avx && (i.rex & rex_bit) && i.vex.register_specifier)
7987 {
7988 gas_assert (i.vex.register_specifier == r);
7989 i.vex.register_specifier += 8;
7990 }
7991
7992 if (r->reg_flags & RegVRex)
7993 i.vrex |= rex_bit;
7994}
7995
5e042380 7996static const reg_entry *
e3bb37b5 7997build_modrm_byte (void)
29b0f896 7998{
5e042380 7999 const reg_entry *default_seg = NULL;
c0f3af97 8000 unsigned int source, dest;
8cd7925b 8001 int vex_3_sources;
c0f3af97 8002
8cd7925b 8003 vex_3_sources = i.tm.opcode_modifier.vexsources == VEX3SOURCES;
c0f3af97
L
8004 if (vex_3_sources)
8005 {
91d6fa6a 8006 unsigned int nds, reg_slot;
4c2c6516 8007 expressionS *exp;
c0f3af97 8008
6b8d3588 8009 dest = i.operands - 1;
c0f3af97 8010 nds = dest - 1;
922d8de8 8011
a683cc34 8012 /* There are 2 kinds of instructions:
bed3d976 8013 1. 5 operands: 4 register operands or 3 register operands
9d3bf266 8014 plus 1 memory operand plus one Imm4 operand, VexXDS, and
bed3d976 8015 VexW0 or VexW1. The destination must be either XMM, YMM or
43234a1e 8016 ZMM register.
bed3d976 8017 2. 4 operands: 4 register operands or 3 register operands
2f1bada2 8018 plus 1 memory operand, with VexXDS. */
922d8de8 8019 gas_assert ((i.reg_operands == 4
bed3d976
JB
8020 || (i.reg_operands == 3 && i.mem_operands == 1))
8021 && i.tm.opcode_modifier.vexvvvv == VEXXDS
dcd7e323 8022 && i.tm.opcode_modifier.vexw
3528c362 8023 && i.tm.operand_types[dest].bitfield.class == RegSIMD);
a683cc34 8024
48db9223
JB
8025 /* If VexW1 is set, the first non-immediate operand is the source and
8026 the second non-immediate one is encoded in the immediate operand. */
8027 if (i.tm.opcode_modifier.vexw == VEXW1)
8028 {
8029 source = i.imm_operands;
8030 reg_slot = i.imm_operands + 1;
8031 }
8032 else
8033 {
8034 source = i.imm_operands + 1;
8035 reg_slot = i.imm_operands;
8036 }
8037
a683cc34 8038 if (i.imm_operands == 0)
bed3d976
JB
8039 {
8040 /* When there is no immediate operand, generate an 8bit
8041 immediate operand to encode the first operand. */
8042 exp = &im_expressions[i.imm_operands++];
8043 i.op[i.operands].imms = exp;
8044 i.types[i.operands] = imm8;
8045 i.operands++;
8046
3528c362 8047 gas_assert (i.tm.operand_types[reg_slot].bitfield.class == RegSIMD);
bed3d976
JB
8048 exp->X_op = O_constant;
8049 exp->X_add_number = register_number (i.op[reg_slot].regs) << 4;
43234a1e
L
8050 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
8051 }
922d8de8 8052 else
bed3d976 8053 {
9d3bf266
JB
8054 gas_assert (i.imm_operands == 1);
8055 gas_assert (fits_in_imm4 (i.op[0].imms->X_add_number));
8056 gas_assert (!i.tm.opcode_modifier.immext);
a683cc34 8057
9d3bf266
JB
8058 /* Turn on Imm8 again so that output_imm will generate it. */
8059 i.types[0].bitfield.imm8 = 1;
bed3d976 8060
3528c362 8061 gas_assert (i.tm.operand_types[reg_slot].bitfield.class == RegSIMD);
9d3bf266 8062 i.op[0].imms->X_add_number
bed3d976 8063 |= register_number (i.op[reg_slot].regs) << 4;
43234a1e 8064 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
bed3d976 8065 }
a683cc34 8066
3528c362 8067 gas_assert (i.tm.operand_types[nds].bitfield.class == RegSIMD);
dae39acc 8068 i.vex.register_specifier = i.op[nds].regs;
c0f3af97
L
8069 }
8070 else
8071 source = dest = 0;
29b0f896
AM
8072
8073 /* i.reg_operands MUST be the number of real register operands;
c0f3af97
L
8074 implicit registers do not count. If there are 3 register
8075 operands, it must be a instruction with VexNDS. For a
8076 instruction with VexNDD, the destination register is encoded
8077 in VEX prefix. If there are 4 register operands, it must be
8078 a instruction with VEX prefix and 3 sources. */
7ab9ffdd
L
8079 if (i.mem_operands == 0
8080 && ((i.reg_operands == 2
2426c15f 8081 && i.tm.opcode_modifier.vexvvvv <= VEXXDS)
7ab9ffdd 8082 || (i.reg_operands == 3
2426c15f 8083 && i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd 8084 || (i.reg_operands == 4 && vex_3_sources)))
29b0f896 8085 {
cab737b9
L
8086 switch (i.operands)
8087 {
8088 case 2:
8089 source = 0;
8090 break;
8091 case 3:
c81128dc
L
8092 /* When there are 3 operands, one of them may be immediate,
8093 which may be the first or the last operand. Otherwise,
c0f3af97
L
8094 the first operand must be shift count register (cl) or it
8095 is an instruction with VexNDS. */
9c2799c2 8096 gas_assert (i.imm_operands == 1
7ab9ffdd 8097 || (i.imm_operands == 0
2426c15f 8098 && (i.tm.opcode_modifier.vexvvvv == VEXXDS
75e5731b
JB
8099 || (i.types[0].bitfield.instance == RegC
8100 && i.types[0].bitfield.byte))));
40fb9820 8101 if (operand_type_check (i.types[0], imm)
75e5731b
JB
8102 || (i.types[0].bitfield.instance == RegC
8103 && i.types[0].bitfield.byte))
40fb9820
L
8104 source = 1;
8105 else
8106 source = 0;
cab737b9
L
8107 break;
8108 case 4:
368d64cc
L
8109 /* When there are 4 operands, the first two must be 8bit
8110 immediate operands. The source operand will be the 3rd
c0f3af97
L
8111 one.
8112
8113 For instructions with VexNDS, if the first operand
8114 an imm8, the source operand is the 2nd one. If the last
8115 operand is imm8, the source operand is the first one. */
9c2799c2 8116 gas_assert ((i.imm_operands == 2
7ab9ffdd
L
8117 && i.types[0].bitfield.imm8
8118 && i.types[1].bitfield.imm8)
2426c15f 8119 || (i.tm.opcode_modifier.vexvvvv == VEXXDS
7ab9ffdd
L
8120 && i.imm_operands == 1
8121 && (i.types[0].bitfield.imm8
43234a1e 8122 || i.types[i.operands - 1].bitfield.imm8
ca5312a2 8123 || i.rounding.type != rc_none)));
9f2670f2
L
8124 if (i.imm_operands == 2)
8125 source = 2;
8126 else
c0f3af97
L
8127 {
8128 if (i.types[0].bitfield.imm8)
8129 source = 1;
8130 else
8131 source = 0;
8132 }
c0f3af97
L
8133 break;
8134 case 5:
e771e7c9 8135 if (is_evex_encoding (&i.tm))
43234a1e
L
8136 {
8137 /* For EVEX instructions, when there are 5 operands, the
8138 first one must be immediate operand. If the second one
8139 is immediate operand, the source operand is the 3th
8140 one. If the last one is immediate operand, the source
8141 operand is the 2nd one. */
8142 gas_assert (i.imm_operands == 2
8143 && i.tm.opcode_modifier.sae
8144 && operand_type_check (i.types[0], imm));
8145 if (operand_type_check (i.types[1], imm))
8146 source = 2;
8147 else if (operand_type_check (i.types[4], imm))
8148 source = 1;
8149 else
8150 abort ();
8151 }
cab737b9
L
8152 break;
8153 default:
8154 abort ();
8155 }
8156
c0f3af97
L
8157 if (!vex_3_sources)
8158 {
8159 dest = source + 1;
8160
43234a1e
L
8161 /* RC/SAE operand could be between DEST and SRC. That happens
8162 when one operand is GPR and the other one is XMM/YMM/ZMM
8163 register. */
ca5312a2 8164 if (i.rounding.type != rc_none && i.rounding.operand == dest)
43234a1e
L
8165 dest++;
8166
2426c15f 8167 if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
c0f3af97 8168 {
43234a1e 8169 /* For instructions with VexNDS, the register-only source
c5d0745b 8170 operand must be a 32/64bit integer, XMM, YMM, ZMM, or mask
dfd69174 8171 register. It is encoded in VEX prefix. */
f12dc422
L
8172
8173 i386_operand_type op;
8174 unsigned int vvvv;
8175
c2ecccb3
L
8176 /* Swap two source operands if needed. */
8177 if (i.tm.opcode_modifier.swapsources)
f12dc422
L
8178 {
8179 vvvv = source;
8180 source = dest;
8181 }
8182 else
8183 vvvv = dest;
8184
8185 op = i.tm.operand_types[vvvv];
c0f3af97 8186 if ((dest + 1) >= i.operands
bab6aec1 8187 || ((op.bitfield.class != Reg
dc821c5f 8188 || (!op.bitfield.dword && !op.bitfield.qword))
3528c362 8189 && op.bitfield.class != RegSIMD
43234a1e 8190 && !operand_type_equal (&op, &regmask)))
c0f3af97 8191 abort ();
f12dc422 8192 i.vex.register_specifier = i.op[vvvv].regs;
c0f3af97
L
8193 dest++;
8194 }
8195 }
29b0f896
AM
8196
8197 i.rm.mode = 3;
dfd69174
JB
8198 /* One of the register operands will be encoded in the i.rm.reg
8199 field, the other in the combined i.rm.mode and i.rm.regmem
29b0f896
AM
8200 fields. If no form of this instruction supports a memory
8201 destination operand, then we assume the source operand may
8202 sometimes be a memory operand and so we need to store the
8203 destination in the i.rm.reg field. */
dfd69174 8204 if (!i.tm.opcode_modifier.regmem
40fb9820 8205 && operand_type_check (i.tm.operand_types[dest], anymem) == 0)
29b0f896
AM
8206 {
8207 i.rm.reg = i.op[dest].regs->reg_num;
8208 i.rm.regmem = i.op[source].regs->reg_num;
a5aeccd9 8209 set_rex_vrex (i.op[dest].regs, REX_R, i.tm.opcode_modifier.sse2avx);
5b7c81bd 8210 set_rex_vrex (i.op[source].regs, REX_B, false);
29b0f896
AM
8211 }
8212 else
8213 {
8214 i.rm.reg = i.op[source].regs->reg_num;
8215 i.rm.regmem = i.op[dest].regs->reg_num;
a5aeccd9 8216 set_rex_vrex (i.op[dest].regs, REX_B, i.tm.opcode_modifier.sse2avx);
5b7c81bd 8217 set_rex_vrex (i.op[source].regs, REX_R, false);
29b0f896 8218 }
e0c7f900 8219 if (flag_code != CODE_64BIT && (i.rex & REX_R))
c4a530c5 8220 {
4a5c67ed 8221 if (i.types[!i.tm.opcode_modifier.regmem].bitfield.class != RegCR)
c4a530c5 8222 abort ();
e0c7f900 8223 i.rex &= ~REX_R;
c4a530c5
JB
8224 add_prefix (LOCK_PREFIX_OPCODE);
8225 }
29b0f896
AM
8226 }
8227 else
8228 { /* If it's not 2 reg operands... */
c0f3af97
L
8229 unsigned int mem;
8230
29b0f896
AM
8231 if (i.mem_operands)
8232 {
8233 unsigned int fake_zero_displacement = 0;
99018f42 8234 unsigned int op;
4eed87de 8235
7ab9ffdd 8236 for (op = 0; op < i.operands; op++)
8dc0818e 8237 if (i.flags[op] & Operand_Mem)
7ab9ffdd 8238 break;
7ab9ffdd 8239 gas_assert (op < i.operands);
29b0f896 8240
63112cd6 8241 if (i.tm.opcode_modifier.sib)
6c30d220 8242 {
260cd341
LC
8243 /* The index register of VSIB shouldn't be RegIZ. */
8244 if (i.tm.opcode_modifier.sib != SIBMEM
8245 && i.index_reg->reg_num == RegIZ)
6c30d220
L
8246 abort ();
8247
8248 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
8249 if (!i.base_reg)
8250 {
8251 i.sib.base = NO_BASE_REGISTER;
8252 i.sib.scale = i.log2_scale_factor;
2f2be86b 8253 i.types[op] = operand_type_and_not (i.types[op], anydisp);
a9aabc23 8254 if (want_disp32 (&i.tm))
2f2be86b 8255 i.types[op].bitfield.disp32 = 1;
6c30d220 8256 else
2f2be86b 8257 i.types[op].bitfield.disp32s = 1;
6c30d220 8258 }
260cd341
LC
8259
8260 /* Since the mandatory SIB always has index register, so
8261 the code logic remains unchanged. The non-mandatory SIB
8262 without index register is allowed and will be handled
8263 later. */
8264 if (i.index_reg)
8265 {
8266 if (i.index_reg->reg_num == RegIZ)
8267 i.sib.index = NO_INDEX_REGISTER;
8268 else
8269 i.sib.index = i.index_reg->reg_num;
5b7c81bd 8270 set_rex_vrex (i.index_reg, REX_X, false);
260cd341 8271 }
6c30d220
L
8272 }
8273
5e042380 8274 default_seg = reg_ds;
29b0f896
AM
8275
8276 if (i.base_reg == 0)
8277 {
8278 i.rm.mode = 0;
8279 if (!i.disp_operands)
9bb129e8 8280 fake_zero_displacement = 1;
29b0f896
AM
8281 if (i.index_reg == 0)
8282 {
260cd341
LC
8283 /* Both check for VSIB and mandatory non-vector SIB. */
8284 gas_assert (!i.tm.opcode_modifier.sib
8285 || i.tm.opcode_modifier.sib == SIBMEM);
29b0f896 8286 /* Operand is just <disp> */
2f2be86b 8287 i.types[op] = operand_type_and_not (i.types[op], anydisp);
20f0a1fc 8288 if (flag_code == CODE_64BIT)
29b0f896
AM
8289 {
8290 /* 64bit mode overwrites the 32bit absolute
8291 addressing by RIP relative addressing and
8292 absolute addressing is encoded by one of the
8293 redundant SIB forms. */
8294 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
8295 i.sib.base = NO_BASE_REGISTER;
8296 i.sib.index = NO_INDEX_REGISTER;
2f2be86b
JB
8297 if (want_disp32 (&i.tm))
8298 i.types[op].bitfield.disp32 = 1;
8299 else
8300 i.types[op].bitfield.disp32s = 1;
20f0a1fc 8301 }
fc225355
L
8302 else if ((flag_code == CODE_16BIT)
8303 ^ (i.prefix[ADDR_PREFIX] != 0))
20f0a1fc
NC
8304 {
8305 i.rm.regmem = NO_BASE_REGISTER_16;
2f2be86b 8306 i.types[op].bitfield.disp16 = 1;
20f0a1fc
NC
8307 }
8308 else
8309 {
8310 i.rm.regmem = NO_BASE_REGISTER;
2f2be86b 8311 i.types[op].bitfield.disp32 = 1;
29b0f896
AM
8312 }
8313 }
63112cd6 8314 else if (!i.tm.opcode_modifier.sib)
29b0f896 8315 {
6c30d220 8316 /* !i.base_reg && i.index_reg */
e968fc9b 8317 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
8318 i.sib.index = NO_INDEX_REGISTER;
8319 else
8320 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
8321 i.sib.base = NO_BASE_REGISTER;
8322 i.sib.scale = i.log2_scale_factor;
8323 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
2f2be86b 8324 i.types[op] = operand_type_and_not (i.types[op], anydisp);
a9aabc23 8325 if (want_disp32 (&i.tm))
2f2be86b 8326 i.types[op].bitfield.disp32 = 1;
29b0f896 8327 else
2f2be86b 8328 i.types[op].bitfield.disp32s = 1;
29b0f896 8329 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 8330 i.rex |= REX_X;
29b0f896
AM
8331 }
8332 }
8333 /* RIP addressing for 64bit mode. */
e968fc9b 8334 else if (i.base_reg->reg_num == RegIP)
29b0f896 8335 {
63112cd6 8336 gas_assert (!i.tm.opcode_modifier.sib);
29b0f896 8337 i.rm.regmem = NO_BASE_REGISTER;
40fb9820
L
8338 i.types[op].bitfield.disp8 = 0;
8339 i.types[op].bitfield.disp16 = 0;
8340 i.types[op].bitfield.disp32 = 0;
8341 i.types[op].bitfield.disp32s = 1;
8342 i.types[op].bitfield.disp64 = 0;
71903a11 8343 i.flags[op] |= Operand_PCrel;
20f0a1fc
NC
8344 if (! i.disp_operands)
8345 fake_zero_displacement = 1;
29b0f896 8346 }
dc821c5f 8347 else if (i.base_reg->reg_type.bitfield.word)
29b0f896 8348 {
63112cd6 8349 gas_assert (!i.tm.opcode_modifier.sib);
29b0f896
AM
8350 switch (i.base_reg->reg_num)
8351 {
8352 case 3: /* (%bx) */
8353 if (i.index_reg == 0)
8354 i.rm.regmem = 7;
8355 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
8356 i.rm.regmem = i.index_reg->reg_num - 6;
8357 break;
8358 case 5: /* (%bp) */
5e042380 8359 default_seg = reg_ss;
29b0f896
AM
8360 if (i.index_reg == 0)
8361 {
8362 i.rm.regmem = 6;
40fb9820 8363 if (operand_type_check (i.types[op], disp) == 0)
29b0f896
AM
8364 {
8365 /* fake (%bp) into 0(%bp) */
41eb8e88 8366 if (i.disp_encoding == disp_encoding_16bit)
1a02d6b0
L
8367 i.types[op].bitfield.disp16 = 1;
8368 else
8369 i.types[op].bitfield.disp8 = 1;
252b5132 8370 fake_zero_displacement = 1;
29b0f896
AM
8371 }
8372 }
8373 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
8374 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
8375 break;
8376 default: /* (%si) -> 4 or (%di) -> 5 */
8377 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
8378 }
41eb8e88
L
8379 if (!fake_zero_displacement
8380 && !i.disp_operands
8381 && i.disp_encoding)
8382 {
8383 fake_zero_displacement = 1;
8384 if (i.disp_encoding == disp_encoding_8bit)
8385 i.types[op].bitfield.disp8 = 1;
8386 else
8387 i.types[op].bitfield.disp16 = 1;
8388 }
29b0f896
AM
8389 i.rm.mode = mode_from_disp_size (i.types[op]);
8390 }
8391 else /* i.base_reg and 32/64 bit mode */
8392 {
a9aabc23 8393 if (operand_type_check (i.types[op], disp))
40fb9820 8394 {
73053c1f
JB
8395 i.types[op].bitfield.disp16 = 0;
8396 i.types[op].bitfield.disp64 = 0;
a9aabc23 8397 if (!want_disp32 (&i.tm))
73053c1f
JB
8398 {
8399 i.types[op].bitfield.disp32 = 0;
8400 i.types[op].bitfield.disp32s = 1;
8401 }
40fb9820 8402 else
73053c1f
JB
8403 {
8404 i.types[op].bitfield.disp32 = 1;
8405 i.types[op].bitfield.disp32s = 0;
8406 }
40fb9820 8407 }
20f0a1fc 8408
63112cd6 8409 if (!i.tm.opcode_modifier.sib)
6c30d220 8410 i.rm.regmem = i.base_reg->reg_num;
29b0f896 8411 if ((i.base_reg->reg_flags & RegRex) != 0)
161a04f6 8412 i.rex |= REX_B;
29b0f896
AM
8413 i.sib.base = i.base_reg->reg_num;
8414 /* x86-64 ignores REX prefix bit here to avoid decoder
8415 complications. */
848930b2
JB
8416 if (!(i.base_reg->reg_flags & RegRex)
8417 && (i.base_reg->reg_num == EBP_REG_NUM
8418 || i.base_reg->reg_num == ESP_REG_NUM))
5e042380 8419 default_seg = reg_ss;
848930b2 8420 if (i.base_reg->reg_num == 5 && i.disp_operands == 0)
29b0f896 8421 {
848930b2 8422 fake_zero_displacement = 1;
1a02d6b0
L
8423 if (i.disp_encoding == disp_encoding_32bit)
8424 i.types[op].bitfield.disp32 = 1;
8425 else
8426 i.types[op].bitfield.disp8 = 1;
29b0f896
AM
8427 }
8428 i.sib.scale = i.log2_scale_factor;
8429 if (i.index_reg == 0)
8430 {
260cd341
LC
8431 /* Only check for VSIB. */
8432 gas_assert (i.tm.opcode_modifier.sib != VECSIB128
8433 && i.tm.opcode_modifier.sib != VECSIB256
8434 && i.tm.opcode_modifier.sib != VECSIB512);
8435
29b0f896
AM
8436 /* <disp>(%esp) becomes two byte modrm with no index
8437 register. We've already stored the code for esp
8438 in i.rm.regmem ie. ESCAPE_TO_TWO_BYTE_ADDRESSING.
8439 Any base register besides %esp will not use the
8440 extra modrm byte. */
8441 i.sib.index = NO_INDEX_REGISTER;
29b0f896 8442 }
63112cd6 8443 else if (!i.tm.opcode_modifier.sib)
29b0f896 8444 {
e968fc9b 8445 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
8446 i.sib.index = NO_INDEX_REGISTER;
8447 else
8448 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
8449 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
8450 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 8451 i.rex |= REX_X;
29b0f896 8452 }
67a4f2b7
AO
8453
8454 if (i.disp_operands
8455 && (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
8456 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL))
8457 i.rm.mode = 0;
8458 else
a501d77e
L
8459 {
8460 if (!fake_zero_displacement
8461 && !i.disp_operands
8462 && i.disp_encoding)
8463 {
8464 fake_zero_displacement = 1;
8465 if (i.disp_encoding == disp_encoding_8bit)
8466 i.types[op].bitfield.disp8 = 1;
8467 else
8468 i.types[op].bitfield.disp32 = 1;
8469 }
8470 i.rm.mode = mode_from_disp_size (i.types[op]);
8471 }
29b0f896 8472 }
252b5132 8473
29b0f896
AM
8474 if (fake_zero_displacement)
8475 {
8476 /* Fakes a zero displacement assuming that i.types[op]
8477 holds the correct displacement size. */
8478 expressionS *exp;
8479
9c2799c2 8480 gas_assert (i.op[op].disps == 0);
29b0f896
AM
8481 exp = &disp_expressions[i.disp_operands++];
8482 i.op[op].disps = exp;
8483 exp->X_op = O_constant;
8484 exp->X_add_number = 0;
8485 exp->X_add_symbol = (symbolS *) 0;
8486 exp->X_op_symbol = (symbolS *) 0;
8487 }
c0f3af97
L
8488
8489 mem = op;
29b0f896 8490 }
c0f3af97
L
8491 else
8492 mem = ~0;
252b5132 8493
8c43a48b 8494 if (i.tm.opcode_modifier.vexsources == XOP2SOURCES)
5dd85c99
SP
8495 {
8496 if (operand_type_check (i.types[0], imm))
8497 i.vex.register_specifier = NULL;
8498 else
8499 {
8500 /* VEX.vvvv encodes one of the sources when the first
8501 operand is not an immediate. */
1ef99a7b 8502 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
8503 i.vex.register_specifier = i.op[0].regs;
8504 else
8505 i.vex.register_specifier = i.op[1].regs;
8506 }
8507
8508 /* Destination is a XMM register encoded in the ModRM.reg
8509 and VEX.R bit. */
8510 i.rm.reg = i.op[2].regs->reg_num;
8511 if ((i.op[2].regs->reg_flags & RegRex) != 0)
8512 i.rex |= REX_R;
8513
8514 /* ModRM.rm and VEX.B encodes the other source. */
8515 if (!i.mem_operands)
8516 {
8517 i.rm.mode = 3;
8518
1ef99a7b 8519 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
8520 i.rm.regmem = i.op[1].regs->reg_num;
8521 else
8522 i.rm.regmem = i.op[0].regs->reg_num;
8523
8524 if ((i.op[1].regs->reg_flags & RegRex) != 0)
8525 i.rex |= REX_B;
8526 }
8527 }
2426c15f 8528 else if (i.tm.opcode_modifier.vexvvvv == VEXLWP)
f88c9eb0
SP
8529 {
8530 i.vex.register_specifier = i.op[2].regs;
8531 if (!i.mem_operands)
8532 {
8533 i.rm.mode = 3;
8534 i.rm.regmem = i.op[1].regs->reg_num;
8535 if ((i.op[1].regs->reg_flags & RegRex) != 0)
8536 i.rex |= REX_B;
8537 }
8538 }
29b0f896
AM
8539 /* Fill in i.rm.reg or i.rm.regmem field with register operand
8540 (if any) based on i.tm.extension_opcode. Again, we must be
8541 careful to make sure that segment/control/debug/test/MMX
8542 registers are coded into the i.rm.reg field. */
f88c9eb0 8543 else if (i.reg_operands)
29b0f896 8544 {
99018f42 8545 unsigned int op;
7ab9ffdd
L
8546 unsigned int vex_reg = ~0;
8547
8548 for (op = 0; op < i.operands; op++)
921eafea
L
8549 if (i.types[op].bitfield.class == Reg
8550 || i.types[op].bitfield.class == RegBND
8551 || i.types[op].bitfield.class == RegMask
8552 || i.types[op].bitfield.class == SReg
8553 || i.types[op].bitfield.class == RegCR
8554 || i.types[op].bitfield.class == RegDR
8555 || i.types[op].bitfield.class == RegTR
8556 || i.types[op].bitfield.class == RegSIMD
8557 || i.types[op].bitfield.class == RegMMX)
8558 break;
c0209578 8559
7ab9ffdd
L
8560 if (vex_3_sources)
8561 op = dest;
2426c15f 8562 else if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd
L
8563 {
8564 /* For instructions with VexNDS, the register-only
8565 source operand is encoded in VEX prefix. */
8566 gas_assert (mem != (unsigned int) ~0);
c0f3af97 8567
7ab9ffdd 8568 if (op > mem)
c0f3af97 8569 {
7ab9ffdd
L
8570 vex_reg = op++;
8571 gas_assert (op < i.operands);
c0f3af97
L
8572 }
8573 else
c0f3af97 8574 {
f12dc422
L
8575 /* Check register-only source operand when two source
8576 operands are swapped. */
8577 if (!i.tm.operand_types[op].bitfield.baseindex
8578 && i.tm.operand_types[op + 1].bitfield.baseindex)
8579 {
8580 vex_reg = op;
8581 op += 2;
8582 gas_assert (mem == (vex_reg + 1)
8583 && op < i.operands);
8584 }
8585 else
8586 {
8587 vex_reg = op + 1;
8588 gas_assert (vex_reg < i.operands);
8589 }
c0f3af97 8590 }
7ab9ffdd 8591 }
2426c15f 8592 else if (i.tm.opcode_modifier.vexvvvv == VEXNDD)
7ab9ffdd 8593 {
f12dc422 8594 /* For instructions with VexNDD, the register destination
7ab9ffdd 8595 is encoded in VEX prefix. */
f12dc422
L
8596 if (i.mem_operands == 0)
8597 {
8598 /* There is no memory operand. */
8599 gas_assert ((op + 2) == i.operands);
8600 vex_reg = op + 1;
8601 }
8602 else
8d63c93e 8603 {
ed438a93
JB
8604 /* There are only 2 non-immediate operands. */
8605 gas_assert (op < i.imm_operands + 2
8606 && i.operands == i.imm_operands + 2);
8607 vex_reg = i.imm_operands + 1;
f12dc422 8608 }
7ab9ffdd
L
8609 }
8610 else
8611 gas_assert (op < i.operands);
99018f42 8612
7ab9ffdd
L
8613 if (vex_reg != (unsigned int) ~0)
8614 {
f12dc422 8615 i386_operand_type *type = &i.tm.operand_types[vex_reg];
7ab9ffdd 8616
bab6aec1 8617 if ((type->bitfield.class != Reg
dc821c5f 8618 || (!type->bitfield.dword && !type->bitfield.qword))
3528c362 8619 && type->bitfield.class != RegSIMD
43234a1e 8620 && !operand_type_equal (type, &regmask))
7ab9ffdd 8621 abort ();
f88c9eb0 8622
7ab9ffdd
L
8623 i.vex.register_specifier = i.op[vex_reg].regs;
8624 }
8625
1b9f0c97
L
8626 /* Don't set OP operand twice. */
8627 if (vex_reg != op)
7ab9ffdd 8628 {
1b9f0c97
L
8629 /* If there is an extension opcode to put here, the
8630 register number must be put into the regmem field. */
8631 if (i.tm.extension_opcode != None)
8632 {
8633 i.rm.regmem = i.op[op].regs->reg_num;
a5aeccd9
JB
8634 set_rex_vrex (i.op[op].regs, REX_B,
8635 i.tm.opcode_modifier.sse2avx);
1b9f0c97
L
8636 }
8637 else
8638 {
8639 i.rm.reg = i.op[op].regs->reg_num;
a5aeccd9
JB
8640 set_rex_vrex (i.op[op].regs, REX_R,
8641 i.tm.opcode_modifier.sse2avx);
1b9f0c97 8642 }
7ab9ffdd 8643 }
252b5132 8644
29b0f896
AM
8645 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2 we
8646 must set it to 3 to indicate this is a register operand
8647 in the regmem field. */
8648 if (!i.mem_operands)
8649 i.rm.mode = 3;
8650 }
252b5132 8651
29b0f896 8652 /* Fill in i.rm.reg field with extension opcode (if any). */
c1e679ec 8653 if (i.tm.extension_opcode != None)
29b0f896
AM
8654 i.rm.reg = i.tm.extension_opcode;
8655 }
8656 return default_seg;
8657}
252b5132 8658
48ef937e
JB
8659static INLINE void
8660frag_opcode_byte (unsigned char byte)
8661{
8662 if (now_seg != absolute_section)
8663 FRAG_APPEND_1_CHAR (byte);
8664 else
8665 ++abs_section_offset;
8666}
8667
376cd056
JB
8668static unsigned int
8669flip_code16 (unsigned int code16)
8670{
8671 gas_assert (i.tm.operands == 1);
8672
8673 return !(i.prefix[REX_PREFIX] & REX_W)
8674 && (code16 ? i.tm.operand_types[0].bitfield.disp32
8675 || i.tm.operand_types[0].bitfield.disp32s
8676 : i.tm.operand_types[0].bitfield.disp16)
8677 ? CODE16 : 0;
8678}
8679
29b0f896 8680static void
e3bb37b5 8681output_branch (void)
29b0f896
AM
8682{
8683 char *p;
f8a5c266 8684 int size;
29b0f896
AM
8685 int code16;
8686 int prefix;
8687 relax_substateT subtype;
8688 symbolS *sym;
8689 offsetT off;
8690
48ef937e
JB
8691 if (now_seg == absolute_section)
8692 {
8693 as_bad (_("relaxable branches not supported in absolute section"));
8694 return;
8695 }
8696
f8a5c266 8697 code16 = flag_code == CODE_16BIT ? CODE16 : 0;
a501d77e 8698 size = i.disp_encoding == disp_encoding_32bit ? BIG : SMALL;
29b0f896
AM
8699
8700 prefix = 0;
8701 if (i.prefix[DATA_PREFIX] != 0)
252b5132 8702 {
29b0f896
AM
8703 prefix = 1;
8704 i.prefixes -= 1;
376cd056 8705 code16 ^= flip_code16(code16);
252b5132 8706 }
29b0f896
AM
8707 /* Pentium4 branch hints. */
8708 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
8709 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
2f66722d 8710 {
29b0f896
AM
8711 prefix++;
8712 i.prefixes--;
8713 }
8714 if (i.prefix[REX_PREFIX] != 0)
8715 {
8716 prefix++;
8717 i.prefixes--;
2f66722d
AM
8718 }
8719
7e8b059b
L
8720 /* BND prefixed jump. */
8721 if (i.prefix[BND_PREFIX] != 0)
8722 {
6cb0a70e
JB
8723 prefix++;
8724 i.prefixes--;
7e8b059b
L
8725 }
8726
f2810fe0
JB
8727 if (i.prefixes != 0)
8728 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
29b0f896
AM
8729
8730 /* It's always a symbol; End frag & setup for relax.
8731 Make sure there is enough room in this frag for the largest
8732 instruction we may generate in md_convert_frag. This is 2
8733 bytes for the opcode and room for the prefix and largest
8734 displacement. */
8735 frag_grow (prefix + 2 + 4);
8736 /* Prefix and 1 opcode byte go in fr_fix. */
8737 p = frag_more (prefix + 1);
8738 if (i.prefix[DATA_PREFIX] != 0)
8739 *p++ = DATA_PREFIX_OPCODE;
8740 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE
8741 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE)
8742 *p++ = i.prefix[SEG_PREFIX];
6cb0a70e
JB
8743 if (i.prefix[BND_PREFIX] != 0)
8744 *p++ = BND_PREFIX_OPCODE;
29b0f896
AM
8745 if (i.prefix[REX_PREFIX] != 0)
8746 *p++ = i.prefix[REX_PREFIX];
8747 *p = i.tm.base_opcode;
8748
8749 if ((unsigned char) *p == JUMP_PC_RELATIVE)
f8a5c266 8750 subtype = ENCODE_RELAX_STATE (UNCOND_JUMP, size);
40fb9820 8751 else if (cpu_arch_flags.bitfield.cpui386)
f8a5c266 8752 subtype = ENCODE_RELAX_STATE (COND_JUMP, size);
29b0f896 8753 else
f8a5c266 8754 subtype = ENCODE_RELAX_STATE (COND_JUMP86, size);
29b0f896 8755 subtype |= code16;
3e73aa7c 8756
29b0f896
AM
8757 sym = i.op[0].disps->X_add_symbol;
8758 off = i.op[0].disps->X_add_number;
3e73aa7c 8759
29b0f896
AM
8760 if (i.op[0].disps->X_op != O_constant
8761 && i.op[0].disps->X_op != O_symbol)
3e73aa7c 8762 {
29b0f896
AM
8763 /* Handle complex expressions. */
8764 sym = make_expr_symbol (i.op[0].disps);
8765 off = 0;
8766 }
3e73aa7c 8767
29b0f896
AM
8768 /* 1 possible extra opcode + 4 byte displacement go in var part.
8769 Pass reloc in fr_var. */
d258b828 8770 frag_var (rs_machine_dependent, 5, i.reloc[0], subtype, sym, off, p);
29b0f896 8771}
3e73aa7c 8772
bd7ab16b
L
8773#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8774/* Return TRUE iff PLT32 relocation should be used for branching to
8775 symbol S. */
8776
5b7c81bd 8777static bool
bd7ab16b
L
8778need_plt32_p (symbolS *s)
8779{
8780 /* PLT32 relocation is ELF only. */
8781 if (!IS_ELF)
5b7c81bd 8782 return false;
bd7ab16b 8783
a5def729
RO
8784#ifdef TE_SOLARIS
8785 /* Don't emit PLT32 relocation on Solaris: neither native linker nor
8786 krtld support it. */
5b7c81bd 8787 return false;
a5def729
RO
8788#endif
8789
bd7ab16b
L
8790 /* Since there is no need to prepare for PLT branch on x86-64, we
8791 can generate R_X86_64_PLT32, instead of R_X86_64_PC32, which can
8792 be used as a marker for 32-bit PC-relative branches. */
8793 if (!object_64bit)
5b7c81bd 8794 return false;
bd7ab16b 8795
44365e88 8796 if (s == NULL)
5b7c81bd 8797 return false;
44365e88 8798
bd7ab16b
L
8799 /* Weak or undefined symbol need PLT32 relocation. */
8800 if (S_IS_WEAK (s) || !S_IS_DEFINED (s))
5b7c81bd 8801 return true;
bd7ab16b
L
8802
8803 /* Non-global symbol doesn't need PLT32 relocation. */
8804 if (! S_IS_EXTERNAL (s))
5b7c81bd 8805 return false;
bd7ab16b
L
8806
8807 /* Other global symbols need PLT32 relocation. NB: Symbol with
8808 non-default visibilities are treated as normal global symbol
8809 so that PLT32 relocation can be used as a marker for 32-bit
8810 PC-relative branches. It is useful for linker relaxation. */
5b7c81bd 8811 return true;
bd7ab16b
L
8812}
8813#endif
8814
29b0f896 8815static void
e3bb37b5 8816output_jump (void)
29b0f896
AM
8817{
8818 char *p;
8819 int size;
3e02c1cc 8820 fixS *fixP;
bd7ab16b 8821 bfd_reloc_code_real_type jump_reloc = i.reloc[0];
29b0f896 8822
0cfa3eb3 8823 if (i.tm.opcode_modifier.jump == JUMP_BYTE)
29b0f896
AM
8824 {
8825 /* This is a loop or jecxz type instruction. */
8826 size = 1;
8827 if (i.prefix[ADDR_PREFIX] != 0)
8828 {
48ef937e 8829 frag_opcode_byte (ADDR_PREFIX_OPCODE);
29b0f896
AM
8830 i.prefixes -= 1;
8831 }
8832 /* Pentium4 branch hints. */
8833 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
8834 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
8835 {
48ef937e 8836 frag_opcode_byte (i.prefix[SEG_PREFIX]);
29b0f896 8837 i.prefixes--;
3e73aa7c
JH
8838 }
8839 }
29b0f896
AM
8840 else
8841 {
8842 int code16;
3e73aa7c 8843
29b0f896
AM
8844 code16 = 0;
8845 if (flag_code == CODE_16BIT)
8846 code16 = CODE16;
3e73aa7c 8847
29b0f896
AM
8848 if (i.prefix[DATA_PREFIX] != 0)
8849 {
48ef937e 8850 frag_opcode_byte (DATA_PREFIX_OPCODE);
29b0f896 8851 i.prefixes -= 1;
376cd056 8852 code16 ^= flip_code16(code16);
29b0f896 8853 }
252b5132 8854
29b0f896
AM
8855 size = 4;
8856 if (code16)
8857 size = 2;
8858 }
9fcc94b6 8859
6cb0a70e
JB
8860 /* BND prefixed jump. */
8861 if (i.prefix[BND_PREFIX] != 0)
29b0f896 8862 {
48ef937e 8863 frag_opcode_byte (i.prefix[BND_PREFIX]);
29b0f896
AM
8864 i.prefixes -= 1;
8865 }
252b5132 8866
6cb0a70e 8867 if (i.prefix[REX_PREFIX] != 0)
7e8b059b 8868 {
48ef937e 8869 frag_opcode_byte (i.prefix[REX_PREFIX]);
7e8b059b
L
8870 i.prefixes -= 1;
8871 }
8872
f2810fe0
JB
8873 if (i.prefixes != 0)
8874 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
e0890092 8875
48ef937e
JB
8876 if (now_seg == absolute_section)
8877 {
9a182d04 8878 abs_section_offset += i.opcode_length + size;
48ef937e
JB
8879 return;
8880 }
8881
9a182d04
JB
8882 p = frag_more (i.opcode_length + size);
8883 switch (i.opcode_length)
42164a71
L
8884 {
8885 case 2:
8886 *p++ = i.tm.base_opcode >> 8;
1a0670f3 8887 /* Fall through. */
42164a71
L
8888 case 1:
8889 *p++ = i.tm.base_opcode;
8890 break;
8891 default:
8892 abort ();
8893 }
e0890092 8894
bd7ab16b
L
8895#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8896 if (size == 4
8897 && jump_reloc == NO_RELOC
8898 && need_plt32_p (i.op[0].disps->X_add_symbol))
8899 jump_reloc = BFD_RELOC_X86_64_PLT32;
8900#endif
8901
8902 jump_reloc = reloc (size, 1, 1, jump_reloc);
8903
3e02c1cc 8904 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal, size,
bd7ab16b 8905 i.op[0].disps, 1, jump_reloc);
3e02c1cc 8906
eb19308f
JB
8907 /* All jumps handled here are signed, but don't unconditionally use a
8908 signed limit check for 32 and 16 bit jumps as we want to allow wrap
8909 around at 4G (outside of 64-bit mode) and 64k (except for XBEGIN)
8910 respectively. */
8911 switch (size)
8912 {
8913 case 1:
8914 fixP->fx_signed = 1;
8915 break;
8916
8917 case 2:
8918 if (i.tm.base_opcode == 0xc7f8)
8919 fixP->fx_signed = 1;
8920 break;
8921
8922 case 4:
8923 if (flag_code == CODE_64BIT)
8924 fixP->fx_signed = 1;
8925 break;
8926 }
29b0f896 8927}
e0890092 8928
29b0f896 8929static void
e3bb37b5 8930output_interseg_jump (void)
29b0f896
AM
8931{
8932 char *p;
8933 int size;
8934 int prefix;
8935 int code16;
252b5132 8936
29b0f896
AM
8937 code16 = 0;
8938 if (flag_code == CODE_16BIT)
8939 code16 = CODE16;
a217f122 8940
29b0f896
AM
8941 prefix = 0;
8942 if (i.prefix[DATA_PREFIX] != 0)
8943 {
8944 prefix = 1;
8945 i.prefixes -= 1;
8946 code16 ^= CODE16;
8947 }
6cb0a70e
JB
8948
8949 gas_assert (!i.prefix[REX_PREFIX]);
252b5132 8950
29b0f896
AM
8951 size = 4;
8952 if (code16)
8953 size = 2;
252b5132 8954
f2810fe0
JB
8955 if (i.prefixes != 0)
8956 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
252b5132 8957
48ef937e
JB
8958 if (now_seg == absolute_section)
8959 {
8960 abs_section_offset += prefix + 1 + 2 + size;
8961 return;
8962 }
8963
29b0f896
AM
8964 /* 1 opcode; 2 segment; offset */
8965 p = frag_more (prefix + 1 + 2 + size);
3e73aa7c 8966
29b0f896
AM
8967 if (i.prefix[DATA_PREFIX] != 0)
8968 *p++ = DATA_PREFIX_OPCODE;
252b5132 8969
29b0f896
AM
8970 if (i.prefix[REX_PREFIX] != 0)
8971 *p++ = i.prefix[REX_PREFIX];
252b5132 8972
29b0f896
AM
8973 *p++ = i.tm.base_opcode;
8974 if (i.op[1].imms->X_op == O_constant)
8975 {
8976 offsetT n = i.op[1].imms->X_add_number;
252b5132 8977
29b0f896
AM
8978 if (size == 2
8979 && !fits_in_unsigned_word (n)
8980 && !fits_in_signed_word (n))
8981 {
8982 as_bad (_("16-bit jump out of range"));
8983 return;
8984 }
8985 md_number_to_chars (p, n, size);
8986 }
8987 else
8988 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
d258b828 8989 i.op[1].imms, 0, reloc (size, 0, 0, i.reloc[1]));
6d96a594
C
8990
8991 p += size;
8992 if (i.op[0].imms->X_op == O_constant)
8993 md_number_to_chars (p, (valueT) i.op[0].imms->X_add_number, 2);
8994 else
8995 fix_new_exp (frag_now, p - frag_now->fr_literal, 2,
8996 i.op[0].imms, 0, reloc (2, 0, 0, i.reloc[0]));
29b0f896 8997}
a217f122 8998
b4a3a7b4
L
8999#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
9000void
9001x86_cleanup (void)
9002{
9003 char *p;
9004 asection *seg = now_seg;
9005 subsegT subseg = now_subseg;
9006 asection *sec;
9007 unsigned int alignment, align_size_1;
9008 unsigned int isa_1_descsz, feature_2_descsz, descsz;
9009 unsigned int isa_1_descsz_raw, feature_2_descsz_raw;
9010 unsigned int padding;
9011
1273b2f8 9012 if (!IS_ELF || !x86_used_note)
b4a3a7b4
L
9013 return;
9014
b4a3a7b4
L
9015 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X86;
9016
9017 /* The .note.gnu.property section layout:
9018
9019 Field Length Contents
9020 ---- ---- ----
9021 n_namsz 4 4
9022 n_descsz 4 The note descriptor size
9023 n_type 4 NT_GNU_PROPERTY_TYPE_0
9024 n_name 4 "GNU"
9025 n_desc n_descsz The program property array
9026 .... .... ....
9027 */
9028
9029 /* Create the .note.gnu.property section. */
9030 sec = subseg_new (NOTE_GNU_PROPERTY_SECTION_NAME, 0);
fd361982 9031 bfd_set_section_flags (sec,
b4a3a7b4
L
9032 (SEC_ALLOC
9033 | SEC_LOAD
9034 | SEC_DATA
9035 | SEC_HAS_CONTENTS
9036 | SEC_READONLY));
9037
9038 if (get_elf_backend_data (stdoutput)->s->elfclass == ELFCLASS64)
9039 {
9040 align_size_1 = 7;
9041 alignment = 3;
9042 }
9043 else
9044 {
9045 align_size_1 = 3;
9046 alignment = 2;
9047 }
9048
fd361982 9049 bfd_set_section_alignment (sec, alignment);
b4a3a7b4
L
9050 elf_section_type (sec) = SHT_NOTE;
9051
1273b2f8
L
9052 /* GNU_PROPERTY_X86_ISA_1_USED: 4-byte type + 4-byte data size
9053 + 4-byte data */
9054 isa_1_descsz_raw = 4 + 4 + 4;
9055 /* Align GNU_PROPERTY_X86_ISA_1_USED. */
9056 isa_1_descsz = (isa_1_descsz_raw + align_size_1) & ~align_size_1;
b4a3a7b4
L
9057
9058 feature_2_descsz_raw = isa_1_descsz;
9059 /* GNU_PROPERTY_X86_FEATURE_2_USED: 4-byte type + 4-byte data size
1273b2f8 9060 + 4-byte data */
b4a3a7b4
L
9061 feature_2_descsz_raw += 4 + 4 + 4;
9062 /* Align GNU_PROPERTY_X86_FEATURE_2_USED. */
9063 feature_2_descsz = ((feature_2_descsz_raw + align_size_1)
9064 & ~align_size_1);
9065
9066 descsz = feature_2_descsz;
9067 /* Section size: n_namsz + n_descsz + n_type + n_name + n_descsz. */
9068 p = frag_more (4 + 4 + 4 + 4 + descsz);
9069
9070 /* Write n_namsz. */
9071 md_number_to_chars (p, (valueT) 4, 4);
9072
9073 /* Write n_descsz. */
9074 md_number_to_chars (p + 4, (valueT) descsz, 4);
9075
9076 /* Write n_type. */
9077 md_number_to_chars (p + 4 * 2, (valueT) NT_GNU_PROPERTY_TYPE_0, 4);
9078
9079 /* Write n_name. */
9080 memcpy (p + 4 * 3, "GNU", 4);
9081
1273b2f8
L
9082 /* Write 4-byte type. */
9083 md_number_to_chars (p + 4 * 4,
9084 (valueT) GNU_PROPERTY_X86_ISA_1_USED, 4);
b4a3a7b4 9085
1273b2f8
L
9086 /* Write 4-byte data size. */
9087 md_number_to_chars (p + 4 * 5, (valueT) 4, 4);
b4a3a7b4 9088
1273b2f8
L
9089 /* Write 4-byte data. */
9090 md_number_to_chars (p + 4 * 6, (valueT) x86_isa_1_used, 4);
b4a3a7b4 9091
1273b2f8
L
9092 /* Zero out paddings. */
9093 padding = isa_1_descsz - isa_1_descsz_raw;
9094 if (padding)
9095 memset (p + 4 * 7, 0, padding);
b4a3a7b4
L
9096
9097 /* Write 4-byte type. */
9098 md_number_to_chars (p + isa_1_descsz + 4 * 4,
9099 (valueT) GNU_PROPERTY_X86_FEATURE_2_USED, 4);
9100
9101 /* Write 4-byte data size. */
9102 md_number_to_chars (p + isa_1_descsz + 4 * 5, (valueT) 4, 4);
9103
9104 /* Write 4-byte data. */
9105 md_number_to_chars (p + isa_1_descsz + 4 * 6,
9106 (valueT) x86_feature_2_used, 4);
9107
9108 /* Zero out paddings. */
9109 padding = feature_2_descsz - feature_2_descsz_raw;
9110 if (padding)
9111 memset (p + isa_1_descsz + 4 * 7, 0, padding);
9112
9113 /* We probably can't restore the current segment, for there likely
9114 isn't one yet... */
9115 if (seg && subseg)
9116 subseg_set (seg, subseg);
9117}
9118#endif
9119
9c33702b
JB
9120static unsigned int
9121encoding_length (const fragS *start_frag, offsetT start_off,
9122 const char *frag_now_ptr)
9123{
9124 unsigned int len = 0;
9125
9126 if (start_frag != frag_now)
9127 {
9128 const fragS *fr = start_frag;
9129
9130 do {
9131 len += fr->fr_fix;
9132 fr = fr->fr_next;
9133 } while (fr && fr != frag_now);
9134 }
9135
9136 return len - start_off + (frag_now_ptr - frag_now->fr_literal);
9137}
9138
e379e5f3 9139/* Return 1 for test, and, cmp, add, sub, inc and dec which may
79d72f45
HL
9140 be macro-fused with conditional jumps.
9141 NB: If TEST/AND/CMP/ADD/SUB/INC/DEC is of RIP relative address,
9142 or is one of the following format:
9143
9144 cmp m, imm
9145 add m, imm
9146 sub m, imm
9147 test m, imm
9148 and m, imm
9149 inc m
9150 dec m
9151
9152 it is unfusible. */
e379e5f3
L
9153
9154static int
79d72f45 9155maybe_fused_with_jcc_p (enum mf_cmp_kind* mf_cmp_p)
e379e5f3
L
9156{
9157 /* No RIP address. */
9158 if (i.base_reg && i.base_reg->reg_num == RegIP)
9159 return 0;
9160
389d00a5
JB
9161 /* No opcodes outside of base encoding space. */
9162 if (i.tm.opcode_modifier.opcodespace != SPACE_BASE)
e379e5f3
L
9163 return 0;
9164
79d72f45
HL
9165 /* add, sub without add/sub m, imm. */
9166 if (i.tm.base_opcode <= 5
e379e5f3
L
9167 || (i.tm.base_opcode >= 0x28 && i.tm.base_opcode <= 0x2d)
9168 || ((i.tm.base_opcode | 3) == 0x83
79d72f45 9169 && (i.tm.extension_opcode == 0x5
e379e5f3 9170 || i.tm.extension_opcode == 0x0)))
79d72f45
HL
9171 {
9172 *mf_cmp_p = mf_cmp_alu_cmp;
9173 return !(i.mem_operands && i.imm_operands);
9174 }
e379e5f3 9175
79d72f45
HL
9176 /* and without and m, imm. */
9177 if ((i.tm.base_opcode >= 0x20 && i.tm.base_opcode <= 0x25)
9178 || ((i.tm.base_opcode | 3) == 0x83
9179 && i.tm.extension_opcode == 0x4))
9180 {
9181 *mf_cmp_p = mf_cmp_test_and;
9182 return !(i.mem_operands && i.imm_operands);
9183 }
9184
9185 /* test without test m imm. */
e379e5f3
L
9186 if ((i.tm.base_opcode | 1) == 0x85
9187 || (i.tm.base_opcode | 1) == 0xa9
9188 || ((i.tm.base_opcode | 1) == 0xf7
79d72f45
HL
9189 && i.tm.extension_opcode == 0))
9190 {
9191 *mf_cmp_p = mf_cmp_test_and;
9192 return !(i.mem_operands && i.imm_operands);
9193 }
9194
9195 /* cmp without cmp m, imm. */
9196 if ((i.tm.base_opcode >= 0x38 && i.tm.base_opcode <= 0x3d)
e379e5f3
L
9197 || ((i.tm.base_opcode | 3) == 0x83
9198 && (i.tm.extension_opcode == 0x7)))
79d72f45
HL
9199 {
9200 *mf_cmp_p = mf_cmp_alu_cmp;
9201 return !(i.mem_operands && i.imm_operands);
9202 }
e379e5f3 9203
79d72f45 9204 /* inc, dec without inc/dec m. */
e379e5f3
L
9205 if ((i.tm.cpu_flags.bitfield.cpuno64
9206 && (i.tm.base_opcode | 0xf) == 0x4f)
9207 || ((i.tm.base_opcode | 1) == 0xff
9208 && i.tm.extension_opcode <= 0x1))
79d72f45
HL
9209 {
9210 *mf_cmp_p = mf_cmp_incdec;
9211 return !i.mem_operands;
9212 }
e379e5f3
L
9213
9214 return 0;
9215}
9216
9217/* Return 1 if a FUSED_JCC_PADDING frag should be generated. */
9218
9219static int
79d72f45 9220add_fused_jcc_padding_frag_p (enum mf_cmp_kind* mf_cmp_p)
e379e5f3
L
9221{
9222 /* NB: Don't work with COND_JUMP86 without i386. */
9223 if (!align_branch_power
9224 || now_seg == absolute_section
9225 || !cpu_arch_flags.bitfield.cpui386
9226 || !(align_branch & align_branch_fused_bit))
9227 return 0;
9228
79d72f45 9229 if (maybe_fused_with_jcc_p (mf_cmp_p))
e379e5f3
L
9230 {
9231 if (last_insn.kind == last_insn_other
9232 || last_insn.seg != now_seg)
9233 return 1;
9234 if (flag_debug)
9235 as_warn_where (last_insn.file, last_insn.line,
9236 _("`%s` skips -malign-branch-boundary on `%s`"),
9237 last_insn.name, i.tm.name);
9238 }
9239
9240 return 0;
9241}
9242
9243/* Return 1 if a BRANCH_PREFIX frag should be generated. */
9244
9245static int
9246add_branch_prefix_frag_p (void)
9247{
9248 /* NB: Don't work with COND_JUMP86 without i386. Don't add prefix
9249 to PadLock instructions since they include prefixes in opcode. */
9250 if (!align_branch_power
9251 || !align_branch_prefix_size
9252 || now_seg == absolute_section
9253 || i.tm.cpu_flags.bitfield.cpupadlock
9254 || !cpu_arch_flags.bitfield.cpui386)
9255 return 0;
9256
9257 /* Don't add prefix if it is a prefix or there is no operand in case
9258 that segment prefix is special. */
9259 if (!i.operands || i.tm.opcode_modifier.isprefix)
9260 return 0;
9261
9262 if (last_insn.kind == last_insn_other
9263 || last_insn.seg != now_seg)
9264 return 1;
9265
9266 if (flag_debug)
9267 as_warn_where (last_insn.file, last_insn.line,
9268 _("`%s` skips -malign-branch-boundary on `%s`"),
9269 last_insn.name, i.tm.name);
9270
9271 return 0;
9272}
9273
9274/* Return 1 if a BRANCH_PADDING frag should be generated. */
9275
9276static int
79d72f45
HL
9277add_branch_padding_frag_p (enum align_branch_kind *branch_p,
9278 enum mf_jcc_kind *mf_jcc_p)
e379e5f3
L
9279{
9280 int add_padding;
9281
9282 /* NB: Don't work with COND_JUMP86 without i386. */
9283 if (!align_branch_power
9284 || now_seg == absolute_section
389d00a5
JB
9285 || !cpu_arch_flags.bitfield.cpui386
9286 || i.tm.opcode_modifier.opcodespace != SPACE_BASE)
e379e5f3
L
9287 return 0;
9288
9289 add_padding = 0;
9290
9291 /* Check for jcc and direct jmp. */
9292 if (i.tm.opcode_modifier.jump == JUMP)
9293 {
9294 if (i.tm.base_opcode == JUMP_PC_RELATIVE)
9295 {
9296 *branch_p = align_branch_jmp;
9297 add_padding = align_branch & align_branch_jmp_bit;
9298 }
9299 else
9300 {
79d72f45
HL
9301 /* Because J<cc> and JN<cc> share same group in macro-fusible table,
9302 igore the lowest bit. */
9303 *mf_jcc_p = (i.tm.base_opcode & 0x0e) >> 1;
e379e5f3
L
9304 *branch_p = align_branch_jcc;
9305 if ((align_branch & align_branch_jcc_bit))
9306 add_padding = 1;
9307 }
9308 }
e379e5f3
L
9309 else if ((i.tm.base_opcode | 1) == 0xc3)
9310 {
9311 /* Near ret. */
9312 *branch_p = align_branch_ret;
9313 if ((align_branch & align_branch_ret_bit))
9314 add_padding = 1;
9315 }
9316 else
9317 {
9318 /* Check for indirect jmp, direct and indirect calls. */
9319 if (i.tm.base_opcode == 0xe8)
9320 {
9321 /* Direct call. */
9322 *branch_p = align_branch_call;
9323 if ((align_branch & align_branch_call_bit))
9324 add_padding = 1;
9325 }
9326 else if (i.tm.base_opcode == 0xff
9327 && (i.tm.extension_opcode == 2
9328 || i.tm.extension_opcode == 4))
9329 {
9330 /* Indirect call and jmp. */
9331 *branch_p = align_branch_indirect;
9332 if ((align_branch & align_branch_indirect_bit))
9333 add_padding = 1;
9334 }
9335
9336 if (add_padding
9337 && i.disp_operands
9338 && tls_get_addr
9339 && (i.op[0].disps->X_op == O_symbol
9340 || (i.op[0].disps->X_op == O_subtract
9341 && i.op[0].disps->X_op_symbol == GOT_symbol)))
9342 {
9343 symbolS *s = i.op[0].disps->X_add_symbol;
9344 /* No padding to call to global or undefined tls_get_addr. */
9345 if ((S_IS_EXTERNAL (s) || !S_IS_DEFINED (s))
9346 && strcmp (S_GET_NAME (s), tls_get_addr) == 0)
9347 return 0;
9348 }
9349 }
9350
9351 if (add_padding
9352 && last_insn.kind != last_insn_other
9353 && last_insn.seg == now_seg)
9354 {
9355 if (flag_debug)
9356 as_warn_where (last_insn.file, last_insn.line,
9357 _("`%s` skips -malign-branch-boundary on `%s`"),
9358 last_insn.name, i.tm.name);
9359 return 0;
9360 }
9361
9362 return add_padding;
9363}
9364
29b0f896 9365static void
e3bb37b5 9366output_insn (void)
29b0f896 9367{
2bbd9c25
JJ
9368 fragS *insn_start_frag;
9369 offsetT insn_start_off;
e379e5f3
L
9370 fragS *fragP = NULL;
9371 enum align_branch_kind branch = align_branch_none;
79d72f45
HL
9372 /* The initializer is arbitrary just to avoid uninitialized error.
9373 it's actually either assigned in add_branch_padding_frag_p
9374 or never be used. */
9375 enum mf_jcc_kind mf_jcc = mf_jcc_jo;
2bbd9c25 9376
b4a3a7b4 9377#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
48ef937e 9378 if (IS_ELF && x86_used_note && now_seg != absolute_section)
b4a3a7b4 9379 {
32930e4e
L
9380 if ((i.xstate & xstate_tmm) == xstate_tmm
9381 || i.tm.cpu_flags.bitfield.cpuamx_tile)
9382 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_TMM;
9383
b4a3a7b4
L
9384 if (i.tm.cpu_flags.bitfield.cpu8087
9385 || i.tm.cpu_flags.bitfield.cpu287
9386 || i.tm.cpu_flags.bitfield.cpu387
9387 || i.tm.cpu_flags.bitfield.cpu687
9388 || i.tm.cpu_flags.bitfield.cpufisttp)
9389 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X87;
014d61ea 9390
921eafea 9391 if ((i.xstate & xstate_mmx)
389d00a5
JB
9392 || (i.tm.opcode_modifier.opcodespace == SPACE_0F
9393 && !is_any_vex_encoding (&i.tm)
9394 && (i.tm.base_opcode == 0x77 /* emms */
9395 || i.tm.base_opcode == 0x0e /* femms */)))
b4a3a7b4 9396 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_MMX;
014d61ea 9397
32930e4e
L
9398 if (i.index_reg)
9399 {
9400 if (i.index_reg->reg_type.bitfield.zmmword)
9401 i.xstate |= xstate_zmm;
9402 else if (i.index_reg->reg_type.bitfield.ymmword)
9403 i.xstate |= xstate_ymm;
9404 else if (i.index_reg->reg_type.bitfield.xmmword)
9405 i.xstate |= xstate_xmm;
9406 }
014d61ea
JB
9407
9408 /* vzeroall / vzeroupper */
9409 if (i.tm.base_opcode == 0x77 && i.tm.cpu_flags.bitfield.cpuavx)
9410 i.xstate |= xstate_ymm;
9411
c4694f17 9412 if ((i.xstate & xstate_xmm)
389d00a5
JB
9413 /* ldmxcsr / stmxcsr / vldmxcsr / vstmxcsr */
9414 || (i.tm.base_opcode == 0xae
9415 && (i.tm.cpu_flags.bitfield.cpusse
9416 || i.tm.cpu_flags.bitfield.cpuavx))
c4694f17
TG
9417 || i.tm.cpu_flags.bitfield.cpuwidekl
9418 || i.tm.cpu_flags.bitfield.cpukl)
b4a3a7b4 9419 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XMM;
014d61ea 9420
921eafea 9421 if ((i.xstate & xstate_ymm) == xstate_ymm)
b4a3a7b4 9422 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_YMM;
921eafea 9423 if ((i.xstate & xstate_zmm) == xstate_zmm)
b4a3a7b4 9424 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_ZMM;
6225c532 9425 if (i.mask.reg || (i.xstate & xstate_mask) == xstate_mask)
32930e4e 9426 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_MASK;
b4a3a7b4
L
9427 if (i.tm.cpu_flags.bitfield.cpufxsr)
9428 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_FXSR;
9429 if (i.tm.cpu_flags.bitfield.cpuxsave)
9430 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVE;
9431 if (i.tm.cpu_flags.bitfield.cpuxsaveopt)
9432 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEOPT;
9433 if (i.tm.cpu_flags.bitfield.cpuxsavec)
9434 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEC;
b0ab0693
L
9435
9436 if (x86_feature_2_used
9437 || i.tm.cpu_flags.bitfield.cpucmov
9438 || i.tm.cpu_flags.bitfield.cpusyscall
389d00a5
JB
9439 || (i.tm.opcode_modifier.opcodespace == SPACE_0F
9440 && i.tm.base_opcode == 0xc7
70e95837 9441 && i.tm.opcode_modifier.opcodeprefix == PREFIX_NONE
b0ab0693
L
9442 && i.tm.extension_opcode == 1) /* cmpxchg8b */)
9443 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_BASELINE;
9444 if (i.tm.cpu_flags.bitfield.cpusse3
9445 || i.tm.cpu_flags.bitfield.cpussse3
9446 || i.tm.cpu_flags.bitfield.cpusse4_1
9447 || i.tm.cpu_flags.bitfield.cpusse4_2
9448 || i.tm.cpu_flags.bitfield.cpucx16
9449 || i.tm.cpu_flags.bitfield.cpupopcnt
9450 /* LAHF-SAHF insns in 64-bit mode. */
9451 || (flag_code == CODE_64BIT
35648716
JB
9452 && (i.tm.base_opcode | 1) == 0x9f
9453 && i.tm.opcode_modifier.opcodespace == SPACE_BASE))
b0ab0693
L
9454 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_V2;
9455 if (i.tm.cpu_flags.bitfield.cpuavx
9456 || i.tm.cpu_flags.bitfield.cpuavx2
9457 /* Any VEX encoded insns execpt for CpuAVX512F, CpuAVX512BW,
9458 CpuAVX512DQ, LPW, TBM and AMX. */
9459 || (i.tm.opcode_modifier.vex
9460 && !i.tm.cpu_flags.bitfield.cpuavx512f
9461 && !i.tm.cpu_flags.bitfield.cpuavx512bw
9462 && !i.tm.cpu_flags.bitfield.cpuavx512dq
9463 && !i.tm.cpu_flags.bitfield.cpulwp
9464 && !i.tm.cpu_flags.bitfield.cputbm
9465 && !(x86_feature_2_used & GNU_PROPERTY_X86_FEATURE_2_TMM))
9466 || i.tm.cpu_flags.bitfield.cpuf16c
9467 || i.tm.cpu_flags.bitfield.cpufma
9468 || i.tm.cpu_flags.bitfield.cpulzcnt
9469 || i.tm.cpu_flags.bitfield.cpumovbe
9470 || i.tm.cpu_flags.bitfield.cpuxsaves
9471 || (x86_feature_2_used
9472 & (GNU_PROPERTY_X86_FEATURE_2_XSAVE
9473 | GNU_PROPERTY_X86_FEATURE_2_XSAVEOPT
9474 | GNU_PROPERTY_X86_FEATURE_2_XSAVEC)) != 0)
9475 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_V3;
9476 if (i.tm.cpu_flags.bitfield.cpuavx512f
9477 || i.tm.cpu_flags.bitfield.cpuavx512bw
9478 || i.tm.cpu_flags.bitfield.cpuavx512dq
9479 || i.tm.cpu_flags.bitfield.cpuavx512vl
9480 /* Any EVEX encoded insns except for AVX512ER, AVX512PF and
9481 VNNIW. */
9482 || (i.tm.opcode_modifier.evex
9483 && !i.tm.cpu_flags.bitfield.cpuavx512er
9484 && !i.tm.cpu_flags.bitfield.cpuavx512pf
9485 && !i.tm.cpu_flags.bitfield.cpuavx512_4vnniw))
9486 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_V4;
b4a3a7b4
L
9487 }
9488#endif
9489
29b0f896
AM
9490 /* Tie dwarf2 debug info to the address at the start of the insn.
9491 We can't do this after the insn has been output as the current
9492 frag may have been closed off. eg. by frag_var. */
9493 dwarf2_emit_insn (0);
9494
2bbd9c25
JJ
9495 insn_start_frag = frag_now;
9496 insn_start_off = frag_now_fix ();
9497
79d72f45 9498 if (add_branch_padding_frag_p (&branch, &mf_jcc))
e379e5f3
L
9499 {
9500 char *p;
9501 /* Branch can be 8 bytes. Leave some room for prefixes. */
9502 unsigned int max_branch_padding_size = 14;
9503
9504 /* Align section to boundary. */
9505 record_alignment (now_seg, align_branch_power);
9506
9507 /* Make room for padding. */
9508 frag_grow (max_branch_padding_size);
9509
9510 /* Start of the padding. */
9511 p = frag_more (0);
9512
9513 fragP = frag_now;
9514
9515 frag_var (rs_machine_dependent, max_branch_padding_size, 0,
9516 ENCODE_RELAX_STATE (BRANCH_PADDING, 0),
9517 NULL, 0, p);
9518
79d72f45 9519 fragP->tc_frag_data.mf_type = mf_jcc;
e379e5f3
L
9520 fragP->tc_frag_data.branch_type = branch;
9521 fragP->tc_frag_data.max_bytes = max_branch_padding_size;
9522 }
9523
29b0f896 9524 /* Output jumps. */
0cfa3eb3 9525 if (i.tm.opcode_modifier.jump == JUMP)
29b0f896 9526 output_branch ();
0cfa3eb3
JB
9527 else if (i.tm.opcode_modifier.jump == JUMP_BYTE
9528 || i.tm.opcode_modifier.jump == JUMP_DWORD)
29b0f896 9529 output_jump ();
0cfa3eb3 9530 else if (i.tm.opcode_modifier.jump == JUMP_INTERSEGMENT)
29b0f896
AM
9531 output_interseg_jump ();
9532 else
9533 {
9534 /* Output normal instructions here. */
9535 char *p;
9536 unsigned char *q;
47465058 9537 unsigned int j;
79d72f45 9538 enum mf_cmp_kind mf_cmp;
4dffcebc 9539
e4e00185 9540 if (avoid_fence
389d00a5
JB
9541 && (i.tm.base_opcode == 0xaee8
9542 || i.tm.base_opcode == 0xaef0
9543 || i.tm.base_opcode == 0xaef8))
48ef937e
JB
9544 {
9545 /* Encode lfence, mfence, and sfence as
9546 f0 83 04 24 00 lock addl $0x0, (%{re}sp). */
9547 if (now_seg != absolute_section)
9548 {
9549 offsetT val = 0x240483f0ULL;
9550
9551 p = frag_more (5);
9552 md_number_to_chars (p, val, 5);
9553 }
9554 else
9555 abs_section_offset += 5;
9556 return;
9557 }
e4e00185 9558
d022bddd
IT
9559 /* Some processors fail on LOCK prefix. This options makes
9560 assembler ignore LOCK prefix and serves as a workaround. */
9561 if (omit_lock_prefix)
9562 {
35648716
JB
9563 if (i.tm.base_opcode == LOCK_PREFIX_OPCODE
9564 && i.tm.opcode_modifier.isprefix)
d022bddd
IT
9565 return;
9566 i.prefix[LOCK_PREFIX] = 0;
9567 }
9568
e379e5f3
L
9569 if (branch)
9570 /* Skip if this is a branch. */
9571 ;
79d72f45 9572 else if (add_fused_jcc_padding_frag_p (&mf_cmp))
e379e5f3
L
9573 {
9574 /* Make room for padding. */
9575 frag_grow (MAX_FUSED_JCC_PADDING_SIZE);
9576 p = frag_more (0);
9577
9578 fragP = frag_now;
9579
9580 frag_var (rs_machine_dependent, MAX_FUSED_JCC_PADDING_SIZE, 0,
9581 ENCODE_RELAX_STATE (FUSED_JCC_PADDING, 0),
9582 NULL, 0, p);
9583
79d72f45 9584 fragP->tc_frag_data.mf_type = mf_cmp;
e379e5f3
L
9585 fragP->tc_frag_data.branch_type = align_branch_fused;
9586 fragP->tc_frag_data.max_bytes = MAX_FUSED_JCC_PADDING_SIZE;
9587 }
9588 else if (add_branch_prefix_frag_p ())
9589 {
9590 unsigned int max_prefix_size = align_branch_prefix_size;
9591
9592 /* Make room for padding. */
9593 frag_grow (max_prefix_size);
9594 p = frag_more (0);
9595
9596 fragP = frag_now;
9597
9598 frag_var (rs_machine_dependent, max_prefix_size, 0,
9599 ENCODE_RELAX_STATE (BRANCH_PREFIX, 0),
9600 NULL, 0, p);
9601
9602 fragP->tc_frag_data.max_bytes = max_prefix_size;
9603 }
9604
43234a1e
L
9605 /* Since the VEX/EVEX prefix contains the implicit prefix, we
9606 don't need the explicit prefix. */
9607 if (!i.tm.opcode_modifier.vex && !i.tm.opcode_modifier.evex)
bc4bd9ab 9608 {
7b47a312 9609 switch (i.tm.opcode_modifier.opcodeprefix)
bc4bd9ab 9610 {
7b47a312
L
9611 case PREFIX_0X66:
9612 add_prefix (0x66);
9613 break;
9614 case PREFIX_0XF2:
9615 add_prefix (0xf2);
9616 break;
9617 case PREFIX_0XF3:
8b65b895
L
9618 if (!i.tm.cpu_flags.bitfield.cpupadlock
9619 || (i.prefix[REP_PREFIX] != 0xf3))
9620 add_prefix (0xf3);
c0f3af97 9621 break;
7b47a312 9622 case PREFIX_NONE:
9a182d04 9623 switch (i.opcode_length)
c0f3af97 9624 {
7b47a312 9625 case 2:
7b47a312 9626 break;
9a182d04 9627 case 1:
7b47a312 9628 /* Check for pseudo prefixes. */
9a182d04
JB
9629 if (!i.tm.opcode_modifier.isprefix || i.tm.base_opcode)
9630 break;
7b47a312
L
9631 as_bad_where (insn_start_frag->fr_file,
9632 insn_start_frag->fr_line,
9633 _("pseudo prefix without instruction"));
9634 return;
9635 default:
9636 abort ();
4dffcebc 9637 }
c0f3af97 9638 break;
c0f3af97
L
9639 default:
9640 abort ();
bc4bd9ab 9641 }
c0f3af97 9642
6d19a37a 9643#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
cf61b747
L
9644 /* For x32, add a dummy REX_OPCODE prefix for mov/add with
9645 R_X86_64_GOTTPOFF relocation so that linker can safely
14470f07
L
9646 perform IE->LE optimization. A dummy REX_OPCODE prefix
9647 is also needed for lea with R_X86_64_GOTPC32_TLSDESC
9648 relocation for GDesc -> IE/LE optimization. */
cf61b747
L
9649 if (x86_elf_abi == X86_64_X32_ABI
9650 && i.operands == 2
14470f07
L
9651 && (i.reloc[0] == BFD_RELOC_X86_64_GOTTPOFF
9652 || i.reloc[0] == BFD_RELOC_X86_64_GOTPC32_TLSDESC)
cf61b747
L
9653 && i.prefix[REX_PREFIX] == 0)
9654 add_prefix (REX_OPCODE);
6d19a37a 9655#endif
cf61b747 9656
c0f3af97
L
9657 /* The prefix bytes. */
9658 for (j = ARRAY_SIZE (i.prefix), q = i.prefix; j > 0; j--, q++)
9659 if (*q)
48ef937e 9660 frag_opcode_byte (*q);
0f10071e 9661 }
ae5c1c7b 9662 else
c0f3af97
L
9663 {
9664 for (j = 0, q = i.prefix; j < ARRAY_SIZE (i.prefix); j++, q++)
9665 if (*q)
9666 switch (j)
9667 {
c0f3af97
L
9668 case SEG_PREFIX:
9669 case ADDR_PREFIX:
48ef937e 9670 frag_opcode_byte (*q);
c0f3af97
L
9671 break;
9672 default:
9673 /* There should be no other prefixes for instructions
9674 with VEX prefix. */
9675 abort ();
9676 }
9677
43234a1e
L
9678 /* For EVEX instructions i.vrex should become 0 after
9679 build_evex_prefix. For VEX instructions upper 16 registers
9680 aren't available, so VREX should be 0. */
9681 if (i.vrex)
9682 abort ();
c0f3af97 9683 /* Now the VEX prefix. */
48ef937e
JB
9684 if (now_seg != absolute_section)
9685 {
9686 p = frag_more (i.vex.length);
9687 for (j = 0; j < i.vex.length; j++)
9688 p[j] = i.vex.bytes[j];
9689 }
9690 else
9691 abs_section_offset += i.vex.length;
c0f3af97 9692 }
252b5132 9693
29b0f896 9694 /* Now the opcode; be careful about word order here! */
389d00a5
JB
9695 j = i.opcode_length;
9696 if (!i.vex.length)
9697 switch (i.tm.opcode_modifier.opcodespace)
9698 {
9699 case SPACE_BASE:
9700 break;
9701 case SPACE_0F:
9702 ++j;
9703 break;
9704 case SPACE_0F38:
9705 case SPACE_0F3A:
9706 j += 2;
9707 break;
9708 default:
9709 abort ();
9710 }
9711
48ef937e 9712 if (now_seg == absolute_section)
389d00a5
JB
9713 abs_section_offset += j;
9714 else if (j == 1)
29b0f896
AM
9715 {
9716 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
9717 }
9718 else
9719 {
389d00a5
JB
9720 p = frag_more (j);
9721 if (!i.vex.length
9722 && i.tm.opcode_modifier.opcodespace != SPACE_BASE)
9723 {
9724 *p++ = 0x0f;
9725 if (i.tm.opcode_modifier.opcodespace != SPACE_0F)
9726 *p++ = i.tm.opcode_modifier.opcodespace == SPACE_0F38
9727 ? 0x38 : 0x3a;
9728 }
9729
9a182d04 9730 switch (i.opcode_length)
331d2d0d 9731 {
4dffcebc 9732 case 2:
389d00a5
JB
9733 /* Put out high byte first: can't use md_number_to_chars! */
9734 *p++ = (i.tm.base_opcode >> 8) & 0xff;
9735 /* Fall through. */
9736 case 1:
9737 *p = i.tm.base_opcode & 0xff;
4dffcebc
L
9738 break;
9739 default:
9740 abort ();
9741 break;
331d2d0d 9742 }
0f10071e 9743
29b0f896 9744 }
3e73aa7c 9745
29b0f896 9746 /* Now the modrm byte and sib byte (if present). */
40fb9820 9747 if (i.tm.opcode_modifier.modrm)
29b0f896 9748 {
48ef937e
JB
9749 frag_opcode_byte ((i.rm.regmem << 0)
9750 | (i.rm.reg << 3)
9751 | (i.rm.mode << 6));
29b0f896
AM
9752 /* If i.rm.regmem == ESP (4)
9753 && i.rm.mode != (Register mode)
9754 && not 16 bit
9755 ==> need second modrm byte. */
9756 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
9757 && i.rm.mode != 3
dc821c5f 9758 && !(i.base_reg && i.base_reg->reg_type.bitfield.word))
48ef937e
JB
9759 frag_opcode_byte ((i.sib.base << 0)
9760 | (i.sib.index << 3)
9761 | (i.sib.scale << 6));
29b0f896 9762 }
3e73aa7c 9763
29b0f896 9764 if (i.disp_operands)
2bbd9c25 9765 output_disp (insn_start_frag, insn_start_off);
3e73aa7c 9766
29b0f896 9767 if (i.imm_operands)
2bbd9c25 9768 output_imm (insn_start_frag, insn_start_off);
9c33702b
JB
9769
9770 /*
9771 * frag_now_fix () returning plain abs_section_offset when we're in the
9772 * absolute section, and abs_section_offset not getting updated as data
9773 * gets added to the frag breaks the logic below.
9774 */
9775 if (now_seg != absolute_section)
9776 {
9777 j = encoding_length (insn_start_frag, insn_start_off, frag_more (0));
9778 if (j > 15)
9779 as_warn (_("instruction length of %u bytes exceeds the limit of 15"),
9780 j);
e379e5f3
L
9781 else if (fragP)
9782 {
9783 /* NB: Don't add prefix with GOTPC relocation since
9784 output_disp() above depends on the fixed encoding
9785 length. Can't add prefix with TLS relocation since
9786 it breaks TLS linker optimization. */
9787 unsigned int max = i.has_gotpc_tls_reloc ? 0 : 15 - j;
9788 /* Prefix count on the current instruction. */
9789 unsigned int count = i.vex.length;
9790 unsigned int k;
9791 for (k = 0; k < ARRAY_SIZE (i.prefix); k++)
9792 /* REX byte is encoded in VEX/EVEX prefix. */
9793 if (i.prefix[k] && (k != REX_PREFIX || !i.vex.length))
9794 count++;
9795
9796 /* Count prefixes for extended opcode maps. */
9797 if (!i.vex.length)
389d00a5 9798 switch (i.tm.opcode_modifier.opcodespace)
e379e5f3 9799 {
389d00a5 9800 case SPACE_BASE:
e379e5f3 9801 break;
389d00a5
JB
9802 case SPACE_0F:
9803 count++;
e379e5f3 9804 break;
389d00a5
JB
9805 case SPACE_0F38:
9806 case SPACE_0F3A:
9807 count += 2;
e379e5f3
L
9808 break;
9809 default:
9810 abort ();
9811 }
9812
9813 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
9814 == BRANCH_PREFIX)
9815 {
9816 /* Set the maximum prefix size in BRANCH_PREFIX
9817 frag. */
9818 if (fragP->tc_frag_data.max_bytes > max)
9819 fragP->tc_frag_data.max_bytes = max;
9820 if (fragP->tc_frag_data.max_bytes > count)
9821 fragP->tc_frag_data.max_bytes -= count;
9822 else
9823 fragP->tc_frag_data.max_bytes = 0;
9824 }
9825 else
9826 {
9827 /* Remember the maximum prefix size in FUSED_JCC_PADDING
9828 frag. */
9829 unsigned int max_prefix_size;
9830 if (align_branch_prefix_size > max)
9831 max_prefix_size = max;
9832 else
9833 max_prefix_size = align_branch_prefix_size;
9834 if (max_prefix_size > count)
9835 fragP->tc_frag_data.max_prefix_length
9836 = max_prefix_size - count;
9837 }
9838
9839 /* Use existing segment prefix if possible. Use CS
9840 segment prefix in 64-bit mode. In 32-bit mode, use SS
9841 segment prefix with ESP/EBP base register and use DS
9842 segment prefix without ESP/EBP base register. */
9843 if (i.prefix[SEG_PREFIX])
9844 fragP->tc_frag_data.default_prefix = i.prefix[SEG_PREFIX];
9845 else if (flag_code == CODE_64BIT)
9846 fragP->tc_frag_data.default_prefix = CS_PREFIX_OPCODE;
9847 else if (i.base_reg
9848 && (i.base_reg->reg_num == 4
9849 || i.base_reg->reg_num == 5))
9850 fragP->tc_frag_data.default_prefix = SS_PREFIX_OPCODE;
9851 else
9852 fragP->tc_frag_data.default_prefix = DS_PREFIX_OPCODE;
9853 }
9c33702b 9854 }
29b0f896 9855 }
252b5132 9856
e379e5f3
L
9857 /* NB: Don't work with COND_JUMP86 without i386. */
9858 if (align_branch_power
9859 && now_seg != absolute_section
9860 && cpu_arch_flags.bitfield.cpui386)
9861 {
9862 /* Terminate each frag so that we can add prefix and check for
9863 fused jcc. */
9864 frag_wane (frag_now);
9865 frag_new (0);
9866 }
9867
29b0f896
AM
9868#ifdef DEBUG386
9869 if (flag_debug)
9870 {
7b81dfbb 9871 pi ("" /*line*/, &i);
29b0f896
AM
9872 }
9873#endif /* DEBUG386 */
9874}
252b5132 9875
e205caa7
L
9876/* Return the size of the displacement operand N. */
9877
9878static int
9879disp_size (unsigned int n)
9880{
9881 int size = 4;
43234a1e 9882
b5014f7a 9883 if (i.types[n].bitfield.disp64)
40fb9820
L
9884 size = 8;
9885 else if (i.types[n].bitfield.disp8)
9886 size = 1;
9887 else if (i.types[n].bitfield.disp16)
9888 size = 2;
e205caa7
L
9889 return size;
9890}
9891
9892/* Return the size of the immediate operand N. */
9893
9894static int
9895imm_size (unsigned int n)
9896{
9897 int size = 4;
40fb9820
L
9898 if (i.types[n].bitfield.imm64)
9899 size = 8;
9900 else if (i.types[n].bitfield.imm8 || i.types[n].bitfield.imm8s)
9901 size = 1;
9902 else if (i.types[n].bitfield.imm16)
9903 size = 2;
e205caa7
L
9904 return size;
9905}
9906
29b0f896 9907static void
64e74474 9908output_disp (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
9909{
9910 char *p;
9911 unsigned int n;
252b5132 9912
29b0f896
AM
9913 for (n = 0; n < i.operands; n++)
9914 {
b5014f7a 9915 if (operand_type_check (i.types[n], disp))
29b0f896 9916 {
48ef937e
JB
9917 int size = disp_size (n);
9918
9919 if (now_seg == absolute_section)
9920 abs_section_offset += size;
9921 else if (i.op[n].disps->X_op == O_constant)
29b0f896 9922 {
43234a1e 9923 offsetT val = i.op[n].disps->X_add_number;
252b5132 9924
629cfaf1
JB
9925 val = offset_in_range (val >> (size == 1 ? i.memshift : 0),
9926 size);
29b0f896
AM
9927 p = frag_more (size);
9928 md_number_to_chars (p, val, size);
9929 }
9930 else
9931 {
f86103b7 9932 enum bfd_reloc_code_real reloc_type;
40fb9820 9933 int sign = i.types[n].bitfield.disp32s;
29b0f896 9934 int pcrel = (i.flags[n] & Operand_PCrel) != 0;
02a86693 9935 fixS *fixP;
29b0f896 9936
e205caa7 9937 /* We can't have 8 bit displacement here. */
9c2799c2 9938 gas_assert (!i.types[n].bitfield.disp8);
e205caa7 9939
29b0f896
AM
9940 /* The PC relative address is computed relative
9941 to the instruction boundary, so in case immediate
9942 fields follows, we need to adjust the value. */
9943 if (pcrel && i.imm_operands)
9944 {
29b0f896 9945 unsigned int n1;
e205caa7 9946 int sz = 0;
252b5132 9947
29b0f896 9948 for (n1 = 0; n1 < i.operands; n1++)
40fb9820 9949 if (operand_type_check (i.types[n1], imm))
252b5132 9950 {
e205caa7
L
9951 /* Only one immediate is allowed for PC
9952 relative address. */
9c2799c2 9953 gas_assert (sz == 0);
e205caa7
L
9954 sz = imm_size (n1);
9955 i.op[n].disps->X_add_number -= sz;
252b5132 9956 }
29b0f896 9957 /* We should find the immediate. */
9c2799c2 9958 gas_assert (sz != 0);
29b0f896 9959 }
520dc8e8 9960
29b0f896 9961 p = frag_more (size);
d258b828 9962 reloc_type = reloc (size, pcrel, sign, i.reloc[n]);
d6ab8113 9963 if (GOT_symbol
2bbd9c25 9964 && GOT_symbol == i.op[n].disps->X_add_symbol
d6ab8113 9965 && (((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
9966 || reloc_type == BFD_RELOC_X86_64_32S
9967 || (reloc_type == BFD_RELOC_64
9968 && object_64bit))
d6ab8113
JB
9969 && (i.op[n].disps->X_op == O_symbol
9970 || (i.op[n].disps->X_op == O_add
9971 && ((symbol_get_value_expression
9972 (i.op[n].disps->X_op_symbol)->X_op)
9973 == O_subtract))))
9974 || reloc_type == BFD_RELOC_32_PCREL))
2bbd9c25 9975 {
4fa24527 9976 if (!object_64bit)
7b81dfbb
AJ
9977 {
9978 reloc_type = BFD_RELOC_386_GOTPC;
5b7c81bd 9979 i.has_gotpc_tls_reloc = true;
98da05bf 9980 i.op[n].disps->X_add_number +=
d583596c 9981 encoding_length (insn_start_frag, insn_start_off, p);
7b81dfbb
AJ
9982 }
9983 else if (reloc_type == BFD_RELOC_64)
9984 reloc_type = BFD_RELOC_X86_64_GOTPC64;
d6ab8113 9985 else
7b81dfbb
AJ
9986 /* Don't do the adjustment for x86-64, as there
9987 the pcrel addressing is relative to the _next_
9988 insn, and that is taken care of in other code. */
d6ab8113 9989 reloc_type = BFD_RELOC_X86_64_GOTPC32;
2bbd9c25 9990 }
e379e5f3
L
9991 else if (align_branch_power)
9992 {
9993 switch (reloc_type)
9994 {
9995 case BFD_RELOC_386_TLS_GD:
9996 case BFD_RELOC_386_TLS_LDM:
9997 case BFD_RELOC_386_TLS_IE:
9998 case BFD_RELOC_386_TLS_IE_32:
9999 case BFD_RELOC_386_TLS_GOTIE:
10000 case BFD_RELOC_386_TLS_GOTDESC:
10001 case BFD_RELOC_386_TLS_DESC_CALL:
10002 case BFD_RELOC_X86_64_TLSGD:
10003 case BFD_RELOC_X86_64_TLSLD:
10004 case BFD_RELOC_X86_64_GOTTPOFF:
10005 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
10006 case BFD_RELOC_X86_64_TLSDESC_CALL:
5b7c81bd 10007 i.has_gotpc_tls_reloc = true;
e379e5f3
L
10008 default:
10009 break;
10010 }
10011 }
02a86693
L
10012 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal,
10013 size, i.op[n].disps, pcrel,
10014 reloc_type);
eb19308f
JB
10015
10016 if (flag_code == CODE_64BIT && size == 4 && pcrel
10017 && !i.prefix[ADDR_PREFIX])
10018 fixP->fx_signed = 1;
10019
02a86693
L
10020 /* Check for "call/jmp *mem", "mov mem, %reg",
10021 "test %reg, mem" and "binop mem, %reg" where binop
10022 is one of adc, add, and, cmp, or, sbb, sub, xor
e60f4d3b
L
10023 instructions without data prefix. Always generate
10024 R_386_GOT32X for "sym*GOT" operand in 32-bit mode. */
10025 if (i.prefix[DATA_PREFIX] == 0
10026 && (generate_relax_relocations
10027 || (!object_64bit
10028 && i.rm.mode == 0
10029 && i.rm.regmem == 5))
0cb4071e
L
10030 && (i.rm.mode == 2
10031 || (i.rm.mode == 0 && i.rm.regmem == 5))
389d00a5 10032 && i.tm.opcode_modifier.opcodespace == SPACE_BASE
02a86693
L
10033 && ((i.operands == 1
10034 && i.tm.base_opcode == 0xff
10035 && (i.rm.reg == 2 || i.rm.reg == 4))
10036 || (i.operands == 2
10037 && (i.tm.base_opcode == 0x8b
10038 || i.tm.base_opcode == 0x85
2ae4c703 10039 || (i.tm.base_opcode & ~0x38) == 0x03))))
02a86693
L
10040 {
10041 if (object_64bit)
10042 {
10043 fixP->fx_tcbit = i.rex != 0;
10044 if (i.base_reg
e968fc9b 10045 && (i.base_reg->reg_num == RegIP))
02a86693
L
10046 fixP->fx_tcbit2 = 1;
10047 }
10048 else
10049 fixP->fx_tcbit2 = 1;
10050 }
29b0f896
AM
10051 }
10052 }
10053 }
10054}
252b5132 10055
29b0f896 10056static void
64e74474 10057output_imm (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
10058{
10059 char *p;
10060 unsigned int n;
252b5132 10061
29b0f896
AM
10062 for (n = 0; n < i.operands; n++)
10063 {
43234a1e 10064 /* Skip SAE/RC Imm operand in EVEX. They are already handled. */
ca5312a2 10065 if (i.rounding.type != rc_none && n == i.rounding.operand)
43234a1e
L
10066 continue;
10067
40fb9820 10068 if (operand_type_check (i.types[n], imm))
29b0f896 10069 {
48ef937e
JB
10070 int size = imm_size (n);
10071
10072 if (now_seg == absolute_section)
10073 abs_section_offset += size;
10074 else if (i.op[n].imms->X_op == O_constant)
29b0f896 10075 {
29b0f896 10076 offsetT val;
b4cac588 10077
29b0f896
AM
10078 val = offset_in_range (i.op[n].imms->X_add_number,
10079 size);
10080 p = frag_more (size);
10081 md_number_to_chars (p, val, size);
10082 }
10083 else
10084 {
10085 /* Not absolute_section.
10086 Need a 32-bit fixup (don't support 8bit
10087 non-absolute imms). Try to support other
10088 sizes ... */
f86103b7 10089 enum bfd_reloc_code_real reloc_type;
e205caa7 10090 int sign;
29b0f896 10091
40fb9820 10092 if (i.types[n].bitfield.imm32s
a7d61044 10093 && (i.suffix == QWORD_MNEM_SUFFIX
40fb9820 10094 || (!i.suffix && i.tm.opcode_modifier.no_lsuf)))
29b0f896 10095 sign = 1;
e205caa7
L
10096 else
10097 sign = 0;
520dc8e8 10098
29b0f896 10099 p = frag_more (size);
d258b828 10100 reloc_type = reloc (size, 0, sign, i.reloc[n]);
f86103b7 10101
2bbd9c25
JJ
10102 /* This is tough to explain. We end up with this one if we
10103 * have operands that look like
10104 * "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal here is to
10105 * obtain the absolute address of the GOT, and it is strongly
10106 * preferable from a performance point of view to avoid using
10107 * a runtime relocation for this. The actual sequence of
10108 * instructions often look something like:
10109 *
10110 * call .L66
10111 * .L66:
10112 * popl %ebx
10113 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
10114 *
10115 * The call and pop essentially return the absolute address
10116 * of the label .L66 and store it in %ebx. The linker itself
10117 * will ultimately change the first operand of the addl so
10118 * that %ebx points to the GOT, but to keep things simple, the
10119 * .o file must have this operand set so that it generates not
10120 * the absolute address of .L66, but the absolute address of
10121 * itself. This allows the linker itself simply treat a GOTPC
10122 * relocation as asking for a pcrel offset to the GOT to be
10123 * added in, and the addend of the relocation is stored in the
10124 * operand field for the instruction itself.
10125 *
10126 * Our job here is to fix the operand so that it would add
10127 * the correct offset so that %ebx would point to itself. The
10128 * thing that is tricky is that .-.L66 will point to the
10129 * beginning of the instruction, so we need to further modify
10130 * the operand so that it will point to itself. There are
10131 * other cases where you have something like:
10132 *
10133 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
10134 *
10135 * and here no correction would be required. Internally in
10136 * the assembler we treat operands of this form as not being
10137 * pcrel since the '.' is explicitly mentioned, and I wonder
10138 * whether it would simplify matters to do it this way. Who
10139 * knows. In earlier versions of the PIC patches, the
10140 * pcrel_adjust field was used to store the correction, but
10141 * since the expression is not pcrel, I felt it would be
10142 * confusing to do it this way. */
10143
d6ab8113 10144 if ((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
10145 || reloc_type == BFD_RELOC_X86_64_32S
10146 || reloc_type == BFD_RELOC_64)
29b0f896
AM
10147 && GOT_symbol
10148 && GOT_symbol == i.op[n].imms->X_add_symbol
10149 && (i.op[n].imms->X_op == O_symbol
10150 || (i.op[n].imms->X_op == O_add
10151 && ((symbol_get_value_expression
10152 (i.op[n].imms->X_op_symbol)->X_op)
10153 == O_subtract))))
10154 {
4fa24527 10155 if (!object_64bit)
d6ab8113 10156 reloc_type = BFD_RELOC_386_GOTPC;
7b81dfbb 10157 else if (size == 4)
d6ab8113 10158 reloc_type = BFD_RELOC_X86_64_GOTPC32;
7b81dfbb
AJ
10159 else if (size == 8)
10160 reloc_type = BFD_RELOC_X86_64_GOTPC64;
5b7c81bd 10161 i.has_gotpc_tls_reloc = true;
d583596c
JB
10162 i.op[n].imms->X_add_number +=
10163 encoding_length (insn_start_frag, insn_start_off, p);
29b0f896 10164 }
29b0f896
AM
10165 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
10166 i.op[n].imms, 0, reloc_type);
10167 }
10168 }
10169 }
252b5132
RH
10170}
10171\f
d182319b
JB
10172/* x86_cons_fix_new is called via the expression parsing code when a
10173 reloc is needed. We use this hook to get the correct .got reloc. */
d182319b
JB
10174static int cons_sign = -1;
10175
10176void
e3bb37b5 10177x86_cons_fix_new (fragS *frag, unsigned int off, unsigned int len,
62ebcb5c 10178 expressionS *exp, bfd_reloc_code_real_type r)
d182319b 10179{
d258b828 10180 r = reloc (len, 0, cons_sign, r);
d182319b
JB
10181
10182#ifdef TE_PE
10183 if (exp->X_op == O_secrel)
10184 {
10185 exp->X_op = O_symbol;
10186 r = BFD_RELOC_32_SECREL;
10187 }
10188#endif
10189
10190 fix_new_exp (frag, off, len, exp, 0, r);
10191}
10192
357d1bd8
L
10193/* Export the ABI address size for use by TC_ADDRESS_BYTES for the
10194 purpose of the `.dc.a' internal pseudo-op. */
10195
10196int
10197x86_address_bytes (void)
10198{
10199 if ((stdoutput->arch_info->mach & bfd_mach_x64_32))
10200 return 4;
10201 return stdoutput->arch_info->bits_per_address / 8;
10202}
10203
deea4973
JB
10204#if (!(defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) || defined (OBJ_MACH_O)) \
10205 || defined (LEX_AT)) && !defined (TE_PE)
d258b828 10206# define lex_got(reloc, adjust, types) NULL
718ddfc0 10207#else
f3c180ae
AM
10208/* Parse operands of the form
10209 <symbol>@GOTOFF+<nnn>
10210 and similar .plt or .got references.
10211
10212 If we find one, set up the correct relocation in RELOC and copy the
10213 input string, minus the `@GOTOFF' into a malloc'd buffer for
10214 parsing by the calling routine. Return this buffer, and if ADJUST
10215 is non-null set it to the length of the string we removed from the
10216 input line. Otherwise return NULL. */
10217static char *
91d6fa6a 10218lex_got (enum bfd_reloc_code_real *rel,
64e74474 10219 int *adjust,
d258b828 10220 i386_operand_type *types)
f3c180ae 10221{
7b81dfbb
AJ
10222 /* Some of the relocations depend on the size of what field is to
10223 be relocated. But in our callers i386_immediate and i386_displacement
10224 we don't yet know the operand size (this will be set by insn
10225 matching). Hence we record the word32 relocation here,
10226 and adjust the reloc according to the real size in reloc(). */
f3c180ae
AM
10227 static const struct {
10228 const char *str;
cff8d58a 10229 int len;
4fa24527 10230 const enum bfd_reloc_code_real rel[2];
40fb9820 10231 const i386_operand_type types64;
5b7c81bd 10232 bool need_GOT_symbol;
f3c180ae 10233 } gotrel[] = {
deea4973 10234#ifndef TE_PE
8ce3d284 10235#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
10236 { STRING_COMMA_LEN ("SIZE"), { BFD_RELOC_SIZE32,
10237 BFD_RELOC_SIZE32 },
5b7c81bd 10238 OPERAND_TYPE_IMM32_64, false },
8ce3d284 10239#endif
cff8d58a
L
10240 { STRING_COMMA_LEN ("PLTOFF"), { _dummy_first_bfd_reloc_code_real,
10241 BFD_RELOC_X86_64_PLTOFF64 },
5b7c81bd 10242 OPERAND_TYPE_IMM64, true },
cff8d58a
L
10243 { STRING_COMMA_LEN ("PLT"), { BFD_RELOC_386_PLT32,
10244 BFD_RELOC_X86_64_PLT32 },
5b7c81bd 10245 OPERAND_TYPE_IMM32_32S_DISP32, false },
cff8d58a
L
10246 { STRING_COMMA_LEN ("GOTPLT"), { _dummy_first_bfd_reloc_code_real,
10247 BFD_RELOC_X86_64_GOTPLT64 },
5b7c81bd 10248 OPERAND_TYPE_IMM64_DISP64, true },
cff8d58a
L
10249 { STRING_COMMA_LEN ("GOTOFF"), { BFD_RELOC_386_GOTOFF,
10250 BFD_RELOC_X86_64_GOTOFF64 },
5b7c81bd 10251 OPERAND_TYPE_IMM64_DISP64, true },
cff8d58a
L
10252 { STRING_COMMA_LEN ("GOTPCREL"), { _dummy_first_bfd_reloc_code_real,
10253 BFD_RELOC_X86_64_GOTPCREL },
5b7c81bd 10254 OPERAND_TYPE_IMM32_32S_DISP32, true },
cff8d58a
L
10255 { STRING_COMMA_LEN ("TLSGD"), { BFD_RELOC_386_TLS_GD,
10256 BFD_RELOC_X86_64_TLSGD },
5b7c81bd 10257 OPERAND_TYPE_IMM32_32S_DISP32, true },
cff8d58a
L
10258 { STRING_COMMA_LEN ("TLSLDM"), { BFD_RELOC_386_TLS_LDM,
10259 _dummy_first_bfd_reloc_code_real },
5b7c81bd 10260 OPERAND_TYPE_NONE, true },
cff8d58a
L
10261 { STRING_COMMA_LEN ("TLSLD"), { _dummy_first_bfd_reloc_code_real,
10262 BFD_RELOC_X86_64_TLSLD },
5b7c81bd 10263 OPERAND_TYPE_IMM32_32S_DISP32, true },
cff8d58a
L
10264 { STRING_COMMA_LEN ("GOTTPOFF"), { BFD_RELOC_386_TLS_IE_32,
10265 BFD_RELOC_X86_64_GOTTPOFF },
5b7c81bd 10266 OPERAND_TYPE_IMM32_32S_DISP32, true },
cff8d58a
L
10267 { STRING_COMMA_LEN ("TPOFF"), { BFD_RELOC_386_TLS_LE_32,
10268 BFD_RELOC_X86_64_TPOFF32 },
5b7c81bd 10269 OPERAND_TYPE_IMM32_32S_64_DISP32_64, true },
cff8d58a
L
10270 { STRING_COMMA_LEN ("NTPOFF"), { BFD_RELOC_386_TLS_LE,
10271 _dummy_first_bfd_reloc_code_real },
5b7c81bd 10272 OPERAND_TYPE_NONE, true },
cff8d58a
L
10273 { STRING_COMMA_LEN ("DTPOFF"), { BFD_RELOC_386_TLS_LDO_32,
10274 BFD_RELOC_X86_64_DTPOFF32 },
5b7c81bd 10275 OPERAND_TYPE_IMM32_32S_64_DISP32_64, true },
cff8d58a
L
10276 { STRING_COMMA_LEN ("GOTNTPOFF"),{ BFD_RELOC_386_TLS_GOTIE,
10277 _dummy_first_bfd_reloc_code_real },
5b7c81bd 10278 OPERAND_TYPE_NONE, true },
cff8d58a
L
10279 { STRING_COMMA_LEN ("INDNTPOFF"),{ BFD_RELOC_386_TLS_IE,
10280 _dummy_first_bfd_reloc_code_real },
5b7c81bd 10281 OPERAND_TYPE_NONE, true },
cff8d58a
L
10282 { STRING_COMMA_LEN ("GOT"), { BFD_RELOC_386_GOT32,
10283 BFD_RELOC_X86_64_GOT32 },
5b7c81bd 10284 OPERAND_TYPE_IMM32_32S_64_DISP32, true },
cff8d58a
L
10285 { STRING_COMMA_LEN ("TLSDESC"), { BFD_RELOC_386_TLS_GOTDESC,
10286 BFD_RELOC_X86_64_GOTPC32_TLSDESC },
5b7c81bd 10287 OPERAND_TYPE_IMM32_32S_DISP32, true },
cff8d58a
L
10288 { STRING_COMMA_LEN ("TLSCALL"), { BFD_RELOC_386_TLS_DESC_CALL,
10289 BFD_RELOC_X86_64_TLSDESC_CALL },
5b7c81bd 10290 OPERAND_TYPE_IMM32_32S_DISP32, true },
deea4973
JB
10291#else /* TE_PE */
10292 { STRING_COMMA_LEN ("SECREL32"), { BFD_RELOC_32_SECREL,
10293 BFD_RELOC_32_SECREL },
10294 OPERAND_TYPE_IMM32_32S_64_DISP32_64, false },
10295#endif
f3c180ae
AM
10296 };
10297 char *cp;
10298 unsigned int j;
10299
deea4973 10300#if defined (OBJ_MAYBE_ELF) && !defined (TE_PE)
718ddfc0
JB
10301 if (!IS_ELF)
10302 return NULL;
d382c579 10303#endif
718ddfc0 10304
f3c180ae 10305 for (cp = input_line_pointer; *cp != '@'; cp++)
67c11a9b 10306 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
f3c180ae
AM
10307 return NULL;
10308
47465058 10309 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
f3c180ae 10310 {
cff8d58a 10311 int len = gotrel[j].len;
28f81592 10312 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
f3c180ae 10313 {
4fa24527 10314 if (gotrel[j].rel[object_64bit] != 0)
f3c180ae 10315 {
28f81592
AM
10316 int first, second;
10317 char *tmpbuf, *past_reloc;
f3c180ae 10318
91d6fa6a 10319 *rel = gotrel[j].rel[object_64bit];
f3c180ae 10320
3956db08
JB
10321 if (types)
10322 {
10323 if (flag_code != CODE_64BIT)
40fb9820
L
10324 {
10325 types->bitfield.imm32 = 1;
10326 types->bitfield.disp32 = 1;
10327 }
3956db08
JB
10328 else
10329 *types = gotrel[j].types64;
10330 }
10331
844bf810 10332 if (gotrel[j].need_GOT_symbol && GOT_symbol == NULL)
f3c180ae
AM
10333 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
10334
28f81592 10335 /* The length of the first part of our input line. */
f3c180ae 10336 first = cp - input_line_pointer;
28f81592
AM
10337
10338 /* The second part goes from after the reloc token until
67c11a9b 10339 (and including) an end_of_line char or comma. */
28f81592 10340 past_reloc = cp + 1 + len;
67c11a9b
AM
10341 cp = past_reloc;
10342 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
10343 ++cp;
10344 second = cp + 1 - past_reloc;
28f81592
AM
10345
10346 /* Allocate and copy string. The trailing NUL shouldn't
10347 be necessary, but be safe. */
add39d23 10348 tmpbuf = XNEWVEC (char, first + second + 2);
f3c180ae 10349 memcpy (tmpbuf, input_line_pointer, first);
0787a12d
AM
10350 if (second != 0 && *past_reloc != ' ')
10351 /* Replace the relocation token with ' ', so that
10352 errors like foo@GOTOFF1 will be detected. */
10353 tmpbuf[first++] = ' ';
af89796a
L
10354 else
10355 /* Increment length by 1 if the relocation token is
10356 removed. */
10357 len++;
10358 if (adjust)
10359 *adjust = len;
0787a12d
AM
10360 memcpy (tmpbuf + first, past_reloc, second);
10361 tmpbuf[first + second] = '\0';
f3c180ae
AM
10362 return tmpbuf;
10363 }
10364
4fa24527
JB
10365 as_bad (_("@%s reloc is not supported with %d-bit output format"),
10366 gotrel[j].str, 1 << (5 + object_64bit));
f3c180ae
AM
10367 return NULL;
10368 }
10369 }
10370
10371 /* Might be a symbol version string. Don't as_bad here. */
10372 return NULL;
10373}
4e4f7c87 10374#endif
f3c180ae 10375
62ebcb5c 10376bfd_reloc_code_real_type
e3bb37b5 10377x86_cons (expressionS *exp, int size)
f3c180ae 10378{
62ebcb5c
AM
10379 bfd_reloc_code_real_type got_reloc = NO_RELOC;
10380
2748c1b1
L
10381#if ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) \
10382 && !defined (LEX_AT)) \
10383 || defined (TE_PE)
ee86248c
JB
10384 intel_syntax = -intel_syntax;
10385
3c7b9c2c 10386 exp->X_md = 0;
4fa24527 10387 if (size == 4 || (object_64bit && size == 8))
f3c180ae
AM
10388 {
10389 /* Handle @GOTOFF and the like in an expression. */
10390 char *save;
10391 char *gotfree_input_line;
4a57f2cf 10392 int adjust = 0;
f3c180ae
AM
10393
10394 save = input_line_pointer;
d258b828 10395 gotfree_input_line = lex_got (&got_reloc, &adjust, NULL);
f3c180ae
AM
10396 if (gotfree_input_line)
10397 input_line_pointer = gotfree_input_line;
10398
10399 expression (exp);
10400
10401 if (gotfree_input_line)
10402 {
10403 /* expression () has merrily parsed up to the end of line,
10404 or a comma - in the wrong buffer. Transfer how far
10405 input_line_pointer has moved to the right buffer. */
10406 input_line_pointer = (save
10407 + (input_line_pointer - gotfree_input_line)
10408 + adjust);
10409 free (gotfree_input_line);
3992d3b7
AM
10410 if (exp->X_op == O_constant
10411 || exp->X_op == O_absent
10412 || exp->X_op == O_illegal
0398aac5 10413 || exp->X_op == O_register
3992d3b7
AM
10414 || exp->X_op == O_big)
10415 {
10416 char c = *input_line_pointer;
10417 *input_line_pointer = 0;
10418 as_bad (_("missing or invalid expression `%s'"), save);
10419 *input_line_pointer = c;
10420 }
b9519cfe
L
10421 else if ((got_reloc == BFD_RELOC_386_PLT32
10422 || got_reloc == BFD_RELOC_X86_64_PLT32)
10423 && exp->X_op != O_symbol)
10424 {
10425 char c = *input_line_pointer;
10426 *input_line_pointer = 0;
10427 as_bad (_("invalid PLT expression `%s'"), save);
10428 *input_line_pointer = c;
10429 }
f3c180ae
AM
10430 }
10431 }
10432 else
10433 expression (exp);
ee86248c
JB
10434
10435 intel_syntax = -intel_syntax;
10436
10437 if (intel_syntax)
10438 i386_intel_simplify (exp);
2748c1b1
L
10439#else
10440 expression (exp);
10441#endif
62ebcb5c 10442
a442cac5
JB
10443 /* If not 64bit, massage value, to account for wraparound when !BFD64. */
10444 if (size == 4 && exp->X_op == O_constant && !object_64bit)
10445 exp->X_add_number = extend_to_32bit_address (exp->X_add_number);
10446
62ebcb5c 10447 return got_reloc;
f3c180ae 10448}
f3c180ae 10449
9f32dd5b
L
10450static void
10451signed_cons (int size)
6482c264 10452{
a442cac5 10453 if (object_64bit)
d182319b
JB
10454 cons_sign = 1;
10455 cons (size);
10456 cons_sign = -1;
6482c264
NC
10457}
10458
d182319b 10459#ifdef TE_PE
6482c264 10460static void
7016a5d5 10461pe_directive_secrel (int dummy ATTRIBUTE_UNUSED)
6482c264
NC
10462{
10463 expressionS exp;
10464
10465 do
10466 {
10467 expression (&exp);
10468 if (exp.X_op == O_symbol)
10469 exp.X_op = O_secrel;
10470
10471 emit_expr (&exp, 4);
10472 }
10473 while (*input_line_pointer++ == ',');
10474
10475 input_line_pointer--;
10476 demand_empty_rest_of_line ();
10477}
6482c264
NC
10478#endif
10479
43234a1e
L
10480/* Handle Vector operations. */
10481
10482static char *
f70c6814 10483check_VecOperations (char *op_string)
43234a1e
L
10484{
10485 const reg_entry *mask;
10486 const char *saved;
10487 char *end_op;
10488
f70c6814 10489 while (*op_string)
43234a1e
L
10490 {
10491 saved = op_string;
10492 if (*op_string == '{')
10493 {
10494 op_string++;
10495
10496 /* Check broadcasts. */
d34049e8 10497 if (startswith (op_string, "1to"))
43234a1e 10498 {
5273a3cd 10499 unsigned int bcst_type;
43234a1e 10500
5273a3cd 10501 if (i.broadcast.type)
43234a1e
L
10502 goto duplicated_vec_op;
10503
10504 op_string += 3;
10505 if (*op_string == '8')
8e6e0792 10506 bcst_type = 8;
b28d1bda 10507 else if (*op_string == '4')
8e6e0792 10508 bcst_type = 4;
b28d1bda 10509 else if (*op_string == '2')
8e6e0792 10510 bcst_type = 2;
43234a1e
L
10511 else if (*op_string == '1'
10512 && *(op_string+1) == '6')
10513 {
8e6e0792 10514 bcst_type = 16;
43234a1e
L
10515 op_string++;
10516 }
10517 else
10518 {
10519 as_bad (_("Unsupported broadcast: `%s'"), saved);
10520 return NULL;
10521 }
10522 op_string++;
10523
5273a3cd
JB
10524 i.broadcast.type = bcst_type;
10525 i.broadcast.operand = this_operand;
43234a1e
L
10526 }
10527 /* Check masking operation. */
10528 else if ((mask = parse_register (op_string, &end_op)) != NULL)
10529 {
8a6fb3f9
JB
10530 if (mask == &bad_reg)
10531 return NULL;
10532
43234a1e 10533 /* k0 can't be used for write mask. */
f74a6307 10534 if (mask->reg_type.bitfield.class != RegMask || !mask->reg_num)
43234a1e 10535 {
6d2cd6b2
JB
10536 as_bad (_("`%s%s' can't be used for write mask"),
10537 register_prefix, mask->reg_name);
43234a1e
L
10538 return NULL;
10539 }
10540
6225c532 10541 if (!i.mask.reg)
43234a1e 10542 {
6225c532
JB
10543 i.mask.reg = mask;
10544 i.mask.operand = this_operand;
43234a1e 10545 }
6225c532
JB
10546 else if (i.mask.reg->reg_num)
10547 goto duplicated_vec_op;
43234a1e
L
10548 else
10549 {
6225c532 10550 i.mask.reg = mask;
43234a1e
L
10551
10552 /* Only "{z}" is allowed here. No need to check
10553 zeroing mask explicitly. */
6225c532 10554 if (i.mask.operand != (unsigned int) this_operand)
43234a1e
L
10555 {
10556 as_bad (_("invalid write mask `%s'"), saved);
10557 return NULL;
10558 }
10559 }
10560
10561 op_string = end_op;
10562 }
10563 /* Check zeroing-flag for masking operation. */
10564 else if (*op_string == 'z')
10565 {
6225c532 10566 if (!i.mask.reg)
43234a1e 10567 {
6225c532
JB
10568 i.mask.reg = reg_k0;
10569 i.mask.zeroing = 1;
10570 i.mask.operand = this_operand;
43234a1e
L
10571 }
10572 else
10573 {
6225c532 10574 if (i.mask.zeroing)
43234a1e
L
10575 {
10576 duplicated_vec_op:
10577 as_bad (_("duplicated `%s'"), saved);
10578 return NULL;
10579 }
10580
6225c532 10581 i.mask.zeroing = 1;
43234a1e
L
10582
10583 /* Only "{%k}" is allowed here. No need to check mask
10584 register explicitly. */
6225c532 10585 if (i.mask.operand != (unsigned int) this_operand)
43234a1e
L
10586 {
10587 as_bad (_("invalid zeroing-masking `%s'"),
10588 saved);
10589 return NULL;
10590 }
10591 }
10592
10593 op_string++;
10594 }
10595 else
10596 goto unknown_vec_op;
10597
10598 if (*op_string != '}')
10599 {
10600 as_bad (_("missing `}' in `%s'"), saved);
10601 return NULL;
10602 }
10603 op_string++;
0ba3a731
L
10604
10605 /* Strip whitespace since the addition of pseudo prefixes
10606 changed how the scrubber treats '{'. */
10607 if (is_space_char (*op_string))
10608 ++op_string;
10609
43234a1e
L
10610 continue;
10611 }
10612 unknown_vec_op:
10613 /* We don't know this one. */
10614 as_bad (_("unknown vector operation: `%s'"), saved);
10615 return NULL;
10616 }
10617
6225c532 10618 if (i.mask.reg && i.mask.zeroing && !i.mask.reg->reg_num)
6d2cd6b2
JB
10619 {
10620 as_bad (_("zeroing-masking only allowed with write mask"));
10621 return NULL;
10622 }
10623
43234a1e
L
10624 return op_string;
10625}
10626
252b5132 10627static int
70e41ade 10628i386_immediate (char *imm_start)
252b5132
RH
10629{
10630 char *save_input_line_pointer;
f3c180ae 10631 char *gotfree_input_line;
252b5132 10632 segT exp_seg = 0;
47926f60 10633 expressionS *exp;
40fb9820
L
10634 i386_operand_type types;
10635
0dfbf9d7 10636 operand_type_set (&types, ~0);
252b5132
RH
10637
10638 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
10639 {
31b2323c
L
10640 as_bad (_("at most %d immediate operands are allowed"),
10641 MAX_IMMEDIATE_OPERANDS);
252b5132
RH
10642 return 0;
10643 }
10644
10645 exp = &im_expressions[i.imm_operands++];
520dc8e8 10646 i.op[this_operand].imms = exp;
252b5132
RH
10647
10648 if (is_space_char (*imm_start))
10649 ++imm_start;
10650
10651 save_input_line_pointer = input_line_pointer;
10652 input_line_pointer = imm_start;
10653
d258b828 10654 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
10655 if (gotfree_input_line)
10656 input_line_pointer = gotfree_input_line;
252b5132
RH
10657
10658 exp_seg = expression (exp);
10659
83183c0c 10660 SKIP_WHITESPACE ();
252b5132 10661 if (*input_line_pointer)
f3c180ae 10662 as_bad (_("junk `%s' after expression"), input_line_pointer);
252b5132
RH
10663
10664 input_line_pointer = save_input_line_pointer;
f3c180ae 10665 if (gotfree_input_line)
ee86248c
JB
10666 {
10667 free (gotfree_input_line);
10668
9aac24b1 10669 if (exp->X_op == O_constant)
ee86248c
JB
10670 exp->X_op = O_illegal;
10671 }
10672
9aac24b1
JB
10673 if (exp_seg == reg_section)
10674 {
10675 as_bad (_("illegal immediate register operand %s"), imm_start);
10676 return 0;
10677 }
10678
ee86248c
JB
10679 return i386_finalize_immediate (exp_seg, exp, types, imm_start);
10680}
252b5132 10681
ee86248c
JB
10682static int
10683i386_finalize_immediate (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
10684 i386_operand_type types, const char *imm_start)
10685{
10686 if (exp->X_op == O_absent || exp->X_op == O_illegal || exp->X_op == O_big)
252b5132 10687 {
313c53d1
L
10688 if (imm_start)
10689 as_bad (_("missing or invalid immediate expression `%s'"),
10690 imm_start);
3992d3b7 10691 return 0;
252b5132 10692 }
3e73aa7c 10693 else if (exp->X_op == O_constant)
252b5132 10694 {
47926f60 10695 /* Size it properly later. */
40fb9820 10696 i.types[this_operand].bitfield.imm64 = 1;
a442cac5
JB
10697
10698 /* If not 64bit, sign/zero extend val, to account for wraparound
10699 when !BFD64. */
10700 if (flag_code != CODE_64BIT)
10701 exp->X_add_number = extend_to_32bit_address (exp->X_add_number);
252b5132 10702 }
4c63da97 10703#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
f86103b7 10704 else if (OUTPUT_FLAVOR == bfd_target_aout_flavour
31312f95 10705 && exp_seg != absolute_section
47926f60 10706 && exp_seg != text_section
24eab124
AM
10707 && exp_seg != data_section
10708 && exp_seg != bss_section
10709 && exp_seg != undefined_section
f86103b7 10710 && !bfd_is_com_section (exp_seg))
252b5132 10711 {
d0b47220 10712 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
252b5132
RH
10713 return 0;
10714 }
10715#endif
10716 else
10717 {
10718 /* This is an address. The size of the address will be
24eab124 10719 determined later, depending on destination register,
3e73aa7c 10720 suffix, or the default for the section. */
40fb9820
L
10721 i.types[this_operand].bitfield.imm8 = 1;
10722 i.types[this_operand].bitfield.imm16 = 1;
10723 i.types[this_operand].bitfield.imm32 = 1;
10724 i.types[this_operand].bitfield.imm32s = 1;
10725 i.types[this_operand].bitfield.imm64 = 1;
c6fb90c8
L
10726 i.types[this_operand] = operand_type_and (i.types[this_operand],
10727 types);
252b5132
RH
10728 }
10729
10730 return 1;
10731}
10732
551c1ca1 10733static char *
e3bb37b5 10734i386_scale (char *scale)
252b5132 10735{
551c1ca1
AM
10736 offsetT val;
10737 char *save = input_line_pointer;
252b5132 10738
551c1ca1
AM
10739 input_line_pointer = scale;
10740 val = get_absolute_expression ();
10741
10742 switch (val)
252b5132 10743 {
551c1ca1 10744 case 1:
252b5132
RH
10745 i.log2_scale_factor = 0;
10746 break;
551c1ca1 10747 case 2:
252b5132
RH
10748 i.log2_scale_factor = 1;
10749 break;
551c1ca1 10750 case 4:
252b5132
RH
10751 i.log2_scale_factor = 2;
10752 break;
551c1ca1 10753 case 8:
252b5132
RH
10754 i.log2_scale_factor = 3;
10755 break;
10756 default:
a724f0f4
JB
10757 {
10758 char sep = *input_line_pointer;
10759
10760 *input_line_pointer = '\0';
10761 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
10762 scale);
10763 *input_line_pointer = sep;
10764 input_line_pointer = save;
10765 return NULL;
10766 }
252b5132 10767 }
29b0f896 10768 if (i.log2_scale_factor != 0 && i.index_reg == 0)
252b5132
RH
10769 {
10770 as_warn (_("scale factor of %d without an index register"),
24eab124 10771 1 << i.log2_scale_factor);
252b5132 10772 i.log2_scale_factor = 0;
252b5132 10773 }
551c1ca1
AM
10774 scale = input_line_pointer;
10775 input_line_pointer = save;
10776 return scale;
252b5132
RH
10777}
10778
252b5132 10779static int
e3bb37b5 10780i386_displacement (char *disp_start, char *disp_end)
252b5132 10781{
29b0f896 10782 expressionS *exp;
252b5132
RH
10783 segT exp_seg = 0;
10784 char *save_input_line_pointer;
f3c180ae 10785 char *gotfree_input_line;
40fb9820
L
10786 int override;
10787 i386_operand_type bigdisp, types = anydisp;
3992d3b7 10788 int ret;
252b5132 10789
31b2323c
L
10790 if (i.disp_operands == MAX_MEMORY_OPERANDS)
10791 {
10792 as_bad (_("at most %d displacement operands are allowed"),
10793 MAX_MEMORY_OPERANDS);
10794 return 0;
10795 }
10796
0dfbf9d7 10797 operand_type_set (&bigdisp, 0);
6f2f06be 10798 if (i.jumpabsolute
48bcea9f 10799 || i.types[this_operand].bitfield.baseindex
0cfa3eb3
JB
10800 || (current_templates->start->opcode_modifier.jump != JUMP
10801 && current_templates->start->opcode_modifier.jump != JUMP_DWORD))
e05278af 10802 {
48bcea9f 10803 i386_addressing_mode ();
e05278af 10804 override = (i.prefix[ADDR_PREFIX] != 0);
40fb9820
L
10805 if (flag_code == CODE_64BIT)
10806 {
10807 if (!override)
10808 {
10809 bigdisp.bitfield.disp32s = 1;
10810 bigdisp.bitfield.disp64 = 1;
10811 }
48bcea9f
JB
10812 else
10813 bigdisp.bitfield.disp32 = 1;
40fb9820
L
10814 }
10815 else if ((flag_code == CODE_16BIT) ^ override)
40fb9820 10816 bigdisp.bitfield.disp16 = 1;
48bcea9f
JB
10817 else
10818 bigdisp.bitfield.disp32 = 1;
e05278af
JB
10819 }
10820 else
10821 {
376cd056
JB
10822 /* For PC-relative branches, the width of the displacement may be
10823 dependent upon data size, but is never dependent upon address size.
10824 Also make sure to not unintentionally match against a non-PC-relative
10825 branch template. */
10826 static templates aux_templates;
10827 const insn_template *t = current_templates->start;
5b7c81bd 10828 bool has_intel64 = false;
376cd056
JB
10829
10830 aux_templates.start = t;
10831 while (++t < current_templates->end)
10832 {
10833 if (t->opcode_modifier.jump
10834 != current_templates->start->opcode_modifier.jump)
10835 break;
4b5aaf5f 10836 if ((t->opcode_modifier.isa64 >= INTEL64))
5b7c81bd 10837 has_intel64 = true;
376cd056
JB
10838 }
10839 if (t < current_templates->end)
10840 {
10841 aux_templates.end = t;
10842 current_templates = &aux_templates;
10843 }
10844
e05278af 10845 override = (i.prefix[DATA_PREFIX] != 0);
40fb9820
L
10846 if (flag_code == CODE_64BIT)
10847 {
376cd056
JB
10848 if ((override || i.suffix == WORD_MNEM_SUFFIX)
10849 && (!intel64 || !has_intel64))
40fb9820
L
10850 bigdisp.bitfield.disp16 = 1;
10851 else
48bcea9f 10852 bigdisp.bitfield.disp32s = 1;
40fb9820
L
10853 }
10854 else
e05278af
JB
10855 {
10856 if (!override)
10857 override = (i.suffix == (flag_code != CODE_16BIT
10858 ? WORD_MNEM_SUFFIX
10859 : LONG_MNEM_SUFFIX));
40fb9820
L
10860 bigdisp.bitfield.disp32 = 1;
10861 if ((flag_code == CODE_16BIT) ^ override)
10862 {
10863 bigdisp.bitfield.disp32 = 0;
10864 bigdisp.bitfield.disp16 = 1;
10865 }
e05278af 10866 }
e05278af 10867 }
c6fb90c8
L
10868 i.types[this_operand] = operand_type_or (i.types[this_operand],
10869 bigdisp);
252b5132
RH
10870
10871 exp = &disp_expressions[i.disp_operands];
520dc8e8 10872 i.op[this_operand].disps = exp;
252b5132
RH
10873 i.disp_operands++;
10874 save_input_line_pointer = input_line_pointer;
10875 input_line_pointer = disp_start;
10876 END_STRING_AND_SAVE (disp_end);
10877
10878#ifndef GCC_ASM_O_HACK
10879#define GCC_ASM_O_HACK 0
10880#endif
10881#if GCC_ASM_O_HACK
10882 END_STRING_AND_SAVE (disp_end + 1);
40fb9820 10883 if (i.types[this_operand].bitfield.baseIndex
24eab124 10884 && displacement_string_end[-1] == '+')
252b5132
RH
10885 {
10886 /* This hack is to avoid a warning when using the "o"
24eab124
AM
10887 constraint within gcc asm statements.
10888 For instance:
10889
10890 #define _set_tssldt_desc(n,addr,limit,type) \
10891 __asm__ __volatile__ ( \
10892 "movw %w2,%0\n\t" \
10893 "movw %w1,2+%0\n\t" \
10894 "rorl $16,%1\n\t" \
10895 "movb %b1,4+%0\n\t" \
10896 "movb %4,5+%0\n\t" \
10897 "movb $0,6+%0\n\t" \
10898 "movb %h1,7+%0\n\t" \
10899 "rorl $16,%1" \
10900 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
10901
10902 This works great except that the output assembler ends
10903 up looking a bit weird if it turns out that there is
10904 no offset. You end up producing code that looks like:
10905
10906 #APP
10907 movw $235,(%eax)
10908 movw %dx,2+(%eax)
10909 rorl $16,%edx
10910 movb %dl,4+(%eax)
10911 movb $137,5+(%eax)
10912 movb $0,6+(%eax)
10913 movb %dh,7+(%eax)
10914 rorl $16,%edx
10915 #NO_APP
10916
47926f60 10917 So here we provide the missing zero. */
24eab124
AM
10918
10919 *displacement_string_end = '0';
252b5132
RH
10920 }
10921#endif
d258b828 10922 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
10923 if (gotfree_input_line)
10924 input_line_pointer = gotfree_input_line;
252b5132 10925
24eab124 10926 exp_seg = expression (exp);
252b5132 10927
636c26b0
AM
10928 SKIP_WHITESPACE ();
10929 if (*input_line_pointer)
10930 as_bad (_("junk `%s' after expression"), input_line_pointer);
10931#if GCC_ASM_O_HACK
10932 RESTORE_END_STRING (disp_end + 1);
10933#endif
636c26b0 10934 input_line_pointer = save_input_line_pointer;
636c26b0 10935 if (gotfree_input_line)
ee86248c
JB
10936 {
10937 free (gotfree_input_line);
10938
10939 if (exp->X_op == O_constant || exp->X_op == O_register)
10940 exp->X_op = O_illegal;
10941 }
10942
10943 ret = i386_finalize_displacement (exp_seg, exp, types, disp_start);
10944
10945 RESTORE_END_STRING (disp_end);
10946
10947 return ret;
10948}
10949
10950static int
10951i386_finalize_displacement (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
10952 i386_operand_type types, const char *disp_start)
10953{
10954 i386_operand_type bigdisp;
10955 int ret = 1;
636c26b0 10956
24eab124
AM
10957 /* We do this to make sure that the section symbol is in
10958 the symbol table. We will ultimately change the relocation
47926f60 10959 to be relative to the beginning of the section. */
1ae12ab7 10960 if (i.reloc[this_operand] == BFD_RELOC_386_GOTOFF
d6ab8113
JB
10961 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL
10962 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
24eab124 10963 {
636c26b0 10964 if (exp->X_op != O_symbol)
3992d3b7 10965 goto inv_disp;
636c26b0 10966
e5cb08ac 10967 if (S_IS_LOCAL (exp->X_add_symbol)
c64efb4b
L
10968 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section
10969 && S_GET_SEGMENT (exp->X_add_symbol) != expr_section)
24eab124 10970 section_symbol (S_GET_SEGMENT (exp->X_add_symbol));
24eab124
AM
10971 exp->X_op = O_subtract;
10972 exp->X_op_symbol = GOT_symbol;
1ae12ab7 10973 if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL)
29b0f896 10974 i.reloc[this_operand] = BFD_RELOC_32_PCREL;
d6ab8113
JB
10975 else if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
10976 i.reloc[this_operand] = BFD_RELOC_64;
23df1078 10977 else
29b0f896 10978 i.reloc[this_operand] = BFD_RELOC_32;
24eab124 10979 }
252b5132 10980
3992d3b7
AM
10981 else if (exp->X_op == O_absent
10982 || exp->X_op == O_illegal
ee86248c 10983 || exp->X_op == O_big)
2daf4fd8 10984 {
3992d3b7
AM
10985 inv_disp:
10986 as_bad (_("missing or invalid displacement expression `%s'"),
2daf4fd8 10987 disp_start);
3992d3b7 10988 ret = 0;
2daf4fd8
AM
10989 }
10990
a50187b2
JB
10991 else if (exp->X_op == O_constant)
10992 {
10993 /* Sizing gets taken care of by optimize_disp().
10994
10995 If not 64bit, sign/zero extend val, to account for wraparound
10996 when !BFD64. */
10997 if (flag_code != CODE_64BIT)
10998 exp->X_add_number = extend_to_32bit_address (exp->X_add_number);
10999 }
11000
4c63da97 11001#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
a50187b2 11002 else if (OUTPUT_FLAVOR == bfd_target_aout_flavour
3992d3b7
AM
11003 && exp_seg != absolute_section
11004 && exp_seg != text_section
11005 && exp_seg != data_section
11006 && exp_seg != bss_section
11007 && exp_seg != undefined_section
11008 && !bfd_is_com_section (exp_seg))
24eab124 11009 {
d0b47220 11010 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
3992d3b7 11011 ret = 0;
24eab124 11012 }
252b5132 11013#endif
3956db08 11014
a50187b2 11015 else if (current_templates->start->opcode_modifier.jump == JUMP_BYTE)
48bcea9f
JB
11016 i.types[this_operand].bitfield.disp8 = 1;
11017
40fb9820 11018 /* Check if this is a displacement only operand. */
2f2be86b 11019 bigdisp = operand_type_and_not (i.types[this_operand], anydisp);
0dfbf9d7 11020 if (operand_type_all_zero (&bigdisp))
c6fb90c8
L
11021 i.types[this_operand] = operand_type_and (i.types[this_operand],
11022 types);
3956db08 11023
3992d3b7 11024 return ret;
252b5132
RH
11025}
11026
2abc2bec
JB
11027/* Return the active addressing mode, taking address override and
11028 registers forming the address into consideration. Update the
11029 address override prefix if necessary. */
47926f60 11030
2abc2bec
JB
11031static enum flag_code
11032i386_addressing_mode (void)
252b5132 11033{
be05d201
L
11034 enum flag_code addr_mode;
11035
11036 if (i.prefix[ADDR_PREFIX])
11037 addr_mode = flag_code == CODE_32BIT ? CODE_16BIT : CODE_32BIT;
a23b33b3
JB
11038 else if (flag_code == CODE_16BIT
11039 && current_templates->start->cpu_flags.bitfield.cpumpx
11040 /* Avoid replacing the "16-bit addressing not allowed" diagnostic
11041 from md_assemble() by "is not a valid base/index expression"
11042 when there is a base and/or index. */
11043 && !i.types[this_operand].bitfield.baseindex)
11044 {
11045 /* MPX insn memory operands with neither base nor index must be forced
11046 to use 32-bit addressing in 16-bit mode. */
11047 addr_mode = CODE_32BIT;
11048 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
11049 ++i.prefixes;
11050 gas_assert (!i.types[this_operand].bitfield.disp16);
11051 gas_assert (!i.types[this_operand].bitfield.disp32);
11052 }
be05d201
L
11053 else
11054 {
11055 addr_mode = flag_code;
11056
24eab124 11057#if INFER_ADDR_PREFIX
be05d201
L
11058 if (i.mem_operands == 0)
11059 {
11060 /* Infer address prefix from the first memory operand. */
11061 const reg_entry *addr_reg = i.base_reg;
11062
11063 if (addr_reg == NULL)
11064 addr_reg = i.index_reg;
eecb386c 11065
be05d201
L
11066 if (addr_reg)
11067 {
e968fc9b 11068 if (addr_reg->reg_type.bitfield.dword)
be05d201
L
11069 addr_mode = CODE_32BIT;
11070 else if (flag_code != CODE_64BIT
dc821c5f 11071 && addr_reg->reg_type.bitfield.word)
be05d201
L
11072 addr_mode = CODE_16BIT;
11073
11074 if (addr_mode != flag_code)
11075 {
11076 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
11077 i.prefixes += 1;
11078 /* Change the size of any displacement too. At most one
11079 of Disp16 or Disp32 is set.
11080 FIXME. There doesn't seem to be any real need for
11081 separate Disp16 and Disp32 flags. The same goes for
11082 Imm16 and Imm32. Removing them would probably clean
11083 up the code quite a lot. */
11084 if (flag_code != CODE_64BIT
11085 && (i.types[this_operand].bitfield.disp16
11086 || i.types[this_operand].bitfield.disp32))
11087 i.types[this_operand]
11088 = operand_type_xor (i.types[this_operand], disp16_32);
11089 }
11090 }
11091 }
24eab124 11092#endif
be05d201
L
11093 }
11094
2abc2bec
JB
11095 return addr_mode;
11096}
11097
11098/* Make sure the memory operand we've been dealt is valid.
11099 Return 1 on success, 0 on a failure. */
11100
11101static int
11102i386_index_check (const char *operand_string)
11103{
11104 const char *kind = "base/index";
11105 enum flag_code addr_mode = i386_addressing_mode ();
a152332d 11106 const insn_template *t = current_templates->start;
2abc2bec 11107
a152332d
JB
11108 if (t->opcode_modifier.isstring
11109 && !t->cpu_flags.bitfield.cpupadlock
fc0763e6
JB
11110 && (current_templates->end[-1].opcode_modifier.isstring
11111 || i.mem_operands))
11112 {
11113 /* Memory operands of string insns are special in that they only allow
11114 a single register (rDI, rSI, or rBX) as their memory address. */
be05d201
L
11115 const reg_entry *expected_reg;
11116 static const char *di_si[][2] =
11117 {
11118 { "esi", "edi" },
11119 { "si", "di" },
11120 { "rsi", "rdi" }
11121 };
11122 static const char *bx[] = { "ebx", "bx", "rbx" };
fc0763e6
JB
11123
11124 kind = "string address";
11125
a152332d 11126 if (t->opcode_modifier.prefixok == PrefixRep)
fc0763e6 11127 {
51c8edf6
JB
11128 int es_op = current_templates->end[-1].opcode_modifier.isstring
11129 - IS_STRING_ES_OP0;
11130 int op = 0;
fc0763e6 11131
51c8edf6 11132 if (!current_templates->end[-1].operand_types[0].bitfield.baseindex
fc0763e6
JB
11133 || ((!i.mem_operands != !intel_syntax)
11134 && current_templates->end[-1].operand_types[1]
11135 .bitfield.baseindex))
51c8edf6 11136 op = 1;
fe0e921f
AM
11137 expected_reg
11138 = (const reg_entry *) str_hash_find (reg_hash,
11139 di_si[addr_mode][op == es_op]);
fc0763e6
JB
11140 }
11141 else
fe0e921f
AM
11142 expected_reg
11143 = (const reg_entry *)str_hash_find (reg_hash, bx[addr_mode]);
fc0763e6 11144
be05d201
L
11145 if (i.base_reg != expected_reg
11146 || i.index_reg
fc0763e6 11147 || operand_type_check (i.types[this_operand], disp))
fc0763e6 11148 {
be05d201
L
11149 /* The second memory operand must have the same size as
11150 the first one. */
11151 if (i.mem_operands
11152 && i.base_reg
11153 && !((addr_mode == CODE_64BIT
dc821c5f 11154 && i.base_reg->reg_type.bitfield.qword)
be05d201 11155 || (addr_mode == CODE_32BIT
dc821c5f
JB
11156 ? i.base_reg->reg_type.bitfield.dword
11157 : i.base_reg->reg_type.bitfield.word)))
be05d201
L
11158 goto bad_address;
11159
fc0763e6
JB
11160 as_warn (_("`%s' is not valid here (expected `%c%s%s%c')"),
11161 operand_string,
11162 intel_syntax ? '[' : '(',
11163 register_prefix,
be05d201 11164 expected_reg->reg_name,
fc0763e6 11165 intel_syntax ? ']' : ')');
be05d201 11166 return 1;
fc0763e6 11167 }
be05d201
L
11168 else
11169 return 1;
11170
dc1e8a47 11171 bad_address:
be05d201
L
11172 as_bad (_("`%s' is not a valid %s expression"),
11173 operand_string, kind);
11174 return 0;
3e73aa7c
JH
11175 }
11176 else
11177 {
be05d201
L
11178 if (addr_mode != CODE_16BIT)
11179 {
11180 /* 32-bit/64-bit checks. */
41eb8e88
L
11181 if (i.disp_encoding == disp_encoding_16bit)
11182 {
11183 bad_disp:
11184 as_bad (_("invalid `%s' prefix"),
11185 addr_mode == CODE_16BIT ? "{disp32}" : "{disp16}");
11186 return 0;
11187 }
11188
be05d201 11189 if ((i.base_reg
e968fc9b
JB
11190 && ((addr_mode == CODE_64BIT
11191 ? !i.base_reg->reg_type.bitfield.qword
11192 : !i.base_reg->reg_type.bitfield.dword)
11193 || (i.index_reg && i.base_reg->reg_num == RegIP)
11194 || i.base_reg->reg_num == RegIZ))
be05d201 11195 || (i.index_reg
1b54b8d7
JB
11196 && !i.index_reg->reg_type.bitfield.xmmword
11197 && !i.index_reg->reg_type.bitfield.ymmword
11198 && !i.index_reg->reg_type.bitfield.zmmword
be05d201 11199 && ((addr_mode == CODE_64BIT
e968fc9b
JB
11200 ? !i.index_reg->reg_type.bitfield.qword
11201 : !i.index_reg->reg_type.bitfield.dword)
be05d201
L
11202 || !i.index_reg->reg_type.bitfield.baseindex)))
11203 goto bad_address;
8178be5b 11204
260cd341 11205 /* bndmk, bndldx, bndstx and mandatory non-vector SIB have special restrictions. */
a152332d 11206 if ((t->opcode_modifier.opcodeprefix == PREFIX_0XF3
389d00a5
JB
11207 && t->opcode_modifier.opcodespace == SPACE_0F
11208 && t->base_opcode == 0x1b)
a152332d 11209 || (t->opcode_modifier.opcodeprefix == PREFIX_NONE
389d00a5
JB
11210 && t->opcode_modifier.opcodespace == SPACE_0F
11211 && (t->base_opcode & ~1) == 0x1a)
a152332d 11212 || t->opcode_modifier.sib == SIBMEM)
8178be5b
JB
11213 {
11214 /* They cannot use RIP-relative addressing. */
e968fc9b 11215 if (i.base_reg && i.base_reg->reg_num == RegIP)
8178be5b
JB
11216 {
11217 as_bad (_("`%s' cannot be used here"), operand_string);
11218 return 0;
11219 }
11220
11221 /* bndldx and bndstx ignore their scale factor. */
a152332d 11222 if (t->opcode_modifier.opcodeprefix == PREFIX_NONE
389d00a5
JB
11223 && t->opcode_modifier.opcodespace == SPACE_0F
11224 && (t->base_opcode & ~1) == 0x1a
8178be5b
JB
11225 && i.log2_scale_factor)
11226 as_warn (_("register scaling is being ignored here"));
11227 }
be05d201
L
11228 }
11229 else
3e73aa7c 11230 {
be05d201 11231 /* 16-bit checks. */
41eb8e88
L
11232 if (i.disp_encoding == disp_encoding_32bit)
11233 goto bad_disp;
11234
3e73aa7c 11235 if ((i.base_reg
dc821c5f 11236 && (!i.base_reg->reg_type.bitfield.word
40fb9820 11237 || !i.base_reg->reg_type.bitfield.baseindex))
3e73aa7c 11238 || (i.index_reg
dc821c5f 11239 && (!i.index_reg->reg_type.bitfield.word
40fb9820 11240 || !i.index_reg->reg_type.bitfield.baseindex
29b0f896
AM
11241 || !(i.base_reg
11242 && i.base_reg->reg_num < 6
11243 && i.index_reg->reg_num >= 6
11244 && i.log2_scale_factor == 0))))
be05d201 11245 goto bad_address;
3e73aa7c
JH
11246 }
11247 }
be05d201 11248 return 1;
24eab124 11249}
252b5132 11250
43234a1e
L
11251/* Handle vector immediates. */
11252
11253static int
11254RC_SAE_immediate (const char *imm_start)
11255{
11256 unsigned int match_found, j;
11257 const char *pstr = imm_start;
11258 expressionS *exp;
11259
11260 if (*pstr != '{')
11261 return 0;
11262
11263 pstr++;
11264 match_found = 0;
11265 for (j = 0; j < ARRAY_SIZE (RC_NamesTable); j++)
11266 {
11267 if (!strncmp (pstr, RC_NamesTable[j].name, RC_NamesTable[j].len))
11268 {
ca5312a2 11269 if (i.rounding.type != rc_none)
43234a1e
L
11270 {
11271 as_bad (_("duplicated `%s'"), imm_start);
11272 return 0;
11273 }
ca5312a2
JB
11274
11275 i.rounding.type = RC_NamesTable[j].type;
11276 i.rounding.operand = this_operand;
11277
43234a1e
L
11278 pstr += RC_NamesTable[j].len;
11279 match_found = 1;
11280 break;
11281 }
11282 }
11283 if (!match_found)
11284 return 0;
11285
11286 if (*pstr++ != '}')
11287 {
11288 as_bad (_("Missing '}': '%s'"), imm_start);
11289 return 0;
11290 }
11291 /* RC/SAE immediate string should contain nothing more. */;
11292 if (*pstr != 0)
11293 {
11294 as_bad (_("Junk after '}': '%s'"), imm_start);
11295 return 0;
11296 }
11297
11298 exp = &im_expressions[i.imm_operands++];
11299 i.op[this_operand].imms = exp;
11300
11301 exp->X_op = O_constant;
11302 exp->X_add_number = 0;
11303 exp->X_add_symbol = (symbolS *) 0;
11304 exp->X_op_symbol = (symbolS *) 0;
11305
11306 i.types[this_operand].bitfield.imm8 = 1;
11307 return 1;
11308}
11309
8325cc63
JB
11310/* Only string instructions can have a second memory operand, so
11311 reduce current_templates to just those if it contains any. */
11312static int
11313maybe_adjust_templates (void)
11314{
11315 const insn_template *t;
11316
11317 gas_assert (i.mem_operands == 1);
11318
11319 for (t = current_templates->start; t < current_templates->end; ++t)
11320 if (t->opcode_modifier.isstring)
11321 break;
11322
11323 if (t < current_templates->end)
11324 {
11325 static templates aux_templates;
5b7c81bd 11326 bool recheck;
8325cc63
JB
11327
11328 aux_templates.start = t;
11329 for (; t < current_templates->end; ++t)
11330 if (!t->opcode_modifier.isstring)
11331 break;
11332 aux_templates.end = t;
11333
11334 /* Determine whether to re-check the first memory operand. */
11335 recheck = (aux_templates.start != current_templates->start
11336 || t != current_templates->end);
11337
11338 current_templates = &aux_templates;
11339
11340 if (recheck)
11341 {
11342 i.mem_operands = 0;
11343 if (i.memop1_string != NULL
11344 && i386_index_check (i.memop1_string) == 0)
11345 return 0;
11346 i.mem_operands = 1;
11347 }
11348 }
11349
11350 return 1;
11351}
11352
9d299bea
JB
11353static INLINE bool starts_memory_operand (char c)
11354{
014fbcda 11355 return ISDIGIT (c)
9d299bea 11356 || is_identifier_char (c)
014fbcda 11357 || strchr ("([\"+-!~", c);
9d299bea
JB
11358}
11359
fc0763e6 11360/* Parse OPERAND_STRING into the i386_insn structure I. Returns zero
47926f60 11361 on error. */
252b5132 11362
252b5132 11363static int
a7619375 11364i386_att_operand (char *operand_string)
252b5132 11365{
af6bdddf
AM
11366 const reg_entry *r;
11367 char *end_op;
24eab124 11368 char *op_string = operand_string;
252b5132 11369
24eab124 11370 if (is_space_char (*op_string))
252b5132
RH
11371 ++op_string;
11372
24eab124 11373 /* We check for an absolute prefix (differentiating,
47926f60 11374 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
24eab124
AM
11375 if (*op_string == ABSOLUTE_PREFIX)
11376 {
11377 ++op_string;
11378 if (is_space_char (*op_string))
11379 ++op_string;
5b7c81bd 11380 i.jumpabsolute = true;
24eab124 11381 }
252b5132 11382
47926f60 11383 /* Check if operand is a register. */
4d1bb795 11384 if ((r = parse_register (op_string, &end_op)) != NULL)
24eab124 11385 {
40fb9820
L
11386 i386_operand_type temp;
11387
8a6fb3f9
JB
11388 if (r == &bad_reg)
11389 return 0;
11390
24eab124
AM
11391 /* Check for a segment override by searching for ':' after a
11392 segment register. */
11393 op_string = end_op;
11394 if (is_space_char (*op_string))
11395 ++op_string;
00cee14f 11396 if (*op_string == ':' && r->reg_type.bitfield.class == SReg)
24eab124 11397 {
5e042380 11398 i.seg[i.mem_operands] = r;
252b5132 11399
24eab124 11400 /* Skip the ':' and whitespace. */
252b5132
RH
11401 ++op_string;
11402 if (is_space_char (*op_string))
24eab124 11403 ++op_string;
252b5132 11404
47926f60 11405 /* Handle case of %es:*foo. */
c8d541e2 11406 if (!i.jumpabsolute && *op_string == ABSOLUTE_PREFIX)
24eab124
AM
11407 {
11408 ++op_string;
11409 if (is_space_char (*op_string))
11410 ++op_string;
5b7c81bd 11411 i.jumpabsolute = true;
24eab124 11412 }
c8d541e2 11413
9d299bea 11414 if (!starts_memory_operand (*op_string))
c8d541e2
JB
11415 {
11416 as_bad (_("bad memory operand `%s'"), op_string);
11417 return 0;
11418 }
24eab124
AM
11419 goto do_memory_reference;
11420 }
43234a1e
L
11421
11422 /* Handle vector operations. */
11423 if (*op_string == '{')
11424 {
f70c6814 11425 op_string = check_VecOperations (op_string);
43234a1e
L
11426 if (op_string == NULL)
11427 return 0;
11428 }
11429
24eab124
AM
11430 if (*op_string)
11431 {
d0b47220 11432 as_bad (_("junk `%s' after register"), op_string);
24eab124
AM
11433 return 0;
11434 }
40fb9820
L
11435 temp = r->reg_type;
11436 temp.bitfield.baseindex = 0;
c6fb90c8
L
11437 i.types[this_operand] = operand_type_or (i.types[this_operand],
11438 temp);
7d5e4556 11439 i.types[this_operand].bitfield.unspecified = 0;
520dc8e8 11440 i.op[this_operand].regs = r;
24eab124
AM
11441 i.reg_operands++;
11442 }
af6bdddf
AM
11443 else if (*op_string == REGISTER_PREFIX)
11444 {
11445 as_bad (_("bad register name `%s'"), op_string);
11446 return 0;
11447 }
24eab124 11448 else if (*op_string == IMMEDIATE_PREFIX)
ce8a8b2f 11449 {
24eab124 11450 ++op_string;
6f2f06be 11451 if (i.jumpabsolute)
24eab124 11452 {
d0b47220 11453 as_bad (_("immediate operand illegal with absolute jump"));
24eab124
AM
11454 return 0;
11455 }
11456 if (!i386_immediate (op_string))
11457 return 0;
11458 }
43234a1e
L
11459 else if (RC_SAE_immediate (operand_string))
11460 {
11461 /* If it is a RC or SAE immediate, do nothing. */
11462 ;
11463 }
9d299bea 11464 else if (starts_memory_operand (*op_string))
24eab124 11465 {
47926f60 11466 /* This is a memory reference of some sort. */
af6bdddf 11467 char *base_string;
252b5132 11468
47926f60 11469 /* Start and end of displacement string expression (if found). */
eecb386c
AM
11470 char *displacement_string_start;
11471 char *displacement_string_end;
252b5132 11472
24eab124 11473 do_memory_reference:
8325cc63
JB
11474 if (i.mem_operands == 1 && !maybe_adjust_templates ())
11475 return 0;
24eab124 11476 if ((i.mem_operands == 1
40fb9820 11477 && !current_templates->start->opcode_modifier.isstring)
24eab124
AM
11478 || i.mem_operands == 2)
11479 {
11480 as_bad (_("too many memory references for `%s'"),
11481 current_templates->start->name);
11482 return 0;
11483 }
252b5132 11484
24eab124
AM
11485 /* Check for base index form. We detect the base index form by
11486 looking for an ')' at the end of the operand, searching
11487 for the '(' matching it, and finding a REGISTER_PREFIX or ','
11488 after the '('. */
af6bdddf 11489 base_string = op_string + strlen (op_string);
c3332e24 11490
43234a1e 11491 /* Handle vector operations. */
6b5ba0d4
JB
11492 --base_string;
11493 if (is_space_char (*base_string))
11494 --base_string;
11495
11496 if (*base_string == '}')
43234a1e 11497 {
6b5ba0d4
JB
11498 char *vop_start = NULL;
11499
11500 while (base_string-- > op_string)
11501 {
11502 if (*base_string == '"')
11503 break;
11504 if (*base_string != '{')
11505 continue;
11506
11507 vop_start = base_string;
11508
11509 --base_string;
11510 if (is_space_char (*base_string))
11511 --base_string;
11512
11513 if (*base_string != '}')
11514 break;
11515
11516 vop_start = NULL;
11517 }
11518
11519 if (!vop_start)
11520 {
11521 as_bad (_("unbalanced figure braces"));
11522 return 0;
11523 }
11524
f70c6814 11525 if (check_VecOperations (vop_start) == NULL)
43234a1e 11526 return 0;
43234a1e
L
11527 }
11528
47926f60 11529 /* If we only have a displacement, set-up for it to be parsed later. */
af6bdddf
AM
11530 displacement_string_start = op_string;
11531 displacement_string_end = base_string + 1;
252b5132 11532
24eab124
AM
11533 if (*base_string == ')')
11534 {
af6bdddf 11535 char *temp_string;
cc0f9635 11536 unsigned int parens_not_balanced = 1;
e68c3d59 11537
24eab124 11538 /* We've already checked that the number of left & right ()'s are
47926f60 11539 equal, so this loop will not be infinite. */
24eab124
AM
11540 do
11541 {
11542 base_string--;
cc0f9635
JB
11543 if (*base_string == ')')
11544 parens_not_balanced++;
11545 if (*base_string == '(')
11546 parens_not_balanced--;
24eab124 11547 }
cc0f9635 11548 while (parens_not_balanced && *base_string != '"');
c3332e24 11549
af6bdddf 11550 temp_string = base_string;
c3332e24 11551
24eab124 11552 /* Skip past '(' and whitespace. */
e68c3d59
JB
11553 if (*base_string == '(')
11554 ++base_string;
252b5132 11555 if (is_space_char (*base_string))
24eab124 11556 ++base_string;
252b5132 11557
af6bdddf 11558 if (*base_string == ','
4eed87de
AM
11559 || ((i.base_reg = parse_register (base_string, &end_op))
11560 != NULL))
252b5132 11561 {
af6bdddf 11562 displacement_string_end = temp_string;
252b5132 11563
40fb9820 11564 i.types[this_operand].bitfield.baseindex = 1;
252b5132 11565
af6bdddf 11566 if (i.base_reg)
24eab124 11567 {
8a6fb3f9
JB
11568 if (i.base_reg == &bad_reg)
11569 return 0;
24eab124
AM
11570 base_string = end_op;
11571 if (is_space_char (*base_string))
11572 ++base_string;
af6bdddf
AM
11573 }
11574
11575 /* There may be an index reg or scale factor here. */
11576 if (*base_string == ',')
11577 {
11578 ++base_string;
11579 if (is_space_char (*base_string))
11580 ++base_string;
11581
4eed87de
AM
11582 if ((i.index_reg = parse_register (base_string, &end_op))
11583 != NULL)
24eab124 11584 {
8a6fb3f9
JB
11585 if (i.index_reg == &bad_reg)
11586 return 0;
af6bdddf 11587 base_string = end_op;
24eab124
AM
11588 if (is_space_char (*base_string))
11589 ++base_string;
af6bdddf
AM
11590 if (*base_string == ',')
11591 {
11592 ++base_string;
11593 if (is_space_char (*base_string))
11594 ++base_string;
11595 }
e5cb08ac 11596 else if (*base_string != ')')
af6bdddf 11597 {
4eed87de
AM
11598 as_bad (_("expecting `,' or `)' "
11599 "after index register in `%s'"),
af6bdddf
AM
11600 operand_string);
11601 return 0;
11602 }
24eab124 11603 }
af6bdddf 11604 else if (*base_string == REGISTER_PREFIX)
24eab124 11605 {
f76bf5e0
L
11606 end_op = strchr (base_string, ',');
11607 if (end_op)
11608 *end_op = '\0';
af6bdddf 11609 as_bad (_("bad register name `%s'"), base_string);
24eab124
AM
11610 return 0;
11611 }
252b5132 11612
47926f60 11613 /* Check for scale factor. */
551c1ca1 11614 if (*base_string != ')')
af6bdddf 11615 {
551c1ca1
AM
11616 char *end_scale = i386_scale (base_string);
11617
11618 if (!end_scale)
af6bdddf 11619 return 0;
24eab124 11620
551c1ca1 11621 base_string = end_scale;
af6bdddf
AM
11622 if (is_space_char (*base_string))
11623 ++base_string;
11624 if (*base_string != ')')
11625 {
4eed87de
AM
11626 as_bad (_("expecting `)' "
11627 "after scale factor in `%s'"),
af6bdddf
AM
11628 operand_string);
11629 return 0;
11630 }
11631 }
11632 else if (!i.index_reg)
24eab124 11633 {
4eed87de
AM
11634 as_bad (_("expecting index register or scale factor "
11635 "after `,'; got '%c'"),
af6bdddf 11636 *base_string);
24eab124
AM
11637 return 0;
11638 }
11639 }
af6bdddf 11640 else if (*base_string != ')')
24eab124 11641 {
4eed87de
AM
11642 as_bad (_("expecting `,' or `)' "
11643 "after base register in `%s'"),
af6bdddf 11644 operand_string);
24eab124
AM
11645 return 0;
11646 }
c3332e24 11647 }
af6bdddf 11648 else if (*base_string == REGISTER_PREFIX)
c3332e24 11649 {
f76bf5e0
L
11650 end_op = strchr (base_string, ',');
11651 if (end_op)
11652 *end_op = '\0';
af6bdddf 11653 as_bad (_("bad register name `%s'"), base_string);
24eab124 11654 return 0;
c3332e24 11655 }
24eab124
AM
11656 }
11657
11658 /* If there's an expression beginning the operand, parse it,
11659 assuming displacement_string_start and
11660 displacement_string_end are meaningful. */
11661 if (displacement_string_start != displacement_string_end)
11662 {
11663 if (!i386_displacement (displacement_string_start,
11664 displacement_string_end))
11665 return 0;
11666 }
11667
11668 /* Special case for (%dx) while doing input/output op. */
11669 if (i.base_reg
75e5731b
JB
11670 && i.base_reg->reg_type.bitfield.instance == RegD
11671 && i.base_reg->reg_type.bitfield.word
24eab124
AM
11672 && i.index_reg == 0
11673 && i.log2_scale_factor == 0
11674 && i.seg[i.mem_operands] == 0
40fb9820 11675 && !operand_type_check (i.types[this_operand], disp))
24eab124 11676 {
2fb5be8d 11677 i.types[this_operand] = i.base_reg->reg_type;
24eab124
AM
11678 return 1;
11679 }
11680
eecb386c
AM
11681 if (i386_index_check (operand_string) == 0)
11682 return 0;
c48dadc9 11683 i.flags[this_operand] |= Operand_Mem;
8325cc63
JB
11684 if (i.mem_operands == 0)
11685 i.memop1_string = xstrdup (operand_string);
24eab124
AM
11686 i.mem_operands++;
11687 }
11688 else
ce8a8b2f
AM
11689 {
11690 /* It's not a memory operand; argh! */
24eab124
AM
11691 as_bad (_("invalid char %s beginning operand %d `%s'"),
11692 output_invalid (*op_string),
11693 this_operand + 1,
11694 op_string);
11695 return 0;
11696 }
47926f60 11697 return 1; /* Normal return. */
252b5132
RH
11698}
11699\f
fa94de6b
RM
11700/* Calculate the maximum variable size (i.e., excluding fr_fix)
11701 that an rs_machine_dependent frag may reach. */
11702
11703unsigned int
11704i386_frag_max_var (fragS *frag)
11705{
11706 /* The only relaxable frags are for jumps.
11707 Unconditional jumps can grow by 4 bytes and others by 5 bytes. */
11708 gas_assert (frag->fr_type == rs_machine_dependent);
11709 return TYPE_FROM_RELAX_STATE (frag->fr_subtype) == UNCOND_JUMP ? 4 : 5;
11710}
11711
b084df0b
L
11712#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11713static int
8dcea932 11714elf_symbol_resolved_in_segment_p (symbolS *fr_symbol, offsetT fr_var)
b084df0b
L
11715{
11716 /* STT_GNU_IFUNC symbol must go through PLT. */
11717 if ((symbol_get_bfdsym (fr_symbol)->flags
11718 & BSF_GNU_INDIRECT_FUNCTION) != 0)
11719 return 0;
11720
11721 if (!S_IS_EXTERNAL (fr_symbol))
11722 /* Symbol may be weak or local. */
11723 return !S_IS_WEAK (fr_symbol);
11724
8dcea932
L
11725 /* Global symbols with non-default visibility can't be preempted. */
11726 if (ELF_ST_VISIBILITY (S_GET_OTHER (fr_symbol)) != STV_DEFAULT)
11727 return 1;
11728
11729 if (fr_var != NO_RELOC)
11730 switch ((enum bfd_reloc_code_real) fr_var)
11731 {
11732 case BFD_RELOC_386_PLT32:
11733 case BFD_RELOC_X86_64_PLT32:
33eaf5de 11734 /* Symbol with PLT relocation may be preempted. */
8dcea932
L
11735 return 0;
11736 default:
11737 abort ();
11738 }
11739
b084df0b
L
11740 /* Global symbols with default visibility in a shared library may be
11741 preempted by another definition. */
8dcea932 11742 return !shared;
b084df0b
L
11743}
11744#endif
11745
79d72f45
HL
11746/* Table 3-2. Macro-Fusible Instructions in Haswell Microarchitecture
11747 Note also work for Skylake and Cascadelake.
11748---------------------------------------------------------------------
11749| JCC | ADD/SUB/CMP | INC/DEC | TEST/AND |
11750| ------ | ----------- | ------- | -------- |
11751| Jo | N | N | Y |
11752| Jno | N | N | Y |
11753| Jc/Jb | Y | N | Y |
11754| Jae/Jnb | Y | N | Y |
11755| Je/Jz | Y | Y | Y |
11756| Jne/Jnz | Y | Y | Y |
11757| Jna/Jbe | Y | N | Y |
11758| Ja/Jnbe | Y | N | Y |
11759| Js | N | N | Y |
11760| Jns | N | N | Y |
11761| Jp/Jpe | N | N | Y |
11762| Jnp/Jpo | N | N | Y |
11763| Jl/Jnge | Y | Y | Y |
11764| Jge/Jnl | Y | Y | Y |
11765| Jle/Jng | Y | Y | Y |
11766| Jg/Jnle | Y | Y | Y |
11767--------------------------------------------------------------------- */
11768static int
11769i386_macro_fusible_p (enum mf_cmp_kind mf_cmp, enum mf_jcc_kind mf_jcc)
11770{
11771 if (mf_cmp == mf_cmp_alu_cmp)
11772 return ((mf_jcc >= mf_jcc_jc && mf_jcc <= mf_jcc_jna)
11773 || mf_jcc == mf_jcc_jl || mf_jcc == mf_jcc_jle);
11774 if (mf_cmp == mf_cmp_incdec)
11775 return (mf_jcc == mf_jcc_je || mf_jcc == mf_jcc_jl
11776 || mf_jcc == mf_jcc_jle);
11777 if (mf_cmp == mf_cmp_test_and)
11778 return 1;
11779 return 0;
11780}
11781
e379e5f3
L
11782/* Return the next non-empty frag. */
11783
11784static fragS *
11785i386_next_non_empty_frag (fragS *fragP)
11786{
11787 /* There may be a frag with a ".fill 0" when there is no room in
11788 the current frag for frag_grow in output_insn. */
11789 for (fragP = fragP->fr_next;
11790 (fragP != NULL
11791 && fragP->fr_type == rs_fill
11792 && fragP->fr_fix == 0);
11793 fragP = fragP->fr_next)
11794 ;
11795 return fragP;
11796}
11797
11798/* Return the next jcc frag after BRANCH_PADDING. */
11799
11800static fragS *
79d72f45 11801i386_next_fusible_jcc_frag (fragS *maybe_cmp_fragP, fragS *pad_fragP)
e379e5f3 11802{
79d72f45
HL
11803 fragS *branch_fragP;
11804 if (!pad_fragP)
e379e5f3
L
11805 return NULL;
11806
79d72f45
HL
11807 if (pad_fragP->fr_type == rs_machine_dependent
11808 && (TYPE_FROM_RELAX_STATE (pad_fragP->fr_subtype)
e379e5f3
L
11809 == BRANCH_PADDING))
11810 {
79d72f45
HL
11811 branch_fragP = i386_next_non_empty_frag (pad_fragP);
11812 if (branch_fragP->fr_type != rs_machine_dependent)
e379e5f3 11813 return NULL;
79d72f45
HL
11814 if (TYPE_FROM_RELAX_STATE (branch_fragP->fr_subtype) == COND_JUMP
11815 && i386_macro_fusible_p (maybe_cmp_fragP->tc_frag_data.mf_type,
11816 pad_fragP->tc_frag_data.mf_type))
11817 return branch_fragP;
e379e5f3
L
11818 }
11819
11820 return NULL;
11821}
11822
11823/* Classify BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING frags. */
11824
11825static void
11826i386_classify_machine_dependent_frag (fragS *fragP)
11827{
11828 fragS *cmp_fragP;
11829 fragS *pad_fragP;
11830 fragS *branch_fragP;
11831 fragS *next_fragP;
11832 unsigned int max_prefix_length;
11833
11834 if (fragP->tc_frag_data.classified)
11835 return;
11836
11837 /* First scan for BRANCH_PADDING and FUSED_JCC_PADDING. Convert
11838 FUSED_JCC_PADDING and merge BRANCH_PADDING. */
11839 for (next_fragP = fragP;
11840 next_fragP != NULL;
11841 next_fragP = next_fragP->fr_next)
11842 {
11843 next_fragP->tc_frag_data.classified = 1;
11844 if (next_fragP->fr_type == rs_machine_dependent)
11845 switch (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype))
11846 {
11847 case BRANCH_PADDING:
11848 /* The BRANCH_PADDING frag must be followed by a branch
11849 frag. */
11850 branch_fragP = i386_next_non_empty_frag (next_fragP);
11851 next_fragP->tc_frag_data.u.branch_fragP = branch_fragP;
11852 break;
11853 case FUSED_JCC_PADDING:
11854 /* Check if this is a fused jcc:
11855 FUSED_JCC_PADDING
11856 CMP like instruction
11857 BRANCH_PADDING
11858 COND_JUMP
11859 */
11860 cmp_fragP = i386_next_non_empty_frag (next_fragP);
11861 pad_fragP = i386_next_non_empty_frag (cmp_fragP);
79d72f45 11862 branch_fragP = i386_next_fusible_jcc_frag (next_fragP, pad_fragP);
e379e5f3
L
11863 if (branch_fragP)
11864 {
11865 /* The BRANCH_PADDING frag is merged with the
11866 FUSED_JCC_PADDING frag. */
11867 next_fragP->tc_frag_data.u.branch_fragP = branch_fragP;
11868 /* CMP like instruction size. */
11869 next_fragP->tc_frag_data.cmp_size = cmp_fragP->fr_fix;
11870 frag_wane (pad_fragP);
11871 /* Skip to branch_fragP. */
11872 next_fragP = branch_fragP;
11873 }
11874 else if (next_fragP->tc_frag_data.max_prefix_length)
11875 {
11876 /* Turn FUSED_JCC_PADDING into BRANCH_PREFIX if it isn't
11877 a fused jcc. */
11878 next_fragP->fr_subtype
11879 = ENCODE_RELAX_STATE (BRANCH_PREFIX, 0);
11880 next_fragP->tc_frag_data.max_bytes
11881 = next_fragP->tc_frag_data.max_prefix_length;
11882 /* This will be updated in the BRANCH_PREFIX scan. */
11883 next_fragP->tc_frag_data.max_prefix_length = 0;
11884 }
11885 else
11886 frag_wane (next_fragP);
11887 break;
11888 }
11889 }
11890
11891 /* Stop if there is no BRANCH_PREFIX. */
11892 if (!align_branch_prefix_size)
11893 return;
11894
11895 /* Scan for BRANCH_PREFIX. */
11896 for (; fragP != NULL; fragP = fragP->fr_next)
11897 {
11898 if (fragP->fr_type != rs_machine_dependent
11899 || (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
11900 != BRANCH_PREFIX))
11901 continue;
11902
11903 /* Count all BRANCH_PREFIX frags before BRANCH_PADDING and
11904 COND_JUMP_PREFIX. */
11905 max_prefix_length = 0;
11906 for (next_fragP = fragP;
11907 next_fragP != NULL;
11908 next_fragP = next_fragP->fr_next)
11909 {
11910 if (next_fragP->fr_type == rs_fill)
11911 /* Skip rs_fill frags. */
11912 continue;
11913 else if (next_fragP->fr_type != rs_machine_dependent)
11914 /* Stop for all other frags. */
11915 break;
11916
11917 /* rs_machine_dependent frags. */
11918 if (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11919 == BRANCH_PREFIX)
11920 {
11921 /* Count BRANCH_PREFIX frags. */
11922 if (max_prefix_length >= MAX_FUSED_JCC_PADDING_SIZE)
11923 {
11924 max_prefix_length = MAX_FUSED_JCC_PADDING_SIZE;
11925 frag_wane (next_fragP);
11926 }
11927 else
11928 max_prefix_length
11929 += next_fragP->tc_frag_data.max_bytes;
11930 }
11931 else if ((TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11932 == BRANCH_PADDING)
11933 || (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11934 == FUSED_JCC_PADDING))
11935 {
11936 /* Stop at BRANCH_PADDING and FUSED_JCC_PADDING. */
11937 fragP->tc_frag_data.u.padding_fragP = next_fragP;
11938 break;
11939 }
11940 else
11941 /* Stop for other rs_machine_dependent frags. */
11942 break;
11943 }
11944
11945 fragP->tc_frag_data.max_prefix_length = max_prefix_length;
11946
11947 /* Skip to the next frag. */
11948 fragP = next_fragP;
11949 }
11950}
11951
11952/* Compute padding size for
11953
11954 FUSED_JCC_PADDING
11955 CMP like instruction
11956 BRANCH_PADDING
11957 COND_JUMP/UNCOND_JUMP
11958
11959 or
11960
11961 BRANCH_PADDING
11962 COND_JUMP/UNCOND_JUMP
11963 */
11964
11965static int
11966i386_branch_padding_size (fragS *fragP, offsetT address)
11967{
11968 unsigned int offset, size, padding_size;
11969 fragS *branch_fragP = fragP->tc_frag_data.u.branch_fragP;
11970
11971 /* The start address of the BRANCH_PADDING or FUSED_JCC_PADDING frag. */
11972 if (!address)
11973 address = fragP->fr_address;
11974 address += fragP->fr_fix;
11975
11976 /* CMP like instrunction size. */
11977 size = fragP->tc_frag_data.cmp_size;
11978
11979 /* The base size of the branch frag. */
11980 size += branch_fragP->fr_fix;
11981
11982 /* Add opcode and displacement bytes for the rs_machine_dependent
11983 branch frag. */
11984 if (branch_fragP->fr_type == rs_machine_dependent)
11985 size += md_relax_table[branch_fragP->fr_subtype].rlx_length;
11986
11987 /* Check if branch is within boundary and doesn't end at the last
11988 byte. */
11989 offset = address & ((1U << align_branch_power) - 1);
11990 if ((offset + size) >= (1U << align_branch_power))
11991 /* Padding needed to avoid crossing boundary. */
11992 padding_size = (1U << align_branch_power) - offset;
11993 else
11994 /* No padding needed. */
11995 padding_size = 0;
11996
11997 /* The return value may be saved in tc_frag_data.length which is
11998 unsigned byte. */
11999 if (!fits_in_unsigned_byte (padding_size))
12000 abort ();
12001
12002 return padding_size;
12003}
12004
12005/* i386_generic_table_relax_frag()
12006
12007 Handle BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING frags to
12008 grow/shrink padding to align branch frags. Hand others to
12009 relax_frag(). */
12010
12011long
12012i386_generic_table_relax_frag (segT segment, fragS *fragP, long stretch)
12013{
12014 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
12015 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
12016 {
12017 long padding_size = i386_branch_padding_size (fragP, 0);
12018 long grow = padding_size - fragP->tc_frag_data.length;
12019
12020 /* When the BRANCH_PREFIX frag is used, the computed address
12021 must match the actual address and there should be no padding. */
12022 if (fragP->tc_frag_data.padding_address
12023 && (fragP->tc_frag_data.padding_address != fragP->fr_address
12024 || padding_size))
12025 abort ();
12026
12027 /* Update the padding size. */
12028 if (grow)
12029 fragP->tc_frag_data.length = padding_size;
12030
12031 return grow;
12032 }
12033 else if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
12034 {
12035 fragS *padding_fragP, *next_fragP;
12036 long padding_size, left_size, last_size;
12037
12038 padding_fragP = fragP->tc_frag_data.u.padding_fragP;
12039 if (!padding_fragP)
12040 /* Use the padding set by the leading BRANCH_PREFIX frag. */
12041 return (fragP->tc_frag_data.length
12042 - fragP->tc_frag_data.last_length);
12043
12044 /* Compute the relative address of the padding frag in the very
12045 first time where the BRANCH_PREFIX frag sizes are zero. */
12046 if (!fragP->tc_frag_data.padding_address)
12047 fragP->tc_frag_data.padding_address
12048 = padding_fragP->fr_address - (fragP->fr_address - stretch);
12049
12050 /* First update the last length from the previous interation. */
12051 left_size = fragP->tc_frag_data.prefix_length;
12052 for (next_fragP = fragP;
12053 next_fragP != padding_fragP;
12054 next_fragP = next_fragP->fr_next)
12055 if (next_fragP->fr_type == rs_machine_dependent
12056 && (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
12057 == BRANCH_PREFIX))
12058 {
12059 if (left_size)
12060 {
12061 int max = next_fragP->tc_frag_data.max_bytes;
12062 if (max)
12063 {
12064 int size;
12065 if (max > left_size)
12066 size = left_size;
12067 else
12068 size = max;
12069 left_size -= size;
12070 next_fragP->tc_frag_data.last_length = size;
12071 }
12072 }
12073 else
12074 next_fragP->tc_frag_data.last_length = 0;
12075 }
12076
12077 /* Check the padding size for the padding frag. */
12078 padding_size = i386_branch_padding_size
12079 (padding_fragP, (fragP->fr_address
12080 + fragP->tc_frag_data.padding_address));
12081
12082 last_size = fragP->tc_frag_data.prefix_length;
12083 /* Check if there is change from the last interation. */
12084 if (padding_size == last_size)
12085 {
12086 /* Update the expected address of the padding frag. */
12087 padding_fragP->tc_frag_data.padding_address
12088 = (fragP->fr_address + padding_size
12089 + fragP->tc_frag_data.padding_address);
12090 return 0;
12091 }
12092
12093 if (padding_size > fragP->tc_frag_data.max_prefix_length)
12094 {
12095 /* No padding if there is no sufficient room. Clear the
12096 expected address of the padding frag. */
12097 padding_fragP->tc_frag_data.padding_address = 0;
12098 padding_size = 0;
12099 }
12100 else
12101 /* Store the expected address of the padding frag. */
12102 padding_fragP->tc_frag_data.padding_address
12103 = (fragP->fr_address + padding_size
12104 + fragP->tc_frag_data.padding_address);
12105
12106 fragP->tc_frag_data.prefix_length = padding_size;
12107
12108 /* Update the length for the current interation. */
12109 left_size = padding_size;
12110 for (next_fragP = fragP;
12111 next_fragP != padding_fragP;
12112 next_fragP = next_fragP->fr_next)
12113 if (next_fragP->fr_type == rs_machine_dependent
12114 && (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
12115 == BRANCH_PREFIX))
12116 {
12117 if (left_size)
12118 {
12119 int max = next_fragP->tc_frag_data.max_bytes;
12120 if (max)
12121 {
12122 int size;
12123 if (max > left_size)
12124 size = left_size;
12125 else
12126 size = max;
12127 left_size -= size;
12128 next_fragP->tc_frag_data.length = size;
12129 }
12130 }
12131 else
12132 next_fragP->tc_frag_data.length = 0;
12133 }
12134
12135 return (fragP->tc_frag_data.length
12136 - fragP->tc_frag_data.last_length);
12137 }
12138 return relax_frag (segment, fragP, stretch);
12139}
12140
ee7fcc42
AM
12141/* md_estimate_size_before_relax()
12142
12143 Called just before relax() for rs_machine_dependent frags. The x86
12144 assembler uses these frags to handle variable size jump
12145 instructions.
12146
12147 Any symbol that is now undefined will not become defined.
12148 Return the correct fr_subtype in the frag.
12149 Return the initial "guess for variable size of frag" to caller.
12150 The guess is actually the growth beyond the fixed part. Whatever
12151 we do to grow the fixed or variable part contributes to our
12152 returned value. */
12153
252b5132 12154int
7016a5d5 12155md_estimate_size_before_relax (fragS *fragP, segT segment)
252b5132 12156{
e379e5f3
L
12157 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
12158 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX
12159 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
12160 {
12161 i386_classify_machine_dependent_frag (fragP);
12162 return fragP->tc_frag_data.length;
12163 }
12164
252b5132 12165 /* We've already got fragP->fr_subtype right; all we have to do is
b98ef147
AM
12166 check for un-relaxable symbols. On an ELF system, we can't relax
12167 an externally visible symbol, because it may be overridden by a
12168 shared library. */
12169 if (S_GET_SEGMENT (fragP->fr_symbol) != segment
6d249963 12170#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 12171 || (IS_ELF
8dcea932
L
12172 && !elf_symbol_resolved_in_segment_p (fragP->fr_symbol,
12173 fragP->fr_var))
fbeb56a4
DK
12174#endif
12175#if defined (OBJ_COFF) && defined (TE_PE)
7ab9ffdd 12176 || (OUTPUT_FLAVOR == bfd_target_coff_flavour
fbeb56a4 12177 && S_IS_WEAK (fragP->fr_symbol))
b98ef147
AM
12178#endif
12179 )
252b5132 12180 {
b98ef147
AM
12181 /* Symbol is undefined in this segment, or we need to keep a
12182 reloc so that weak symbols can be overridden. */
12183 int size = (fragP->fr_subtype & CODE16) ? 2 : 4;
f86103b7 12184 enum bfd_reloc_code_real reloc_type;
ee7fcc42
AM
12185 unsigned char *opcode;
12186 int old_fr_fix;
eb19308f 12187 fixS *fixP = NULL;
f6af82bd 12188
ee7fcc42 12189 if (fragP->fr_var != NO_RELOC)
1e9cc1c2 12190 reloc_type = (enum bfd_reloc_code_real) fragP->fr_var;
b98ef147 12191 else if (size == 2)
f6af82bd 12192 reloc_type = BFD_RELOC_16_PCREL;
bd7ab16b
L
12193#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
12194 else if (need_plt32_p (fragP->fr_symbol))
12195 reloc_type = BFD_RELOC_X86_64_PLT32;
12196#endif
f6af82bd
AM
12197 else
12198 reloc_type = BFD_RELOC_32_PCREL;
252b5132 12199
ee7fcc42
AM
12200 old_fr_fix = fragP->fr_fix;
12201 opcode = (unsigned char *) fragP->fr_opcode;
12202
fddf5b5b 12203 switch (TYPE_FROM_RELAX_STATE (fragP->fr_subtype))
252b5132 12204 {
fddf5b5b
AM
12205 case UNCOND_JUMP:
12206 /* Make jmp (0xeb) a (d)word displacement jump. */
47926f60 12207 opcode[0] = 0xe9;
252b5132 12208 fragP->fr_fix += size;
eb19308f
JB
12209 fixP = fix_new (fragP, old_fr_fix, size,
12210 fragP->fr_symbol,
12211 fragP->fr_offset, 1,
12212 reloc_type);
252b5132
RH
12213 break;
12214
fddf5b5b 12215 case COND_JUMP86:
412167cb
AM
12216 if (size == 2
12217 && (!no_cond_jump_promotion || fragP->fr_var != NO_RELOC))
fddf5b5b
AM
12218 {
12219 /* Negate the condition, and branch past an
12220 unconditional jump. */
12221 opcode[0] ^= 1;
12222 opcode[1] = 3;
12223 /* Insert an unconditional jump. */
12224 opcode[2] = 0xe9;
12225 /* We added two extra opcode bytes, and have a two byte
12226 offset. */
12227 fragP->fr_fix += 2 + 2;
062cd5e7
AS
12228 fix_new (fragP, old_fr_fix + 2, 2,
12229 fragP->fr_symbol,
12230 fragP->fr_offset, 1,
12231 reloc_type);
fddf5b5b
AM
12232 break;
12233 }
12234 /* Fall through. */
12235
12236 case COND_JUMP:
412167cb
AM
12237 if (no_cond_jump_promotion && fragP->fr_var == NO_RELOC)
12238 {
12239 fragP->fr_fix += 1;
3e02c1cc
AM
12240 fixP = fix_new (fragP, old_fr_fix, 1,
12241 fragP->fr_symbol,
12242 fragP->fr_offset, 1,
12243 BFD_RELOC_8_PCREL);
12244 fixP->fx_signed = 1;
412167cb
AM
12245 break;
12246 }
93c2a809 12247
24eab124 12248 /* This changes the byte-displacement jump 0x7N
fddf5b5b 12249 to the (d)word-displacement jump 0x0f,0x8N. */
252b5132 12250 opcode[1] = opcode[0] + 0x10;
f6af82bd 12251 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
47926f60
KH
12252 /* We've added an opcode byte. */
12253 fragP->fr_fix += 1 + size;
eb19308f
JB
12254 fixP = fix_new (fragP, old_fr_fix + 1, size,
12255 fragP->fr_symbol,
12256 fragP->fr_offset, 1,
12257 reloc_type);
252b5132 12258 break;
fddf5b5b
AM
12259
12260 default:
12261 BAD_CASE (fragP->fr_subtype);
12262 break;
252b5132 12263 }
eb19308f
JB
12264
12265 /* All jumps handled here are signed, but don't unconditionally use a
12266 signed limit check for 32 and 16 bit jumps as we want to allow wrap
12267 around at 4G (outside of 64-bit mode) and 64k. */
12268 if (size == 4 && flag_code == CODE_64BIT)
12269 fixP->fx_signed = 1;
12270
252b5132 12271 frag_wane (fragP);
ee7fcc42 12272 return fragP->fr_fix - old_fr_fix;
252b5132 12273 }
93c2a809 12274
93c2a809
AM
12275 /* Guess size depending on current relax state. Initially the relax
12276 state will correspond to a short jump and we return 1, because
12277 the variable part of the frag (the branch offset) is one byte
12278 long. However, we can relax a section more than once and in that
12279 case we must either set fr_subtype back to the unrelaxed state,
12280 or return the value for the appropriate branch. */
12281 return md_relax_table[fragP->fr_subtype].rlx_length;
ee7fcc42
AM
12282}
12283
47926f60
KH
12284/* Called after relax() is finished.
12285
12286 In: Address of frag.
12287 fr_type == rs_machine_dependent.
12288 fr_subtype is what the address relaxed to.
12289
12290 Out: Any fixSs and constants are set up.
12291 Caller will turn frag into a ".space 0". */
12292
252b5132 12293void
7016a5d5
TG
12294md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT sec ATTRIBUTE_UNUSED,
12295 fragS *fragP)
252b5132 12296{
29b0f896 12297 unsigned char *opcode;
252b5132 12298 unsigned char *where_to_put_displacement = NULL;
847f7ad4
AM
12299 offsetT target_address;
12300 offsetT opcode_address;
252b5132 12301 unsigned int extension = 0;
847f7ad4 12302 offsetT displacement_from_opcode_start;
252b5132 12303
e379e5f3
L
12304 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
12305 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING
12306 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
12307 {
12308 /* Generate nop padding. */
12309 unsigned int size = fragP->tc_frag_data.length;
12310 if (size)
12311 {
12312 if (size > fragP->tc_frag_data.max_bytes)
12313 abort ();
12314
12315 if (flag_debug)
12316 {
12317 const char *msg;
12318 const char *branch = "branch";
12319 const char *prefix = "";
12320 fragS *padding_fragP;
12321 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
12322 == BRANCH_PREFIX)
12323 {
12324 padding_fragP = fragP->tc_frag_data.u.padding_fragP;
12325 switch (fragP->tc_frag_data.default_prefix)
12326 {
12327 default:
12328 abort ();
12329 break;
12330 case CS_PREFIX_OPCODE:
12331 prefix = " cs";
12332 break;
12333 case DS_PREFIX_OPCODE:
12334 prefix = " ds";
12335 break;
12336 case ES_PREFIX_OPCODE:
12337 prefix = " es";
12338 break;
12339 case FS_PREFIX_OPCODE:
12340 prefix = " fs";
12341 break;
12342 case GS_PREFIX_OPCODE:
12343 prefix = " gs";
12344 break;
12345 case SS_PREFIX_OPCODE:
12346 prefix = " ss";
12347 break;
12348 }
12349 if (padding_fragP)
12350 msg = _("%s:%u: add %d%s at 0x%llx to align "
12351 "%s within %d-byte boundary\n");
12352 else
12353 msg = _("%s:%u: add additional %d%s at 0x%llx to "
12354 "align %s within %d-byte boundary\n");
12355 }
12356 else
12357 {
12358 padding_fragP = fragP;
12359 msg = _("%s:%u: add %d%s-byte nop at 0x%llx to align "
12360 "%s within %d-byte boundary\n");
12361 }
12362
12363 if (padding_fragP)
12364 switch (padding_fragP->tc_frag_data.branch_type)
12365 {
12366 case align_branch_jcc:
12367 branch = "jcc";
12368 break;
12369 case align_branch_fused:
12370 branch = "fused jcc";
12371 break;
12372 case align_branch_jmp:
12373 branch = "jmp";
12374 break;
12375 case align_branch_call:
12376 branch = "call";
12377 break;
12378 case align_branch_indirect:
12379 branch = "indiret branch";
12380 break;
12381 case align_branch_ret:
12382 branch = "ret";
12383 break;
12384 default:
12385 break;
12386 }
12387
12388 fprintf (stdout, msg,
12389 fragP->fr_file, fragP->fr_line, size, prefix,
12390 (long long) fragP->fr_address, branch,
12391 1 << align_branch_power);
12392 }
12393 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
12394 memset (fragP->fr_opcode,
12395 fragP->tc_frag_data.default_prefix, size);
12396 else
12397 i386_generate_nops (fragP, (char *) fragP->fr_opcode,
12398 size, 0);
12399 fragP->fr_fix += size;
12400 }
12401 return;
12402 }
12403
252b5132
RH
12404 opcode = (unsigned char *) fragP->fr_opcode;
12405
47926f60 12406 /* Address we want to reach in file space. */
252b5132 12407 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
252b5132 12408
47926f60 12409 /* Address opcode resides at in file space. */
252b5132
RH
12410 opcode_address = fragP->fr_address + fragP->fr_fix;
12411
47926f60 12412 /* Displacement from opcode start to fill into instruction. */
252b5132
RH
12413 displacement_from_opcode_start = target_address - opcode_address;
12414
fddf5b5b 12415 if ((fragP->fr_subtype & BIG) == 0)
252b5132 12416 {
47926f60
KH
12417 /* Don't have to change opcode. */
12418 extension = 1; /* 1 opcode + 1 displacement */
252b5132 12419 where_to_put_displacement = &opcode[1];
fddf5b5b
AM
12420 }
12421 else
12422 {
12423 if (no_cond_jump_promotion
12424 && TYPE_FROM_RELAX_STATE (fragP->fr_subtype) != UNCOND_JUMP)
4eed87de
AM
12425 as_warn_where (fragP->fr_file, fragP->fr_line,
12426 _("long jump required"));
252b5132 12427
fddf5b5b
AM
12428 switch (fragP->fr_subtype)
12429 {
12430 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
12431 extension = 4; /* 1 opcode + 4 displacement */
12432 opcode[0] = 0xe9;
12433 where_to_put_displacement = &opcode[1];
12434 break;
252b5132 12435
fddf5b5b
AM
12436 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
12437 extension = 2; /* 1 opcode + 2 displacement */
12438 opcode[0] = 0xe9;
12439 where_to_put_displacement = &opcode[1];
12440 break;
252b5132 12441
fddf5b5b
AM
12442 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
12443 case ENCODE_RELAX_STATE (COND_JUMP86, BIG):
12444 extension = 5; /* 2 opcode + 4 displacement */
12445 opcode[1] = opcode[0] + 0x10;
12446 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
12447 where_to_put_displacement = &opcode[2];
12448 break;
252b5132 12449
fddf5b5b
AM
12450 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
12451 extension = 3; /* 2 opcode + 2 displacement */
12452 opcode[1] = opcode[0] + 0x10;
12453 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
12454 where_to_put_displacement = &opcode[2];
12455 break;
252b5132 12456
fddf5b5b
AM
12457 case ENCODE_RELAX_STATE (COND_JUMP86, BIG16):
12458 extension = 4;
12459 opcode[0] ^= 1;
12460 opcode[1] = 3;
12461 opcode[2] = 0xe9;
12462 where_to_put_displacement = &opcode[3];
12463 break;
12464
12465 default:
12466 BAD_CASE (fragP->fr_subtype);
12467 break;
12468 }
252b5132 12469 }
fddf5b5b 12470
7b81dfbb
AJ
12471 /* If size if less then four we are sure that the operand fits,
12472 but if it's 4, then it could be that the displacement is larger
12473 then -/+ 2GB. */
12474 if (DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype) == 4
12475 && object_64bit
12476 && ((addressT) (displacement_from_opcode_start - extension
4eed87de
AM
12477 + ((addressT) 1 << 31))
12478 > (((addressT) 2 << 31) - 1)))
7b81dfbb
AJ
12479 {
12480 as_bad_where (fragP->fr_file, fragP->fr_line,
12481 _("jump target out of range"));
12482 /* Make us emit 0. */
12483 displacement_from_opcode_start = extension;
12484 }
47926f60 12485 /* Now put displacement after opcode. */
252b5132
RH
12486 md_number_to_chars ((char *) where_to_put_displacement,
12487 (valueT) (displacement_from_opcode_start - extension),
fddf5b5b 12488 DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
252b5132
RH
12489 fragP->fr_fix += extension;
12490}
12491\f
7016a5d5 12492/* Apply a fixup (fixP) to segment data, once it has been determined
252b5132
RH
12493 by our caller that we have all the info we need to fix it up.
12494
7016a5d5
TG
12495 Parameter valP is the pointer to the value of the bits.
12496
252b5132
RH
12497 On the 386, immediates, displacements, and data pointers are all in
12498 the same (little-endian) format, so we don't need to care about which
12499 we are handling. */
12500
94f592af 12501void
7016a5d5 12502md_apply_fix (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
252b5132 12503{
94f592af 12504 char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
c6682705 12505 valueT value = *valP;
252b5132 12506
f86103b7 12507#if !defined (TE_Mach)
93382f6d
AM
12508 if (fixP->fx_pcrel)
12509 {
12510 switch (fixP->fx_r_type)
12511 {
5865bb77
ILT
12512 default:
12513 break;
12514
d6ab8113
JB
12515 case BFD_RELOC_64:
12516 fixP->fx_r_type = BFD_RELOC_64_PCREL;
12517 break;
93382f6d 12518 case BFD_RELOC_32:
ae8887b5 12519 case BFD_RELOC_X86_64_32S:
93382f6d
AM
12520 fixP->fx_r_type = BFD_RELOC_32_PCREL;
12521 break;
12522 case BFD_RELOC_16:
12523 fixP->fx_r_type = BFD_RELOC_16_PCREL;
12524 break;
12525 case BFD_RELOC_8:
12526 fixP->fx_r_type = BFD_RELOC_8_PCREL;
12527 break;
12528 }
12529 }
252b5132 12530
a161fe53 12531 if (fixP->fx_addsy != NULL
31312f95 12532 && (fixP->fx_r_type == BFD_RELOC_32_PCREL
d6ab8113 12533 || fixP->fx_r_type == BFD_RELOC_64_PCREL
31312f95 12534 || fixP->fx_r_type == BFD_RELOC_16_PCREL
d258b828 12535 || fixP->fx_r_type == BFD_RELOC_8_PCREL)
31312f95 12536 && !use_rela_relocations)
252b5132 12537 {
31312f95
AM
12538 /* This is a hack. There should be a better way to handle this.
12539 This covers for the fact that bfd_install_relocation will
12540 subtract the current location (for partial_inplace, PC relative
12541 relocations); see more below. */
252b5132 12542#ifndef OBJ_AOUT
718ddfc0 12543 if (IS_ELF
252b5132
RH
12544#ifdef TE_PE
12545 || OUTPUT_FLAVOR == bfd_target_coff_flavour
12546#endif
12547 )
12548 value += fixP->fx_where + fixP->fx_frag->fr_address;
12549#endif
12550#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 12551 if (IS_ELF)
252b5132 12552 {
6539b54b 12553 segT sym_seg = S_GET_SEGMENT (fixP->fx_addsy);
2f66722d 12554
6539b54b 12555 if ((sym_seg == seg
2f66722d 12556 || (symbol_section_p (fixP->fx_addsy)
6539b54b 12557 && sym_seg != absolute_section))
af65af87 12558 && !generic_force_reloc (fixP))
2f66722d
AM
12559 {
12560 /* Yes, we add the values in twice. This is because
6539b54b
AM
12561 bfd_install_relocation subtracts them out again. I think
12562 bfd_install_relocation is broken, but I don't dare change
2f66722d
AM
12563 it. FIXME. */
12564 value += fixP->fx_where + fixP->fx_frag->fr_address;
12565 }
252b5132
RH
12566 }
12567#endif
12568#if defined (OBJ_COFF) && defined (TE_PE)
977cdf5a
NC
12569 /* For some reason, the PE format does not store a
12570 section address offset for a PC relative symbol. */
12571 if (S_GET_SEGMENT (fixP->fx_addsy) != seg
7be1c489 12572 || S_IS_WEAK (fixP->fx_addsy))
252b5132
RH
12573 value += md_pcrel_from (fixP);
12574#endif
12575 }
fbeb56a4 12576#if defined (OBJ_COFF) && defined (TE_PE)
f01c1a09
NC
12577 if (fixP->fx_addsy != NULL
12578 && S_IS_WEAK (fixP->fx_addsy)
12579 /* PR 16858: Do not modify weak function references. */
12580 && ! fixP->fx_pcrel)
fbeb56a4 12581 {
296a8689
NC
12582#if !defined (TE_PEP)
12583 /* For x86 PE weak function symbols are neither PC-relative
12584 nor do they set S_IS_FUNCTION. So the only reliable way
12585 to detect them is to check the flags of their containing
12586 section. */
12587 if (S_GET_SEGMENT (fixP->fx_addsy) != NULL
12588 && S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_CODE)
12589 ;
12590 else
12591#endif
fbeb56a4
DK
12592 value -= S_GET_VALUE (fixP->fx_addsy);
12593 }
12594#endif
252b5132
RH
12595
12596 /* Fix a few things - the dynamic linker expects certain values here,
0234cb7c 12597 and we must not disappoint it. */
252b5132 12598#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 12599 if (IS_ELF && fixP->fx_addsy)
47926f60
KH
12600 switch (fixP->fx_r_type)
12601 {
12602 case BFD_RELOC_386_PLT32:
3e73aa7c 12603 case BFD_RELOC_X86_64_PLT32:
b9519cfe
L
12604 /* Make the jump instruction point to the address of the operand.
12605 At runtime we merely add the offset to the actual PLT entry.
12606 NB: Subtract the offset size only for jump instructions. */
12607 if (fixP->fx_pcrel)
12608 value = -4;
47926f60 12609 break;
31312f95 12610
13ae64f3
JJ
12611 case BFD_RELOC_386_TLS_GD:
12612 case BFD_RELOC_386_TLS_LDM:
13ae64f3 12613 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
12614 case BFD_RELOC_386_TLS_IE:
12615 case BFD_RELOC_386_TLS_GOTIE:
67a4f2b7 12616 case BFD_RELOC_386_TLS_GOTDESC:
bffbf940
JJ
12617 case BFD_RELOC_X86_64_TLSGD:
12618 case BFD_RELOC_X86_64_TLSLD:
12619 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7 12620 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
00f7efb6
JJ
12621 value = 0; /* Fully resolved at runtime. No addend. */
12622 /* Fallthrough */
12623 case BFD_RELOC_386_TLS_LE:
12624 case BFD_RELOC_386_TLS_LDO_32:
12625 case BFD_RELOC_386_TLS_LE_32:
12626 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 12627 case BFD_RELOC_X86_64_DTPOFF64:
00f7efb6 12628 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113 12629 case BFD_RELOC_X86_64_TPOFF64:
00f7efb6
JJ
12630 S_SET_THREAD_LOCAL (fixP->fx_addsy);
12631 break;
12632
67a4f2b7
AO
12633 case BFD_RELOC_386_TLS_DESC_CALL:
12634 case BFD_RELOC_X86_64_TLSDESC_CALL:
12635 value = 0; /* Fully resolved at runtime. No addend. */
12636 S_SET_THREAD_LOCAL (fixP->fx_addsy);
12637 fixP->fx_done = 0;
12638 return;
12639
47926f60
KH
12640 case BFD_RELOC_VTABLE_INHERIT:
12641 case BFD_RELOC_VTABLE_ENTRY:
12642 fixP->fx_done = 0;
94f592af 12643 return;
47926f60
KH
12644
12645 default:
12646 break;
12647 }
12648#endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
a442cac5
JB
12649
12650 /* If not 64bit, massage value, to account for wraparound when !BFD64. */
12651 if (!object_64bit)
12652 value = extend_to_32bit_address (value);
12653
c6682705 12654 *valP = value;
f86103b7 12655#endif /* !defined (TE_Mach) */
3e73aa7c 12656
3e73aa7c 12657 /* Are we finished with this relocation now? */
c6682705 12658 if (fixP->fx_addsy == NULL)
b8188555
JB
12659 {
12660 fixP->fx_done = 1;
12661 switch (fixP->fx_r_type)
12662 {
12663 case BFD_RELOC_X86_64_32S:
12664 fixP->fx_signed = 1;
12665 break;
12666
12667 default:
12668 break;
12669 }
12670 }
fbeb56a4
DK
12671#if defined (OBJ_COFF) && defined (TE_PE)
12672 else if (fixP->fx_addsy != NULL && S_IS_WEAK (fixP->fx_addsy))
12673 {
12674 fixP->fx_done = 0;
12675 /* Remember value for tc_gen_reloc. */
12676 fixP->fx_addnumber = value;
12677 /* Clear out the frag for now. */
12678 value = 0;
12679 }
12680#endif
3e73aa7c
JH
12681 else if (use_rela_relocations)
12682 {
12683 fixP->fx_no_overflow = 1;
062cd5e7
AS
12684 /* Remember value for tc_gen_reloc. */
12685 fixP->fx_addnumber = value;
3e73aa7c
JH
12686 value = 0;
12687 }
f86103b7 12688
94f592af 12689 md_number_to_chars (p, value, fixP->fx_size);
252b5132 12690}
252b5132 12691\f
6d4af3c2 12692const char *
499ac353 12693md_atof (int type, char *litP, int *sizeP)
252b5132 12694{
499ac353
NC
12695 /* This outputs the LITTLENUMs in REVERSE order;
12696 in accord with the bigendian 386. */
5b7c81bd 12697 return ieee_md_atof (type, litP, sizeP, false);
252b5132
RH
12698}
12699\f
2d545b82 12700static char output_invalid_buf[sizeof (unsigned char) * 2 + 6];
252b5132 12701
252b5132 12702static char *
e3bb37b5 12703output_invalid (int c)
252b5132 12704{
3882b010 12705 if (ISPRINT (c))
f9f21a03
L
12706 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
12707 "'%c'", c);
252b5132 12708 else
f9f21a03 12709 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
2d545b82 12710 "(0x%x)", (unsigned char) c);
252b5132
RH
12711 return output_invalid_buf;
12712}
12713
8a6fb3f9
JB
12714/* Verify that @r can be used in the current context. */
12715
5b7c81bd 12716static bool check_register (const reg_entry *r)
8a6fb3f9
JB
12717{
12718 if (allow_pseudo_reg)
5b7c81bd 12719 return true;
8a6fb3f9
JB
12720
12721 if (operand_type_all_zero (&r->reg_type))
5b7c81bd 12722 return false;
8a6fb3f9
JB
12723
12724 if ((r->reg_type.bitfield.dword
12725 || (r->reg_type.bitfield.class == SReg && r->reg_num > 3)
12726 || r->reg_type.bitfield.class == RegCR
22e00a3f 12727 || r->reg_type.bitfield.class == RegDR)
8a6fb3f9 12728 && !cpu_arch_flags.bitfield.cpui386)
5b7c81bd 12729 return false;
8a6fb3f9 12730
22e00a3f
JB
12731 if (r->reg_type.bitfield.class == RegTR
12732 && (flag_code == CODE_64BIT
12733 || !cpu_arch_flags.bitfield.cpui386
12734 || cpu_arch_isa_flags.bitfield.cpui586
12735 || cpu_arch_isa_flags.bitfield.cpui686))
5b7c81bd 12736 return false;
22e00a3f 12737
8a6fb3f9 12738 if (r->reg_type.bitfield.class == RegMMX && !cpu_arch_flags.bitfield.cpummx)
5b7c81bd 12739 return false;
8a6fb3f9
JB
12740
12741 if (!cpu_arch_flags.bitfield.cpuavx512f)
12742 {
12743 if (r->reg_type.bitfield.zmmword
12744 || r->reg_type.bitfield.class == RegMask)
5b7c81bd 12745 return false;
8a6fb3f9
JB
12746
12747 if (!cpu_arch_flags.bitfield.cpuavx)
12748 {
12749 if (r->reg_type.bitfield.ymmword)
5b7c81bd 12750 return false;
8a6fb3f9
JB
12751
12752 if (!cpu_arch_flags.bitfield.cpusse && r->reg_type.bitfield.xmmword)
5b7c81bd 12753 return false;
8a6fb3f9
JB
12754 }
12755 }
12756
260cd341
LC
12757 if (r->reg_type.bitfield.tmmword
12758 && (!cpu_arch_flags.bitfield.cpuamx_tile
12759 || flag_code != CODE_64BIT))
5b7c81bd 12760 return false;
260cd341 12761
8a6fb3f9 12762 if (r->reg_type.bitfield.class == RegBND && !cpu_arch_flags.bitfield.cpumpx)
5b7c81bd 12763 return false;
8a6fb3f9
JB
12764
12765 /* Don't allow fake index register unless allow_index_reg isn't 0. */
12766 if (!allow_index_reg && r->reg_num == RegIZ)
5b7c81bd 12767 return false;
8a6fb3f9
JB
12768
12769 /* Upper 16 vector registers are only available with VREX in 64bit
12770 mode, and require EVEX encoding. */
12771 if (r->reg_flags & RegVRex)
12772 {
12773 if (!cpu_arch_flags.bitfield.cpuavx512f
12774 || flag_code != CODE_64BIT)
5b7c81bd 12775 return false;
8a6fb3f9 12776
da4977e0
JB
12777 if (i.vec_encoding == vex_encoding_default)
12778 i.vec_encoding = vex_encoding_evex;
12779 else if (i.vec_encoding != vex_encoding_evex)
12780 i.vec_encoding = vex_encoding_error;
8a6fb3f9
JB
12781 }
12782
12783 if (((r->reg_flags & (RegRex64 | RegRex)) || r->reg_type.bitfield.qword)
12784 && (!cpu_arch_flags.bitfield.cpulm || r->reg_type.bitfield.class != RegCR)
12785 && flag_code != CODE_64BIT)
5b7c81bd 12786 return false;
8a6fb3f9
JB
12787
12788 if (r->reg_type.bitfield.class == SReg && r->reg_num == RegFlat
12789 && !intel_syntax)
5b7c81bd 12790 return false;
8a6fb3f9 12791
5b7c81bd 12792 return true;
8a6fb3f9
JB
12793}
12794
af6bdddf 12795/* REG_STRING starts *before* REGISTER_PREFIX. */
252b5132
RH
12796
12797static const reg_entry *
4d1bb795 12798parse_real_register (char *reg_string, char **end_op)
252b5132 12799{
af6bdddf
AM
12800 char *s = reg_string;
12801 char *p;
252b5132
RH
12802 char reg_name_given[MAX_REG_NAME_SIZE + 1];
12803 const reg_entry *r;
12804
12805 /* Skip possible REGISTER_PREFIX and possible whitespace. */
12806 if (*s == REGISTER_PREFIX)
12807 ++s;
12808
12809 if (is_space_char (*s))
12810 ++s;
12811
12812 p = reg_name_given;
af6bdddf 12813 while ((*p++ = register_chars[(unsigned char) *s]) != '\0')
252b5132
RH
12814 {
12815 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
af6bdddf
AM
12816 return (const reg_entry *) NULL;
12817 s++;
252b5132
RH
12818 }
12819
6588847e
DN
12820 /* For naked regs, make sure that we are not dealing with an identifier.
12821 This prevents confusing an identifier like `eax_var' with register
12822 `eax'. */
12823 if (allow_naked_reg && identifier_chars[(unsigned char) *s])
12824 return (const reg_entry *) NULL;
12825
af6bdddf 12826 *end_op = s;
252b5132 12827
629310ab 12828 r = (const reg_entry *) str_hash_find (reg_hash, reg_name_given);
252b5132 12829
5f47d35b 12830 /* Handle floating point regs, allowing spaces in the (i) part. */
6288d05f 12831 if (r == reg_st0)
5f47d35b 12832 {
0e0eea78
JB
12833 if (!cpu_arch_flags.bitfield.cpu8087
12834 && !cpu_arch_flags.bitfield.cpu287
af32b722
JB
12835 && !cpu_arch_flags.bitfield.cpu387
12836 && !allow_pseudo_reg)
0e0eea78
JB
12837 return (const reg_entry *) NULL;
12838
5f47d35b
AM
12839 if (is_space_char (*s))
12840 ++s;
12841 if (*s == '(')
12842 {
af6bdddf 12843 ++s;
5f47d35b
AM
12844 if (is_space_char (*s))
12845 ++s;
12846 if (*s >= '0' && *s <= '7')
12847 {
db557034 12848 int fpr = *s - '0';
af6bdddf 12849 ++s;
5f47d35b
AM
12850 if (is_space_char (*s))
12851 ++s;
12852 if (*s == ')')
12853 {
12854 *end_op = s + 1;
6288d05f 12855 know (r[fpr].reg_num == fpr);
db557034 12856 return r + fpr;
5f47d35b 12857 }
5f47d35b 12858 }
47926f60 12859 /* We have "%st(" then garbage. */
5f47d35b
AM
12860 return (const reg_entry *) NULL;
12861 }
12862 }
12863
8a6fb3f9 12864 return r && check_register (r) ? r : NULL;
252b5132 12865}
4d1bb795
JB
12866
12867/* REG_STRING starts *before* REGISTER_PREFIX. */
12868
12869static const reg_entry *
12870parse_register (char *reg_string, char **end_op)
12871{
12872 const reg_entry *r;
12873
12874 if (*reg_string == REGISTER_PREFIX || allow_naked_reg)
12875 r = parse_real_register (reg_string, end_op);
12876 else
12877 r = NULL;
12878 if (!r)
12879 {
12880 char *save = input_line_pointer;
12881 char c;
12882 symbolS *symbolP;
12883
12884 input_line_pointer = reg_string;
d02603dc 12885 c = get_symbol_name (&reg_string);
4d1bb795
JB
12886 symbolP = symbol_find (reg_string);
12887 if (symbolP && S_GET_SEGMENT (symbolP) == reg_section)
12888 {
12889 const expressionS *e = symbol_get_value_expression (symbolP);
12890
0398aac5 12891 know (e->X_op == O_register);
4eed87de 12892 know (e->X_add_number >= 0
c3fe08fa 12893 && (valueT) e->X_add_number < i386_regtab_size);
4d1bb795 12894 r = i386_regtab + e->X_add_number;
8a6fb3f9
JB
12895 if (!check_register (r))
12896 {
12897 as_bad (_("register '%s%s' cannot be used here"),
12898 register_prefix, r->reg_name);
12899 r = &bad_reg;
12900 }
4d1bb795
JB
12901 *end_op = input_line_pointer;
12902 }
12903 *input_line_pointer = c;
12904 input_line_pointer = save;
12905 }
12906 return r;
12907}
12908
12909int
12910i386_parse_name (char *name, expressionS *e, char *nextcharP)
12911{
12912 const reg_entry *r;
12913 char *end = input_line_pointer;
12914
12915 *end = *nextcharP;
12916 r = parse_register (name, &input_line_pointer);
12917 if (r && end <= input_line_pointer)
12918 {
12919 *nextcharP = *input_line_pointer;
12920 *input_line_pointer = 0;
8a6fb3f9
JB
12921 if (r != &bad_reg)
12922 {
12923 e->X_op = O_register;
12924 e->X_add_number = r - i386_regtab;
12925 }
12926 else
12927 e->X_op = O_illegal;
4d1bb795
JB
12928 return 1;
12929 }
12930 input_line_pointer = end;
12931 *end = 0;
ee86248c 12932 return intel_syntax ? i386_intel_parse_name (name, e) : 0;
4d1bb795
JB
12933}
12934
12935void
12936md_operand (expressionS *e)
12937{
ee86248c
JB
12938 char *end;
12939 const reg_entry *r;
4d1bb795 12940
ee86248c
JB
12941 switch (*input_line_pointer)
12942 {
12943 case REGISTER_PREFIX:
12944 r = parse_real_register (input_line_pointer, &end);
4d1bb795
JB
12945 if (r)
12946 {
12947 e->X_op = O_register;
12948 e->X_add_number = r - i386_regtab;
12949 input_line_pointer = end;
12950 }
ee86248c
JB
12951 break;
12952
12953 case '[':
9c2799c2 12954 gas_assert (intel_syntax);
ee86248c
JB
12955 end = input_line_pointer++;
12956 expression (e);
12957 if (*input_line_pointer == ']')
12958 {
12959 ++input_line_pointer;
12960 e->X_op_symbol = make_expr_symbol (e);
12961 e->X_add_symbol = NULL;
12962 e->X_add_number = 0;
12963 e->X_op = O_index;
12964 }
12965 else
12966 {
12967 e->X_op = O_absent;
12968 input_line_pointer = end;
12969 }
12970 break;
4d1bb795
JB
12971 }
12972}
12973
252b5132 12974\f
4cc782b5 12975#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
b6f8c7c4 12976const char *md_shortopts = "kVQ:sqnO::";
252b5132 12977#else
b6f8c7c4 12978const char *md_shortopts = "qnO::";
252b5132 12979#endif
6e0b89ee 12980
3e73aa7c 12981#define OPTION_32 (OPTION_MD_BASE + 0)
b3b91714
AM
12982#define OPTION_64 (OPTION_MD_BASE + 1)
12983#define OPTION_DIVIDE (OPTION_MD_BASE + 2)
9103f4f4
L
12984#define OPTION_MARCH (OPTION_MD_BASE + 3)
12985#define OPTION_MTUNE (OPTION_MD_BASE + 4)
1efbbeb4
L
12986#define OPTION_MMNEMONIC (OPTION_MD_BASE + 5)
12987#define OPTION_MSYNTAX (OPTION_MD_BASE + 6)
12988#define OPTION_MINDEX_REG (OPTION_MD_BASE + 7)
12989#define OPTION_MNAKED_REG (OPTION_MD_BASE + 8)
bd5dea88 12990#define OPTION_MRELAX_RELOCATIONS (OPTION_MD_BASE + 9)
c0f3af97 12991#define OPTION_MSSE2AVX (OPTION_MD_BASE + 10)
daf50ae7 12992#define OPTION_MSSE_CHECK (OPTION_MD_BASE + 11)
7bab8ab5
JB
12993#define OPTION_MOPERAND_CHECK (OPTION_MD_BASE + 12)
12994#define OPTION_MAVXSCALAR (OPTION_MD_BASE + 13)
12995#define OPTION_X32 (OPTION_MD_BASE + 14)
7e8b059b 12996#define OPTION_MADD_BND_PREFIX (OPTION_MD_BASE + 15)
43234a1e
L
12997#define OPTION_MEVEXLIG (OPTION_MD_BASE + 16)
12998#define OPTION_MEVEXWIG (OPTION_MD_BASE + 17)
167ad85b 12999#define OPTION_MBIG_OBJ (OPTION_MD_BASE + 18)
d1982f93 13000#define OPTION_MOMIT_LOCK_PREFIX (OPTION_MD_BASE + 19)
d3d3c6db 13001#define OPTION_MEVEXRCIG (OPTION_MD_BASE + 20)
8dcea932 13002#define OPTION_MSHARED (OPTION_MD_BASE + 21)
5db04b09
L
13003#define OPTION_MAMD64 (OPTION_MD_BASE + 22)
13004#define OPTION_MINTEL64 (OPTION_MD_BASE + 23)
e4e00185 13005#define OPTION_MFENCE_AS_LOCK_ADD (OPTION_MD_BASE + 24)
b4a3a7b4 13006#define OPTION_X86_USED_NOTE (OPTION_MD_BASE + 25)
03751133 13007#define OPTION_MVEXWIG (OPTION_MD_BASE + 26)
e379e5f3
L
13008#define OPTION_MALIGN_BRANCH_BOUNDARY (OPTION_MD_BASE + 27)
13009#define OPTION_MALIGN_BRANCH_PREFIX_SIZE (OPTION_MD_BASE + 28)
13010#define OPTION_MALIGN_BRANCH (OPTION_MD_BASE + 29)
76cf450b 13011#define OPTION_MBRANCHES_WITH_32B_BOUNDARIES (OPTION_MD_BASE + 30)
ae531041
L
13012#define OPTION_MLFENCE_AFTER_LOAD (OPTION_MD_BASE + 31)
13013#define OPTION_MLFENCE_BEFORE_INDIRECT_BRANCH (OPTION_MD_BASE + 32)
13014#define OPTION_MLFENCE_BEFORE_RET (OPTION_MD_BASE + 33)
b3b91714 13015
99ad8390
NC
13016struct option md_longopts[] =
13017{
3e73aa7c 13018 {"32", no_argument, NULL, OPTION_32},
321098a5 13019#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 13020 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c 13021 {"64", no_argument, NULL, OPTION_64},
351f65ca
L
13022#endif
13023#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 13024 {"x32", no_argument, NULL, OPTION_X32},
8dcea932 13025 {"mshared", no_argument, NULL, OPTION_MSHARED},
b4a3a7b4 13026 {"mx86-used-note", required_argument, NULL, OPTION_X86_USED_NOTE},
6e0b89ee 13027#endif
b3b91714 13028 {"divide", no_argument, NULL, OPTION_DIVIDE},
9103f4f4
L
13029 {"march", required_argument, NULL, OPTION_MARCH},
13030 {"mtune", required_argument, NULL, OPTION_MTUNE},
1efbbeb4
L
13031 {"mmnemonic", required_argument, NULL, OPTION_MMNEMONIC},
13032 {"msyntax", required_argument, NULL, OPTION_MSYNTAX},
13033 {"mindex-reg", no_argument, NULL, OPTION_MINDEX_REG},
13034 {"mnaked-reg", no_argument, NULL, OPTION_MNAKED_REG},
c0f3af97 13035 {"msse2avx", no_argument, NULL, OPTION_MSSE2AVX},
daf50ae7 13036 {"msse-check", required_argument, NULL, OPTION_MSSE_CHECK},
7bab8ab5 13037 {"moperand-check", required_argument, NULL, OPTION_MOPERAND_CHECK},
539f890d 13038 {"mavxscalar", required_argument, NULL, OPTION_MAVXSCALAR},
03751133 13039 {"mvexwig", required_argument, NULL, OPTION_MVEXWIG},
7e8b059b 13040 {"madd-bnd-prefix", no_argument, NULL, OPTION_MADD_BND_PREFIX},
43234a1e
L
13041 {"mevexlig", required_argument, NULL, OPTION_MEVEXLIG},
13042 {"mevexwig", required_argument, NULL, OPTION_MEVEXWIG},
167ad85b
TG
13043# if defined (TE_PE) || defined (TE_PEP)
13044 {"mbig-obj", no_argument, NULL, OPTION_MBIG_OBJ},
13045#endif
d1982f93 13046 {"momit-lock-prefix", required_argument, NULL, OPTION_MOMIT_LOCK_PREFIX},
e4e00185 13047 {"mfence-as-lock-add", required_argument, NULL, OPTION_MFENCE_AS_LOCK_ADD},
0cb4071e 13048 {"mrelax-relocations", required_argument, NULL, OPTION_MRELAX_RELOCATIONS},
d3d3c6db 13049 {"mevexrcig", required_argument, NULL, OPTION_MEVEXRCIG},
e379e5f3
L
13050 {"malign-branch-boundary", required_argument, NULL, OPTION_MALIGN_BRANCH_BOUNDARY},
13051 {"malign-branch-prefix-size", required_argument, NULL, OPTION_MALIGN_BRANCH_PREFIX_SIZE},
13052 {"malign-branch", required_argument, NULL, OPTION_MALIGN_BRANCH},
76cf450b 13053 {"mbranches-within-32B-boundaries", no_argument, NULL, OPTION_MBRANCHES_WITH_32B_BOUNDARIES},
ae531041
L
13054 {"mlfence-after-load", required_argument, NULL, OPTION_MLFENCE_AFTER_LOAD},
13055 {"mlfence-before-indirect-branch", required_argument, NULL,
13056 OPTION_MLFENCE_BEFORE_INDIRECT_BRANCH},
13057 {"mlfence-before-ret", required_argument, NULL, OPTION_MLFENCE_BEFORE_RET},
5db04b09
L
13058 {"mamd64", no_argument, NULL, OPTION_MAMD64},
13059 {"mintel64", no_argument, NULL, OPTION_MINTEL64},
252b5132
RH
13060 {NULL, no_argument, NULL, 0}
13061};
13062size_t md_longopts_size = sizeof (md_longopts);
13063
13064int
17b9d67d 13065md_parse_option (int c, const char *arg)
252b5132 13066{
91d6fa6a 13067 unsigned int j;
e379e5f3 13068 char *arch, *next, *saved, *type;
9103f4f4 13069
252b5132
RH
13070 switch (c)
13071 {
12b55ccc
L
13072 case 'n':
13073 optimize_align_code = 0;
13074 break;
13075
a38cf1db
AM
13076 case 'q':
13077 quiet_warnings = 1;
252b5132
RH
13078 break;
13079
13080#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
a38cf1db
AM
13081 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
13082 should be emitted or not. FIXME: Not implemented. */
13083 case 'Q':
d4693039
JB
13084 if ((arg[0] != 'y' && arg[0] != 'n') || arg[1])
13085 return 0;
252b5132
RH
13086 break;
13087
13088 /* -V: SVR4 argument to print version ID. */
13089 case 'V':
13090 print_version_id ();
13091 break;
13092
a38cf1db
AM
13093 /* -k: Ignore for FreeBSD compatibility. */
13094 case 'k':
252b5132 13095 break;
4cc782b5
ILT
13096
13097 case 's':
13098 /* -s: On i386 Solaris, this tells the native assembler to use
29b0f896 13099 .stab instead of .stab.excl. We always use .stab anyhow. */
4cc782b5 13100 break;
8dcea932
L
13101
13102 case OPTION_MSHARED:
13103 shared = 1;
13104 break;
b4a3a7b4
L
13105
13106 case OPTION_X86_USED_NOTE:
13107 if (strcasecmp (arg, "yes") == 0)
13108 x86_used_note = 1;
13109 else if (strcasecmp (arg, "no") == 0)
13110 x86_used_note = 0;
13111 else
13112 as_fatal (_("invalid -mx86-used-note= option: `%s'"), arg);
13113 break;
13114
13115
99ad8390 13116#endif
321098a5 13117#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 13118 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c
JH
13119 case OPTION_64:
13120 {
13121 const char **list, **l;
13122
3e73aa7c
JH
13123 list = bfd_target_list ();
13124 for (l = list; *l != NULL; l++)
08dedd66 13125 if (startswith (*l, "elf64-x86-64")
99ad8390
NC
13126 || strcmp (*l, "coff-x86-64") == 0
13127 || strcmp (*l, "pe-x86-64") == 0
d382c579
TG
13128 || strcmp (*l, "pei-x86-64") == 0
13129 || strcmp (*l, "mach-o-x86-64") == 0)
6e0b89ee
AM
13130 {
13131 default_arch = "x86_64";
13132 break;
13133 }
3e73aa7c 13134 if (*l == NULL)
2b5d6a91 13135 as_fatal (_("no compiled in support for x86_64"));
3e73aa7c
JH
13136 free (list);
13137 }
13138 break;
13139#endif
252b5132 13140
351f65ca 13141#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 13142 case OPTION_X32:
351f65ca
L
13143 if (IS_ELF)
13144 {
13145 const char **list, **l;
13146
13147 list = bfd_target_list ();
13148 for (l = list; *l != NULL; l++)
08dedd66 13149 if (startswith (*l, "elf32-x86-64"))
351f65ca
L
13150 {
13151 default_arch = "x86_64:32";
13152 break;
13153 }
13154 if (*l == NULL)
2b5d6a91 13155 as_fatal (_("no compiled in support for 32bit x86_64"));
351f65ca
L
13156 free (list);
13157 }
13158 else
13159 as_fatal (_("32bit x86_64 is only supported for ELF"));
13160 break;
13161#endif
13162
6e0b89ee
AM
13163 case OPTION_32:
13164 default_arch = "i386";
13165 break;
13166
b3b91714
AM
13167 case OPTION_DIVIDE:
13168#ifdef SVR4_COMMENT_CHARS
13169 {
13170 char *n, *t;
13171 const char *s;
13172
add39d23 13173 n = XNEWVEC (char, strlen (i386_comment_chars) + 1);
b3b91714
AM
13174 t = n;
13175 for (s = i386_comment_chars; *s != '\0'; s++)
13176 if (*s != '/')
13177 *t++ = *s;
13178 *t = '\0';
13179 i386_comment_chars = n;
13180 }
13181#endif
13182 break;
13183
9103f4f4 13184 case OPTION_MARCH:
293f5f65
L
13185 saved = xstrdup (arg);
13186 arch = saved;
13187 /* Allow -march=+nosse. */
13188 if (*arch == '+')
13189 arch++;
6305a203 13190 do
9103f4f4 13191 {
6305a203 13192 if (*arch == '.')
2b5d6a91 13193 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
13194 next = strchr (arch, '+');
13195 if (next)
13196 *next++ = '\0';
91d6fa6a 13197 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 13198 {
91d6fa6a 13199 if (strcmp (arch, cpu_arch [j].name) == 0)
ccc9c027 13200 {
6305a203 13201 /* Processor. */
1ded5609
JB
13202 if (! cpu_arch[j].flags.bitfield.cpui386)
13203 continue;
13204
91d6fa6a 13205 cpu_arch_name = cpu_arch[j].name;
6305a203 13206 cpu_sub_arch_name = NULL;
91d6fa6a
NC
13207 cpu_arch_flags = cpu_arch[j].flags;
13208 cpu_arch_isa = cpu_arch[j].type;
13209 cpu_arch_isa_flags = cpu_arch[j].flags;
6305a203
L
13210 if (!cpu_arch_tune_set)
13211 {
13212 cpu_arch_tune = cpu_arch_isa;
13213 cpu_arch_tune_flags = cpu_arch_isa_flags;
13214 }
13215 break;
13216 }
91d6fa6a
NC
13217 else if (*cpu_arch [j].name == '.'
13218 && strcmp (arch, cpu_arch [j].name + 1) == 0)
6305a203 13219 {
33eaf5de 13220 /* ISA extension. */
6305a203 13221 i386_cpu_flags flags;
309d3373 13222
293f5f65
L
13223 flags = cpu_flags_or (cpu_arch_flags,
13224 cpu_arch[j].flags);
81486035 13225
5b64d091 13226 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
6305a203
L
13227 {
13228 if (cpu_sub_arch_name)
13229 {
13230 char *name = cpu_sub_arch_name;
13231 cpu_sub_arch_name = concat (name,
91d6fa6a 13232 cpu_arch[j].name,
1bf57e9f 13233 (const char *) NULL);
6305a203
L
13234 free (name);
13235 }
13236 else
91d6fa6a 13237 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
6305a203 13238 cpu_arch_flags = flags;
a586129e 13239 cpu_arch_isa_flags = flags;
6305a203 13240 }
0089dace
L
13241 else
13242 cpu_arch_isa_flags
13243 = cpu_flags_or (cpu_arch_isa_flags,
13244 cpu_arch[j].flags);
6305a203 13245 break;
ccc9c027 13246 }
9103f4f4 13247 }
6305a203 13248
293f5f65
L
13249 if (j >= ARRAY_SIZE (cpu_arch))
13250 {
33eaf5de 13251 /* Disable an ISA extension. */
293f5f65
L
13252 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
13253 if (strcmp (arch, cpu_noarch [j].name) == 0)
13254 {
13255 i386_cpu_flags flags;
13256
13257 flags = cpu_flags_and_not (cpu_arch_flags,
13258 cpu_noarch[j].flags);
13259 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
13260 {
13261 if (cpu_sub_arch_name)
13262 {
13263 char *name = cpu_sub_arch_name;
13264 cpu_sub_arch_name = concat (arch,
13265 (const char *) NULL);
13266 free (name);
13267 }
13268 else
13269 cpu_sub_arch_name = xstrdup (arch);
13270 cpu_arch_flags = flags;
13271 cpu_arch_isa_flags = flags;
13272 }
13273 break;
13274 }
13275
13276 if (j >= ARRAY_SIZE (cpu_noarch))
13277 j = ARRAY_SIZE (cpu_arch);
13278 }
13279
91d6fa6a 13280 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 13281 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
13282
13283 arch = next;
9103f4f4 13284 }
293f5f65
L
13285 while (next != NULL);
13286 free (saved);
9103f4f4
L
13287 break;
13288
13289 case OPTION_MTUNE:
13290 if (*arg == '.')
2b5d6a91 13291 as_fatal (_("invalid -mtune= option: `%s'"), arg);
91d6fa6a 13292 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 13293 {
91d6fa6a 13294 if (strcmp (arg, cpu_arch [j].name) == 0)
9103f4f4 13295 {
ccc9c027 13296 cpu_arch_tune_set = 1;
91d6fa6a
NC
13297 cpu_arch_tune = cpu_arch [j].type;
13298 cpu_arch_tune_flags = cpu_arch[j].flags;
9103f4f4
L
13299 break;
13300 }
13301 }
91d6fa6a 13302 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 13303 as_fatal (_("invalid -mtune= option: `%s'"), arg);
9103f4f4
L
13304 break;
13305
1efbbeb4
L
13306 case OPTION_MMNEMONIC:
13307 if (strcasecmp (arg, "att") == 0)
13308 intel_mnemonic = 0;
13309 else if (strcasecmp (arg, "intel") == 0)
13310 intel_mnemonic = 1;
13311 else
2b5d6a91 13312 as_fatal (_("invalid -mmnemonic= option: `%s'"), arg);
1efbbeb4
L
13313 break;
13314
13315 case OPTION_MSYNTAX:
13316 if (strcasecmp (arg, "att") == 0)
13317 intel_syntax = 0;
13318 else if (strcasecmp (arg, "intel") == 0)
13319 intel_syntax = 1;
13320 else
2b5d6a91 13321 as_fatal (_("invalid -msyntax= option: `%s'"), arg);
1efbbeb4
L
13322 break;
13323
13324 case OPTION_MINDEX_REG:
13325 allow_index_reg = 1;
13326 break;
13327
13328 case OPTION_MNAKED_REG:
13329 allow_naked_reg = 1;
13330 break;
13331
c0f3af97
L
13332 case OPTION_MSSE2AVX:
13333 sse2avx = 1;
13334 break;
13335
daf50ae7
L
13336 case OPTION_MSSE_CHECK:
13337 if (strcasecmp (arg, "error") == 0)
7bab8ab5 13338 sse_check = check_error;
daf50ae7 13339 else if (strcasecmp (arg, "warning") == 0)
7bab8ab5 13340 sse_check = check_warning;
daf50ae7 13341 else if (strcasecmp (arg, "none") == 0)
7bab8ab5 13342 sse_check = check_none;
daf50ae7 13343 else
2b5d6a91 13344 as_fatal (_("invalid -msse-check= option: `%s'"), arg);
daf50ae7
L
13345 break;
13346
7bab8ab5
JB
13347 case OPTION_MOPERAND_CHECK:
13348 if (strcasecmp (arg, "error") == 0)
13349 operand_check = check_error;
13350 else if (strcasecmp (arg, "warning") == 0)
13351 operand_check = check_warning;
13352 else if (strcasecmp (arg, "none") == 0)
13353 operand_check = check_none;
13354 else
13355 as_fatal (_("invalid -moperand-check= option: `%s'"), arg);
13356 break;
13357
539f890d
L
13358 case OPTION_MAVXSCALAR:
13359 if (strcasecmp (arg, "128") == 0)
13360 avxscalar = vex128;
13361 else if (strcasecmp (arg, "256") == 0)
13362 avxscalar = vex256;
13363 else
2b5d6a91 13364 as_fatal (_("invalid -mavxscalar= option: `%s'"), arg);
539f890d
L
13365 break;
13366
03751133
L
13367 case OPTION_MVEXWIG:
13368 if (strcmp (arg, "0") == 0)
40c9c8de 13369 vexwig = vexw0;
03751133 13370 else if (strcmp (arg, "1") == 0)
40c9c8de 13371 vexwig = vexw1;
03751133
L
13372 else
13373 as_fatal (_("invalid -mvexwig= option: `%s'"), arg);
13374 break;
13375
7e8b059b
L
13376 case OPTION_MADD_BND_PREFIX:
13377 add_bnd_prefix = 1;
13378 break;
13379
43234a1e
L
13380 case OPTION_MEVEXLIG:
13381 if (strcmp (arg, "128") == 0)
13382 evexlig = evexl128;
13383 else if (strcmp (arg, "256") == 0)
13384 evexlig = evexl256;
13385 else if (strcmp (arg, "512") == 0)
13386 evexlig = evexl512;
13387 else
13388 as_fatal (_("invalid -mevexlig= option: `%s'"), arg);
13389 break;
13390
d3d3c6db
IT
13391 case OPTION_MEVEXRCIG:
13392 if (strcmp (arg, "rne") == 0)
13393 evexrcig = rne;
13394 else if (strcmp (arg, "rd") == 0)
13395 evexrcig = rd;
13396 else if (strcmp (arg, "ru") == 0)
13397 evexrcig = ru;
13398 else if (strcmp (arg, "rz") == 0)
13399 evexrcig = rz;
13400 else
13401 as_fatal (_("invalid -mevexrcig= option: `%s'"), arg);
13402 break;
13403
43234a1e
L
13404 case OPTION_MEVEXWIG:
13405 if (strcmp (arg, "0") == 0)
13406 evexwig = evexw0;
13407 else if (strcmp (arg, "1") == 0)
13408 evexwig = evexw1;
13409 else
13410 as_fatal (_("invalid -mevexwig= option: `%s'"), arg);
13411 break;
13412
167ad85b
TG
13413# if defined (TE_PE) || defined (TE_PEP)
13414 case OPTION_MBIG_OBJ:
13415 use_big_obj = 1;
13416 break;
13417#endif
13418
d1982f93 13419 case OPTION_MOMIT_LOCK_PREFIX:
d022bddd
IT
13420 if (strcasecmp (arg, "yes") == 0)
13421 omit_lock_prefix = 1;
13422 else if (strcasecmp (arg, "no") == 0)
13423 omit_lock_prefix = 0;
13424 else
13425 as_fatal (_("invalid -momit-lock-prefix= option: `%s'"), arg);
13426 break;
13427
e4e00185
AS
13428 case OPTION_MFENCE_AS_LOCK_ADD:
13429 if (strcasecmp (arg, "yes") == 0)
13430 avoid_fence = 1;
13431 else if (strcasecmp (arg, "no") == 0)
13432 avoid_fence = 0;
13433 else
13434 as_fatal (_("invalid -mfence-as-lock-add= option: `%s'"), arg);
13435 break;
13436
ae531041
L
13437 case OPTION_MLFENCE_AFTER_LOAD:
13438 if (strcasecmp (arg, "yes") == 0)
13439 lfence_after_load = 1;
13440 else if (strcasecmp (arg, "no") == 0)
13441 lfence_after_load = 0;
13442 else
13443 as_fatal (_("invalid -mlfence-after-load= option: `%s'"), arg);
13444 break;
13445
13446 case OPTION_MLFENCE_BEFORE_INDIRECT_BRANCH:
13447 if (strcasecmp (arg, "all") == 0)
a09f656b 13448 {
13449 lfence_before_indirect_branch = lfence_branch_all;
13450 if (lfence_before_ret == lfence_before_ret_none)
13451 lfence_before_ret = lfence_before_ret_shl;
13452 }
ae531041
L
13453 else if (strcasecmp (arg, "memory") == 0)
13454 lfence_before_indirect_branch = lfence_branch_memory;
13455 else if (strcasecmp (arg, "register") == 0)
13456 lfence_before_indirect_branch = lfence_branch_register;
13457 else if (strcasecmp (arg, "none") == 0)
13458 lfence_before_indirect_branch = lfence_branch_none;
13459 else
13460 as_fatal (_("invalid -mlfence-before-indirect-branch= option: `%s'"),
13461 arg);
13462 break;
13463
13464 case OPTION_MLFENCE_BEFORE_RET:
13465 if (strcasecmp (arg, "or") == 0)
13466 lfence_before_ret = lfence_before_ret_or;
13467 else if (strcasecmp (arg, "not") == 0)
13468 lfence_before_ret = lfence_before_ret_not;
a09f656b 13469 else if (strcasecmp (arg, "shl") == 0 || strcasecmp (arg, "yes") == 0)
13470 lfence_before_ret = lfence_before_ret_shl;
ae531041
L
13471 else if (strcasecmp (arg, "none") == 0)
13472 lfence_before_ret = lfence_before_ret_none;
13473 else
13474 as_fatal (_("invalid -mlfence-before-ret= option: `%s'"),
13475 arg);
13476 break;
13477
0cb4071e
L
13478 case OPTION_MRELAX_RELOCATIONS:
13479 if (strcasecmp (arg, "yes") == 0)
13480 generate_relax_relocations = 1;
13481 else if (strcasecmp (arg, "no") == 0)
13482 generate_relax_relocations = 0;
13483 else
13484 as_fatal (_("invalid -mrelax-relocations= option: `%s'"), arg);
13485 break;
13486
e379e5f3
L
13487 case OPTION_MALIGN_BRANCH_BOUNDARY:
13488 {
13489 char *end;
13490 long int align = strtoul (arg, &end, 0);
13491 if (*end == '\0')
13492 {
13493 if (align == 0)
13494 {
13495 align_branch_power = 0;
13496 break;
13497 }
13498 else if (align >= 16)
13499 {
13500 int align_power;
13501 for (align_power = 0;
13502 (align & 1) == 0;
13503 align >>= 1, align_power++)
13504 continue;
13505 /* Limit alignment power to 31. */
13506 if (align == 1 && align_power < 32)
13507 {
13508 align_branch_power = align_power;
13509 break;
13510 }
13511 }
13512 }
13513 as_fatal (_("invalid -malign-branch-boundary= value: %s"), arg);
13514 }
13515 break;
13516
13517 case OPTION_MALIGN_BRANCH_PREFIX_SIZE:
13518 {
13519 char *end;
13520 int align = strtoul (arg, &end, 0);
13521 /* Some processors only support 5 prefixes. */
13522 if (*end == '\0' && align >= 0 && align < 6)
13523 {
13524 align_branch_prefix_size = align;
13525 break;
13526 }
13527 as_fatal (_("invalid -malign-branch-prefix-size= value: %s"),
13528 arg);
13529 }
13530 break;
13531
13532 case OPTION_MALIGN_BRANCH:
13533 align_branch = 0;
13534 saved = xstrdup (arg);
13535 type = saved;
13536 do
13537 {
13538 next = strchr (type, '+');
13539 if (next)
13540 *next++ = '\0';
13541 if (strcasecmp (type, "jcc") == 0)
13542 align_branch |= align_branch_jcc_bit;
13543 else if (strcasecmp (type, "fused") == 0)
13544 align_branch |= align_branch_fused_bit;
13545 else if (strcasecmp (type, "jmp") == 0)
13546 align_branch |= align_branch_jmp_bit;
13547 else if (strcasecmp (type, "call") == 0)
13548 align_branch |= align_branch_call_bit;
13549 else if (strcasecmp (type, "ret") == 0)
13550 align_branch |= align_branch_ret_bit;
13551 else if (strcasecmp (type, "indirect") == 0)
13552 align_branch |= align_branch_indirect_bit;
13553 else
13554 as_fatal (_("invalid -malign-branch= option: `%s'"), arg);
13555 type = next;
13556 }
13557 while (next != NULL);
13558 free (saved);
13559 break;
13560
76cf450b
L
13561 case OPTION_MBRANCHES_WITH_32B_BOUNDARIES:
13562 align_branch_power = 5;
13563 align_branch_prefix_size = 5;
13564 align_branch = (align_branch_jcc_bit
13565 | align_branch_fused_bit
13566 | align_branch_jmp_bit);
13567 break;
13568
5db04b09 13569 case OPTION_MAMD64:
4b5aaf5f 13570 isa64 = amd64;
5db04b09
L
13571 break;
13572
13573 case OPTION_MINTEL64:
4b5aaf5f 13574 isa64 = intel64;
5db04b09
L
13575 break;
13576
b6f8c7c4
L
13577 case 'O':
13578 if (arg == NULL)
13579 {
13580 optimize = 1;
13581 /* Turn off -Os. */
13582 optimize_for_space = 0;
13583 }
13584 else if (*arg == 's')
13585 {
13586 optimize_for_space = 1;
13587 /* Turn on all encoding optimizations. */
41fd2579 13588 optimize = INT_MAX;
b6f8c7c4
L
13589 }
13590 else
13591 {
13592 optimize = atoi (arg);
13593 /* Turn off -Os. */
13594 optimize_for_space = 0;
13595 }
13596 break;
13597
252b5132
RH
13598 default:
13599 return 0;
13600 }
13601 return 1;
13602}
13603
8a2c8fef
L
13604#define MESSAGE_TEMPLATE \
13605" "
13606
293f5f65
L
13607static char *
13608output_message (FILE *stream, char *p, char *message, char *start,
13609 int *left_p, const char *name, int len)
13610{
13611 int size = sizeof (MESSAGE_TEMPLATE);
13612 int left = *left_p;
13613
13614 /* Reserve 2 spaces for ", " or ",\0" */
13615 left -= len + 2;
13616
13617 /* Check if there is any room. */
13618 if (left >= 0)
13619 {
13620 if (p != start)
13621 {
13622 *p++ = ',';
13623 *p++ = ' ';
13624 }
13625 p = mempcpy (p, name, len);
13626 }
13627 else
13628 {
13629 /* Output the current message now and start a new one. */
13630 *p++ = ',';
13631 *p = '\0';
13632 fprintf (stream, "%s\n", message);
13633 p = start;
13634 left = size - (start - message) - len - 2;
13635
13636 gas_assert (left >= 0);
13637
13638 p = mempcpy (p, name, len);
13639 }
13640
13641 *left_p = left;
13642 return p;
13643}
13644
8a2c8fef 13645static void
1ded5609 13646show_arch (FILE *stream, int ext, int check)
8a2c8fef
L
13647{
13648 static char message[] = MESSAGE_TEMPLATE;
13649 char *start = message + 27;
13650 char *p;
13651 int size = sizeof (MESSAGE_TEMPLATE);
13652 int left;
13653 const char *name;
13654 int len;
13655 unsigned int j;
13656
13657 p = start;
13658 left = size - (start - message);
13659 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
13660 {
13661 /* Should it be skipped? */
13662 if (cpu_arch [j].skip)
13663 continue;
13664
13665 name = cpu_arch [j].name;
13666 len = cpu_arch [j].len;
13667 if (*name == '.')
13668 {
13669 /* It is an extension. Skip if we aren't asked to show it. */
13670 if (ext)
13671 {
13672 name++;
13673 len--;
13674 }
13675 else
13676 continue;
13677 }
13678 else if (ext)
13679 {
13680 /* It is an processor. Skip if we show only extension. */
13681 continue;
13682 }
1ded5609
JB
13683 else if (check && ! cpu_arch[j].flags.bitfield.cpui386)
13684 {
13685 /* It is an impossible processor - skip. */
13686 continue;
13687 }
8a2c8fef 13688
293f5f65 13689 p = output_message (stream, p, message, start, &left, name, len);
8a2c8fef
L
13690 }
13691
293f5f65
L
13692 /* Display disabled extensions. */
13693 if (ext)
13694 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
13695 {
13696 name = cpu_noarch [j].name;
13697 len = cpu_noarch [j].len;
13698 p = output_message (stream, p, message, start, &left, name,
13699 len);
13700 }
13701
8a2c8fef
L
13702 *p = '\0';
13703 fprintf (stream, "%s\n", message);
13704}
13705
252b5132 13706void
8a2c8fef 13707md_show_usage (FILE *stream)
252b5132 13708{
4cc782b5
ILT
13709#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13710 fprintf (stream, _("\
d4693039 13711 -Qy, -Qn ignored\n\
a38cf1db 13712 -V print assembler version number\n\
b3b91714
AM
13713 -k ignored\n"));
13714#endif
13715 fprintf (stream, _("\
12b55ccc 13716 -n Do not optimize code alignment\n\
b3b91714
AM
13717 -q quieten some warnings\n"));
13718#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13719 fprintf (stream, _("\
a38cf1db 13720 -s ignored\n"));
b3b91714 13721#endif
d7f449c0
L
13722#if defined BFD64 && (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
13723 || defined (TE_PE) || defined (TE_PEP))
751d281c 13724 fprintf (stream, _("\
570561f7 13725 --32/--64/--x32 generate 32bit/64bit/x32 code\n"));
751d281c 13726#endif
b3b91714
AM
13727#ifdef SVR4_COMMENT_CHARS
13728 fprintf (stream, _("\
13729 --divide do not treat `/' as a comment character\n"));
a38cf1db
AM
13730#else
13731 fprintf (stream, _("\
b3b91714 13732 --divide ignored\n"));
4cc782b5 13733#endif
9103f4f4 13734 fprintf (stream, _("\
6305a203 13735 -march=CPU[,+EXTENSION...]\n\
8a2c8fef 13736 generate code for CPU and EXTENSION, CPU is one of:\n"));
1ded5609 13737 show_arch (stream, 0, 1);
8a2c8fef
L
13738 fprintf (stream, _("\
13739 EXTENSION is combination of:\n"));
1ded5609 13740 show_arch (stream, 1, 0);
6305a203 13741 fprintf (stream, _("\
8a2c8fef 13742 -mtune=CPU optimize for CPU, CPU is one of:\n"));
1ded5609 13743 show_arch (stream, 0, 0);
ba104c83 13744 fprintf (stream, _("\
c0f3af97
L
13745 -msse2avx encode SSE instructions with VEX prefix\n"));
13746 fprintf (stream, _("\
7c5c05ef 13747 -msse-check=[none|error|warning] (default: warning)\n\
daf50ae7
L
13748 check SSE instructions\n"));
13749 fprintf (stream, _("\
7c5c05ef 13750 -moperand-check=[none|error|warning] (default: warning)\n\
7bab8ab5
JB
13751 check operand combinations for validity\n"));
13752 fprintf (stream, _("\
7c5c05ef
L
13753 -mavxscalar=[128|256] (default: 128)\n\
13754 encode scalar AVX instructions with specific vector\n\
539f890d
L
13755 length\n"));
13756 fprintf (stream, _("\
03751133
L
13757 -mvexwig=[0|1] (default: 0)\n\
13758 encode VEX instructions with specific VEX.W value\n\
13759 for VEX.W bit ignored instructions\n"));
13760 fprintf (stream, _("\
7c5c05ef
L
13761 -mevexlig=[128|256|512] (default: 128)\n\
13762 encode scalar EVEX instructions with specific vector\n\
43234a1e
L
13763 length\n"));
13764 fprintf (stream, _("\
7c5c05ef
L
13765 -mevexwig=[0|1] (default: 0)\n\
13766 encode EVEX instructions with specific EVEX.W value\n\
43234a1e
L
13767 for EVEX.W bit ignored instructions\n"));
13768 fprintf (stream, _("\
7c5c05ef 13769 -mevexrcig=[rne|rd|ru|rz] (default: rne)\n\
d3d3c6db
IT
13770 encode EVEX instructions with specific EVEX.RC value\n\
13771 for SAE-only ignored instructions\n"));
13772 fprintf (stream, _("\
7c5c05ef
L
13773 -mmnemonic=[att|intel] "));
13774 if (SYSV386_COMPAT)
13775 fprintf (stream, _("(default: att)\n"));
13776 else
13777 fprintf (stream, _("(default: intel)\n"));
13778 fprintf (stream, _("\
13779 use AT&T/Intel mnemonic\n"));
ba104c83 13780 fprintf (stream, _("\
7c5c05ef
L
13781 -msyntax=[att|intel] (default: att)\n\
13782 use AT&T/Intel syntax\n"));
ba104c83
L
13783 fprintf (stream, _("\
13784 -mindex-reg support pseudo index registers\n"));
13785 fprintf (stream, _("\
13786 -mnaked-reg don't require `%%' prefix for registers\n"));
13787 fprintf (stream, _("\
7e8b059b 13788 -madd-bnd-prefix add BND prefix for all valid branches\n"));
b4a3a7b4 13789#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8dcea932
L
13790 fprintf (stream, _("\
13791 -mshared disable branch optimization for shared code\n"));
b4a3a7b4
L
13792 fprintf (stream, _("\
13793 -mx86-used-note=[no|yes] "));
13794 if (DEFAULT_X86_USED_NOTE)
13795 fprintf (stream, _("(default: yes)\n"));
13796 else
13797 fprintf (stream, _("(default: no)\n"));
13798 fprintf (stream, _("\
13799 generate x86 used ISA and feature properties\n"));
13800#endif
13801#if defined (TE_PE) || defined (TE_PEP)
167ad85b
TG
13802 fprintf (stream, _("\
13803 -mbig-obj generate big object files\n"));
13804#endif
d022bddd 13805 fprintf (stream, _("\
7c5c05ef 13806 -momit-lock-prefix=[no|yes] (default: no)\n\
d022bddd 13807 strip all lock prefixes\n"));
5db04b09 13808 fprintf (stream, _("\
7c5c05ef 13809 -mfence-as-lock-add=[no|yes] (default: no)\n\
e4e00185
AS
13810 encode lfence, mfence and sfence as\n\
13811 lock addl $0x0, (%%{re}sp)\n"));
13812 fprintf (stream, _("\
7c5c05ef
L
13813 -mrelax-relocations=[no|yes] "));
13814 if (DEFAULT_GENERATE_X86_RELAX_RELOCATIONS)
13815 fprintf (stream, _("(default: yes)\n"));
13816 else
13817 fprintf (stream, _("(default: no)\n"));
13818 fprintf (stream, _("\
0cb4071e
L
13819 generate relax relocations\n"));
13820 fprintf (stream, _("\
e379e5f3
L
13821 -malign-branch-boundary=NUM (default: 0)\n\
13822 align branches within NUM byte boundary\n"));
13823 fprintf (stream, _("\
13824 -malign-branch=TYPE[+TYPE...] (default: jcc+fused+jmp)\n\
13825 TYPE is combination of jcc, fused, jmp, call, ret,\n\
13826 indirect\n\
13827 specify types of branches to align\n"));
13828 fprintf (stream, _("\
13829 -malign-branch-prefix-size=NUM (default: 5)\n\
13830 align branches with NUM prefixes per instruction\n"));
13831 fprintf (stream, _("\
76cf450b
L
13832 -mbranches-within-32B-boundaries\n\
13833 align branches within 32 byte boundary\n"));
13834 fprintf (stream, _("\
ae531041
L
13835 -mlfence-after-load=[no|yes] (default: no)\n\
13836 generate lfence after load\n"));
13837 fprintf (stream, _("\
13838 -mlfence-before-indirect-branch=[none|all|register|memory] (default: none)\n\
13839 generate lfence before indirect near branch\n"));
13840 fprintf (stream, _("\
a09f656b 13841 -mlfence-before-ret=[none|or|not|shl|yes] (default: none)\n\
ae531041
L
13842 generate lfence before ret\n"));
13843 fprintf (stream, _("\
7c5c05ef 13844 -mamd64 accept only AMD64 ISA [default]\n"));
5db04b09
L
13845 fprintf (stream, _("\
13846 -mintel64 accept only Intel64 ISA\n"));
252b5132
RH
13847}
13848
3e73aa7c 13849#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
321098a5 13850 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
e57f8c65 13851 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
252b5132
RH
13852
13853/* Pick the target format to use. */
13854
47926f60 13855const char *
e3bb37b5 13856i386_target_format (void)
252b5132 13857{
d34049e8 13858 if (startswith (default_arch, "x86_64"))
351f65ca
L
13859 {
13860 update_code_flag (CODE_64BIT, 1);
13861 if (default_arch[6] == '\0')
7f56bc95 13862 x86_elf_abi = X86_64_ABI;
351f65ca 13863 else
7f56bc95 13864 x86_elf_abi = X86_64_X32_ABI;
351f65ca 13865 }
3e73aa7c 13866 else if (!strcmp (default_arch, "i386"))
78f12dd3 13867 update_code_flag (CODE_32BIT, 1);
5197d474
L
13868 else if (!strcmp (default_arch, "iamcu"))
13869 {
13870 update_code_flag (CODE_32BIT, 1);
13871 if (cpu_arch_isa == PROCESSOR_UNKNOWN)
13872 {
13873 static const i386_cpu_flags iamcu_flags = CPU_IAMCU_FLAGS;
13874 cpu_arch_name = "iamcu";
13875 cpu_sub_arch_name = NULL;
13876 cpu_arch_flags = iamcu_flags;
13877 cpu_arch_isa = PROCESSOR_IAMCU;
13878 cpu_arch_isa_flags = iamcu_flags;
13879 if (!cpu_arch_tune_set)
13880 {
13881 cpu_arch_tune = cpu_arch_isa;
13882 cpu_arch_tune_flags = cpu_arch_isa_flags;
13883 }
13884 }
8d471ec1 13885 else if (cpu_arch_isa != PROCESSOR_IAMCU)
5197d474
L
13886 as_fatal (_("Intel MCU doesn't support `%s' architecture"),
13887 cpu_arch_name);
13888 }
3e73aa7c 13889 else
2b5d6a91 13890 as_fatal (_("unknown architecture"));
89507696
JB
13891
13892 if (cpu_flags_all_zero (&cpu_arch_isa_flags))
13893 cpu_arch_isa_flags = cpu_arch[flag_code == CODE_64BIT].flags;
13894 if (cpu_flags_all_zero (&cpu_arch_tune_flags))
13895 cpu_arch_tune_flags = cpu_arch[flag_code == CODE_64BIT].flags;
13896
252b5132
RH
13897 switch (OUTPUT_FLAVOR)
13898 {
9384f2ff 13899#if defined (OBJ_MAYBE_AOUT) || defined (OBJ_AOUT)
4c63da97 13900 case bfd_target_aout_flavour:
47926f60 13901 return AOUT_TARGET_FORMAT;
4c63da97 13902#endif
9384f2ff
AM
13903#if defined (OBJ_MAYBE_COFF) || defined (OBJ_COFF)
13904# if defined (TE_PE) || defined (TE_PEP)
13905 case bfd_target_coff_flavour:
167ad85b 13906 if (flag_code == CODE_64BIT)
eb19308f
JB
13907 {
13908 object_64bit = 1;
13909 return use_big_obj ? "pe-bigobj-x86-64" : "pe-x86-64";
13910 }
13911 return use_big_obj ? "pe-bigobj-i386" : "pe-i386";
9384f2ff 13912# elif defined (TE_GO32)
0561d57c
JK
13913 case bfd_target_coff_flavour:
13914 return "coff-go32";
9384f2ff 13915# else
252b5132
RH
13916 case bfd_target_coff_flavour:
13917 return "coff-i386";
9384f2ff 13918# endif
4c63da97 13919#endif
3e73aa7c 13920#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
252b5132 13921 case bfd_target_elf_flavour:
3e73aa7c 13922 {
351f65ca
L
13923 const char *format;
13924
13925 switch (x86_elf_abi)
4fa24527 13926 {
351f65ca
L
13927 default:
13928 format = ELF_TARGET_FORMAT;
e379e5f3
L
13929#ifndef TE_SOLARIS
13930 tls_get_addr = "___tls_get_addr";
13931#endif
351f65ca 13932 break;
7f56bc95 13933 case X86_64_ABI:
351f65ca 13934 use_rela_relocations = 1;
4fa24527 13935 object_64bit = 1;
e379e5f3
L
13936#ifndef TE_SOLARIS
13937 tls_get_addr = "__tls_get_addr";
13938#endif
351f65ca
L
13939 format = ELF_TARGET_FORMAT64;
13940 break;
7f56bc95 13941 case X86_64_X32_ABI:
4fa24527 13942 use_rela_relocations = 1;
351f65ca 13943 object_64bit = 1;
e379e5f3
L
13944#ifndef TE_SOLARIS
13945 tls_get_addr = "__tls_get_addr";
13946#endif
862be3fb 13947 disallow_64bit_reloc = 1;
351f65ca
L
13948 format = ELF_TARGET_FORMAT32;
13949 break;
4fa24527 13950 }
3632d14b 13951 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 13952 {
7f56bc95 13953 if (x86_elf_abi != X86_64_ABI)
8a9036a4
L
13954 as_fatal (_("Intel L1OM is 64bit only"));
13955 return ELF_TARGET_L1OM_FORMAT;
13956 }
b49f93f6 13957 else if (cpu_arch_isa == PROCESSOR_K1OM)
7a9068fe
L
13958 {
13959 if (x86_elf_abi != X86_64_ABI)
13960 as_fatal (_("Intel K1OM is 64bit only"));
13961 return ELF_TARGET_K1OM_FORMAT;
13962 }
81486035
L
13963 else if (cpu_arch_isa == PROCESSOR_IAMCU)
13964 {
13965 if (x86_elf_abi != I386_ABI)
13966 as_fatal (_("Intel MCU is 32bit only"));
13967 return ELF_TARGET_IAMCU_FORMAT;
13968 }
8a9036a4 13969 else
351f65ca 13970 return format;
3e73aa7c 13971 }
e57f8c65
TG
13972#endif
13973#if defined (OBJ_MACH_O)
13974 case bfd_target_mach_o_flavour:
d382c579
TG
13975 if (flag_code == CODE_64BIT)
13976 {
13977 use_rela_relocations = 1;
13978 object_64bit = 1;
13979 return "mach-o-x86-64";
13980 }
13981 else
13982 return "mach-o-i386";
4c63da97 13983#endif
252b5132
RH
13984 default:
13985 abort ();
13986 return NULL;
13987 }
13988}
13989
47926f60 13990#endif /* OBJ_MAYBE_ more than one */
252b5132 13991\f
252b5132 13992symbolS *
7016a5d5 13993md_undefined_symbol (char *name)
252b5132 13994{
18dc2407
ILT
13995 if (name[0] == GLOBAL_OFFSET_TABLE_NAME[0]
13996 && name[1] == GLOBAL_OFFSET_TABLE_NAME[1]
13997 && name[2] == GLOBAL_OFFSET_TABLE_NAME[2]
13998 && strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
24eab124
AM
13999 {
14000 if (!GOT_symbol)
14001 {
14002 if (symbol_find (name))
14003 as_bad (_("GOT already in symbol table"));
14004 GOT_symbol = symbol_new (name, undefined_section,
e01e1cee 14005 &zero_address_frag, 0);
24eab124
AM
14006 };
14007 return GOT_symbol;
14008 }
252b5132
RH
14009 return 0;
14010}
14011
14012/* Round up a section size to the appropriate boundary. */
47926f60 14013
252b5132 14014valueT
7016a5d5 14015md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
252b5132 14016{
4c63da97
AM
14017#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
14018 if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
14019 {
14020 /* For a.out, force the section size to be aligned. If we don't do
14021 this, BFD will align it for us, but it will not write out the
14022 final bytes of the section. This may be a bug in BFD, but it is
14023 easier to fix it here since that is how the other a.out targets
14024 work. */
14025 int align;
14026
fd361982 14027 align = bfd_section_alignment (segment);
8d3842cd 14028 size = ((size + (1 << align) - 1) & (-((valueT) 1 << align)));
4c63da97 14029 }
252b5132
RH
14030#endif
14031
14032 return size;
14033}
14034
14035/* On the i386, PC-relative offsets are relative to the start of the
14036 next instruction. That is, the address of the offset, plus its
14037 size, since the offset is always the last part of the insn. */
14038
14039long
e3bb37b5 14040md_pcrel_from (fixS *fixP)
252b5132
RH
14041{
14042 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
14043}
14044
14045#ifndef I386COFF
14046
14047static void
e3bb37b5 14048s_bss (int ignore ATTRIBUTE_UNUSED)
252b5132 14049{
29b0f896 14050 int temp;
252b5132 14051
8a75718c
JB
14052#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
14053 if (IS_ELF)
14054 obj_elf_section_change_hook ();
14055#endif
252b5132
RH
14056 temp = get_absolute_expression ();
14057 subseg_set (bss_section, (subsegT) temp);
14058 demand_empty_rest_of_line ();
14059}
14060
14061#endif
14062
e379e5f3
L
14063/* Remember constant directive. */
14064
14065void
14066i386_cons_align (int ignore ATTRIBUTE_UNUSED)
14067{
14068 if (last_insn.kind != last_insn_directive
14069 && (bfd_section_flags (now_seg) & SEC_CODE))
14070 {
14071 last_insn.seg = now_seg;
14072 last_insn.kind = last_insn_directive;
14073 last_insn.name = "constant directive";
14074 last_insn.file = as_where (&last_insn.line);
ae531041
L
14075 if (lfence_before_ret != lfence_before_ret_none)
14076 {
14077 if (lfence_before_indirect_branch != lfence_branch_none)
14078 as_warn (_("constant directive skips -mlfence-before-ret "
14079 "and -mlfence-before-indirect-branch"));
14080 else
14081 as_warn (_("constant directive skips -mlfence-before-ret"));
14082 }
14083 else if (lfence_before_indirect_branch != lfence_branch_none)
14084 as_warn (_("constant directive skips -mlfence-before-indirect-branch"));
e379e5f3
L
14085 }
14086}
14087
3abbafc2 14088int
e3bb37b5 14089i386_validate_fix (fixS *fixp)
252b5132 14090{
3abbafc2
JB
14091#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
14092 if (fixp->fx_r_type == BFD_RELOC_SIZE32
14093 || fixp->fx_r_type == BFD_RELOC_SIZE64)
14094 return IS_ELF && fixp->fx_addsy
14095 && (!S_IS_DEFINED (fixp->fx_addsy)
14096 || S_IS_EXTERNAL (fixp->fx_addsy));
14097#endif
14098
02a86693 14099 if (fixp->fx_subsy)
252b5132 14100 {
02a86693 14101 if (fixp->fx_subsy == GOT_symbol)
23df1078 14102 {
02a86693
L
14103 if (fixp->fx_r_type == BFD_RELOC_32_PCREL)
14104 {
14105 if (!object_64bit)
14106 abort ();
14107#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
14108 if (fixp->fx_tcbit2)
56ceb5b5
L
14109 fixp->fx_r_type = (fixp->fx_tcbit
14110 ? BFD_RELOC_X86_64_REX_GOTPCRELX
14111 : BFD_RELOC_X86_64_GOTPCRELX);
02a86693
L
14112 else
14113#endif
14114 fixp->fx_r_type = BFD_RELOC_X86_64_GOTPCREL;
14115 }
d6ab8113 14116 else
02a86693
L
14117 {
14118 if (!object_64bit)
14119 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
14120 else
14121 fixp->fx_r_type = BFD_RELOC_X86_64_GOTOFF64;
14122 }
14123 fixp->fx_subsy = 0;
23df1078 14124 }
252b5132 14125 }
02a86693 14126#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2585b7a5 14127 else
02a86693 14128 {
2585b7a5
L
14129 /* NB: Commit 292676c1 resolved PLT32 reloc aganst local symbol
14130 to section. Since PLT32 relocation must be against symbols,
14131 turn such PLT32 relocation into PC32 relocation. */
14132 if (fixp->fx_addsy
14133 && (fixp->fx_r_type == BFD_RELOC_386_PLT32
14134 || fixp->fx_r_type == BFD_RELOC_X86_64_PLT32)
14135 && symbol_section_p (fixp->fx_addsy))
14136 fixp->fx_r_type = BFD_RELOC_32_PCREL;
14137 if (!object_64bit)
14138 {
14139 if (fixp->fx_r_type == BFD_RELOC_386_GOT32
14140 && fixp->fx_tcbit2)
14141 fixp->fx_r_type = BFD_RELOC_386_GOT32X;
14142 }
02a86693
L
14143 }
14144#endif
3abbafc2
JB
14145
14146 return 1;
252b5132
RH
14147}
14148
252b5132 14149arelent *
7016a5d5 14150tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
14151{
14152 arelent *rel;
14153 bfd_reloc_code_real_type code;
14154
14155 switch (fixp->fx_r_type)
14156 {
8ce3d284 14157#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
3abbafc2
JB
14158 symbolS *sym;
14159
8fd4256d
L
14160 case BFD_RELOC_SIZE32:
14161 case BFD_RELOC_SIZE64:
3abbafc2
JB
14162 if (fixp->fx_addsy
14163 && !bfd_is_abs_section (S_GET_SEGMENT (fixp->fx_addsy))
14164 && (!fixp->fx_subsy
14165 || bfd_is_abs_section (S_GET_SEGMENT (fixp->fx_subsy))))
14166 sym = fixp->fx_addsy;
14167 else if (fixp->fx_subsy
14168 && !bfd_is_abs_section (S_GET_SEGMENT (fixp->fx_subsy))
14169 && (!fixp->fx_addsy
14170 || bfd_is_abs_section (S_GET_SEGMENT (fixp->fx_addsy))))
14171 sym = fixp->fx_subsy;
14172 else
14173 sym = NULL;
14174 if (IS_ELF && sym && S_IS_DEFINED (sym) && !S_IS_EXTERNAL (sym))
8fd4256d
L
14175 {
14176 /* Resolve size relocation against local symbol to size of
14177 the symbol plus addend. */
3abbafc2 14178 valueT value = S_GET_SIZE (sym);
44f87162 14179
3abbafc2
JB
14180 if (symbol_get_bfdsym (sym)->flags & BSF_SECTION_SYM)
14181 value = bfd_section_size (S_GET_SEGMENT (sym));
14182 if (sym == fixp->fx_subsy)
14183 {
14184 value = -value;
14185 if (fixp->fx_addsy)
14186 value += S_GET_VALUE (fixp->fx_addsy);
14187 }
14188 else if (fixp->fx_subsy)
14189 value -= S_GET_VALUE (fixp->fx_subsy);
44f87162 14190 value += fixp->fx_offset;
8fd4256d 14191 if (fixp->fx_r_type == BFD_RELOC_SIZE32
d965814f 14192 && object_64bit
8fd4256d
L
14193 && !fits_in_unsigned_long (value))
14194 as_bad_where (fixp->fx_file, fixp->fx_line,
14195 _("symbol size computation overflow"));
14196 fixp->fx_addsy = NULL;
14197 fixp->fx_subsy = NULL;
14198 md_apply_fix (fixp, (valueT *) &value, NULL);
14199 return NULL;
14200 }
3abbafc2
JB
14201 if (!fixp->fx_addsy || fixp->fx_subsy)
14202 {
14203 as_bad_where (fixp->fx_file, fixp->fx_line,
14204 "unsupported expression involving @size");
14205 return NULL;
14206 }
8ce3d284 14207#endif
1a0670f3 14208 /* Fall through. */
8fd4256d 14209
3e73aa7c
JH
14210 case BFD_RELOC_X86_64_PLT32:
14211 case BFD_RELOC_X86_64_GOT32:
14212 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
14213 case BFD_RELOC_X86_64_GOTPCRELX:
14214 case BFD_RELOC_X86_64_REX_GOTPCRELX:
252b5132
RH
14215 case BFD_RELOC_386_PLT32:
14216 case BFD_RELOC_386_GOT32:
02a86693 14217 case BFD_RELOC_386_GOT32X:
252b5132
RH
14218 case BFD_RELOC_386_GOTOFF:
14219 case BFD_RELOC_386_GOTPC:
13ae64f3
JJ
14220 case BFD_RELOC_386_TLS_GD:
14221 case BFD_RELOC_386_TLS_LDM:
14222 case BFD_RELOC_386_TLS_LDO_32:
14223 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
14224 case BFD_RELOC_386_TLS_IE:
14225 case BFD_RELOC_386_TLS_GOTIE:
13ae64f3
JJ
14226 case BFD_RELOC_386_TLS_LE_32:
14227 case BFD_RELOC_386_TLS_LE:
67a4f2b7
AO
14228 case BFD_RELOC_386_TLS_GOTDESC:
14229 case BFD_RELOC_386_TLS_DESC_CALL:
bffbf940
JJ
14230 case BFD_RELOC_X86_64_TLSGD:
14231 case BFD_RELOC_X86_64_TLSLD:
14232 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 14233 case BFD_RELOC_X86_64_DTPOFF64:
bffbf940
JJ
14234 case BFD_RELOC_X86_64_GOTTPOFF:
14235 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113
JB
14236 case BFD_RELOC_X86_64_TPOFF64:
14237 case BFD_RELOC_X86_64_GOTOFF64:
14238 case BFD_RELOC_X86_64_GOTPC32:
7b81dfbb
AJ
14239 case BFD_RELOC_X86_64_GOT64:
14240 case BFD_RELOC_X86_64_GOTPCREL64:
14241 case BFD_RELOC_X86_64_GOTPC64:
14242 case BFD_RELOC_X86_64_GOTPLT64:
14243 case BFD_RELOC_X86_64_PLTOFF64:
67a4f2b7
AO
14244 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
14245 case BFD_RELOC_X86_64_TLSDESC_CALL:
252b5132
RH
14246 case BFD_RELOC_RVA:
14247 case BFD_RELOC_VTABLE_ENTRY:
14248 case BFD_RELOC_VTABLE_INHERIT:
6482c264
NC
14249#ifdef TE_PE
14250 case BFD_RELOC_32_SECREL:
14251#endif
252b5132
RH
14252 code = fixp->fx_r_type;
14253 break;
dbbaec26
L
14254 case BFD_RELOC_X86_64_32S:
14255 if (!fixp->fx_pcrel)
14256 {
14257 /* Don't turn BFD_RELOC_X86_64_32S into BFD_RELOC_32. */
14258 code = fixp->fx_r_type;
14259 break;
14260 }
1a0670f3 14261 /* Fall through. */
252b5132 14262 default:
93382f6d 14263 if (fixp->fx_pcrel)
252b5132 14264 {
93382f6d
AM
14265 switch (fixp->fx_size)
14266 {
14267 default:
b091f402
AM
14268 as_bad_where (fixp->fx_file, fixp->fx_line,
14269 _("can not do %d byte pc-relative relocation"),
14270 fixp->fx_size);
93382f6d
AM
14271 code = BFD_RELOC_32_PCREL;
14272 break;
14273 case 1: code = BFD_RELOC_8_PCREL; break;
14274 case 2: code = BFD_RELOC_16_PCREL; break;
d258b828 14275 case 4: code = BFD_RELOC_32_PCREL; break;
d6ab8113
JB
14276#ifdef BFD64
14277 case 8: code = BFD_RELOC_64_PCREL; break;
14278#endif
93382f6d
AM
14279 }
14280 }
14281 else
14282 {
14283 switch (fixp->fx_size)
14284 {
14285 default:
b091f402
AM
14286 as_bad_where (fixp->fx_file, fixp->fx_line,
14287 _("can not do %d byte relocation"),
14288 fixp->fx_size);
93382f6d
AM
14289 code = BFD_RELOC_32;
14290 break;
14291 case 1: code = BFD_RELOC_8; break;
14292 case 2: code = BFD_RELOC_16; break;
14293 case 4: code = BFD_RELOC_32; break;
937149dd 14294#ifdef BFD64
3e73aa7c 14295 case 8: code = BFD_RELOC_64; break;
937149dd 14296#endif
93382f6d 14297 }
252b5132
RH
14298 }
14299 break;
14300 }
252b5132 14301
d182319b
JB
14302 if ((code == BFD_RELOC_32
14303 || code == BFD_RELOC_32_PCREL
14304 || code == BFD_RELOC_X86_64_32S)
252b5132
RH
14305 && GOT_symbol
14306 && fixp->fx_addsy == GOT_symbol)
3e73aa7c 14307 {
4fa24527 14308 if (!object_64bit)
d6ab8113
JB
14309 code = BFD_RELOC_386_GOTPC;
14310 else
14311 code = BFD_RELOC_X86_64_GOTPC32;
3e73aa7c 14312 }
7b81dfbb
AJ
14313 if ((code == BFD_RELOC_64 || code == BFD_RELOC_64_PCREL)
14314 && GOT_symbol
14315 && fixp->fx_addsy == GOT_symbol)
14316 {
14317 code = BFD_RELOC_X86_64_GOTPC64;
14318 }
252b5132 14319
add39d23
TS
14320 rel = XNEW (arelent);
14321 rel->sym_ptr_ptr = XNEW (asymbol *);
49309057 14322 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
14323
14324 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
c87db184 14325
3e73aa7c
JH
14326 if (!use_rela_relocations)
14327 {
14328 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
14329 vtable entry to be used in the relocation's section offset. */
14330 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
14331 rel->address = fixp->fx_offset;
fbeb56a4
DK
14332#if defined (OBJ_COFF) && defined (TE_PE)
14333 else if (fixp->fx_addsy && S_IS_WEAK (fixp->fx_addsy))
14334 rel->addend = fixp->fx_addnumber - (S_GET_VALUE (fixp->fx_addsy) * 2);
14335 else
14336#endif
c6682705 14337 rel->addend = 0;
3e73aa7c
JH
14338 }
14339 /* Use the rela in 64bit mode. */
252b5132 14340 else
3e73aa7c 14341 {
862be3fb
L
14342 if (disallow_64bit_reloc)
14343 switch (code)
14344 {
862be3fb
L
14345 case BFD_RELOC_X86_64_DTPOFF64:
14346 case BFD_RELOC_X86_64_TPOFF64:
14347 case BFD_RELOC_64_PCREL:
14348 case BFD_RELOC_X86_64_GOTOFF64:
14349 case BFD_RELOC_X86_64_GOT64:
14350 case BFD_RELOC_X86_64_GOTPCREL64:
14351 case BFD_RELOC_X86_64_GOTPC64:
14352 case BFD_RELOC_X86_64_GOTPLT64:
14353 case BFD_RELOC_X86_64_PLTOFF64:
14354 as_bad_where (fixp->fx_file, fixp->fx_line,
14355 _("cannot represent relocation type %s in x32 mode"),
14356 bfd_get_reloc_code_name (code));
14357 break;
14358 default:
14359 break;
14360 }
14361
062cd5e7
AS
14362 if (!fixp->fx_pcrel)
14363 rel->addend = fixp->fx_offset;
14364 else
14365 switch (code)
14366 {
14367 case BFD_RELOC_X86_64_PLT32:
14368 case BFD_RELOC_X86_64_GOT32:
14369 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
14370 case BFD_RELOC_X86_64_GOTPCRELX:
14371 case BFD_RELOC_X86_64_REX_GOTPCRELX:
bffbf940
JJ
14372 case BFD_RELOC_X86_64_TLSGD:
14373 case BFD_RELOC_X86_64_TLSLD:
14374 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7
AO
14375 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
14376 case BFD_RELOC_X86_64_TLSDESC_CALL:
062cd5e7
AS
14377 rel->addend = fixp->fx_offset - fixp->fx_size;
14378 break;
14379 default:
14380 rel->addend = (section->vma
14381 - fixp->fx_size
14382 + fixp->fx_addnumber
14383 + md_pcrel_from (fixp));
14384 break;
14385 }
3e73aa7c
JH
14386 }
14387
252b5132
RH
14388 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
14389 if (rel->howto == NULL)
14390 {
14391 as_bad_where (fixp->fx_file, fixp->fx_line,
d0b47220 14392 _("cannot represent relocation type %s"),
252b5132
RH
14393 bfd_get_reloc_code_name (code));
14394 /* Set howto to a garbage value so that we can keep going. */
14395 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
9c2799c2 14396 gas_assert (rel->howto != NULL);
252b5132
RH
14397 }
14398
14399 return rel;
14400}
14401
ee86248c 14402#include "tc-i386-intel.c"
54cfded0 14403
a60de03c
JB
14404void
14405tc_x86_parse_to_dw2regnum (expressionS *exp)
54cfded0 14406{
a60de03c
JB
14407 int saved_naked_reg;
14408 char saved_register_dot;
54cfded0 14409
a60de03c
JB
14410 saved_naked_reg = allow_naked_reg;
14411 allow_naked_reg = 1;
14412 saved_register_dot = register_chars['.'];
14413 register_chars['.'] = '.';
14414 allow_pseudo_reg = 1;
14415 expression_and_evaluate (exp);
14416 allow_pseudo_reg = 0;
14417 register_chars['.'] = saved_register_dot;
14418 allow_naked_reg = saved_naked_reg;
14419
e96d56a1 14420 if (exp->X_op == O_register && exp->X_add_number >= 0)
54cfded0 14421 {
a60de03c
JB
14422 if ((addressT) exp->X_add_number < i386_regtab_size)
14423 {
14424 exp->X_op = O_constant;
14425 exp->X_add_number = i386_regtab[exp->X_add_number]
14426 .dw2_regnum[flag_code >> 1];
14427 }
14428 else
14429 exp->X_op = O_illegal;
54cfded0 14430 }
54cfded0
AM
14431}
14432
14433void
14434tc_x86_frame_initial_instructions (void)
14435{
a60de03c
JB
14436 static unsigned int sp_regno[2];
14437
14438 if (!sp_regno[flag_code >> 1])
14439 {
14440 char *saved_input = input_line_pointer;
14441 char sp[][4] = {"esp", "rsp"};
14442 expressionS exp;
a4447b93 14443
a60de03c
JB
14444 input_line_pointer = sp[flag_code >> 1];
14445 tc_x86_parse_to_dw2regnum (&exp);
9c2799c2 14446 gas_assert (exp.X_op == O_constant);
a60de03c
JB
14447 sp_regno[flag_code >> 1] = exp.X_add_number;
14448 input_line_pointer = saved_input;
14449 }
a4447b93 14450
61ff971f
L
14451 cfi_add_CFA_def_cfa (sp_regno[flag_code >> 1], -x86_cie_data_alignment);
14452 cfi_add_CFA_offset (x86_dwarf2_return_column, x86_cie_data_alignment);
54cfded0 14453}
d2b2c203 14454
d7921315
L
14455int
14456x86_dwarf2_addr_size (void)
14457{
14458#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
14459 if (x86_elf_abi == X86_64_X32_ABI)
14460 return 4;
14461#endif
14462 return bfd_arch_bits_per_address (stdoutput) / 8;
14463}
14464
d2b2c203
DJ
14465int
14466i386_elf_section_type (const char *str, size_t len)
14467{
14468 if (flag_code == CODE_64BIT
14469 && len == sizeof ("unwind") - 1
d34049e8 14470 && startswith (str, "unwind"))
d2b2c203
DJ
14471 return SHT_X86_64_UNWIND;
14472
14473 return -1;
14474}
bb41ade5 14475
ad5fec3b
EB
14476#ifdef TE_SOLARIS
14477void
14478i386_solaris_fix_up_eh_frame (segT sec)
14479{
14480 if (flag_code == CODE_64BIT)
14481 elf_section_type (sec) = SHT_X86_64_UNWIND;
14482}
14483#endif
14484
bb41ade5
AM
14485#ifdef TE_PE
14486void
14487tc_pe_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
14488{
91d6fa6a 14489 expressionS exp;
bb41ade5 14490
91d6fa6a
NC
14491 exp.X_op = O_secrel;
14492 exp.X_add_symbol = symbol;
14493 exp.X_add_number = 0;
14494 emit_expr (&exp, size);
bb41ade5
AM
14495}
14496#endif
3b22753a
L
14497
14498#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
14499/* For ELF on x86-64, add support for SHF_X86_64_LARGE. */
14500
01e1a5bc 14501bfd_vma
6d4af3c2 14502x86_64_section_letter (int letter, const char **ptr_msg)
3b22753a
L
14503{
14504 if (flag_code == CODE_64BIT)
14505 {
14506 if (letter == 'l')
14507 return SHF_X86_64_LARGE;
14508
8f3bae45 14509 *ptr_msg = _("bad .section directive: want a,l,w,x,M,S,G,T in string");
64e74474 14510 }
3b22753a 14511 else
8f3bae45 14512 *ptr_msg = _("bad .section directive: want a,w,x,M,S,G,T in string");
3b22753a
L
14513 return -1;
14514}
14515
01e1a5bc 14516bfd_vma
3b22753a
L
14517x86_64_section_word (char *str, size_t len)
14518{
08dedd66 14519 if (len == 5 && flag_code == CODE_64BIT && startswith (str, "large"))
3b22753a
L
14520 return SHF_X86_64_LARGE;
14521
14522 return -1;
14523}
14524
14525static void
14526handle_large_common (int small ATTRIBUTE_UNUSED)
14527{
14528 if (flag_code != CODE_64BIT)
14529 {
14530 s_comm_internal (0, elf_common_parse);
14531 as_warn (_(".largecomm supported only in 64bit mode, producing .comm"));
14532 }
14533 else
14534 {
14535 static segT lbss_section;
14536 asection *saved_com_section_ptr = elf_com_section_ptr;
14537 asection *saved_bss_section = bss_section;
14538
14539 if (lbss_section == NULL)
14540 {
14541 flagword applicable;
14542 segT seg = now_seg;
14543 subsegT subseg = now_subseg;
14544
14545 /* The .lbss section is for local .largecomm symbols. */
14546 lbss_section = subseg_new (".lbss", 0);
14547 applicable = bfd_applicable_section_flags (stdoutput);
fd361982 14548 bfd_set_section_flags (lbss_section, applicable & SEC_ALLOC);
3b22753a
L
14549 seg_info (lbss_section)->bss = 1;
14550
14551 subseg_set (seg, subseg);
14552 }
14553
14554 elf_com_section_ptr = &_bfd_elf_large_com_section;
14555 bss_section = lbss_section;
14556
14557 s_comm_internal (0, elf_common_parse);
14558
14559 elf_com_section_ptr = saved_com_section_ptr;
14560 bss_section = saved_bss_section;
14561 }
14562}
14563#endif /* OBJ_ELF || OBJ_MAYBE_ELF */