]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/config/tc-i386.c
PR26513, 629310abec breaks assembling PowerPC Linux kernels
[thirdparty/binutils-gdb.git] / gas / config / tc-i386.c
CommitLineData
b534c6d3 1/* tc-i386.c -- Assemble code for the Intel 80386
b3adc24a 2 Copyright (C) 1989-2020 Free Software Foundation, Inc.
252b5132
RH
3
4 This file is part of GAS, the GNU Assembler.
5
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
ec2655a6 8 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
9 any later version.
10
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
252b5132 20
47926f60
KH
21/* Intel 80386 machine specific gas.
22 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
3e73aa7c 23 x86_64 support by Jan Hubicka (jh@suse.cz)
0f10071e 24 VIA PadLock support by Michal Ludvig (mludvig@suse.cz)
47926f60
KH
25 Bugs & suggestions are completely welcome. This is free software.
26 Please help us make it better. */
252b5132 27
252b5132 28#include "as.h"
3882b010 29#include "safe-ctype.h"
252b5132 30#include "subsegs.h"
316e2c05 31#include "dwarf2dbg.h"
54cfded0 32#include "dw2gencfi.h"
d2b2c203 33#include "elf/x86-64.h"
40fb9820 34#include "opcodes/i386-init.h"
252b5132 35
41fd2579
L
36#ifdef HAVE_LIMITS_H
37#include <limits.h>
38#else
39#ifdef HAVE_SYS_PARAM_H
40#include <sys/param.h>
41#endif
42#ifndef INT_MAX
43#define INT_MAX (int) (((unsigned) (-1)) >> 1)
44#endif
45#endif
46
c3332e24 47#ifndef INFER_ADDR_PREFIX
eecb386c 48#define INFER_ADDR_PREFIX 1
c3332e24
AM
49#endif
50
29b0f896
AM
51#ifndef DEFAULT_ARCH
52#define DEFAULT_ARCH "i386"
246fcdee 53#endif
252b5132 54
edde18a5
AM
55#ifndef INLINE
56#if __GNUC__ >= 2
57#define INLINE __inline__
58#else
59#define INLINE
60#endif
61#endif
62
6305a203
L
63/* Prefixes will be emitted in the order defined below.
64 WAIT_PREFIX must be the first prefix since FWAIT is really is an
65 instruction, and so must come before any prefixes.
66 The preferred prefix order is SEG_PREFIX, ADDR_PREFIX, DATA_PREFIX,
42164a71 67 REP_PREFIX/HLE_PREFIX, LOCK_PREFIX. */
6305a203
L
68#define WAIT_PREFIX 0
69#define SEG_PREFIX 1
70#define ADDR_PREFIX 2
71#define DATA_PREFIX 3
c32fa91d 72#define REP_PREFIX 4
42164a71 73#define HLE_PREFIX REP_PREFIX
7e8b059b 74#define BND_PREFIX REP_PREFIX
c32fa91d 75#define LOCK_PREFIX 5
4e9ac44a
L
76#define REX_PREFIX 6 /* must come last. */
77#define MAX_PREFIXES 7 /* max prefixes per opcode */
6305a203
L
78
79/* we define the syntax here (modulo base,index,scale syntax) */
80#define REGISTER_PREFIX '%'
81#define IMMEDIATE_PREFIX '$'
82#define ABSOLUTE_PREFIX '*'
83
84/* these are the instruction mnemonic suffixes in AT&T syntax or
85 memory operand size in Intel syntax. */
86#define WORD_MNEM_SUFFIX 'w'
87#define BYTE_MNEM_SUFFIX 'b'
88#define SHORT_MNEM_SUFFIX 's'
89#define LONG_MNEM_SUFFIX 'l'
90#define QWORD_MNEM_SUFFIX 'q'
6305a203
L
91/* Intel Syntax. Use a non-ascii letter since since it never appears
92 in instructions. */
93#define LONG_DOUBLE_MNEM_SUFFIX '\1'
94
95#define END_OF_INSN '\0'
96
79dec6b7
JB
97/* This matches the C -> StaticRounding alias in the opcode table. */
98#define commutative staticrounding
99
6305a203
L
100/*
101 'templates' is for grouping together 'template' structures for opcodes
102 of the same name. This is only used for storing the insns in the grand
103 ole hash table of insns.
104 The templates themselves start at START and range up to (but not including)
105 END.
106 */
107typedef struct
108{
d3ce72d0
NC
109 const insn_template *start;
110 const insn_template *end;
6305a203
L
111}
112templates;
113
114/* 386 operand encoding bytes: see 386 book for details of this. */
115typedef struct
116{
117 unsigned int regmem; /* codes register or memory operand */
118 unsigned int reg; /* codes register operand (or extended opcode) */
119 unsigned int mode; /* how to interpret regmem & reg */
120}
121modrm_byte;
122
123/* x86-64 extension prefix. */
124typedef int rex_byte;
125
6305a203
L
126/* 386 opcode byte to code indirect addressing. */
127typedef struct
128{
129 unsigned base;
130 unsigned index;
131 unsigned scale;
132}
133sib_byte;
134
6305a203
L
135/* x86 arch names, types and features */
136typedef struct
137{
138 const char *name; /* arch name */
8a2c8fef 139 unsigned int len; /* arch string length */
6305a203
L
140 enum processor_type type; /* arch type */
141 i386_cpu_flags flags; /* cpu feature flags */
8a2c8fef 142 unsigned int skip; /* show_arch should skip this. */
6305a203
L
143}
144arch_entry;
145
293f5f65
L
146/* Used to turn off indicated flags. */
147typedef struct
148{
149 const char *name; /* arch name */
150 unsigned int len; /* arch string length */
151 i386_cpu_flags flags; /* cpu feature flags */
152}
153noarch_entry;
154
78f12dd3 155static void update_code_flag (int, int);
e3bb37b5
L
156static void set_code_flag (int);
157static void set_16bit_gcc_code_flag (int);
158static void set_intel_syntax (int);
1efbbeb4 159static void set_intel_mnemonic (int);
db51cc60 160static void set_allow_index_reg (int);
7bab8ab5 161static void set_check (int);
e3bb37b5 162static void set_cpu_arch (int);
6482c264 163#ifdef TE_PE
e3bb37b5 164static void pe_directive_secrel (int);
6482c264 165#endif
e3bb37b5
L
166static void signed_cons (int);
167static char *output_invalid (int c);
ee86248c
JB
168static int i386_finalize_immediate (segT, expressionS *, i386_operand_type,
169 const char *);
170static int i386_finalize_displacement (segT, expressionS *, i386_operand_type,
171 const char *);
a7619375 172static int i386_att_operand (char *);
e3bb37b5 173static int i386_intel_operand (char *, int);
ee86248c
JB
174static int i386_intel_simplify (expressionS *);
175static int i386_intel_parse_name (const char *, expressionS *);
e3bb37b5
L
176static const reg_entry *parse_register (char *, char **);
177static char *parse_insn (char *, char *);
178static char *parse_operands (char *, const char *);
179static void swap_operands (void);
4d456e3d 180static void swap_2_operands (int, int);
48bcea9f 181static enum flag_code i386_addressing_mode (void);
e3bb37b5
L
182static void optimize_imm (void);
183static void optimize_disp (void);
83b16ac6 184static const insn_template *match_template (char);
e3bb37b5
L
185static int check_string (void);
186static int process_suffix (void);
187static int check_byte_reg (void);
188static int check_long_reg (void);
189static int check_qword_reg (void);
190static int check_word_reg (void);
191static int finalize_imm (void);
192static int process_operands (void);
193static const seg_entry *build_modrm_byte (void);
194static void output_insn (void);
195static void output_imm (fragS *, offsetT);
196static void output_disp (fragS *, offsetT);
29b0f896 197#ifndef I386COFF
e3bb37b5 198static void s_bss (int);
252b5132 199#endif
17d4e2a2
L
200#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
201static void handle_large_common (int small ATTRIBUTE_UNUSED);
b4a3a7b4
L
202
203/* GNU_PROPERTY_X86_ISA_1_USED. */
204static unsigned int x86_isa_1_used;
205/* GNU_PROPERTY_X86_FEATURE_2_USED. */
206static unsigned int x86_feature_2_used;
207/* Generate x86 used ISA and feature properties. */
208static unsigned int x86_used_note = DEFAULT_X86_USED_NOTE;
17d4e2a2 209#endif
252b5132 210
a847613f 211static const char *default_arch = DEFAULT_ARCH;
3e73aa7c 212
8a6fb3f9
JB
213/* parse_register() returns this when a register alias cannot be used. */
214static const reg_entry bad_reg = { "<bad>", OPERAND_TYPE_NONE, 0, 0,
215 { Dw2Inval, Dw2Inval } };
216
43234a1e
L
217/* This struct describes rounding control and SAE in the instruction. */
218struct RC_Operation
219{
220 enum rc_type
221 {
222 rne = 0,
223 rd,
224 ru,
225 rz,
226 saeonly
227 } type;
228 int operand;
229};
230
231static struct RC_Operation rc_op;
232
233/* The struct describes masking, applied to OPERAND in the instruction.
234 MASK is a pointer to the corresponding mask register. ZEROING tells
235 whether merging or zeroing mask is used. */
236struct Mask_Operation
237{
238 const reg_entry *mask;
239 unsigned int zeroing;
240 /* The operand where this operation is associated. */
241 int operand;
242};
243
244static struct Mask_Operation mask_op;
245
246/* The struct describes broadcasting, applied to OPERAND. FACTOR is
247 broadcast factor. */
248struct Broadcast_Operation
249{
8e6e0792 250 /* Type of broadcast: {1to2}, {1to4}, {1to8}, or {1to16}. */
43234a1e
L
251 int type;
252
253 /* Index of broadcasted operand. */
254 int operand;
4a1b91ea
L
255
256 /* Number of bytes to broadcast. */
257 int bytes;
43234a1e
L
258};
259
260static struct Broadcast_Operation broadcast_op;
261
c0f3af97
L
262/* VEX prefix. */
263typedef struct
264{
43234a1e
L
265 /* VEX prefix is either 2 byte or 3 byte. EVEX is 4 byte. */
266 unsigned char bytes[4];
c0f3af97
L
267 unsigned int length;
268 /* Destination or source register specifier. */
269 const reg_entry *register_specifier;
270} vex_prefix;
271
252b5132 272/* 'md_assemble ()' gathers together information and puts it into a
47926f60 273 i386_insn. */
252b5132 274
520dc8e8
AM
275union i386_op
276 {
277 expressionS *disps;
278 expressionS *imms;
279 const reg_entry *regs;
280 };
281
a65babc9
L
282enum i386_error
283 {
86e026a4 284 operand_size_mismatch,
a65babc9
L
285 operand_type_mismatch,
286 register_type_mismatch,
287 number_of_operands_mismatch,
288 invalid_instruction_suffix,
289 bad_imm4,
a65babc9
L
290 unsupported_with_intel_mnemonic,
291 unsupported_syntax,
6c30d220 292 unsupported,
260cd341 293 invalid_sib_address,
6c30d220 294 invalid_vsib_address,
7bab8ab5 295 invalid_vector_register_set,
260cd341 296 invalid_tmm_register_set,
43234a1e
L
297 unsupported_vector_index_register,
298 unsupported_broadcast,
43234a1e
L
299 broadcast_needed,
300 unsupported_masking,
301 mask_not_on_destination,
302 no_default_mask,
303 unsupported_rc_sae,
304 rc_sae_operand_not_last_imm,
305 invalid_register_operand,
a65babc9
L
306 };
307
252b5132
RH
308struct _i386_insn
309 {
47926f60 310 /* TM holds the template for the insn were currently assembling. */
d3ce72d0 311 insn_template tm;
252b5132 312
7d5e4556
L
313 /* SUFFIX holds the instruction size suffix for byte, word, dword
314 or qword, if given. */
252b5132
RH
315 char suffix;
316
47926f60 317 /* OPERANDS gives the number of given operands. */
252b5132
RH
318 unsigned int operands;
319
320 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
321 of given register, displacement, memory operands and immediate
47926f60 322 operands. */
252b5132
RH
323 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
324
325 /* TYPES [i] is the type (see above #defines) which tells us how to
520dc8e8 326 use OP[i] for the corresponding operand. */
40fb9820 327 i386_operand_type types[MAX_OPERANDS];
252b5132 328
520dc8e8
AM
329 /* Displacement expression, immediate expression, or register for each
330 operand. */
331 union i386_op op[MAX_OPERANDS];
252b5132 332
3e73aa7c
JH
333 /* Flags for operands. */
334 unsigned int flags[MAX_OPERANDS];
335#define Operand_PCrel 1
c48dadc9 336#define Operand_Mem 2
3e73aa7c 337
252b5132 338 /* Relocation type for operand */
f86103b7 339 enum bfd_reloc_code_real reloc[MAX_OPERANDS];
252b5132 340
252b5132
RH
341 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
342 the base index byte below. */
343 const reg_entry *base_reg;
344 const reg_entry *index_reg;
345 unsigned int log2_scale_factor;
346
347 /* SEG gives the seg_entries of this insn. They are zero unless
47926f60 348 explicit segment overrides are given. */
ce8a8b2f 349 const seg_entry *seg[2];
252b5132 350
8325cc63
JB
351 /* Copied first memory operand string, for re-checking. */
352 char *memop1_string;
353
252b5132
RH
354 /* PREFIX holds all the given prefix opcodes (usually null).
355 PREFIXES is the number of prefix opcodes. */
356 unsigned int prefixes;
357 unsigned char prefix[MAX_PREFIXES];
358
50128d0c
JB
359 /* Register is in low 3 bits of opcode. */
360 bfd_boolean short_form;
361
6f2f06be
JB
362 /* The operand to a branch insn indicates an absolute branch. */
363 bfd_boolean jumpabsolute;
364
921eafea
L
365 /* Extended states. */
366 enum
367 {
368 /* Use MMX state. */
369 xstate_mmx = 1 << 0,
370 /* Use XMM state. */
371 xstate_xmm = 1 << 1,
372 /* Use YMM state. */
373 xstate_ymm = 1 << 2 | xstate_xmm,
374 /* Use ZMM state. */
375 xstate_zmm = 1 << 3 | xstate_ymm,
376 /* Use TMM state. */
377 xstate_tmm = 1 << 4
378 } xstate;
260cd341 379
e379e5f3
L
380 /* Has GOTPC or TLS relocation. */
381 bfd_boolean has_gotpc_tls_reloc;
382
252b5132 383 /* RM and SIB are the modrm byte and the sib byte where the
c1e679ec 384 addressing modes of this insn are encoded. */
252b5132 385 modrm_byte rm;
3e73aa7c 386 rex_byte rex;
43234a1e 387 rex_byte vrex;
252b5132 388 sib_byte sib;
c0f3af97 389 vex_prefix vex;
b6169b20 390
43234a1e
L
391 /* Masking attributes. */
392 struct Mask_Operation *mask;
393
394 /* Rounding control and SAE attributes. */
395 struct RC_Operation *rounding;
396
397 /* Broadcasting attributes. */
398 struct Broadcast_Operation *broadcast;
399
400 /* Compressed disp8*N attribute. */
401 unsigned int memshift;
402
86fa6981
L
403 /* Prefer load or store in encoding. */
404 enum
405 {
406 dir_encoding_default = 0,
407 dir_encoding_load,
64c49ab3
JB
408 dir_encoding_store,
409 dir_encoding_swap
86fa6981 410 } dir_encoding;
891edac4 411
41eb8e88 412 /* Prefer 8bit, 16bit, 32bit displacement in encoding. */
a501d77e
L
413 enum
414 {
415 disp_encoding_default = 0,
416 disp_encoding_8bit,
41eb8e88 417 disp_encoding_16bit,
a501d77e
L
418 disp_encoding_32bit
419 } disp_encoding;
f8a5c266 420
6b6b6807
L
421 /* Prefer the REX byte in encoding. */
422 bfd_boolean rex_encoding;
423
b6f8c7c4
L
424 /* Disable instruction size optimization. */
425 bfd_boolean no_optimize;
426
86fa6981
L
427 /* How to encode vector instructions. */
428 enum
429 {
430 vex_encoding_default = 0,
42e04b36 431 vex_encoding_vex,
86fa6981 432 vex_encoding_vex3,
da4977e0
JB
433 vex_encoding_evex,
434 vex_encoding_error
86fa6981
L
435 } vec_encoding;
436
d5de92cf
L
437 /* REP prefix. */
438 const char *rep_prefix;
439
165de32a
L
440 /* HLE prefix. */
441 const char *hle_prefix;
42164a71 442
7e8b059b
L
443 /* Have BND prefix. */
444 const char *bnd_prefix;
445
04ef582a
L
446 /* Have NOTRACK prefix. */
447 const char *notrack_prefix;
448
891edac4 449 /* Error message. */
a65babc9 450 enum i386_error error;
252b5132
RH
451 };
452
453typedef struct _i386_insn i386_insn;
454
43234a1e
L
455/* Link RC type with corresponding string, that'll be looked for in
456 asm. */
457struct RC_name
458{
459 enum rc_type type;
460 const char *name;
461 unsigned int len;
462};
463
464static const struct RC_name RC_NamesTable[] =
465{
466 { rne, STRING_COMMA_LEN ("rn-sae") },
467 { rd, STRING_COMMA_LEN ("rd-sae") },
468 { ru, STRING_COMMA_LEN ("ru-sae") },
469 { rz, STRING_COMMA_LEN ("rz-sae") },
470 { saeonly, STRING_COMMA_LEN ("sae") },
471};
472
252b5132
RH
473/* List of chars besides those in app.c:symbol_chars that can start an
474 operand. Used to prevent the scrubber eating vital white-space. */
86fa6981 475const char extra_symbol_chars[] = "*%-([{}"
252b5132 476#ifdef LEX_AT
32137342
NC
477 "@"
478#endif
479#ifdef LEX_QM
480 "?"
252b5132 481#endif
32137342 482 ;
252b5132 483
b3983e5f
JB
484#if ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) \
485 && !defined (TE_GNU) \
486 && !defined (TE_LINUX) \
487 && !defined (TE_FreeBSD) \
488 && !defined (TE_DragonFly) \
489 && !defined (TE_NetBSD))
252b5132 490/* This array holds the chars that always start a comment. If the
b3b91714
AM
491 pre-processor is disabled, these aren't very useful. The option
492 --divide will remove '/' from this list. */
493const char *i386_comment_chars = "#/";
494#define SVR4_COMMENT_CHARS 1
252b5132 495#define PREFIX_SEPARATOR '\\'
252b5132 496
b3b91714
AM
497#else
498const char *i386_comment_chars = "#";
499#define PREFIX_SEPARATOR '/'
500#endif
501
252b5132
RH
502/* This array holds the chars that only start a comment at the beginning of
503 a line. If the line seems to have the form '# 123 filename'
ce8a8b2f
AM
504 .line and .file directives will appear in the pre-processed output.
505 Note that input_file.c hand checks for '#' at the beginning of the
252b5132 506 first line of the input file. This is because the compiler outputs
ce8a8b2f
AM
507 #NO_APP at the beginning of its output.
508 Also note that comments started like this one will always work if
252b5132 509 '/' isn't otherwise defined. */
b3b91714 510const char line_comment_chars[] = "#/";
252b5132 511
63a0b638 512const char line_separator_chars[] = ";";
252b5132 513
ce8a8b2f
AM
514/* Chars that can be used to separate mant from exp in floating point
515 nums. */
252b5132
RH
516const char EXP_CHARS[] = "eE";
517
ce8a8b2f
AM
518/* Chars that mean this number is a floating point constant
519 As in 0f12.456
520 or 0d1.2345e12. */
252b5132
RH
521const char FLT_CHARS[] = "fFdDxX";
522
ce8a8b2f 523/* Tables for lexical analysis. */
252b5132
RH
524static char mnemonic_chars[256];
525static char register_chars[256];
526static char operand_chars[256];
527static char identifier_chars[256];
528static char digit_chars[256];
529
ce8a8b2f 530/* Lexical macros. */
252b5132
RH
531#define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
532#define is_operand_char(x) (operand_chars[(unsigned char) x])
533#define is_register_char(x) (register_chars[(unsigned char) x])
534#define is_space_char(x) ((x) == ' ')
535#define is_identifier_char(x) (identifier_chars[(unsigned char) x])
536#define is_digit_char(x) (digit_chars[(unsigned char) x])
537
0234cb7c 538/* All non-digit non-letter characters that may occur in an operand. */
252b5132
RH
539static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
540
541/* md_assemble() always leaves the strings it's passed unaltered. To
542 effect this we maintain a stack of saved characters that we've smashed
543 with '\0's (indicating end of strings for various sub-fields of the
47926f60 544 assembler instruction). */
252b5132 545static char save_stack[32];
ce8a8b2f 546static char *save_stack_p;
252b5132
RH
547#define END_STRING_AND_SAVE(s) \
548 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
549#define RESTORE_END_STRING(s) \
550 do { *(s) = *--save_stack_p; } while (0)
551
47926f60 552/* The instruction we're assembling. */
252b5132
RH
553static i386_insn i;
554
555/* Possible templates for current insn. */
556static const templates *current_templates;
557
31b2323c
L
558/* Per instruction expressionS buffers: max displacements & immediates. */
559static expressionS disp_expressions[MAX_MEMORY_OPERANDS];
560static expressionS im_expressions[MAX_IMMEDIATE_OPERANDS];
252b5132 561
47926f60 562/* Current operand we are working on. */
ee86248c 563static int this_operand = -1;
252b5132 564
3e73aa7c
JH
565/* We support four different modes. FLAG_CODE variable is used to distinguish
566 these. */
567
568enum flag_code {
569 CODE_32BIT,
570 CODE_16BIT,
571 CODE_64BIT };
572
573static enum flag_code flag_code;
4fa24527 574static unsigned int object_64bit;
862be3fb 575static unsigned int disallow_64bit_reloc;
3e73aa7c 576static int use_rela_relocations = 0;
e379e5f3
L
577/* __tls_get_addr/___tls_get_addr symbol for TLS. */
578static const char *tls_get_addr;
3e73aa7c 579
7af8ed2d
NC
580#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
581 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
582 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
583
351f65ca
L
584/* The ELF ABI to use. */
585enum x86_elf_abi
586{
587 I386_ABI,
7f56bc95
L
588 X86_64_ABI,
589 X86_64_X32_ABI
351f65ca
L
590};
591
592static enum x86_elf_abi x86_elf_abi = I386_ABI;
7af8ed2d 593#endif
351f65ca 594
167ad85b
TG
595#if defined (TE_PE) || defined (TE_PEP)
596/* Use big object file format. */
597static int use_big_obj = 0;
598#endif
599
8dcea932
L
600#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
601/* 1 if generating code for a shared library. */
602static int shared = 0;
603#endif
604
47926f60
KH
605/* 1 for intel syntax,
606 0 if att syntax. */
607static int intel_syntax = 0;
252b5132 608
4b5aaf5f
L
609static enum x86_64_isa
610{
611 amd64 = 1, /* AMD64 ISA. */
612 intel64 /* Intel64 ISA. */
613} isa64;
e89c5eaa 614
1efbbeb4
L
615/* 1 for intel mnemonic,
616 0 if att mnemonic. */
617static int intel_mnemonic = !SYSV386_COMPAT;
618
a60de03c
JB
619/* 1 if pseudo registers are permitted. */
620static int allow_pseudo_reg = 0;
621
47926f60
KH
622/* 1 if register prefix % not required. */
623static int allow_naked_reg = 0;
252b5132 624
33eaf5de 625/* 1 if the assembler should add BND prefix for all control-transferring
7e8b059b
L
626 instructions supporting it, even if this prefix wasn't specified
627 explicitly. */
628static int add_bnd_prefix = 0;
629
ba104c83 630/* 1 if pseudo index register, eiz/riz, is allowed . */
db51cc60
L
631static int allow_index_reg = 0;
632
d022bddd
IT
633/* 1 if the assembler should ignore LOCK prefix, even if it was
634 specified explicitly. */
635static int omit_lock_prefix = 0;
636
e4e00185
AS
637/* 1 if the assembler should encode lfence, mfence, and sfence as
638 "lock addl $0, (%{re}sp)". */
639static int avoid_fence = 0;
640
ae531041
L
641/* 1 if lfence should be inserted after every load. */
642static int lfence_after_load = 0;
643
644/* Non-zero if lfence should be inserted before indirect branch. */
645static enum lfence_before_indirect_branch_kind
646 {
647 lfence_branch_none = 0,
648 lfence_branch_register,
649 lfence_branch_memory,
650 lfence_branch_all
651 }
652lfence_before_indirect_branch;
653
654/* Non-zero if lfence should be inserted before ret. */
655static enum lfence_before_ret_kind
656 {
657 lfence_before_ret_none = 0,
658 lfence_before_ret_not,
a09f656b 659 lfence_before_ret_or,
660 lfence_before_ret_shl
ae531041
L
661 }
662lfence_before_ret;
663
664/* Types of previous instruction is .byte or prefix. */
e379e5f3
L
665static struct
666 {
667 segT seg;
668 const char *file;
669 const char *name;
670 unsigned int line;
671 enum last_insn_kind
672 {
673 last_insn_other = 0,
674 last_insn_directive,
675 last_insn_prefix
676 } kind;
677 } last_insn;
678
0cb4071e
L
679/* 1 if the assembler should generate relax relocations. */
680
681static int generate_relax_relocations
682 = DEFAULT_GENERATE_X86_RELAX_RELOCATIONS;
683
7bab8ab5 684static enum check_kind
daf50ae7 685 {
7bab8ab5
JB
686 check_none = 0,
687 check_warning,
688 check_error
daf50ae7 689 }
7bab8ab5 690sse_check, operand_check = check_warning;
daf50ae7 691
e379e5f3
L
692/* Non-zero if branches should be aligned within power of 2 boundary. */
693static int align_branch_power = 0;
694
695/* Types of branches to align. */
696enum align_branch_kind
697 {
698 align_branch_none = 0,
699 align_branch_jcc = 1,
700 align_branch_fused = 2,
701 align_branch_jmp = 3,
702 align_branch_call = 4,
703 align_branch_indirect = 5,
704 align_branch_ret = 6
705 };
706
707/* Type bits of branches to align. */
708enum align_branch_bit
709 {
710 align_branch_jcc_bit = 1 << align_branch_jcc,
711 align_branch_fused_bit = 1 << align_branch_fused,
712 align_branch_jmp_bit = 1 << align_branch_jmp,
713 align_branch_call_bit = 1 << align_branch_call,
714 align_branch_indirect_bit = 1 << align_branch_indirect,
715 align_branch_ret_bit = 1 << align_branch_ret
716 };
717
718static unsigned int align_branch = (align_branch_jcc_bit
719 | align_branch_fused_bit
720 | align_branch_jmp_bit);
721
79d72f45
HL
722/* Types of condition jump used by macro-fusion. */
723enum mf_jcc_kind
724 {
725 mf_jcc_jo = 0, /* base opcode 0x70 */
726 mf_jcc_jc, /* base opcode 0x72 */
727 mf_jcc_je, /* base opcode 0x74 */
728 mf_jcc_jna, /* base opcode 0x76 */
729 mf_jcc_js, /* base opcode 0x78 */
730 mf_jcc_jp, /* base opcode 0x7a */
731 mf_jcc_jl, /* base opcode 0x7c */
732 mf_jcc_jle, /* base opcode 0x7e */
733 };
734
735/* Types of compare flag-modifying insntructions used by macro-fusion. */
736enum mf_cmp_kind
737 {
738 mf_cmp_test_and, /* test/cmp */
739 mf_cmp_alu_cmp, /* add/sub/cmp */
740 mf_cmp_incdec /* inc/dec */
741 };
742
e379e5f3
L
743/* The maximum padding size for fused jcc. CMP like instruction can
744 be 9 bytes and jcc can be 6 bytes. Leave room just in case for
745 prefixes. */
746#define MAX_FUSED_JCC_PADDING_SIZE 20
747
748/* The maximum number of prefixes added for an instruction. */
749static unsigned int align_branch_prefix_size = 5;
750
b6f8c7c4
L
751/* Optimization:
752 1. Clear the REX_W bit with register operand if possible.
753 2. Above plus use 128bit vector instruction to clear the full vector
754 register.
755 */
756static int optimize = 0;
757
758/* Optimization:
759 1. Clear the REX_W bit with register operand if possible.
760 2. Above plus use 128bit vector instruction to clear the full vector
761 register.
762 3. Above plus optimize "test{q,l,w} $imm8,%r{64,32,16}" to
763 "testb $imm7,%r8".
764 */
765static int optimize_for_space = 0;
766
2ca3ace5
L
767/* Register prefix used for error message. */
768static const char *register_prefix = "%";
769
47926f60
KH
770/* Used in 16 bit gcc mode to add an l suffix to call, ret, enter,
771 leave, push, and pop instructions so that gcc has the same stack
772 frame as in 32 bit mode. */
773static char stackop_size = '\0';
eecb386c 774
12b55ccc
L
775/* Non-zero to optimize code alignment. */
776int optimize_align_code = 1;
777
47926f60
KH
778/* Non-zero to quieten some warnings. */
779static int quiet_warnings = 0;
a38cf1db 780
47926f60
KH
781/* CPU name. */
782static const char *cpu_arch_name = NULL;
6305a203 783static char *cpu_sub_arch_name = NULL;
a38cf1db 784
47926f60 785/* CPU feature flags. */
40fb9820
L
786static i386_cpu_flags cpu_arch_flags = CPU_UNKNOWN_FLAGS;
787
ccc9c027
L
788/* If we have selected a cpu we are generating instructions for. */
789static int cpu_arch_tune_set = 0;
790
9103f4f4 791/* Cpu we are generating instructions for. */
fbf3f584 792enum processor_type cpu_arch_tune = PROCESSOR_UNKNOWN;
9103f4f4
L
793
794/* CPU feature flags of cpu we are generating instructions for. */
40fb9820 795static i386_cpu_flags cpu_arch_tune_flags;
9103f4f4 796
ccc9c027 797/* CPU instruction set architecture used. */
fbf3f584 798enum processor_type cpu_arch_isa = PROCESSOR_UNKNOWN;
ccc9c027 799
9103f4f4 800/* CPU feature flags of instruction set architecture used. */
fbf3f584 801i386_cpu_flags cpu_arch_isa_flags;
9103f4f4 802
fddf5b5b
AM
803/* If set, conditional jumps are not automatically promoted to handle
804 larger than a byte offset. */
805static unsigned int no_cond_jump_promotion = 0;
806
c0f3af97
L
807/* Encode SSE instructions with VEX prefix. */
808static unsigned int sse2avx;
809
539f890d
L
810/* Encode scalar AVX instructions with specific vector length. */
811static enum
812 {
813 vex128 = 0,
814 vex256
815 } avxscalar;
816
03751133
L
817/* Encode VEX WIG instructions with specific vex.w. */
818static enum
819 {
820 vexw0 = 0,
821 vexw1
822 } vexwig;
823
43234a1e
L
824/* Encode scalar EVEX LIG instructions with specific vector length. */
825static enum
826 {
827 evexl128 = 0,
828 evexl256,
829 evexl512
830 } evexlig;
831
832/* Encode EVEX WIG instructions with specific evex.w. */
833static enum
834 {
835 evexw0 = 0,
836 evexw1
837 } evexwig;
838
d3d3c6db
IT
839/* Value to encode in EVEX RC bits, for SAE-only instructions. */
840static enum rc_type evexrcig = rne;
841
29b0f896 842/* Pre-defined "_GLOBAL_OFFSET_TABLE_". */
87c245cc 843static symbolS *GOT_symbol;
29b0f896 844
a4447b93
RH
845/* The dwarf2 return column, adjusted for 32 or 64 bit. */
846unsigned int x86_dwarf2_return_column;
847
848/* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
849int x86_cie_data_alignment;
850
252b5132 851/* Interface to relax_segment.
fddf5b5b
AM
852 There are 3 major relax states for 386 jump insns because the
853 different types of jumps add different sizes to frags when we're
e379e5f3
L
854 figuring out what sort of jump to choose to reach a given label.
855
856 BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING are used to align
857 branches which are handled by md_estimate_size_before_relax() and
858 i386_generic_table_relax_frag(). */
252b5132 859
47926f60 860/* Types. */
93c2a809
AM
861#define UNCOND_JUMP 0
862#define COND_JUMP 1
863#define COND_JUMP86 2
e379e5f3
L
864#define BRANCH_PADDING 3
865#define BRANCH_PREFIX 4
866#define FUSED_JCC_PADDING 5
fddf5b5b 867
47926f60 868/* Sizes. */
252b5132
RH
869#define CODE16 1
870#define SMALL 0
29b0f896 871#define SMALL16 (SMALL | CODE16)
252b5132 872#define BIG 2
29b0f896 873#define BIG16 (BIG | CODE16)
252b5132
RH
874
875#ifndef INLINE
876#ifdef __GNUC__
877#define INLINE __inline__
878#else
879#define INLINE
880#endif
881#endif
882
fddf5b5b
AM
883#define ENCODE_RELAX_STATE(type, size) \
884 ((relax_substateT) (((type) << 2) | (size)))
885#define TYPE_FROM_RELAX_STATE(s) \
886 ((s) >> 2)
887#define DISP_SIZE_FROM_RELAX_STATE(s) \
888 ((((s) & 3) == BIG ? 4 : (((s) & 3) == BIG16 ? 2 : 1)))
252b5132
RH
889
890/* This table is used by relax_frag to promote short jumps to long
891 ones where necessary. SMALL (short) jumps may be promoted to BIG
892 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
893 don't allow a short jump in a 32 bit code segment to be promoted to
894 a 16 bit offset jump because it's slower (requires data size
895 prefix), and doesn't work, unless the destination is in the bottom
896 64k of the code segment (The top 16 bits of eip are zeroed). */
897
898const relax_typeS md_relax_table[] =
899{
24eab124
AM
900 /* The fields are:
901 1) most positive reach of this state,
902 2) most negative reach of this state,
93c2a809 903 3) how many bytes this mode will have in the variable part of the frag
ce8a8b2f 904 4) which index into the table to try if we can't fit into this one. */
252b5132 905
fddf5b5b 906 /* UNCOND_JUMP states. */
93c2a809
AM
907 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
908 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
909 /* dword jmp adds 4 bytes to frag:
910 0 extra opcode bytes, 4 displacement bytes. */
252b5132 911 {0, 0, 4, 0},
93c2a809
AM
912 /* word jmp adds 2 byte2 to frag:
913 0 extra opcode bytes, 2 displacement bytes. */
252b5132
RH
914 {0, 0, 2, 0},
915
93c2a809
AM
916 /* COND_JUMP states. */
917 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
918 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
919 /* dword conditionals adds 5 bytes to frag:
920 1 extra opcode byte, 4 displacement bytes. */
921 {0, 0, 5, 0},
fddf5b5b 922 /* word conditionals add 3 bytes to frag:
93c2a809
AM
923 1 extra opcode byte, 2 displacement bytes. */
924 {0, 0, 3, 0},
925
926 /* COND_JUMP86 states. */
927 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG)},
928 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG16)},
929 /* dword conditionals adds 5 bytes to frag:
930 1 extra opcode byte, 4 displacement bytes. */
931 {0, 0, 5, 0},
932 /* word conditionals add 4 bytes to frag:
933 1 displacement byte and a 3 byte long branch insn. */
934 {0, 0, 4, 0}
252b5132
RH
935};
936
9103f4f4
L
937static const arch_entry cpu_arch[] =
938{
89507696
JB
939 /* Do not replace the first two entries - i386_target_format()
940 relies on them being there in this order. */
8a2c8fef 941 { STRING_COMMA_LEN ("generic32"), PROCESSOR_GENERIC32,
293f5f65 942 CPU_GENERIC32_FLAGS, 0 },
8a2c8fef 943 { STRING_COMMA_LEN ("generic64"), PROCESSOR_GENERIC64,
293f5f65 944 CPU_GENERIC64_FLAGS, 0 },
8a2c8fef 945 { STRING_COMMA_LEN ("i8086"), PROCESSOR_UNKNOWN,
293f5f65 946 CPU_NONE_FLAGS, 0 },
8a2c8fef 947 { STRING_COMMA_LEN ("i186"), PROCESSOR_UNKNOWN,
293f5f65 948 CPU_I186_FLAGS, 0 },
8a2c8fef 949 { STRING_COMMA_LEN ("i286"), PROCESSOR_UNKNOWN,
293f5f65 950 CPU_I286_FLAGS, 0 },
8a2c8fef 951 { STRING_COMMA_LEN ("i386"), PROCESSOR_I386,
293f5f65 952 CPU_I386_FLAGS, 0 },
8a2c8fef 953 { STRING_COMMA_LEN ("i486"), PROCESSOR_I486,
293f5f65 954 CPU_I486_FLAGS, 0 },
8a2c8fef 955 { STRING_COMMA_LEN ("i586"), PROCESSOR_PENTIUM,
293f5f65 956 CPU_I586_FLAGS, 0 },
8a2c8fef 957 { STRING_COMMA_LEN ("i686"), PROCESSOR_PENTIUMPRO,
293f5f65 958 CPU_I686_FLAGS, 0 },
8a2c8fef 959 { STRING_COMMA_LEN ("pentium"), PROCESSOR_PENTIUM,
293f5f65 960 CPU_I586_FLAGS, 0 },
8a2c8fef 961 { STRING_COMMA_LEN ("pentiumpro"), PROCESSOR_PENTIUMPRO,
293f5f65 962 CPU_PENTIUMPRO_FLAGS, 0 },
8a2c8fef 963 { STRING_COMMA_LEN ("pentiumii"), PROCESSOR_PENTIUMPRO,
293f5f65 964 CPU_P2_FLAGS, 0 },
8a2c8fef 965 { STRING_COMMA_LEN ("pentiumiii"),PROCESSOR_PENTIUMPRO,
293f5f65 966 CPU_P3_FLAGS, 0 },
8a2c8fef 967 { STRING_COMMA_LEN ("pentium4"), PROCESSOR_PENTIUM4,
293f5f65 968 CPU_P4_FLAGS, 0 },
8a2c8fef 969 { STRING_COMMA_LEN ("prescott"), PROCESSOR_NOCONA,
293f5f65 970 CPU_CORE_FLAGS, 0 },
8a2c8fef 971 { STRING_COMMA_LEN ("nocona"), PROCESSOR_NOCONA,
293f5f65 972 CPU_NOCONA_FLAGS, 0 },
8a2c8fef 973 { STRING_COMMA_LEN ("yonah"), PROCESSOR_CORE,
293f5f65 974 CPU_CORE_FLAGS, 1 },
8a2c8fef 975 { STRING_COMMA_LEN ("core"), PROCESSOR_CORE,
293f5f65 976 CPU_CORE_FLAGS, 0 },
8a2c8fef 977 { STRING_COMMA_LEN ("merom"), PROCESSOR_CORE2,
293f5f65 978 CPU_CORE2_FLAGS, 1 },
8a2c8fef 979 { STRING_COMMA_LEN ("core2"), PROCESSOR_CORE2,
293f5f65 980 CPU_CORE2_FLAGS, 0 },
8a2c8fef 981 { STRING_COMMA_LEN ("corei7"), PROCESSOR_COREI7,
293f5f65 982 CPU_COREI7_FLAGS, 0 },
8a2c8fef 983 { STRING_COMMA_LEN ("l1om"), PROCESSOR_L1OM,
293f5f65 984 CPU_L1OM_FLAGS, 0 },
7a9068fe 985 { STRING_COMMA_LEN ("k1om"), PROCESSOR_K1OM,
293f5f65 986 CPU_K1OM_FLAGS, 0 },
81486035 987 { STRING_COMMA_LEN ("iamcu"), PROCESSOR_IAMCU,
293f5f65 988 CPU_IAMCU_FLAGS, 0 },
8a2c8fef 989 { STRING_COMMA_LEN ("k6"), PROCESSOR_K6,
293f5f65 990 CPU_K6_FLAGS, 0 },
8a2c8fef 991 { STRING_COMMA_LEN ("k6_2"), PROCESSOR_K6,
293f5f65 992 CPU_K6_2_FLAGS, 0 },
8a2c8fef 993 { STRING_COMMA_LEN ("athlon"), PROCESSOR_ATHLON,
293f5f65 994 CPU_ATHLON_FLAGS, 0 },
8a2c8fef 995 { STRING_COMMA_LEN ("sledgehammer"), PROCESSOR_K8,
293f5f65 996 CPU_K8_FLAGS, 1 },
8a2c8fef 997 { STRING_COMMA_LEN ("opteron"), PROCESSOR_K8,
293f5f65 998 CPU_K8_FLAGS, 0 },
8a2c8fef 999 { STRING_COMMA_LEN ("k8"), PROCESSOR_K8,
293f5f65 1000 CPU_K8_FLAGS, 0 },
8a2c8fef 1001 { STRING_COMMA_LEN ("amdfam10"), PROCESSOR_AMDFAM10,
293f5f65 1002 CPU_AMDFAM10_FLAGS, 0 },
8aedb9fe 1003 { STRING_COMMA_LEN ("bdver1"), PROCESSOR_BD,
293f5f65 1004 CPU_BDVER1_FLAGS, 0 },
8aedb9fe 1005 { STRING_COMMA_LEN ("bdver2"), PROCESSOR_BD,
293f5f65 1006 CPU_BDVER2_FLAGS, 0 },
5e5c50d3 1007 { STRING_COMMA_LEN ("bdver3"), PROCESSOR_BD,
293f5f65 1008 CPU_BDVER3_FLAGS, 0 },
c7b0bd56 1009 { STRING_COMMA_LEN ("bdver4"), PROCESSOR_BD,
293f5f65 1010 CPU_BDVER4_FLAGS, 0 },
029f3522 1011 { STRING_COMMA_LEN ("znver1"), PROCESSOR_ZNVER,
293f5f65 1012 CPU_ZNVER1_FLAGS, 0 },
a9660a6f
AP
1013 { STRING_COMMA_LEN ("znver2"), PROCESSOR_ZNVER,
1014 CPU_ZNVER2_FLAGS, 0 },
7b458c12 1015 { STRING_COMMA_LEN ("btver1"), PROCESSOR_BT,
293f5f65 1016 CPU_BTVER1_FLAGS, 0 },
7b458c12 1017 { STRING_COMMA_LEN ("btver2"), PROCESSOR_BT,
293f5f65 1018 CPU_BTVER2_FLAGS, 0 },
8a2c8fef 1019 { STRING_COMMA_LEN (".8087"), PROCESSOR_UNKNOWN,
293f5f65 1020 CPU_8087_FLAGS, 0 },
8a2c8fef 1021 { STRING_COMMA_LEN (".287"), PROCESSOR_UNKNOWN,
293f5f65 1022 CPU_287_FLAGS, 0 },
8a2c8fef 1023 { STRING_COMMA_LEN (".387"), PROCESSOR_UNKNOWN,
293f5f65 1024 CPU_387_FLAGS, 0 },
1848e567
L
1025 { STRING_COMMA_LEN (".687"), PROCESSOR_UNKNOWN,
1026 CPU_687_FLAGS, 0 },
d871f3f4
L
1027 { STRING_COMMA_LEN (".cmov"), PROCESSOR_UNKNOWN,
1028 CPU_CMOV_FLAGS, 0 },
1029 { STRING_COMMA_LEN (".fxsr"), PROCESSOR_UNKNOWN,
1030 CPU_FXSR_FLAGS, 0 },
8a2c8fef 1031 { STRING_COMMA_LEN (".mmx"), PROCESSOR_UNKNOWN,
293f5f65 1032 CPU_MMX_FLAGS, 0 },
8a2c8fef 1033 { STRING_COMMA_LEN (".sse"), PROCESSOR_UNKNOWN,
293f5f65 1034 CPU_SSE_FLAGS, 0 },
8a2c8fef 1035 { STRING_COMMA_LEN (".sse2"), PROCESSOR_UNKNOWN,
293f5f65 1036 CPU_SSE2_FLAGS, 0 },
8a2c8fef 1037 { STRING_COMMA_LEN (".sse3"), PROCESSOR_UNKNOWN,
293f5f65 1038 CPU_SSE3_FLAGS, 0 },
af5c13b0
L
1039 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN,
1040 CPU_SSE4A_FLAGS, 0 },
8a2c8fef 1041 { STRING_COMMA_LEN (".ssse3"), PROCESSOR_UNKNOWN,
293f5f65 1042 CPU_SSSE3_FLAGS, 0 },
8a2c8fef 1043 { STRING_COMMA_LEN (".sse4.1"), PROCESSOR_UNKNOWN,
293f5f65 1044 CPU_SSE4_1_FLAGS, 0 },
8a2c8fef 1045 { STRING_COMMA_LEN (".sse4.2"), PROCESSOR_UNKNOWN,
293f5f65 1046 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 1047 { STRING_COMMA_LEN (".sse4"), PROCESSOR_UNKNOWN,
293f5f65 1048 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 1049 { STRING_COMMA_LEN (".avx"), PROCESSOR_UNKNOWN,
293f5f65 1050 CPU_AVX_FLAGS, 0 },
6c30d220 1051 { STRING_COMMA_LEN (".avx2"), PROCESSOR_UNKNOWN,
293f5f65 1052 CPU_AVX2_FLAGS, 0 },
43234a1e 1053 { STRING_COMMA_LEN (".avx512f"), PROCESSOR_UNKNOWN,
293f5f65 1054 CPU_AVX512F_FLAGS, 0 },
43234a1e 1055 { STRING_COMMA_LEN (".avx512cd"), PROCESSOR_UNKNOWN,
293f5f65 1056 CPU_AVX512CD_FLAGS, 0 },
43234a1e 1057 { STRING_COMMA_LEN (".avx512er"), PROCESSOR_UNKNOWN,
293f5f65 1058 CPU_AVX512ER_FLAGS, 0 },
43234a1e 1059 { STRING_COMMA_LEN (".avx512pf"), PROCESSOR_UNKNOWN,
293f5f65 1060 CPU_AVX512PF_FLAGS, 0 },
1dfc6506 1061 { STRING_COMMA_LEN (".avx512dq"), PROCESSOR_UNKNOWN,
293f5f65 1062 CPU_AVX512DQ_FLAGS, 0 },
1dfc6506 1063 { STRING_COMMA_LEN (".avx512bw"), PROCESSOR_UNKNOWN,
293f5f65 1064 CPU_AVX512BW_FLAGS, 0 },
1dfc6506 1065 { STRING_COMMA_LEN (".avx512vl"), PROCESSOR_UNKNOWN,
293f5f65 1066 CPU_AVX512VL_FLAGS, 0 },
8a2c8fef 1067 { STRING_COMMA_LEN (".vmx"), PROCESSOR_UNKNOWN,
293f5f65 1068 CPU_VMX_FLAGS, 0 },
8729a6f6 1069 { STRING_COMMA_LEN (".vmfunc"), PROCESSOR_UNKNOWN,
293f5f65 1070 CPU_VMFUNC_FLAGS, 0 },
8a2c8fef 1071 { STRING_COMMA_LEN (".smx"), PROCESSOR_UNKNOWN,
293f5f65 1072 CPU_SMX_FLAGS, 0 },
8a2c8fef 1073 { STRING_COMMA_LEN (".xsave"), PROCESSOR_UNKNOWN,
293f5f65 1074 CPU_XSAVE_FLAGS, 0 },
c7b8aa3a 1075 { STRING_COMMA_LEN (".xsaveopt"), PROCESSOR_UNKNOWN,
293f5f65 1076 CPU_XSAVEOPT_FLAGS, 0 },
1dfc6506 1077 { STRING_COMMA_LEN (".xsavec"), PROCESSOR_UNKNOWN,
293f5f65 1078 CPU_XSAVEC_FLAGS, 0 },
1dfc6506 1079 { STRING_COMMA_LEN (".xsaves"), PROCESSOR_UNKNOWN,
293f5f65 1080 CPU_XSAVES_FLAGS, 0 },
8a2c8fef 1081 { STRING_COMMA_LEN (".aes"), PROCESSOR_UNKNOWN,
293f5f65 1082 CPU_AES_FLAGS, 0 },
8a2c8fef 1083 { STRING_COMMA_LEN (".pclmul"), PROCESSOR_UNKNOWN,
293f5f65 1084 CPU_PCLMUL_FLAGS, 0 },
8a2c8fef 1085 { STRING_COMMA_LEN (".clmul"), PROCESSOR_UNKNOWN,
293f5f65 1086 CPU_PCLMUL_FLAGS, 1 },
c7b8aa3a 1087 { STRING_COMMA_LEN (".fsgsbase"), PROCESSOR_UNKNOWN,
293f5f65 1088 CPU_FSGSBASE_FLAGS, 0 },
c7b8aa3a 1089 { STRING_COMMA_LEN (".rdrnd"), PROCESSOR_UNKNOWN,
293f5f65 1090 CPU_RDRND_FLAGS, 0 },
c7b8aa3a 1091 { STRING_COMMA_LEN (".f16c"), PROCESSOR_UNKNOWN,
293f5f65 1092 CPU_F16C_FLAGS, 0 },
6c30d220 1093 { STRING_COMMA_LEN (".bmi2"), PROCESSOR_UNKNOWN,
293f5f65 1094 CPU_BMI2_FLAGS, 0 },
8a2c8fef 1095 { STRING_COMMA_LEN (".fma"), PROCESSOR_UNKNOWN,
293f5f65 1096 CPU_FMA_FLAGS, 0 },
8a2c8fef 1097 { STRING_COMMA_LEN (".fma4"), PROCESSOR_UNKNOWN,
293f5f65 1098 CPU_FMA4_FLAGS, 0 },
8a2c8fef 1099 { STRING_COMMA_LEN (".xop"), PROCESSOR_UNKNOWN,
293f5f65 1100 CPU_XOP_FLAGS, 0 },
8a2c8fef 1101 { STRING_COMMA_LEN (".lwp"), PROCESSOR_UNKNOWN,
293f5f65 1102 CPU_LWP_FLAGS, 0 },
8a2c8fef 1103 { STRING_COMMA_LEN (".movbe"), PROCESSOR_UNKNOWN,
293f5f65 1104 CPU_MOVBE_FLAGS, 0 },
60aa667e 1105 { STRING_COMMA_LEN (".cx16"), PROCESSOR_UNKNOWN,
293f5f65 1106 CPU_CX16_FLAGS, 0 },
8a2c8fef 1107 { STRING_COMMA_LEN (".ept"), PROCESSOR_UNKNOWN,
293f5f65 1108 CPU_EPT_FLAGS, 0 },
6c30d220 1109 { STRING_COMMA_LEN (".lzcnt"), PROCESSOR_UNKNOWN,
293f5f65 1110 CPU_LZCNT_FLAGS, 0 },
272a84b1
L
1111 { STRING_COMMA_LEN (".popcnt"), PROCESSOR_UNKNOWN,
1112 CPU_POPCNT_FLAGS, 0 },
42164a71 1113 { STRING_COMMA_LEN (".hle"), PROCESSOR_UNKNOWN,
293f5f65 1114 CPU_HLE_FLAGS, 0 },
42164a71 1115 { STRING_COMMA_LEN (".rtm"), PROCESSOR_UNKNOWN,
293f5f65 1116 CPU_RTM_FLAGS, 0 },
6c30d220 1117 { STRING_COMMA_LEN (".invpcid"), PROCESSOR_UNKNOWN,
293f5f65 1118 CPU_INVPCID_FLAGS, 0 },
8a2c8fef 1119 { STRING_COMMA_LEN (".clflush"), PROCESSOR_UNKNOWN,
293f5f65 1120 CPU_CLFLUSH_FLAGS, 0 },
22109423 1121 { STRING_COMMA_LEN (".nop"), PROCESSOR_UNKNOWN,
293f5f65 1122 CPU_NOP_FLAGS, 0 },
8a2c8fef 1123 { STRING_COMMA_LEN (".syscall"), PROCESSOR_UNKNOWN,
293f5f65 1124 CPU_SYSCALL_FLAGS, 0 },
8a2c8fef 1125 { STRING_COMMA_LEN (".rdtscp"), PROCESSOR_UNKNOWN,
293f5f65 1126 CPU_RDTSCP_FLAGS, 0 },
8a2c8fef 1127 { STRING_COMMA_LEN (".3dnow"), PROCESSOR_UNKNOWN,
293f5f65 1128 CPU_3DNOW_FLAGS, 0 },
8a2c8fef 1129 { STRING_COMMA_LEN (".3dnowa"), PROCESSOR_UNKNOWN,
293f5f65 1130 CPU_3DNOWA_FLAGS, 0 },
8a2c8fef 1131 { STRING_COMMA_LEN (".padlock"), PROCESSOR_UNKNOWN,
293f5f65 1132 CPU_PADLOCK_FLAGS, 0 },
8a2c8fef 1133 { STRING_COMMA_LEN (".pacifica"), PROCESSOR_UNKNOWN,
293f5f65 1134 CPU_SVME_FLAGS, 1 },
8a2c8fef 1135 { STRING_COMMA_LEN (".svme"), PROCESSOR_UNKNOWN,
293f5f65 1136 CPU_SVME_FLAGS, 0 },
8a2c8fef 1137 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN,
293f5f65 1138 CPU_SSE4A_FLAGS, 0 },
8a2c8fef 1139 { STRING_COMMA_LEN (".abm"), PROCESSOR_UNKNOWN,
293f5f65 1140 CPU_ABM_FLAGS, 0 },
87973e9f 1141 { STRING_COMMA_LEN (".bmi"), PROCESSOR_UNKNOWN,
293f5f65 1142 CPU_BMI_FLAGS, 0 },
2a2a0f38 1143 { STRING_COMMA_LEN (".tbm"), PROCESSOR_UNKNOWN,
293f5f65 1144 CPU_TBM_FLAGS, 0 },
e2e1fcde 1145 { STRING_COMMA_LEN (".adx"), PROCESSOR_UNKNOWN,
293f5f65 1146 CPU_ADX_FLAGS, 0 },
e2e1fcde 1147 { STRING_COMMA_LEN (".rdseed"), PROCESSOR_UNKNOWN,
293f5f65 1148 CPU_RDSEED_FLAGS, 0 },
e2e1fcde 1149 { STRING_COMMA_LEN (".prfchw"), PROCESSOR_UNKNOWN,
293f5f65 1150 CPU_PRFCHW_FLAGS, 0 },
5c111e37 1151 { STRING_COMMA_LEN (".smap"), PROCESSOR_UNKNOWN,
293f5f65 1152 CPU_SMAP_FLAGS, 0 },
7e8b059b 1153 { STRING_COMMA_LEN (".mpx"), PROCESSOR_UNKNOWN,
293f5f65 1154 CPU_MPX_FLAGS, 0 },
a0046408 1155 { STRING_COMMA_LEN (".sha"), PROCESSOR_UNKNOWN,
293f5f65 1156 CPU_SHA_FLAGS, 0 },
963f3586 1157 { STRING_COMMA_LEN (".clflushopt"), PROCESSOR_UNKNOWN,
293f5f65 1158 CPU_CLFLUSHOPT_FLAGS, 0 },
dcf893b5 1159 { STRING_COMMA_LEN (".prefetchwt1"), PROCESSOR_UNKNOWN,
293f5f65 1160 CPU_PREFETCHWT1_FLAGS, 0 },
2cf200a4 1161 { STRING_COMMA_LEN (".se1"), PROCESSOR_UNKNOWN,
293f5f65 1162 CPU_SE1_FLAGS, 0 },
c5e7287a 1163 { STRING_COMMA_LEN (".clwb"), PROCESSOR_UNKNOWN,
293f5f65 1164 CPU_CLWB_FLAGS, 0 },
2cc1b5aa 1165 { STRING_COMMA_LEN (".avx512ifma"), PROCESSOR_UNKNOWN,
293f5f65 1166 CPU_AVX512IFMA_FLAGS, 0 },
14f195c9 1167 { STRING_COMMA_LEN (".avx512vbmi"), PROCESSOR_UNKNOWN,
293f5f65 1168 CPU_AVX512VBMI_FLAGS, 0 },
920d2ddc
IT
1169 { STRING_COMMA_LEN (".avx512_4fmaps"), PROCESSOR_UNKNOWN,
1170 CPU_AVX512_4FMAPS_FLAGS, 0 },
47acf0bd
IT
1171 { STRING_COMMA_LEN (".avx512_4vnniw"), PROCESSOR_UNKNOWN,
1172 CPU_AVX512_4VNNIW_FLAGS, 0 },
620214f7
IT
1173 { STRING_COMMA_LEN (".avx512_vpopcntdq"), PROCESSOR_UNKNOWN,
1174 CPU_AVX512_VPOPCNTDQ_FLAGS, 0 },
53467f57
IT
1175 { STRING_COMMA_LEN (".avx512_vbmi2"), PROCESSOR_UNKNOWN,
1176 CPU_AVX512_VBMI2_FLAGS, 0 },
8cfcb765
IT
1177 { STRING_COMMA_LEN (".avx512_vnni"), PROCESSOR_UNKNOWN,
1178 CPU_AVX512_VNNI_FLAGS, 0 },
ee6872be
IT
1179 { STRING_COMMA_LEN (".avx512_bitalg"), PROCESSOR_UNKNOWN,
1180 CPU_AVX512_BITALG_FLAGS, 0 },
029f3522 1181 { STRING_COMMA_LEN (".clzero"), PROCESSOR_UNKNOWN,
293f5f65 1182 CPU_CLZERO_FLAGS, 0 },
9916071f 1183 { STRING_COMMA_LEN (".mwaitx"), PROCESSOR_UNKNOWN,
293f5f65 1184 CPU_MWAITX_FLAGS, 0 },
8eab4136 1185 { STRING_COMMA_LEN (".ospke"), PROCESSOR_UNKNOWN,
293f5f65 1186 CPU_OSPKE_FLAGS, 0 },
8bc52696 1187 { STRING_COMMA_LEN (".rdpid"), PROCESSOR_UNKNOWN,
293f5f65 1188 CPU_RDPID_FLAGS, 0 },
6b40c462
L
1189 { STRING_COMMA_LEN (".ptwrite"), PROCESSOR_UNKNOWN,
1190 CPU_PTWRITE_FLAGS, 0 },
d777820b
IT
1191 { STRING_COMMA_LEN (".ibt"), PROCESSOR_UNKNOWN,
1192 CPU_IBT_FLAGS, 0 },
1193 { STRING_COMMA_LEN (".shstk"), PROCESSOR_UNKNOWN,
1194 CPU_SHSTK_FLAGS, 0 },
48521003
IT
1195 { STRING_COMMA_LEN (".gfni"), PROCESSOR_UNKNOWN,
1196 CPU_GFNI_FLAGS, 0 },
8dcf1fad
IT
1197 { STRING_COMMA_LEN (".vaes"), PROCESSOR_UNKNOWN,
1198 CPU_VAES_FLAGS, 0 },
ff1982d5
IT
1199 { STRING_COMMA_LEN (".vpclmulqdq"), PROCESSOR_UNKNOWN,
1200 CPU_VPCLMULQDQ_FLAGS, 0 },
3233d7d0
IT
1201 { STRING_COMMA_LEN (".wbnoinvd"), PROCESSOR_UNKNOWN,
1202 CPU_WBNOINVD_FLAGS, 0 },
be3a8dca
IT
1203 { STRING_COMMA_LEN (".pconfig"), PROCESSOR_UNKNOWN,
1204 CPU_PCONFIG_FLAGS, 0 },
de89d0a3
IT
1205 { STRING_COMMA_LEN (".waitpkg"), PROCESSOR_UNKNOWN,
1206 CPU_WAITPKG_FLAGS, 0 },
c48935d7
IT
1207 { STRING_COMMA_LEN (".cldemote"), PROCESSOR_UNKNOWN,
1208 CPU_CLDEMOTE_FLAGS, 0 },
260cd341
LC
1209 { STRING_COMMA_LEN (".amx_int8"), PROCESSOR_UNKNOWN,
1210 CPU_AMX_INT8_FLAGS, 0 },
1211 { STRING_COMMA_LEN (".amx_bf16"), PROCESSOR_UNKNOWN,
1212 CPU_AMX_BF16_FLAGS, 0 },
1213 { STRING_COMMA_LEN (".amx_tile"), PROCESSOR_UNKNOWN,
1214 CPU_AMX_TILE_FLAGS, 0 },
c0a30a9f
L
1215 { STRING_COMMA_LEN (".movdiri"), PROCESSOR_UNKNOWN,
1216 CPU_MOVDIRI_FLAGS, 0 },
1217 { STRING_COMMA_LEN (".movdir64b"), PROCESSOR_UNKNOWN,
1218 CPU_MOVDIR64B_FLAGS, 0 },
d6aab7a1
XG
1219 { STRING_COMMA_LEN (".avx512_bf16"), PROCESSOR_UNKNOWN,
1220 CPU_AVX512_BF16_FLAGS, 0 },
9186c494
L
1221 { STRING_COMMA_LEN (".avx512_vp2intersect"), PROCESSOR_UNKNOWN,
1222 CPU_AVX512_VP2INTERSECT_FLAGS, 0 },
dd455cf5
L
1223 { STRING_COMMA_LEN (".enqcmd"), PROCESSOR_UNKNOWN,
1224 CPU_ENQCMD_FLAGS, 0 },
4b27d27c
L
1225 { STRING_COMMA_LEN (".serialize"), PROCESSOR_UNKNOWN,
1226 CPU_SERIALIZE_FLAGS, 0 },
142861df
JB
1227 { STRING_COMMA_LEN (".rdpru"), PROCESSOR_UNKNOWN,
1228 CPU_RDPRU_FLAGS, 0 },
1229 { STRING_COMMA_LEN (".mcommit"), PROCESSOR_UNKNOWN,
1230 CPU_MCOMMIT_FLAGS, 0 },
a847e322
JB
1231 { STRING_COMMA_LEN (".sev_es"), PROCESSOR_UNKNOWN,
1232 CPU_SEV_ES_FLAGS, 0 },
bb651e8b
CL
1233 { STRING_COMMA_LEN (".tsxldtrk"), PROCESSOR_UNKNOWN,
1234 CPU_TSXLDTRK_FLAGS, 0 },
293f5f65
L
1235};
1236
1237static const noarch_entry cpu_noarch[] =
1238{
1239 { STRING_COMMA_LEN ("no87"), CPU_ANY_X87_FLAGS },
1848e567
L
1240 { STRING_COMMA_LEN ("no287"), CPU_ANY_287_FLAGS },
1241 { STRING_COMMA_LEN ("no387"), CPU_ANY_387_FLAGS },
1242 { STRING_COMMA_LEN ("no687"), CPU_ANY_687_FLAGS },
d871f3f4
L
1243 { STRING_COMMA_LEN ("nocmov"), CPU_ANY_CMOV_FLAGS },
1244 { STRING_COMMA_LEN ("nofxsr"), CPU_ANY_FXSR_FLAGS },
293f5f65
L
1245 { STRING_COMMA_LEN ("nommx"), CPU_ANY_MMX_FLAGS },
1246 { STRING_COMMA_LEN ("nosse"), CPU_ANY_SSE_FLAGS },
1848e567
L
1247 { STRING_COMMA_LEN ("nosse2"), CPU_ANY_SSE2_FLAGS },
1248 { STRING_COMMA_LEN ("nosse3"), CPU_ANY_SSE3_FLAGS },
af5c13b0 1249 { STRING_COMMA_LEN ("nosse4a"), CPU_ANY_SSE4A_FLAGS },
1848e567
L
1250 { STRING_COMMA_LEN ("nossse3"), CPU_ANY_SSSE3_FLAGS },
1251 { STRING_COMMA_LEN ("nosse4.1"), CPU_ANY_SSE4_1_FLAGS },
1252 { STRING_COMMA_LEN ("nosse4.2"), CPU_ANY_SSE4_2_FLAGS },
af5c13b0 1253 { STRING_COMMA_LEN ("nosse4"), CPU_ANY_SSE4_1_FLAGS },
293f5f65 1254 { STRING_COMMA_LEN ("noavx"), CPU_ANY_AVX_FLAGS },
1848e567 1255 { STRING_COMMA_LEN ("noavx2"), CPU_ANY_AVX2_FLAGS },
144b71e2
L
1256 { STRING_COMMA_LEN ("noavx512f"), CPU_ANY_AVX512F_FLAGS },
1257 { STRING_COMMA_LEN ("noavx512cd"), CPU_ANY_AVX512CD_FLAGS },
1258 { STRING_COMMA_LEN ("noavx512er"), CPU_ANY_AVX512ER_FLAGS },
1259 { STRING_COMMA_LEN ("noavx512pf"), CPU_ANY_AVX512PF_FLAGS },
1260 { STRING_COMMA_LEN ("noavx512dq"), CPU_ANY_AVX512DQ_FLAGS },
1261 { STRING_COMMA_LEN ("noavx512bw"), CPU_ANY_AVX512BW_FLAGS },
1262 { STRING_COMMA_LEN ("noavx512vl"), CPU_ANY_AVX512VL_FLAGS },
1263 { STRING_COMMA_LEN ("noavx512ifma"), CPU_ANY_AVX512IFMA_FLAGS },
1264 { STRING_COMMA_LEN ("noavx512vbmi"), CPU_ANY_AVX512VBMI_FLAGS },
920d2ddc 1265 { STRING_COMMA_LEN ("noavx512_4fmaps"), CPU_ANY_AVX512_4FMAPS_FLAGS },
47acf0bd 1266 { STRING_COMMA_LEN ("noavx512_4vnniw"), CPU_ANY_AVX512_4VNNIW_FLAGS },
620214f7 1267 { STRING_COMMA_LEN ("noavx512_vpopcntdq"), CPU_ANY_AVX512_VPOPCNTDQ_FLAGS },
53467f57 1268 { STRING_COMMA_LEN ("noavx512_vbmi2"), CPU_ANY_AVX512_VBMI2_FLAGS },
8cfcb765 1269 { STRING_COMMA_LEN ("noavx512_vnni"), CPU_ANY_AVX512_VNNI_FLAGS },
ee6872be 1270 { STRING_COMMA_LEN ("noavx512_bitalg"), CPU_ANY_AVX512_BITALG_FLAGS },
d777820b
IT
1271 { STRING_COMMA_LEN ("noibt"), CPU_ANY_IBT_FLAGS },
1272 { STRING_COMMA_LEN ("noshstk"), CPU_ANY_SHSTK_FLAGS },
260cd341
LC
1273 { STRING_COMMA_LEN ("noamx_int8"), CPU_ANY_AMX_INT8_FLAGS },
1274 { STRING_COMMA_LEN ("noamx_bf16"), CPU_ANY_AMX_BF16_FLAGS },
1275 { STRING_COMMA_LEN ("noamx_tile"), CPU_ANY_AMX_TILE_FLAGS },
c0a30a9f
L
1276 { STRING_COMMA_LEN ("nomovdiri"), CPU_ANY_MOVDIRI_FLAGS },
1277 { STRING_COMMA_LEN ("nomovdir64b"), CPU_ANY_MOVDIR64B_FLAGS },
d6aab7a1 1278 { STRING_COMMA_LEN ("noavx512_bf16"), CPU_ANY_AVX512_BF16_FLAGS },
708a2fff
CL
1279 { STRING_COMMA_LEN ("noavx512_vp2intersect"),
1280 CPU_ANY_AVX512_VP2INTERSECT_FLAGS },
dd455cf5 1281 { STRING_COMMA_LEN ("noenqcmd"), CPU_ANY_ENQCMD_FLAGS },
4b27d27c 1282 { STRING_COMMA_LEN ("noserialize"), CPU_ANY_SERIALIZE_FLAGS },
bb651e8b 1283 { STRING_COMMA_LEN ("notsxldtrk"), CPU_ANY_TSXLDTRK_FLAGS },
e413e4e9
AM
1284};
1285
704209c0 1286#ifdef I386COFF
a6c24e68
NC
1287/* Like s_lcomm_internal in gas/read.c but the alignment string
1288 is allowed to be optional. */
1289
1290static symbolS *
1291pe_lcomm_internal (int needs_align, symbolS *symbolP, addressT size)
1292{
1293 addressT align = 0;
1294
1295 SKIP_WHITESPACE ();
1296
7ab9ffdd 1297 if (needs_align
a6c24e68
NC
1298 && *input_line_pointer == ',')
1299 {
1300 align = parse_align (needs_align - 1);
7ab9ffdd 1301
a6c24e68
NC
1302 if (align == (addressT) -1)
1303 return NULL;
1304 }
1305 else
1306 {
1307 if (size >= 8)
1308 align = 3;
1309 else if (size >= 4)
1310 align = 2;
1311 else if (size >= 2)
1312 align = 1;
1313 else
1314 align = 0;
1315 }
1316
1317 bss_alloc (symbolP, size, align);
1318 return symbolP;
1319}
1320
704209c0 1321static void
a6c24e68
NC
1322pe_lcomm (int needs_align)
1323{
1324 s_comm_internal (needs_align * 2, pe_lcomm_internal);
1325}
704209c0 1326#endif
a6c24e68 1327
29b0f896
AM
1328const pseudo_typeS md_pseudo_table[] =
1329{
1330#if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
1331 {"align", s_align_bytes, 0},
1332#else
1333 {"align", s_align_ptwo, 0},
1334#endif
1335 {"arch", set_cpu_arch, 0},
1336#ifndef I386COFF
1337 {"bss", s_bss, 0},
a6c24e68
NC
1338#else
1339 {"lcomm", pe_lcomm, 1},
29b0f896
AM
1340#endif
1341 {"ffloat", float_cons, 'f'},
1342 {"dfloat", float_cons, 'd'},
1343 {"tfloat", float_cons, 'x'},
1344 {"value", cons, 2},
d182319b 1345 {"slong", signed_cons, 4},
29b0f896
AM
1346 {"noopt", s_ignore, 0},
1347 {"optim", s_ignore, 0},
1348 {"code16gcc", set_16bit_gcc_code_flag, CODE_16BIT},
1349 {"code16", set_code_flag, CODE_16BIT},
1350 {"code32", set_code_flag, CODE_32BIT},
da5f19a2 1351#ifdef BFD64
29b0f896 1352 {"code64", set_code_flag, CODE_64BIT},
da5f19a2 1353#endif
29b0f896
AM
1354 {"intel_syntax", set_intel_syntax, 1},
1355 {"att_syntax", set_intel_syntax, 0},
1efbbeb4
L
1356 {"intel_mnemonic", set_intel_mnemonic, 1},
1357 {"att_mnemonic", set_intel_mnemonic, 0},
db51cc60
L
1358 {"allow_index_reg", set_allow_index_reg, 1},
1359 {"disallow_index_reg", set_allow_index_reg, 0},
7bab8ab5
JB
1360 {"sse_check", set_check, 0},
1361 {"operand_check", set_check, 1},
3b22753a
L
1362#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
1363 {"largecomm", handle_large_common, 0},
07a53e5c 1364#else
68d20676 1365 {"file", dwarf2_directive_file, 0},
07a53e5c
RH
1366 {"loc", dwarf2_directive_loc, 0},
1367 {"loc_mark_labels", dwarf2_directive_loc_mark_labels, 0},
3b22753a 1368#endif
6482c264
NC
1369#ifdef TE_PE
1370 {"secrel32", pe_directive_secrel, 0},
1371#endif
29b0f896
AM
1372 {0, 0, 0}
1373};
1374
1375/* For interface with expression (). */
1376extern char *input_line_pointer;
1377
1378/* Hash table for instruction mnemonic lookup. */
629310ab 1379static htab_t op_hash;
29b0f896
AM
1380
1381/* Hash table for register lookup. */
629310ab 1382static htab_t reg_hash;
29b0f896 1383\f
ce8a8b2f
AM
1384 /* Various efficient no-op patterns for aligning code labels.
1385 Note: Don't try to assemble the instructions in the comments.
1386 0L and 0w are not legal. */
62a02d25
L
1387static const unsigned char f32_1[] =
1388 {0x90}; /* nop */
1389static const unsigned char f32_2[] =
1390 {0x66,0x90}; /* xchg %ax,%ax */
1391static const unsigned char f32_3[] =
1392 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
1393static const unsigned char f32_4[] =
1394 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
62a02d25
L
1395static const unsigned char f32_6[] =
1396 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
1397static const unsigned char f32_7[] =
1398 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
62a02d25 1399static const unsigned char f16_3[] =
3ae729d5 1400 {0x8d,0x74,0x00}; /* lea 0(%si),%si */
62a02d25 1401static const unsigned char f16_4[] =
3ae729d5
L
1402 {0x8d,0xb4,0x00,0x00}; /* lea 0W(%si),%si */
1403static const unsigned char jump_disp8[] =
1404 {0xeb}; /* jmp disp8 */
1405static const unsigned char jump32_disp32[] =
1406 {0xe9}; /* jmp disp32 */
1407static const unsigned char jump16_disp32[] =
1408 {0x66,0xe9}; /* jmp disp32 */
62a02d25
L
1409/* 32-bit NOPs patterns. */
1410static const unsigned char *const f32_patt[] = {
3ae729d5 1411 f32_1, f32_2, f32_3, f32_4, NULL, f32_6, f32_7
62a02d25
L
1412};
1413/* 16-bit NOPs patterns. */
1414static const unsigned char *const f16_patt[] = {
3ae729d5 1415 f32_1, f32_2, f16_3, f16_4
62a02d25
L
1416};
1417/* nopl (%[re]ax) */
1418static const unsigned char alt_3[] =
1419 {0x0f,0x1f,0x00};
1420/* nopl 0(%[re]ax) */
1421static const unsigned char alt_4[] =
1422 {0x0f,0x1f,0x40,0x00};
1423/* nopl 0(%[re]ax,%[re]ax,1) */
1424static const unsigned char alt_5[] =
1425 {0x0f,0x1f,0x44,0x00,0x00};
1426/* nopw 0(%[re]ax,%[re]ax,1) */
1427static const unsigned char alt_6[] =
1428 {0x66,0x0f,0x1f,0x44,0x00,0x00};
1429/* nopl 0L(%[re]ax) */
1430static const unsigned char alt_7[] =
1431 {0x0f,0x1f,0x80,0x00,0x00,0x00,0x00};
1432/* nopl 0L(%[re]ax,%[re]ax,1) */
1433static const unsigned char alt_8[] =
1434 {0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1435/* nopw 0L(%[re]ax,%[re]ax,1) */
1436static const unsigned char alt_9[] =
1437 {0x66,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1438/* nopw %cs:0L(%[re]ax,%[re]ax,1) */
1439static const unsigned char alt_10[] =
1440 {0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
3ae729d5
L
1441/* data16 nopw %cs:0L(%eax,%eax,1) */
1442static const unsigned char alt_11[] =
1443 {0x66,0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
62a02d25
L
1444/* 32-bit and 64-bit NOPs patterns. */
1445static const unsigned char *const alt_patt[] = {
1446 f32_1, f32_2, alt_3, alt_4, alt_5, alt_6, alt_7, alt_8,
3ae729d5 1447 alt_9, alt_10, alt_11
62a02d25
L
1448};
1449
1450/* Genenerate COUNT bytes of NOPs to WHERE from PATT with the maximum
1451 size of a single NOP instruction MAX_SINGLE_NOP_SIZE. */
1452
1453static void
1454i386_output_nops (char *where, const unsigned char *const *patt,
1455 int count, int max_single_nop_size)
1456
1457{
3ae729d5
L
1458 /* Place the longer NOP first. */
1459 int last;
1460 int offset;
3076e594
NC
1461 const unsigned char *nops;
1462
1463 if (max_single_nop_size < 1)
1464 {
1465 as_fatal (_("i386_output_nops called to generate nops of at most %d bytes!"),
1466 max_single_nop_size);
1467 return;
1468 }
1469
1470 nops = patt[max_single_nop_size - 1];
3ae729d5
L
1471
1472 /* Use the smaller one if the requsted one isn't available. */
1473 if (nops == NULL)
62a02d25 1474 {
3ae729d5
L
1475 max_single_nop_size--;
1476 nops = patt[max_single_nop_size - 1];
62a02d25
L
1477 }
1478
3ae729d5
L
1479 last = count % max_single_nop_size;
1480
1481 count -= last;
1482 for (offset = 0; offset < count; offset += max_single_nop_size)
1483 memcpy (where + offset, nops, max_single_nop_size);
1484
1485 if (last)
1486 {
1487 nops = patt[last - 1];
1488 if (nops == NULL)
1489 {
1490 /* Use the smaller one plus one-byte NOP if the needed one
1491 isn't available. */
1492 last--;
1493 nops = patt[last - 1];
1494 memcpy (where + offset, nops, last);
1495 where[offset + last] = *patt[0];
1496 }
1497 else
1498 memcpy (where + offset, nops, last);
1499 }
62a02d25
L
1500}
1501
3ae729d5
L
1502static INLINE int
1503fits_in_imm7 (offsetT num)
1504{
1505 return (num & 0x7f) == num;
1506}
1507
1508static INLINE int
1509fits_in_imm31 (offsetT num)
1510{
1511 return (num & 0x7fffffff) == num;
1512}
62a02d25
L
1513
1514/* Genenerate COUNT bytes of NOPs to WHERE with the maximum size of a
1515 single NOP instruction LIMIT. */
1516
1517void
3ae729d5 1518i386_generate_nops (fragS *fragP, char *where, offsetT count, int limit)
62a02d25 1519{
3ae729d5 1520 const unsigned char *const *patt = NULL;
62a02d25 1521 int max_single_nop_size;
3ae729d5
L
1522 /* Maximum number of NOPs before switching to jump over NOPs. */
1523 int max_number_of_nops;
62a02d25 1524
3ae729d5 1525 switch (fragP->fr_type)
62a02d25 1526 {
3ae729d5
L
1527 case rs_fill_nop:
1528 case rs_align_code:
1529 break;
e379e5f3
L
1530 case rs_machine_dependent:
1531 /* Allow NOP padding for jumps and calls. */
1532 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
1533 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
1534 break;
1535 /* Fall through. */
3ae729d5 1536 default:
62a02d25
L
1537 return;
1538 }
1539
ccc9c027
L
1540 /* We need to decide which NOP sequence to use for 32bit and
1541 64bit. When -mtune= is used:
4eed87de 1542
76bc74dc
L
1543 1. For PROCESSOR_I386, PROCESSOR_I486, PROCESSOR_PENTIUM and
1544 PROCESSOR_GENERIC32, f32_patt will be used.
80b8656c
L
1545 2. For the rest, alt_patt will be used.
1546
1547 When -mtune= isn't used, alt_patt will be used if
22109423 1548 cpu_arch_isa_flags has CpuNop. Otherwise, f32_patt will
76bc74dc 1549 be used.
ccc9c027
L
1550
1551 When -march= or .arch is used, we can't use anything beyond
1552 cpu_arch_isa_flags. */
1553
1554 if (flag_code == CODE_16BIT)
1555 {
3ae729d5
L
1556 patt = f16_patt;
1557 max_single_nop_size = sizeof (f16_patt) / sizeof (f16_patt[0]);
1558 /* Limit number of NOPs to 2 in 16-bit mode. */
1559 max_number_of_nops = 2;
252b5132 1560 }
33fef721 1561 else
ccc9c027 1562 {
fbf3f584 1563 if (fragP->tc_frag_data.isa == PROCESSOR_UNKNOWN)
ccc9c027
L
1564 {
1565 /* PROCESSOR_UNKNOWN means that all ISAs may be used. */
1566 switch (cpu_arch_tune)
1567 {
1568 case PROCESSOR_UNKNOWN:
1569 /* We use cpu_arch_isa_flags to check if we SHOULD
22109423
L
1570 optimize with nops. */
1571 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1572 patt = alt_patt;
ccc9c027
L
1573 else
1574 patt = f32_patt;
1575 break;
ccc9c027
L
1576 case PROCESSOR_PENTIUM4:
1577 case PROCESSOR_NOCONA:
ef05d495 1578 case PROCESSOR_CORE:
76bc74dc 1579 case PROCESSOR_CORE2:
bd5295b2 1580 case PROCESSOR_COREI7:
3632d14b 1581 case PROCESSOR_L1OM:
7a9068fe 1582 case PROCESSOR_K1OM:
76bc74dc 1583 case PROCESSOR_GENERIC64:
ccc9c027
L
1584 case PROCESSOR_K6:
1585 case PROCESSOR_ATHLON:
1586 case PROCESSOR_K8:
4eed87de 1587 case PROCESSOR_AMDFAM10:
8aedb9fe 1588 case PROCESSOR_BD:
029f3522 1589 case PROCESSOR_ZNVER:
7b458c12 1590 case PROCESSOR_BT:
80b8656c 1591 patt = alt_patt;
ccc9c027 1592 break;
76bc74dc 1593 case PROCESSOR_I386:
ccc9c027
L
1594 case PROCESSOR_I486:
1595 case PROCESSOR_PENTIUM:
2dde1948 1596 case PROCESSOR_PENTIUMPRO:
81486035 1597 case PROCESSOR_IAMCU:
ccc9c027
L
1598 case PROCESSOR_GENERIC32:
1599 patt = f32_patt;
1600 break;
4eed87de 1601 }
ccc9c027
L
1602 }
1603 else
1604 {
fbf3f584 1605 switch (fragP->tc_frag_data.tune)
ccc9c027
L
1606 {
1607 case PROCESSOR_UNKNOWN:
e6a14101 1608 /* When cpu_arch_isa is set, cpu_arch_tune shouldn't be
ccc9c027
L
1609 PROCESSOR_UNKNOWN. */
1610 abort ();
1611 break;
1612
76bc74dc 1613 case PROCESSOR_I386:
ccc9c027
L
1614 case PROCESSOR_I486:
1615 case PROCESSOR_PENTIUM:
81486035 1616 case PROCESSOR_IAMCU:
ccc9c027
L
1617 case PROCESSOR_K6:
1618 case PROCESSOR_ATHLON:
1619 case PROCESSOR_K8:
4eed87de 1620 case PROCESSOR_AMDFAM10:
8aedb9fe 1621 case PROCESSOR_BD:
029f3522 1622 case PROCESSOR_ZNVER:
7b458c12 1623 case PROCESSOR_BT:
ccc9c027
L
1624 case PROCESSOR_GENERIC32:
1625 /* We use cpu_arch_isa_flags to check if we CAN optimize
22109423
L
1626 with nops. */
1627 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1628 patt = alt_patt;
ccc9c027
L
1629 else
1630 patt = f32_patt;
1631 break;
76bc74dc
L
1632 case PROCESSOR_PENTIUMPRO:
1633 case PROCESSOR_PENTIUM4:
1634 case PROCESSOR_NOCONA:
1635 case PROCESSOR_CORE:
ef05d495 1636 case PROCESSOR_CORE2:
bd5295b2 1637 case PROCESSOR_COREI7:
3632d14b 1638 case PROCESSOR_L1OM:
7a9068fe 1639 case PROCESSOR_K1OM:
22109423 1640 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1641 patt = alt_patt;
ccc9c027
L
1642 else
1643 patt = f32_patt;
1644 break;
1645 case PROCESSOR_GENERIC64:
80b8656c 1646 patt = alt_patt;
ccc9c027 1647 break;
4eed87de 1648 }
ccc9c027
L
1649 }
1650
76bc74dc
L
1651 if (patt == f32_patt)
1652 {
3ae729d5
L
1653 max_single_nop_size = sizeof (f32_patt) / sizeof (f32_patt[0]);
1654 /* Limit number of NOPs to 2 for older processors. */
1655 max_number_of_nops = 2;
76bc74dc
L
1656 }
1657 else
1658 {
3ae729d5
L
1659 max_single_nop_size = sizeof (alt_patt) / sizeof (alt_patt[0]);
1660 /* Limit number of NOPs to 7 for newer processors. */
1661 max_number_of_nops = 7;
1662 }
1663 }
1664
1665 if (limit == 0)
1666 limit = max_single_nop_size;
1667
1668 if (fragP->fr_type == rs_fill_nop)
1669 {
1670 /* Output NOPs for .nop directive. */
1671 if (limit > max_single_nop_size)
1672 {
1673 as_bad_where (fragP->fr_file, fragP->fr_line,
1674 _("invalid single nop size: %d "
1675 "(expect within [0, %d])"),
1676 limit, max_single_nop_size);
1677 return;
1678 }
1679 }
e379e5f3 1680 else if (fragP->fr_type != rs_machine_dependent)
3ae729d5
L
1681 fragP->fr_var = count;
1682
1683 if ((count / max_single_nop_size) > max_number_of_nops)
1684 {
1685 /* Generate jump over NOPs. */
1686 offsetT disp = count - 2;
1687 if (fits_in_imm7 (disp))
1688 {
1689 /* Use "jmp disp8" if possible. */
1690 count = disp;
1691 where[0] = jump_disp8[0];
1692 where[1] = count;
1693 where += 2;
1694 }
1695 else
1696 {
1697 unsigned int size_of_jump;
1698
1699 if (flag_code == CODE_16BIT)
1700 {
1701 where[0] = jump16_disp32[0];
1702 where[1] = jump16_disp32[1];
1703 size_of_jump = 2;
1704 }
1705 else
1706 {
1707 where[0] = jump32_disp32[0];
1708 size_of_jump = 1;
1709 }
1710
1711 count -= size_of_jump + 4;
1712 if (!fits_in_imm31 (count))
1713 {
1714 as_bad_where (fragP->fr_file, fragP->fr_line,
1715 _("jump over nop padding out of range"));
1716 return;
1717 }
1718
1719 md_number_to_chars (where + size_of_jump, count, 4);
1720 where += size_of_jump + 4;
76bc74dc 1721 }
ccc9c027 1722 }
3ae729d5
L
1723
1724 /* Generate multiple NOPs. */
1725 i386_output_nops (where, patt, count, limit);
252b5132
RH
1726}
1727
c6fb90c8 1728static INLINE int
0dfbf9d7 1729operand_type_all_zero (const union i386_operand_type *x)
40fb9820 1730{
0dfbf9d7 1731 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1732 {
1733 case 3:
0dfbf9d7 1734 if (x->array[2])
c6fb90c8 1735 return 0;
1a0670f3 1736 /* Fall through. */
c6fb90c8 1737 case 2:
0dfbf9d7 1738 if (x->array[1])
c6fb90c8 1739 return 0;
1a0670f3 1740 /* Fall through. */
c6fb90c8 1741 case 1:
0dfbf9d7 1742 return !x->array[0];
c6fb90c8
L
1743 default:
1744 abort ();
1745 }
40fb9820
L
1746}
1747
c6fb90c8 1748static INLINE void
0dfbf9d7 1749operand_type_set (union i386_operand_type *x, unsigned int v)
40fb9820 1750{
0dfbf9d7 1751 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1752 {
1753 case 3:
0dfbf9d7 1754 x->array[2] = v;
1a0670f3 1755 /* Fall through. */
c6fb90c8 1756 case 2:
0dfbf9d7 1757 x->array[1] = v;
1a0670f3 1758 /* Fall through. */
c6fb90c8 1759 case 1:
0dfbf9d7 1760 x->array[0] = v;
1a0670f3 1761 /* Fall through. */
c6fb90c8
L
1762 break;
1763 default:
1764 abort ();
1765 }
bab6aec1
JB
1766
1767 x->bitfield.class = ClassNone;
75e5731b 1768 x->bitfield.instance = InstanceNone;
c6fb90c8 1769}
40fb9820 1770
c6fb90c8 1771static INLINE int
0dfbf9d7
L
1772operand_type_equal (const union i386_operand_type *x,
1773 const union i386_operand_type *y)
c6fb90c8 1774{
0dfbf9d7 1775 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1776 {
1777 case 3:
0dfbf9d7 1778 if (x->array[2] != y->array[2])
c6fb90c8 1779 return 0;
1a0670f3 1780 /* Fall through. */
c6fb90c8 1781 case 2:
0dfbf9d7 1782 if (x->array[1] != y->array[1])
c6fb90c8 1783 return 0;
1a0670f3 1784 /* Fall through. */
c6fb90c8 1785 case 1:
0dfbf9d7 1786 return x->array[0] == y->array[0];
c6fb90c8
L
1787 break;
1788 default:
1789 abort ();
1790 }
1791}
40fb9820 1792
0dfbf9d7
L
1793static INLINE int
1794cpu_flags_all_zero (const union i386_cpu_flags *x)
1795{
1796 switch (ARRAY_SIZE(x->array))
1797 {
53467f57
IT
1798 case 4:
1799 if (x->array[3])
1800 return 0;
1801 /* Fall through. */
0dfbf9d7
L
1802 case 3:
1803 if (x->array[2])
1804 return 0;
1a0670f3 1805 /* Fall through. */
0dfbf9d7
L
1806 case 2:
1807 if (x->array[1])
1808 return 0;
1a0670f3 1809 /* Fall through. */
0dfbf9d7
L
1810 case 1:
1811 return !x->array[0];
1812 default:
1813 abort ();
1814 }
1815}
1816
0dfbf9d7
L
1817static INLINE int
1818cpu_flags_equal (const union i386_cpu_flags *x,
1819 const union i386_cpu_flags *y)
1820{
1821 switch (ARRAY_SIZE(x->array))
1822 {
53467f57
IT
1823 case 4:
1824 if (x->array[3] != y->array[3])
1825 return 0;
1826 /* Fall through. */
0dfbf9d7
L
1827 case 3:
1828 if (x->array[2] != y->array[2])
1829 return 0;
1a0670f3 1830 /* Fall through. */
0dfbf9d7
L
1831 case 2:
1832 if (x->array[1] != y->array[1])
1833 return 0;
1a0670f3 1834 /* Fall through. */
0dfbf9d7
L
1835 case 1:
1836 return x->array[0] == y->array[0];
1837 break;
1838 default:
1839 abort ();
1840 }
1841}
c6fb90c8
L
1842
1843static INLINE int
1844cpu_flags_check_cpu64 (i386_cpu_flags f)
1845{
1846 return !((flag_code == CODE_64BIT && f.bitfield.cpuno64)
1847 || (flag_code != CODE_64BIT && f.bitfield.cpu64));
40fb9820
L
1848}
1849
c6fb90c8
L
1850static INLINE i386_cpu_flags
1851cpu_flags_and (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1852{
c6fb90c8
L
1853 switch (ARRAY_SIZE (x.array))
1854 {
53467f57
IT
1855 case 4:
1856 x.array [3] &= y.array [3];
1857 /* Fall through. */
c6fb90c8
L
1858 case 3:
1859 x.array [2] &= y.array [2];
1a0670f3 1860 /* Fall through. */
c6fb90c8
L
1861 case 2:
1862 x.array [1] &= y.array [1];
1a0670f3 1863 /* Fall through. */
c6fb90c8
L
1864 case 1:
1865 x.array [0] &= y.array [0];
1866 break;
1867 default:
1868 abort ();
1869 }
1870 return x;
1871}
40fb9820 1872
c6fb90c8
L
1873static INLINE i386_cpu_flags
1874cpu_flags_or (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1875{
c6fb90c8 1876 switch (ARRAY_SIZE (x.array))
40fb9820 1877 {
53467f57
IT
1878 case 4:
1879 x.array [3] |= y.array [3];
1880 /* Fall through. */
c6fb90c8
L
1881 case 3:
1882 x.array [2] |= y.array [2];
1a0670f3 1883 /* Fall through. */
c6fb90c8
L
1884 case 2:
1885 x.array [1] |= y.array [1];
1a0670f3 1886 /* Fall through. */
c6fb90c8
L
1887 case 1:
1888 x.array [0] |= y.array [0];
40fb9820
L
1889 break;
1890 default:
1891 abort ();
1892 }
40fb9820
L
1893 return x;
1894}
1895
309d3373
JB
1896static INLINE i386_cpu_flags
1897cpu_flags_and_not (i386_cpu_flags x, i386_cpu_flags y)
1898{
1899 switch (ARRAY_SIZE (x.array))
1900 {
53467f57
IT
1901 case 4:
1902 x.array [3] &= ~y.array [3];
1903 /* Fall through. */
309d3373
JB
1904 case 3:
1905 x.array [2] &= ~y.array [2];
1a0670f3 1906 /* Fall through. */
309d3373
JB
1907 case 2:
1908 x.array [1] &= ~y.array [1];
1a0670f3 1909 /* Fall through. */
309d3373
JB
1910 case 1:
1911 x.array [0] &= ~y.array [0];
1912 break;
1913 default:
1914 abort ();
1915 }
1916 return x;
1917}
1918
6c0946d0
JB
1919static const i386_cpu_flags avx512 = CPU_ANY_AVX512F_FLAGS;
1920
c0f3af97
L
1921#define CPU_FLAGS_ARCH_MATCH 0x1
1922#define CPU_FLAGS_64BIT_MATCH 0x2
1923
c0f3af97 1924#define CPU_FLAGS_PERFECT_MATCH \
db12e14e 1925 (CPU_FLAGS_ARCH_MATCH | CPU_FLAGS_64BIT_MATCH)
c0f3af97
L
1926
1927/* Return CPU flags match bits. */
3629bb00 1928
40fb9820 1929static int
d3ce72d0 1930cpu_flags_match (const insn_template *t)
40fb9820 1931{
c0f3af97
L
1932 i386_cpu_flags x = t->cpu_flags;
1933 int match = cpu_flags_check_cpu64 (x) ? CPU_FLAGS_64BIT_MATCH : 0;
40fb9820
L
1934
1935 x.bitfield.cpu64 = 0;
1936 x.bitfield.cpuno64 = 0;
1937
0dfbf9d7 1938 if (cpu_flags_all_zero (&x))
c0f3af97
L
1939 {
1940 /* This instruction is available on all archs. */
db12e14e 1941 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1942 }
3629bb00
L
1943 else
1944 {
c0f3af97 1945 /* This instruction is available only on some archs. */
3629bb00
L
1946 i386_cpu_flags cpu = cpu_arch_flags;
1947
ab592e75
JB
1948 /* AVX512VL is no standalone feature - match it and then strip it. */
1949 if (x.bitfield.cpuavx512vl && !cpu.bitfield.cpuavx512vl)
1950 return match;
1951 x.bitfield.cpuavx512vl = 0;
1952
3629bb00 1953 cpu = cpu_flags_and (x, cpu);
c0f3af97
L
1954 if (!cpu_flags_all_zero (&cpu))
1955 {
a5ff0eb2
L
1956 if (x.bitfield.cpuavx)
1957 {
929f69fa 1958 /* We need to check a few extra flags with AVX. */
b9d49817 1959 if (cpu.bitfield.cpuavx
40d231b4
JB
1960 && (!t->opcode_modifier.sse2avx
1961 || (sse2avx && !i.prefix[DATA_PREFIX]))
b9d49817 1962 && (!x.bitfield.cpuaes || cpu.bitfield.cpuaes)
929f69fa 1963 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
b9d49817
JB
1964 && (!x.bitfield.cpupclmul || cpu.bitfield.cpupclmul))
1965 match |= CPU_FLAGS_ARCH_MATCH;
a5ff0eb2 1966 }
929f69fa
JB
1967 else if (x.bitfield.cpuavx512f)
1968 {
1969 /* We need to check a few extra flags with AVX512F. */
1970 if (cpu.bitfield.cpuavx512f
1971 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
1972 && (!x.bitfield.cpuvaes || cpu.bitfield.cpuvaes)
1973 && (!x.bitfield.cpuvpclmulqdq || cpu.bitfield.cpuvpclmulqdq))
1974 match |= CPU_FLAGS_ARCH_MATCH;
1975 }
a5ff0eb2 1976 else
db12e14e 1977 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1978 }
3629bb00 1979 }
c0f3af97 1980 return match;
40fb9820
L
1981}
1982
c6fb90c8
L
1983static INLINE i386_operand_type
1984operand_type_and (i386_operand_type x, i386_operand_type y)
40fb9820 1985{
bab6aec1
JB
1986 if (x.bitfield.class != y.bitfield.class)
1987 x.bitfield.class = ClassNone;
75e5731b
JB
1988 if (x.bitfield.instance != y.bitfield.instance)
1989 x.bitfield.instance = InstanceNone;
bab6aec1 1990
c6fb90c8
L
1991 switch (ARRAY_SIZE (x.array))
1992 {
1993 case 3:
1994 x.array [2] &= y.array [2];
1a0670f3 1995 /* Fall through. */
c6fb90c8
L
1996 case 2:
1997 x.array [1] &= y.array [1];
1a0670f3 1998 /* Fall through. */
c6fb90c8
L
1999 case 1:
2000 x.array [0] &= y.array [0];
2001 break;
2002 default:
2003 abort ();
2004 }
2005 return x;
40fb9820
L
2006}
2007
73053c1f
JB
2008static INLINE i386_operand_type
2009operand_type_and_not (i386_operand_type x, i386_operand_type y)
2010{
bab6aec1 2011 gas_assert (y.bitfield.class == ClassNone);
75e5731b 2012 gas_assert (y.bitfield.instance == InstanceNone);
bab6aec1 2013
73053c1f
JB
2014 switch (ARRAY_SIZE (x.array))
2015 {
2016 case 3:
2017 x.array [2] &= ~y.array [2];
2018 /* Fall through. */
2019 case 2:
2020 x.array [1] &= ~y.array [1];
2021 /* Fall through. */
2022 case 1:
2023 x.array [0] &= ~y.array [0];
2024 break;
2025 default:
2026 abort ();
2027 }
2028 return x;
2029}
2030
c6fb90c8
L
2031static INLINE i386_operand_type
2032operand_type_or (i386_operand_type x, i386_operand_type y)
40fb9820 2033{
bab6aec1
JB
2034 gas_assert (x.bitfield.class == ClassNone ||
2035 y.bitfield.class == ClassNone ||
2036 x.bitfield.class == y.bitfield.class);
75e5731b
JB
2037 gas_assert (x.bitfield.instance == InstanceNone ||
2038 y.bitfield.instance == InstanceNone ||
2039 x.bitfield.instance == y.bitfield.instance);
bab6aec1 2040
c6fb90c8 2041 switch (ARRAY_SIZE (x.array))
40fb9820 2042 {
c6fb90c8
L
2043 case 3:
2044 x.array [2] |= y.array [2];
1a0670f3 2045 /* Fall through. */
c6fb90c8
L
2046 case 2:
2047 x.array [1] |= y.array [1];
1a0670f3 2048 /* Fall through. */
c6fb90c8
L
2049 case 1:
2050 x.array [0] |= y.array [0];
40fb9820
L
2051 break;
2052 default:
2053 abort ();
2054 }
c6fb90c8
L
2055 return x;
2056}
40fb9820 2057
c6fb90c8
L
2058static INLINE i386_operand_type
2059operand_type_xor (i386_operand_type x, i386_operand_type y)
2060{
bab6aec1 2061 gas_assert (y.bitfield.class == ClassNone);
75e5731b 2062 gas_assert (y.bitfield.instance == InstanceNone);
bab6aec1 2063
c6fb90c8
L
2064 switch (ARRAY_SIZE (x.array))
2065 {
2066 case 3:
2067 x.array [2] ^= y.array [2];
1a0670f3 2068 /* Fall through. */
c6fb90c8
L
2069 case 2:
2070 x.array [1] ^= y.array [1];
1a0670f3 2071 /* Fall through. */
c6fb90c8
L
2072 case 1:
2073 x.array [0] ^= y.array [0];
2074 break;
2075 default:
2076 abort ();
2077 }
40fb9820
L
2078 return x;
2079}
2080
40fb9820
L
2081static const i386_operand_type disp16 = OPERAND_TYPE_DISP16;
2082static const i386_operand_type disp32 = OPERAND_TYPE_DISP32;
2083static const i386_operand_type disp32s = OPERAND_TYPE_DISP32S;
2084static const i386_operand_type disp16_32 = OPERAND_TYPE_DISP16_32;
bab6aec1
JB
2085static const i386_operand_type anydisp = OPERAND_TYPE_ANYDISP;
2086static const i386_operand_type anyimm = OPERAND_TYPE_ANYIMM;
40fb9820 2087static const i386_operand_type regxmm = OPERAND_TYPE_REGXMM;
43234a1e 2088static const i386_operand_type regmask = OPERAND_TYPE_REGMASK;
40fb9820
L
2089static const i386_operand_type imm8 = OPERAND_TYPE_IMM8;
2090static const i386_operand_type imm8s = OPERAND_TYPE_IMM8S;
2091static const i386_operand_type imm16 = OPERAND_TYPE_IMM16;
2092static const i386_operand_type imm32 = OPERAND_TYPE_IMM32;
2093static const i386_operand_type imm32s = OPERAND_TYPE_IMM32S;
2094static const i386_operand_type imm64 = OPERAND_TYPE_IMM64;
2095static const i386_operand_type imm16_32 = OPERAND_TYPE_IMM16_32;
2096static const i386_operand_type imm16_32s = OPERAND_TYPE_IMM16_32S;
2097static const i386_operand_type imm16_32_32s = OPERAND_TYPE_IMM16_32_32S;
2098
2099enum operand_type
2100{
2101 reg,
40fb9820
L
2102 imm,
2103 disp,
2104 anymem
2105};
2106
c6fb90c8 2107static INLINE int
40fb9820
L
2108operand_type_check (i386_operand_type t, enum operand_type c)
2109{
2110 switch (c)
2111 {
2112 case reg:
bab6aec1 2113 return t.bitfield.class == Reg;
40fb9820 2114
40fb9820
L
2115 case imm:
2116 return (t.bitfield.imm8
2117 || t.bitfield.imm8s
2118 || t.bitfield.imm16
2119 || t.bitfield.imm32
2120 || t.bitfield.imm32s
2121 || t.bitfield.imm64);
2122
2123 case disp:
2124 return (t.bitfield.disp8
2125 || t.bitfield.disp16
2126 || t.bitfield.disp32
2127 || t.bitfield.disp32s
2128 || t.bitfield.disp64);
2129
2130 case anymem:
2131 return (t.bitfield.disp8
2132 || t.bitfield.disp16
2133 || t.bitfield.disp32
2134 || t.bitfield.disp32s
2135 || t.bitfield.disp64
2136 || t.bitfield.baseindex);
2137
2138 default:
2139 abort ();
2140 }
2cfe26b6
AM
2141
2142 return 0;
40fb9820
L
2143}
2144
7a54636a
L
2145/* Return 1 if there is no conflict in 8bit/16bit/32bit/64bit/80bit size
2146 between operand GIVEN and opeand WANTED for instruction template T. */
5c07affc
L
2147
2148static INLINE int
7a54636a
L
2149match_operand_size (const insn_template *t, unsigned int wanted,
2150 unsigned int given)
5c07affc 2151{
3ac21baa
JB
2152 return !((i.types[given].bitfield.byte
2153 && !t->operand_types[wanted].bitfield.byte)
2154 || (i.types[given].bitfield.word
2155 && !t->operand_types[wanted].bitfield.word)
2156 || (i.types[given].bitfield.dword
2157 && !t->operand_types[wanted].bitfield.dword)
2158 || (i.types[given].bitfield.qword
2159 && !t->operand_types[wanted].bitfield.qword)
2160 || (i.types[given].bitfield.tbyte
2161 && !t->operand_types[wanted].bitfield.tbyte));
5c07affc
L
2162}
2163
dd40ce22
L
2164/* Return 1 if there is no conflict in SIMD register between operand
2165 GIVEN and opeand WANTED for instruction template T. */
1b54b8d7
JB
2166
2167static INLINE int
dd40ce22
L
2168match_simd_size (const insn_template *t, unsigned int wanted,
2169 unsigned int given)
1b54b8d7 2170{
3ac21baa
JB
2171 return !((i.types[given].bitfield.xmmword
2172 && !t->operand_types[wanted].bitfield.xmmword)
2173 || (i.types[given].bitfield.ymmword
2174 && !t->operand_types[wanted].bitfield.ymmword)
2175 || (i.types[given].bitfield.zmmword
260cd341
LC
2176 && !t->operand_types[wanted].bitfield.zmmword)
2177 || (i.types[given].bitfield.tmmword
2178 && !t->operand_types[wanted].bitfield.tmmword));
1b54b8d7
JB
2179}
2180
7a54636a
L
2181/* Return 1 if there is no conflict in any size between operand GIVEN
2182 and opeand WANTED for instruction template T. */
5c07affc
L
2183
2184static INLINE int
dd40ce22
L
2185match_mem_size (const insn_template *t, unsigned int wanted,
2186 unsigned int given)
5c07affc 2187{
7a54636a 2188 return (match_operand_size (t, wanted, given)
3ac21baa 2189 && !((i.types[given].bitfield.unspecified
af508cb9 2190 && !i.broadcast
3ac21baa
JB
2191 && !t->operand_types[wanted].bitfield.unspecified)
2192 || (i.types[given].bitfield.fword
2193 && !t->operand_types[wanted].bitfield.fword)
1b54b8d7
JB
2194 /* For scalar opcode templates to allow register and memory
2195 operands at the same time, some special casing is needed
d6793fa1
JB
2196 here. Also for v{,p}broadcast*, {,v}pmov{s,z}*, and
2197 down-conversion vpmov*. */
3528c362 2198 || ((t->operand_types[wanted].bitfield.class == RegSIMD
bc49bfd8
JB
2199 && t->operand_types[wanted].bitfield.byte
2200 + t->operand_types[wanted].bitfield.word
2201 + t->operand_types[wanted].bitfield.dword
2202 + t->operand_types[wanted].bitfield.qword
2203 > !!t->opcode_modifier.broadcast)
3ac21baa
JB
2204 ? (i.types[given].bitfield.xmmword
2205 || i.types[given].bitfield.ymmword
2206 || i.types[given].bitfield.zmmword)
2207 : !match_simd_size(t, wanted, given))));
5c07affc
L
2208}
2209
3ac21baa
JB
2210/* Return value has MATCH_STRAIGHT set if there is no size conflict on any
2211 operands for instruction template T, and it has MATCH_REVERSE set if there
2212 is no size conflict on any operands for the template with operands reversed
2213 (and the template allows for reversing in the first place). */
5c07affc 2214
3ac21baa
JB
2215#define MATCH_STRAIGHT 1
2216#define MATCH_REVERSE 2
2217
2218static INLINE unsigned int
d3ce72d0 2219operand_size_match (const insn_template *t)
5c07affc 2220{
3ac21baa 2221 unsigned int j, match = MATCH_STRAIGHT;
5c07affc 2222
0cfa3eb3 2223 /* Don't check non-absolute jump instructions. */
5c07affc 2224 if (t->opcode_modifier.jump
0cfa3eb3 2225 && t->opcode_modifier.jump != JUMP_ABSOLUTE)
5c07affc
L
2226 return match;
2227
2228 /* Check memory and accumulator operand size. */
2229 for (j = 0; j < i.operands; j++)
2230 {
3528c362
JB
2231 if (i.types[j].bitfield.class != Reg
2232 && i.types[j].bitfield.class != RegSIMD
601e8564 2233 && t->opcode_modifier.anysize)
5c07affc
L
2234 continue;
2235
bab6aec1 2236 if (t->operand_types[j].bitfield.class == Reg
7a54636a 2237 && !match_operand_size (t, j, j))
5c07affc
L
2238 {
2239 match = 0;
2240 break;
2241 }
2242
3528c362 2243 if (t->operand_types[j].bitfield.class == RegSIMD
3ac21baa 2244 && !match_simd_size (t, j, j))
1b54b8d7
JB
2245 {
2246 match = 0;
2247 break;
2248 }
2249
75e5731b 2250 if (t->operand_types[j].bitfield.instance == Accum
7a54636a 2251 && (!match_operand_size (t, j, j) || !match_simd_size (t, j, j)))
1b54b8d7
JB
2252 {
2253 match = 0;
2254 break;
2255 }
2256
c48dadc9 2257 if ((i.flags[j] & Operand_Mem) && !match_mem_size (t, j, j))
5c07affc
L
2258 {
2259 match = 0;
2260 break;
2261 }
2262 }
2263
3ac21baa 2264 if (!t->opcode_modifier.d)
891edac4 2265 {
dc1e8a47 2266 mismatch:
3ac21baa
JB
2267 if (!match)
2268 i.error = operand_size_mismatch;
2269 return match;
891edac4 2270 }
5c07affc
L
2271
2272 /* Check reverse. */
f5eb1d70 2273 gas_assert (i.operands >= 2 && i.operands <= 3);
5c07affc 2274
f5eb1d70 2275 for (j = 0; j < i.operands; j++)
5c07affc 2276 {
f5eb1d70
JB
2277 unsigned int given = i.operands - j - 1;
2278
bab6aec1 2279 if (t->operand_types[j].bitfield.class == Reg
f5eb1d70 2280 && !match_operand_size (t, j, given))
891edac4 2281 goto mismatch;
5c07affc 2282
3528c362 2283 if (t->operand_types[j].bitfield.class == RegSIMD
f5eb1d70 2284 && !match_simd_size (t, j, given))
dbbc8b7e
JB
2285 goto mismatch;
2286
75e5731b 2287 if (t->operand_types[j].bitfield.instance == Accum
f5eb1d70
JB
2288 && (!match_operand_size (t, j, given)
2289 || !match_simd_size (t, j, given)))
dbbc8b7e
JB
2290 goto mismatch;
2291
f5eb1d70 2292 if ((i.flags[given] & Operand_Mem) && !match_mem_size (t, j, given))
891edac4 2293 goto mismatch;
5c07affc
L
2294 }
2295
3ac21baa 2296 return match | MATCH_REVERSE;
5c07affc
L
2297}
2298
c6fb90c8 2299static INLINE int
40fb9820
L
2300operand_type_match (i386_operand_type overlap,
2301 i386_operand_type given)
2302{
2303 i386_operand_type temp = overlap;
2304
7d5e4556 2305 temp.bitfield.unspecified = 0;
5c07affc
L
2306 temp.bitfield.byte = 0;
2307 temp.bitfield.word = 0;
2308 temp.bitfield.dword = 0;
2309 temp.bitfield.fword = 0;
2310 temp.bitfield.qword = 0;
2311 temp.bitfield.tbyte = 0;
2312 temp.bitfield.xmmword = 0;
c0f3af97 2313 temp.bitfield.ymmword = 0;
43234a1e 2314 temp.bitfield.zmmword = 0;
260cd341 2315 temp.bitfield.tmmword = 0;
0dfbf9d7 2316 if (operand_type_all_zero (&temp))
891edac4 2317 goto mismatch;
40fb9820 2318
6f2f06be 2319 if (given.bitfield.baseindex == overlap.bitfield.baseindex)
891edac4
L
2320 return 1;
2321
dc1e8a47 2322 mismatch:
a65babc9 2323 i.error = operand_type_mismatch;
891edac4 2324 return 0;
40fb9820
L
2325}
2326
7d5e4556 2327/* If given types g0 and g1 are registers they must be of the same type
10c17abd 2328 unless the expected operand type register overlap is null.
5de4d9ef 2329 Some Intel syntax memory operand size checking also happens here. */
40fb9820 2330
c6fb90c8 2331static INLINE int
dc821c5f 2332operand_type_register_match (i386_operand_type g0,
40fb9820 2333 i386_operand_type t0,
40fb9820
L
2334 i386_operand_type g1,
2335 i386_operand_type t1)
2336{
bab6aec1 2337 if (g0.bitfield.class != Reg
3528c362 2338 && g0.bitfield.class != RegSIMD
10c17abd
JB
2339 && (!operand_type_check (g0, anymem)
2340 || g0.bitfield.unspecified
5de4d9ef
JB
2341 || (t0.bitfield.class != Reg
2342 && t0.bitfield.class != RegSIMD)))
40fb9820
L
2343 return 1;
2344
bab6aec1 2345 if (g1.bitfield.class != Reg
3528c362 2346 && g1.bitfield.class != RegSIMD
10c17abd
JB
2347 && (!operand_type_check (g1, anymem)
2348 || g1.bitfield.unspecified
5de4d9ef
JB
2349 || (t1.bitfield.class != Reg
2350 && t1.bitfield.class != RegSIMD)))
40fb9820
L
2351 return 1;
2352
dc821c5f
JB
2353 if (g0.bitfield.byte == g1.bitfield.byte
2354 && g0.bitfield.word == g1.bitfield.word
2355 && g0.bitfield.dword == g1.bitfield.dword
10c17abd
JB
2356 && g0.bitfield.qword == g1.bitfield.qword
2357 && g0.bitfield.xmmword == g1.bitfield.xmmword
2358 && g0.bitfield.ymmword == g1.bitfield.ymmword
2359 && g0.bitfield.zmmword == g1.bitfield.zmmword)
40fb9820
L
2360 return 1;
2361
dc821c5f
JB
2362 if (!(t0.bitfield.byte & t1.bitfield.byte)
2363 && !(t0.bitfield.word & t1.bitfield.word)
2364 && !(t0.bitfield.dword & t1.bitfield.dword)
10c17abd
JB
2365 && !(t0.bitfield.qword & t1.bitfield.qword)
2366 && !(t0.bitfield.xmmword & t1.bitfield.xmmword)
2367 && !(t0.bitfield.ymmword & t1.bitfield.ymmword)
2368 && !(t0.bitfield.zmmword & t1.bitfield.zmmword))
891edac4
L
2369 return 1;
2370
a65babc9 2371 i.error = register_type_mismatch;
891edac4
L
2372
2373 return 0;
40fb9820
L
2374}
2375
4c692bc7
JB
2376static INLINE unsigned int
2377register_number (const reg_entry *r)
2378{
2379 unsigned int nr = r->reg_num;
2380
2381 if (r->reg_flags & RegRex)
2382 nr += 8;
2383
200cbe0f
L
2384 if (r->reg_flags & RegVRex)
2385 nr += 16;
2386
4c692bc7
JB
2387 return nr;
2388}
2389
252b5132 2390static INLINE unsigned int
40fb9820 2391mode_from_disp_size (i386_operand_type t)
252b5132 2392{
b5014f7a 2393 if (t.bitfield.disp8)
40fb9820
L
2394 return 1;
2395 else if (t.bitfield.disp16
2396 || t.bitfield.disp32
2397 || t.bitfield.disp32s)
2398 return 2;
2399 else
2400 return 0;
252b5132
RH
2401}
2402
2403static INLINE int
65879393 2404fits_in_signed_byte (addressT num)
252b5132 2405{
65879393 2406 return num + 0x80 <= 0xff;
47926f60 2407}
252b5132
RH
2408
2409static INLINE int
65879393 2410fits_in_unsigned_byte (addressT num)
252b5132 2411{
65879393 2412 return num <= 0xff;
47926f60 2413}
252b5132
RH
2414
2415static INLINE int
65879393 2416fits_in_unsigned_word (addressT num)
252b5132 2417{
65879393 2418 return num <= 0xffff;
47926f60 2419}
252b5132
RH
2420
2421static INLINE int
65879393 2422fits_in_signed_word (addressT num)
252b5132 2423{
65879393 2424 return num + 0x8000 <= 0xffff;
47926f60 2425}
2a962e6d 2426
3e73aa7c 2427static INLINE int
65879393 2428fits_in_signed_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2429{
2430#ifndef BFD64
2431 return 1;
2432#else
65879393 2433 return num + 0x80000000 <= 0xffffffff;
3e73aa7c
JH
2434#endif
2435} /* fits_in_signed_long() */
2a962e6d 2436
3e73aa7c 2437static INLINE int
65879393 2438fits_in_unsigned_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2439{
2440#ifndef BFD64
2441 return 1;
2442#else
65879393 2443 return num <= 0xffffffff;
3e73aa7c
JH
2444#endif
2445} /* fits_in_unsigned_long() */
252b5132 2446
43234a1e 2447static INLINE int
b5014f7a 2448fits_in_disp8 (offsetT num)
43234a1e
L
2449{
2450 int shift = i.memshift;
2451 unsigned int mask;
2452
2453 if (shift == -1)
2454 abort ();
2455
2456 mask = (1 << shift) - 1;
2457
2458 /* Return 0 if NUM isn't properly aligned. */
2459 if ((num & mask))
2460 return 0;
2461
2462 /* Check if NUM will fit in 8bit after shift. */
2463 return fits_in_signed_byte (num >> shift);
2464}
2465
a683cc34
SP
2466static INLINE int
2467fits_in_imm4 (offsetT num)
2468{
2469 return (num & 0xf) == num;
2470}
2471
40fb9820 2472static i386_operand_type
e3bb37b5 2473smallest_imm_type (offsetT num)
252b5132 2474{
40fb9820 2475 i386_operand_type t;
7ab9ffdd 2476
0dfbf9d7 2477 operand_type_set (&t, 0);
40fb9820
L
2478 t.bitfield.imm64 = 1;
2479
2480 if (cpu_arch_tune != PROCESSOR_I486 && num == 1)
e413e4e9
AM
2481 {
2482 /* This code is disabled on the 486 because all the Imm1 forms
2483 in the opcode table are slower on the i486. They're the
2484 versions with the implicitly specified single-position
2485 displacement, which has another syntax if you really want to
2486 use that form. */
40fb9820
L
2487 t.bitfield.imm1 = 1;
2488 t.bitfield.imm8 = 1;
2489 t.bitfield.imm8s = 1;
2490 t.bitfield.imm16 = 1;
2491 t.bitfield.imm32 = 1;
2492 t.bitfield.imm32s = 1;
2493 }
2494 else if (fits_in_signed_byte (num))
2495 {
2496 t.bitfield.imm8 = 1;
2497 t.bitfield.imm8s = 1;
2498 t.bitfield.imm16 = 1;
2499 t.bitfield.imm32 = 1;
2500 t.bitfield.imm32s = 1;
2501 }
2502 else if (fits_in_unsigned_byte (num))
2503 {
2504 t.bitfield.imm8 = 1;
2505 t.bitfield.imm16 = 1;
2506 t.bitfield.imm32 = 1;
2507 t.bitfield.imm32s = 1;
2508 }
2509 else if (fits_in_signed_word (num) || fits_in_unsigned_word (num))
2510 {
2511 t.bitfield.imm16 = 1;
2512 t.bitfield.imm32 = 1;
2513 t.bitfield.imm32s = 1;
2514 }
2515 else if (fits_in_signed_long (num))
2516 {
2517 t.bitfield.imm32 = 1;
2518 t.bitfield.imm32s = 1;
2519 }
2520 else if (fits_in_unsigned_long (num))
2521 t.bitfield.imm32 = 1;
2522
2523 return t;
47926f60 2524}
252b5132 2525
847f7ad4 2526static offsetT
e3bb37b5 2527offset_in_range (offsetT val, int size)
847f7ad4 2528{
508866be 2529 addressT mask;
ba2adb93 2530
847f7ad4
AM
2531 switch (size)
2532 {
508866be
L
2533 case 1: mask = ((addressT) 1 << 8) - 1; break;
2534 case 2: mask = ((addressT) 1 << 16) - 1; break;
3b0ec529 2535 case 4: mask = ((addressT) 2 << 31) - 1; break;
3e73aa7c
JH
2536#ifdef BFD64
2537 case 8: mask = ((addressT) 2 << 63) - 1; break;
2538#endif
47926f60 2539 default: abort ();
847f7ad4
AM
2540 }
2541
47926f60 2542 if ((val & ~mask) != 0 && (val & ~mask) != ~mask)
847f7ad4
AM
2543 {
2544 char buf1[40], buf2[40];
2545
2546 sprint_value (buf1, val);
2547 sprint_value (buf2, val & mask);
2548 as_warn (_("%s shortened to %s"), buf1, buf2);
2549 }
2550 return val & mask;
2551}
2552
c32fa91d
L
2553enum PREFIX_GROUP
2554{
2555 PREFIX_EXIST = 0,
2556 PREFIX_LOCK,
2557 PREFIX_REP,
04ef582a 2558 PREFIX_DS,
c32fa91d
L
2559 PREFIX_OTHER
2560};
2561
2562/* Returns
2563 a. PREFIX_EXIST if attempting to add a prefix where one from the
2564 same class already exists.
2565 b. PREFIX_LOCK if lock prefix is added.
2566 c. PREFIX_REP if rep/repne prefix is added.
04ef582a
L
2567 d. PREFIX_DS if ds prefix is added.
2568 e. PREFIX_OTHER if other prefix is added.
c32fa91d
L
2569 */
2570
2571static enum PREFIX_GROUP
e3bb37b5 2572add_prefix (unsigned int prefix)
252b5132 2573{
c32fa91d 2574 enum PREFIX_GROUP ret = PREFIX_OTHER;
b1905489 2575 unsigned int q;
252b5132 2576
29b0f896
AM
2577 if (prefix >= REX_OPCODE && prefix < REX_OPCODE + 16
2578 && flag_code == CODE_64BIT)
b1905489 2579 {
161a04f6 2580 if ((i.prefix[REX_PREFIX] & prefix & REX_W)
44846f29
JB
2581 || (i.prefix[REX_PREFIX] & prefix & REX_R)
2582 || (i.prefix[REX_PREFIX] & prefix & REX_X)
2583 || (i.prefix[REX_PREFIX] & prefix & REX_B))
c32fa91d 2584 ret = PREFIX_EXIST;
b1905489
JB
2585 q = REX_PREFIX;
2586 }
3e73aa7c 2587 else
b1905489
JB
2588 {
2589 switch (prefix)
2590 {
2591 default:
2592 abort ();
2593
b1905489 2594 case DS_PREFIX_OPCODE:
04ef582a
L
2595 ret = PREFIX_DS;
2596 /* Fall through. */
2597 case CS_PREFIX_OPCODE:
b1905489
JB
2598 case ES_PREFIX_OPCODE:
2599 case FS_PREFIX_OPCODE:
2600 case GS_PREFIX_OPCODE:
2601 case SS_PREFIX_OPCODE:
2602 q = SEG_PREFIX;
2603 break;
2604
2605 case REPNE_PREFIX_OPCODE:
2606 case REPE_PREFIX_OPCODE:
c32fa91d
L
2607 q = REP_PREFIX;
2608 ret = PREFIX_REP;
2609 break;
2610
b1905489 2611 case LOCK_PREFIX_OPCODE:
c32fa91d
L
2612 q = LOCK_PREFIX;
2613 ret = PREFIX_LOCK;
b1905489
JB
2614 break;
2615
2616 case FWAIT_OPCODE:
2617 q = WAIT_PREFIX;
2618 break;
2619
2620 case ADDR_PREFIX_OPCODE:
2621 q = ADDR_PREFIX;
2622 break;
2623
2624 case DATA_PREFIX_OPCODE:
2625 q = DATA_PREFIX;
2626 break;
2627 }
2628 if (i.prefix[q] != 0)
c32fa91d 2629 ret = PREFIX_EXIST;
b1905489 2630 }
252b5132 2631
b1905489 2632 if (ret)
252b5132 2633 {
b1905489
JB
2634 if (!i.prefix[q])
2635 ++i.prefixes;
2636 i.prefix[q] |= prefix;
252b5132 2637 }
b1905489
JB
2638 else
2639 as_bad (_("same type of prefix used twice"));
252b5132 2640
252b5132
RH
2641 return ret;
2642}
2643
2644static void
78f12dd3 2645update_code_flag (int value, int check)
eecb386c 2646{
78f12dd3
L
2647 PRINTF_LIKE ((*as_error));
2648
1e9cc1c2 2649 flag_code = (enum flag_code) value;
40fb9820
L
2650 if (flag_code == CODE_64BIT)
2651 {
2652 cpu_arch_flags.bitfield.cpu64 = 1;
2653 cpu_arch_flags.bitfield.cpuno64 = 0;
40fb9820
L
2654 }
2655 else
2656 {
2657 cpu_arch_flags.bitfield.cpu64 = 0;
2658 cpu_arch_flags.bitfield.cpuno64 = 1;
40fb9820
L
2659 }
2660 if (value == CODE_64BIT && !cpu_arch_flags.bitfield.cpulm )
3e73aa7c 2661 {
78f12dd3
L
2662 if (check)
2663 as_error = as_fatal;
2664 else
2665 as_error = as_bad;
2666 (*as_error) (_("64bit mode not supported on `%s'."),
2667 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2668 }
40fb9820 2669 if (value == CODE_32BIT && !cpu_arch_flags.bitfield.cpui386)
3e73aa7c 2670 {
78f12dd3
L
2671 if (check)
2672 as_error = as_fatal;
2673 else
2674 as_error = as_bad;
2675 (*as_error) (_("32bit mode not supported on `%s'."),
2676 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2677 }
eecb386c
AM
2678 stackop_size = '\0';
2679}
2680
78f12dd3
L
2681static void
2682set_code_flag (int value)
2683{
2684 update_code_flag (value, 0);
2685}
2686
eecb386c 2687static void
e3bb37b5 2688set_16bit_gcc_code_flag (int new_code_flag)
252b5132 2689{
1e9cc1c2 2690 flag_code = (enum flag_code) new_code_flag;
40fb9820
L
2691 if (flag_code != CODE_16BIT)
2692 abort ();
2693 cpu_arch_flags.bitfield.cpu64 = 0;
2694 cpu_arch_flags.bitfield.cpuno64 = 1;
9306ca4a 2695 stackop_size = LONG_MNEM_SUFFIX;
252b5132
RH
2696}
2697
2698static void
e3bb37b5 2699set_intel_syntax (int syntax_flag)
252b5132
RH
2700{
2701 /* Find out if register prefixing is specified. */
2702 int ask_naked_reg = 0;
2703
2704 SKIP_WHITESPACE ();
29b0f896 2705 if (!is_end_of_line[(unsigned char) *input_line_pointer])
252b5132 2706 {
d02603dc
NC
2707 char *string;
2708 int e = get_symbol_name (&string);
252b5132 2709
47926f60 2710 if (strcmp (string, "prefix") == 0)
252b5132 2711 ask_naked_reg = 1;
47926f60 2712 else if (strcmp (string, "noprefix") == 0)
252b5132
RH
2713 ask_naked_reg = -1;
2714 else
d0b47220 2715 as_bad (_("bad argument to syntax directive."));
d02603dc 2716 (void) restore_line_pointer (e);
252b5132
RH
2717 }
2718 demand_empty_rest_of_line ();
c3332e24 2719
252b5132
RH
2720 intel_syntax = syntax_flag;
2721
2722 if (ask_naked_reg == 0)
f86103b7
AM
2723 allow_naked_reg = (intel_syntax
2724 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
252b5132
RH
2725 else
2726 allow_naked_reg = (ask_naked_reg < 0);
9306ca4a 2727
ee86248c 2728 expr_set_rank (O_full_ptr, syntax_flag ? 10 : 0);
7ab9ffdd 2729
e4a3b5a4 2730 identifier_chars['%'] = intel_syntax && allow_naked_reg ? '%' : 0;
9306ca4a 2731 identifier_chars['$'] = intel_syntax ? '$' : 0;
e4a3b5a4 2732 register_prefix = allow_naked_reg ? "" : "%";
252b5132
RH
2733}
2734
1efbbeb4
L
2735static void
2736set_intel_mnemonic (int mnemonic_flag)
2737{
e1d4d893 2738 intel_mnemonic = mnemonic_flag;
1efbbeb4
L
2739}
2740
db51cc60
L
2741static void
2742set_allow_index_reg (int flag)
2743{
2744 allow_index_reg = flag;
2745}
2746
cb19c032 2747static void
7bab8ab5 2748set_check (int what)
cb19c032 2749{
7bab8ab5
JB
2750 enum check_kind *kind;
2751 const char *str;
2752
2753 if (what)
2754 {
2755 kind = &operand_check;
2756 str = "operand";
2757 }
2758 else
2759 {
2760 kind = &sse_check;
2761 str = "sse";
2762 }
2763
cb19c032
L
2764 SKIP_WHITESPACE ();
2765
2766 if (!is_end_of_line[(unsigned char) *input_line_pointer])
2767 {
d02603dc
NC
2768 char *string;
2769 int e = get_symbol_name (&string);
cb19c032
L
2770
2771 if (strcmp (string, "none") == 0)
7bab8ab5 2772 *kind = check_none;
cb19c032 2773 else if (strcmp (string, "warning") == 0)
7bab8ab5 2774 *kind = check_warning;
cb19c032 2775 else if (strcmp (string, "error") == 0)
7bab8ab5 2776 *kind = check_error;
cb19c032 2777 else
7bab8ab5 2778 as_bad (_("bad argument to %s_check directive."), str);
d02603dc 2779 (void) restore_line_pointer (e);
cb19c032
L
2780 }
2781 else
7bab8ab5 2782 as_bad (_("missing argument for %s_check directive"), str);
cb19c032
L
2783
2784 demand_empty_rest_of_line ();
2785}
2786
8a9036a4
L
2787static void
2788check_cpu_arch_compatible (const char *name ATTRIBUTE_UNUSED,
1e9cc1c2 2789 i386_cpu_flags new_flag ATTRIBUTE_UNUSED)
8a9036a4
L
2790{
2791#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2792 static const char *arch;
2793
2794 /* Intel LIOM is only supported on ELF. */
2795 if (!IS_ELF)
2796 return;
2797
2798 if (!arch)
2799 {
2800 /* Use cpu_arch_name if it is set in md_parse_option. Otherwise
2801 use default_arch. */
2802 arch = cpu_arch_name;
2803 if (!arch)
2804 arch = default_arch;
2805 }
2806
81486035
L
2807 /* If we are targeting Intel MCU, we must enable it. */
2808 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_IAMCU
2809 || new_flag.bitfield.cpuiamcu)
2810 return;
2811
3632d14b 2812 /* If we are targeting Intel L1OM, we must enable it. */
8a9036a4 2813 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_L1OM
1e9cc1c2 2814 || new_flag.bitfield.cpul1om)
8a9036a4 2815 return;
76ba9986 2816
7a9068fe
L
2817 /* If we are targeting Intel K1OM, we must enable it. */
2818 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_K1OM
2819 || new_flag.bitfield.cpuk1om)
2820 return;
2821
8a9036a4
L
2822 as_bad (_("`%s' is not supported on `%s'"), name, arch);
2823#endif
2824}
2825
e413e4e9 2826static void
e3bb37b5 2827set_cpu_arch (int dummy ATTRIBUTE_UNUSED)
e413e4e9 2828{
47926f60 2829 SKIP_WHITESPACE ();
e413e4e9 2830
29b0f896 2831 if (!is_end_of_line[(unsigned char) *input_line_pointer])
e413e4e9 2832 {
d02603dc
NC
2833 char *string;
2834 int e = get_symbol_name (&string);
91d6fa6a 2835 unsigned int j;
40fb9820 2836 i386_cpu_flags flags;
e413e4e9 2837
91d6fa6a 2838 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
e413e4e9 2839 {
91d6fa6a 2840 if (strcmp (string, cpu_arch[j].name) == 0)
e413e4e9 2841 {
91d6fa6a 2842 check_cpu_arch_compatible (string, cpu_arch[j].flags);
8a9036a4 2843
5c6af06e
JB
2844 if (*string != '.')
2845 {
91d6fa6a 2846 cpu_arch_name = cpu_arch[j].name;
5c6af06e 2847 cpu_sub_arch_name = NULL;
91d6fa6a 2848 cpu_arch_flags = cpu_arch[j].flags;
40fb9820
L
2849 if (flag_code == CODE_64BIT)
2850 {
2851 cpu_arch_flags.bitfield.cpu64 = 1;
2852 cpu_arch_flags.bitfield.cpuno64 = 0;
2853 }
2854 else
2855 {
2856 cpu_arch_flags.bitfield.cpu64 = 0;
2857 cpu_arch_flags.bitfield.cpuno64 = 1;
2858 }
91d6fa6a
NC
2859 cpu_arch_isa = cpu_arch[j].type;
2860 cpu_arch_isa_flags = cpu_arch[j].flags;
ccc9c027
L
2861 if (!cpu_arch_tune_set)
2862 {
2863 cpu_arch_tune = cpu_arch_isa;
2864 cpu_arch_tune_flags = cpu_arch_isa_flags;
2865 }
5c6af06e
JB
2866 break;
2867 }
40fb9820 2868
293f5f65
L
2869 flags = cpu_flags_or (cpu_arch_flags,
2870 cpu_arch[j].flags);
81486035 2871
5b64d091 2872 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
5c6af06e 2873 {
6305a203
L
2874 if (cpu_sub_arch_name)
2875 {
2876 char *name = cpu_sub_arch_name;
2877 cpu_sub_arch_name = concat (name,
91d6fa6a 2878 cpu_arch[j].name,
1bf57e9f 2879 (const char *) NULL);
6305a203
L
2880 free (name);
2881 }
2882 else
91d6fa6a 2883 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
40fb9820 2884 cpu_arch_flags = flags;
a586129e 2885 cpu_arch_isa_flags = flags;
5c6af06e 2886 }
0089dace
L
2887 else
2888 cpu_arch_isa_flags
2889 = cpu_flags_or (cpu_arch_isa_flags,
2890 cpu_arch[j].flags);
d02603dc 2891 (void) restore_line_pointer (e);
5c6af06e
JB
2892 demand_empty_rest_of_line ();
2893 return;
e413e4e9
AM
2894 }
2895 }
293f5f65
L
2896
2897 if (*string == '.' && j >= ARRAY_SIZE (cpu_arch))
2898 {
33eaf5de 2899 /* Disable an ISA extension. */
293f5f65
L
2900 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
2901 if (strcmp (string + 1, cpu_noarch [j].name) == 0)
2902 {
2903 flags = cpu_flags_and_not (cpu_arch_flags,
2904 cpu_noarch[j].flags);
2905 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
2906 {
2907 if (cpu_sub_arch_name)
2908 {
2909 char *name = cpu_sub_arch_name;
2910 cpu_sub_arch_name = concat (name, string,
2911 (const char *) NULL);
2912 free (name);
2913 }
2914 else
2915 cpu_sub_arch_name = xstrdup (string);
2916 cpu_arch_flags = flags;
2917 cpu_arch_isa_flags = flags;
2918 }
2919 (void) restore_line_pointer (e);
2920 demand_empty_rest_of_line ();
2921 return;
2922 }
2923
2924 j = ARRAY_SIZE (cpu_arch);
2925 }
2926
91d6fa6a 2927 if (j >= ARRAY_SIZE (cpu_arch))
e413e4e9
AM
2928 as_bad (_("no such architecture: `%s'"), string);
2929
2930 *input_line_pointer = e;
2931 }
2932 else
2933 as_bad (_("missing cpu architecture"));
2934
fddf5b5b
AM
2935 no_cond_jump_promotion = 0;
2936 if (*input_line_pointer == ','
29b0f896 2937 && !is_end_of_line[(unsigned char) input_line_pointer[1]])
fddf5b5b 2938 {
d02603dc
NC
2939 char *string;
2940 char e;
2941
2942 ++input_line_pointer;
2943 e = get_symbol_name (&string);
fddf5b5b
AM
2944
2945 if (strcmp (string, "nojumps") == 0)
2946 no_cond_jump_promotion = 1;
2947 else if (strcmp (string, "jumps") == 0)
2948 ;
2949 else
2950 as_bad (_("no such architecture modifier: `%s'"), string);
2951
d02603dc 2952 (void) restore_line_pointer (e);
fddf5b5b
AM
2953 }
2954
e413e4e9
AM
2955 demand_empty_rest_of_line ();
2956}
2957
8a9036a4
L
2958enum bfd_architecture
2959i386_arch (void)
2960{
3632d14b 2961 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4
L
2962 {
2963 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2964 || flag_code != CODE_64BIT)
2965 as_fatal (_("Intel L1OM is 64bit ELF only"));
2966 return bfd_arch_l1om;
2967 }
7a9068fe
L
2968 else if (cpu_arch_isa == PROCESSOR_K1OM)
2969 {
2970 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2971 || flag_code != CODE_64BIT)
2972 as_fatal (_("Intel K1OM is 64bit ELF only"));
2973 return bfd_arch_k1om;
2974 }
81486035
L
2975 else if (cpu_arch_isa == PROCESSOR_IAMCU)
2976 {
2977 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2978 || flag_code == CODE_64BIT)
2979 as_fatal (_("Intel MCU is 32bit ELF only"));
2980 return bfd_arch_iamcu;
2981 }
8a9036a4
L
2982 else
2983 return bfd_arch_i386;
2984}
2985
b9d79e03 2986unsigned long
7016a5d5 2987i386_mach (void)
b9d79e03 2988{
351f65ca 2989 if (!strncmp (default_arch, "x86_64", 6))
8a9036a4 2990 {
3632d14b 2991 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 2992 {
351f65ca
L
2993 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2994 || default_arch[6] != '\0')
8a9036a4
L
2995 as_fatal (_("Intel L1OM is 64bit ELF only"));
2996 return bfd_mach_l1om;
2997 }
7a9068fe
L
2998 else if (cpu_arch_isa == PROCESSOR_K1OM)
2999 {
3000 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
3001 || default_arch[6] != '\0')
3002 as_fatal (_("Intel K1OM is 64bit ELF only"));
3003 return bfd_mach_k1om;
3004 }
351f65ca 3005 else if (default_arch[6] == '\0')
8a9036a4 3006 return bfd_mach_x86_64;
351f65ca
L
3007 else
3008 return bfd_mach_x64_32;
8a9036a4 3009 }
5197d474
L
3010 else if (!strcmp (default_arch, "i386")
3011 || !strcmp (default_arch, "iamcu"))
81486035
L
3012 {
3013 if (cpu_arch_isa == PROCESSOR_IAMCU)
3014 {
3015 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
3016 as_fatal (_("Intel MCU is 32bit ELF only"));
3017 return bfd_mach_i386_iamcu;
3018 }
3019 else
3020 return bfd_mach_i386_i386;
3021 }
b9d79e03 3022 else
2b5d6a91 3023 as_fatal (_("unknown architecture"));
b9d79e03 3024}
b9d79e03 3025\f
252b5132 3026void
7016a5d5 3027md_begin (void)
252b5132 3028{
86fa6981
L
3029 /* Support pseudo prefixes like {disp32}. */
3030 lex_type ['{'] = LEX_BEGIN_NAME;
3031
47926f60 3032 /* Initialize op_hash hash table. */
629310ab 3033 op_hash = str_htab_create ();
252b5132
RH
3034
3035 {
d3ce72d0 3036 const insn_template *optab;
29b0f896 3037 templates *core_optab;
252b5132 3038
47926f60
KH
3039 /* Setup for loop. */
3040 optab = i386_optab;
add39d23 3041 core_optab = XNEW (templates);
252b5132
RH
3042 core_optab->start = optab;
3043
3044 while (1)
3045 {
3046 ++optab;
3047 if (optab->name == NULL
3048 || strcmp (optab->name, (optab - 1)->name) != 0)
3049 {
3050 /* different name --> ship out current template list;
47926f60 3051 add to hash table; & begin anew. */
252b5132 3052 core_optab->end = optab;
fe0e921f
AM
3053 if (str_hash_insert (op_hash, (optab - 1)->name, core_optab, 0))
3054 as_fatal (_("duplicate %s"), (optab - 1)->name);
3055
252b5132
RH
3056 if (optab->name == NULL)
3057 break;
add39d23 3058 core_optab = XNEW (templates);
252b5132
RH
3059 core_optab->start = optab;
3060 }
3061 }
3062 }
3063
47926f60 3064 /* Initialize reg_hash hash table. */
629310ab 3065 reg_hash = str_htab_create ();
252b5132 3066 {
29b0f896 3067 const reg_entry *regtab;
c3fe08fa 3068 unsigned int regtab_size = i386_regtab_size;
252b5132 3069
c3fe08fa 3070 for (regtab = i386_regtab; regtab_size--; regtab++)
fe0e921f
AM
3071 if (str_hash_insert (reg_hash, regtab->reg_name, regtab, 0) != NULL)
3072 as_fatal (_("duplicate %s"), regtab->reg_name);
252b5132
RH
3073 }
3074
47926f60 3075 /* Fill in lexical tables: mnemonic_chars, operand_chars. */
252b5132 3076 {
29b0f896
AM
3077 int c;
3078 char *p;
252b5132
RH
3079
3080 for (c = 0; c < 256; c++)
3081 {
3882b010 3082 if (ISDIGIT (c))
252b5132
RH
3083 {
3084 digit_chars[c] = c;
3085 mnemonic_chars[c] = c;
3086 register_chars[c] = c;
3087 operand_chars[c] = c;
3088 }
3882b010 3089 else if (ISLOWER (c))
252b5132
RH
3090 {
3091 mnemonic_chars[c] = c;
3092 register_chars[c] = c;
3093 operand_chars[c] = c;
3094 }
3882b010 3095 else if (ISUPPER (c))
252b5132 3096 {
3882b010 3097 mnemonic_chars[c] = TOLOWER (c);
252b5132
RH
3098 register_chars[c] = mnemonic_chars[c];
3099 operand_chars[c] = c;
3100 }
43234a1e 3101 else if (c == '{' || c == '}')
86fa6981
L
3102 {
3103 mnemonic_chars[c] = c;
3104 operand_chars[c] = c;
3105 }
b3983e5f
JB
3106#ifdef SVR4_COMMENT_CHARS
3107 else if (c == '\\' && strchr (i386_comment_chars, '/'))
3108 operand_chars[c] = c;
3109#endif
252b5132 3110
3882b010 3111 if (ISALPHA (c) || ISDIGIT (c))
252b5132
RH
3112 identifier_chars[c] = c;
3113 else if (c >= 128)
3114 {
3115 identifier_chars[c] = c;
3116 operand_chars[c] = c;
3117 }
3118 }
3119
3120#ifdef LEX_AT
3121 identifier_chars['@'] = '@';
32137342
NC
3122#endif
3123#ifdef LEX_QM
3124 identifier_chars['?'] = '?';
3125 operand_chars['?'] = '?';
252b5132 3126#endif
252b5132 3127 digit_chars['-'] = '-';
c0f3af97 3128 mnemonic_chars['_'] = '_';
791fe849 3129 mnemonic_chars['-'] = '-';
0003779b 3130 mnemonic_chars['.'] = '.';
252b5132
RH
3131 identifier_chars['_'] = '_';
3132 identifier_chars['.'] = '.';
3133
3134 for (p = operand_special_chars; *p != '\0'; p++)
3135 operand_chars[(unsigned char) *p] = *p;
3136 }
3137
a4447b93
RH
3138 if (flag_code == CODE_64BIT)
3139 {
ca19b261
KT
3140#if defined (OBJ_COFF) && defined (TE_PE)
3141 x86_dwarf2_return_column = (OUTPUT_FLAVOR == bfd_target_coff_flavour
3142 ? 32 : 16);
3143#else
a4447b93 3144 x86_dwarf2_return_column = 16;
ca19b261 3145#endif
61ff971f 3146 x86_cie_data_alignment = -8;
a4447b93
RH
3147 }
3148 else
3149 {
3150 x86_dwarf2_return_column = 8;
3151 x86_cie_data_alignment = -4;
3152 }
e379e5f3
L
3153
3154 /* NB: FUSED_JCC_PADDING frag must have sufficient room so that it
3155 can be turned into BRANCH_PREFIX frag. */
3156 if (align_branch_prefix_size > MAX_FUSED_JCC_PADDING_SIZE)
3157 abort ();
252b5132
RH
3158}
3159
3160void
e3bb37b5 3161i386_print_statistics (FILE *file)
252b5132 3162{
629310ab
ML
3163 htab_print_statistics (file, "i386 opcode", op_hash);
3164 htab_print_statistics (file, "i386 register", reg_hash);
252b5132
RH
3165}
3166\f
252b5132
RH
3167#ifdef DEBUG386
3168
ce8a8b2f 3169/* Debugging routines for md_assemble. */
d3ce72d0 3170static void pte (insn_template *);
40fb9820 3171static void pt (i386_operand_type);
e3bb37b5
L
3172static void pe (expressionS *);
3173static void ps (symbolS *);
252b5132
RH
3174
3175static void
2c703856 3176pi (const char *line, i386_insn *x)
252b5132 3177{
09137c09 3178 unsigned int j;
252b5132
RH
3179
3180 fprintf (stdout, "%s: template ", line);
3181 pte (&x->tm);
09f131f2
JH
3182 fprintf (stdout, " address: base %s index %s scale %x\n",
3183 x->base_reg ? x->base_reg->reg_name : "none",
3184 x->index_reg ? x->index_reg->reg_name : "none",
3185 x->log2_scale_factor);
3186 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x\n",
252b5132 3187 x->rm.mode, x->rm.reg, x->rm.regmem);
09f131f2
JH
3188 fprintf (stdout, " sib: base %x index %x scale %x\n",
3189 x->sib.base, x->sib.index, x->sib.scale);
3190 fprintf (stdout, " rex: 64bit %x extX %x extY %x extZ %x\n",
161a04f6
L
3191 (x->rex & REX_W) != 0,
3192 (x->rex & REX_R) != 0,
3193 (x->rex & REX_X) != 0,
3194 (x->rex & REX_B) != 0);
09137c09 3195 for (j = 0; j < x->operands; j++)
252b5132 3196 {
09137c09
SP
3197 fprintf (stdout, " #%d: ", j + 1);
3198 pt (x->types[j]);
252b5132 3199 fprintf (stdout, "\n");
bab6aec1 3200 if (x->types[j].bitfield.class == Reg
3528c362
JB
3201 || x->types[j].bitfield.class == RegMMX
3202 || x->types[j].bitfield.class == RegSIMD
dd6b8a0b 3203 || x->types[j].bitfield.class == RegMask
00cee14f 3204 || x->types[j].bitfield.class == SReg
4a5c67ed
JB
3205 || x->types[j].bitfield.class == RegCR
3206 || x->types[j].bitfield.class == RegDR
dd6b8a0b
JB
3207 || x->types[j].bitfield.class == RegTR
3208 || x->types[j].bitfield.class == RegBND)
09137c09
SP
3209 fprintf (stdout, "%s\n", x->op[j].regs->reg_name);
3210 if (operand_type_check (x->types[j], imm))
3211 pe (x->op[j].imms);
3212 if (operand_type_check (x->types[j], disp))
3213 pe (x->op[j].disps);
252b5132
RH
3214 }
3215}
3216
3217static void
d3ce72d0 3218pte (insn_template *t)
252b5132 3219{
09137c09 3220 unsigned int j;
252b5132 3221 fprintf (stdout, " %d operands ", t->operands);
47926f60 3222 fprintf (stdout, "opcode %x ", t->base_opcode);
252b5132
RH
3223 if (t->extension_opcode != None)
3224 fprintf (stdout, "ext %x ", t->extension_opcode);
40fb9820 3225 if (t->opcode_modifier.d)
252b5132 3226 fprintf (stdout, "D");
40fb9820 3227 if (t->opcode_modifier.w)
252b5132
RH
3228 fprintf (stdout, "W");
3229 fprintf (stdout, "\n");
09137c09 3230 for (j = 0; j < t->operands; j++)
252b5132 3231 {
09137c09
SP
3232 fprintf (stdout, " #%d type ", j + 1);
3233 pt (t->operand_types[j]);
252b5132
RH
3234 fprintf (stdout, "\n");
3235 }
3236}
3237
3238static void
e3bb37b5 3239pe (expressionS *e)
252b5132 3240{
24eab124 3241 fprintf (stdout, " operation %d\n", e->X_op);
b77ad1d4
AM
3242 fprintf (stdout, " add_number %ld (%lx)\n",
3243 (long) e->X_add_number, (long) e->X_add_number);
252b5132
RH
3244 if (e->X_add_symbol)
3245 {
3246 fprintf (stdout, " add_symbol ");
3247 ps (e->X_add_symbol);
3248 fprintf (stdout, "\n");
3249 }
3250 if (e->X_op_symbol)
3251 {
3252 fprintf (stdout, " op_symbol ");
3253 ps (e->X_op_symbol);
3254 fprintf (stdout, "\n");
3255 }
3256}
3257
3258static void
e3bb37b5 3259ps (symbolS *s)
252b5132
RH
3260{
3261 fprintf (stdout, "%s type %s%s",
3262 S_GET_NAME (s),
3263 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
3264 segment_name (S_GET_SEGMENT (s)));
3265}
3266
7b81dfbb 3267static struct type_name
252b5132 3268 {
40fb9820
L
3269 i386_operand_type mask;
3270 const char *name;
252b5132 3271 }
7b81dfbb 3272const type_names[] =
252b5132 3273{
40fb9820
L
3274 { OPERAND_TYPE_REG8, "r8" },
3275 { OPERAND_TYPE_REG16, "r16" },
3276 { OPERAND_TYPE_REG32, "r32" },
3277 { OPERAND_TYPE_REG64, "r64" },
2c703856
JB
3278 { OPERAND_TYPE_ACC8, "acc8" },
3279 { OPERAND_TYPE_ACC16, "acc16" },
3280 { OPERAND_TYPE_ACC32, "acc32" },
3281 { OPERAND_TYPE_ACC64, "acc64" },
40fb9820
L
3282 { OPERAND_TYPE_IMM8, "i8" },
3283 { OPERAND_TYPE_IMM8, "i8s" },
3284 { OPERAND_TYPE_IMM16, "i16" },
3285 { OPERAND_TYPE_IMM32, "i32" },
3286 { OPERAND_TYPE_IMM32S, "i32s" },
3287 { OPERAND_TYPE_IMM64, "i64" },
3288 { OPERAND_TYPE_IMM1, "i1" },
3289 { OPERAND_TYPE_BASEINDEX, "BaseIndex" },
3290 { OPERAND_TYPE_DISP8, "d8" },
3291 { OPERAND_TYPE_DISP16, "d16" },
3292 { OPERAND_TYPE_DISP32, "d32" },
3293 { OPERAND_TYPE_DISP32S, "d32s" },
3294 { OPERAND_TYPE_DISP64, "d64" },
3295 { OPERAND_TYPE_INOUTPORTREG, "InOutPortReg" },
3296 { OPERAND_TYPE_SHIFTCOUNT, "ShiftCount" },
3297 { OPERAND_TYPE_CONTROL, "control reg" },
3298 { OPERAND_TYPE_TEST, "test reg" },
3299 { OPERAND_TYPE_DEBUG, "debug reg" },
3300 { OPERAND_TYPE_FLOATREG, "FReg" },
3301 { OPERAND_TYPE_FLOATACC, "FAcc" },
21df382b 3302 { OPERAND_TYPE_SREG, "SReg" },
40fb9820
L
3303 { OPERAND_TYPE_REGMMX, "rMMX" },
3304 { OPERAND_TYPE_REGXMM, "rXMM" },
0349dc08 3305 { OPERAND_TYPE_REGYMM, "rYMM" },
43234a1e 3306 { OPERAND_TYPE_REGZMM, "rZMM" },
260cd341 3307 { OPERAND_TYPE_REGTMM, "rTMM" },
43234a1e 3308 { OPERAND_TYPE_REGMASK, "Mask reg" },
252b5132
RH
3309};
3310
3311static void
40fb9820 3312pt (i386_operand_type t)
252b5132 3313{
40fb9820 3314 unsigned int j;
c6fb90c8 3315 i386_operand_type a;
252b5132 3316
40fb9820 3317 for (j = 0; j < ARRAY_SIZE (type_names); j++)
c6fb90c8
L
3318 {
3319 a = operand_type_and (t, type_names[j].mask);
2c703856 3320 if (operand_type_equal (&a, &type_names[j].mask))
c6fb90c8
L
3321 fprintf (stdout, "%s, ", type_names[j].name);
3322 }
252b5132
RH
3323 fflush (stdout);
3324}
3325
3326#endif /* DEBUG386 */
3327\f
252b5132 3328static bfd_reloc_code_real_type
3956db08 3329reloc (unsigned int size,
64e74474
AM
3330 int pcrel,
3331 int sign,
3332 bfd_reloc_code_real_type other)
252b5132 3333{
47926f60 3334 if (other != NO_RELOC)
3956db08 3335 {
91d6fa6a 3336 reloc_howto_type *rel;
3956db08
JB
3337
3338 if (size == 8)
3339 switch (other)
3340 {
64e74474
AM
3341 case BFD_RELOC_X86_64_GOT32:
3342 return BFD_RELOC_X86_64_GOT64;
3343 break;
553d1284
L
3344 case BFD_RELOC_X86_64_GOTPLT64:
3345 return BFD_RELOC_X86_64_GOTPLT64;
3346 break;
64e74474
AM
3347 case BFD_RELOC_X86_64_PLTOFF64:
3348 return BFD_RELOC_X86_64_PLTOFF64;
3349 break;
3350 case BFD_RELOC_X86_64_GOTPC32:
3351 other = BFD_RELOC_X86_64_GOTPC64;
3352 break;
3353 case BFD_RELOC_X86_64_GOTPCREL:
3354 other = BFD_RELOC_X86_64_GOTPCREL64;
3355 break;
3356 case BFD_RELOC_X86_64_TPOFF32:
3357 other = BFD_RELOC_X86_64_TPOFF64;
3358 break;
3359 case BFD_RELOC_X86_64_DTPOFF32:
3360 other = BFD_RELOC_X86_64_DTPOFF64;
3361 break;
3362 default:
3363 break;
3956db08 3364 }
e05278af 3365
8ce3d284 3366#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
3367 if (other == BFD_RELOC_SIZE32)
3368 {
3369 if (size == 8)
1ab668bf 3370 other = BFD_RELOC_SIZE64;
8fd4256d 3371 if (pcrel)
1ab668bf
AM
3372 {
3373 as_bad (_("there are no pc-relative size relocations"));
3374 return NO_RELOC;
3375 }
8fd4256d 3376 }
8ce3d284 3377#endif
8fd4256d 3378
e05278af 3379 /* Sign-checking 4-byte relocations in 16-/32-bit code is pointless. */
f2d8a97c 3380 if (size == 4 && (flag_code != CODE_64BIT || disallow_64bit_reloc))
e05278af
JB
3381 sign = -1;
3382
91d6fa6a
NC
3383 rel = bfd_reloc_type_lookup (stdoutput, other);
3384 if (!rel)
3956db08 3385 as_bad (_("unknown relocation (%u)"), other);
91d6fa6a 3386 else if (size != bfd_get_reloc_size (rel))
3956db08 3387 as_bad (_("%u-byte relocation cannot be applied to %u-byte field"),
91d6fa6a 3388 bfd_get_reloc_size (rel),
3956db08 3389 size);
91d6fa6a 3390 else if (pcrel && !rel->pc_relative)
3956db08 3391 as_bad (_("non-pc-relative relocation for pc-relative field"));
91d6fa6a 3392 else if ((rel->complain_on_overflow == complain_overflow_signed
3956db08 3393 && !sign)
91d6fa6a 3394 || (rel->complain_on_overflow == complain_overflow_unsigned
64e74474 3395 && sign > 0))
3956db08
JB
3396 as_bad (_("relocated field and relocation type differ in signedness"));
3397 else
3398 return other;
3399 return NO_RELOC;
3400 }
252b5132
RH
3401
3402 if (pcrel)
3403 {
3e73aa7c 3404 if (!sign)
3956db08 3405 as_bad (_("there are no unsigned pc-relative relocations"));
252b5132
RH
3406 switch (size)
3407 {
3408 case 1: return BFD_RELOC_8_PCREL;
3409 case 2: return BFD_RELOC_16_PCREL;
d258b828 3410 case 4: return BFD_RELOC_32_PCREL;
d6ab8113 3411 case 8: return BFD_RELOC_64_PCREL;
252b5132 3412 }
3956db08 3413 as_bad (_("cannot do %u byte pc-relative relocation"), size);
252b5132
RH
3414 }
3415 else
3416 {
3956db08 3417 if (sign > 0)
e5cb08ac 3418 switch (size)
3e73aa7c
JH
3419 {
3420 case 4: return BFD_RELOC_X86_64_32S;
3421 }
3422 else
3423 switch (size)
3424 {
3425 case 1: return BFD_RELOC_8;
3426 case 2: return BFD_RELOC_16;
3427 case 4: return BFD_RELOC_32;
3428 case 8: return BFD_RELOC_64;
3429 }
3956db08
JB
3430 as_bad (_("cannot do %s %u byte relocation"),
3431 sign > 0 ? "signed" : "unsigned", size);
252b5132
RH
3432 }
3433
0cc9e1d3 3434 return NO_RELOC;
252b5132
RH
3435}
3436
47926f60
KH
3437/* Here we decide which fixups can be adjusted to make them relative to
3438 the beginning of the section instead of the symbol. Basically we need
3439 to make sure that the dynamic relocations are done correctly, so in
3440 some cases we force the original symbol to be used. */
3441
252b5132 3442int
e3bb37b5 3443tc_i386_fix_adjustable (fixS *fixP ATTRIBUTE_UNUSED)
252b5132 3444{
6d249963 3445#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 3446 if (!IS_ELF)
31312f95
AM
3447 return 1;
3448
a161fe53
AM
3449 /* Don't adjust pc-relative references to merge sections in 64-bit
3450 mode. */
3451 if (use_rela_relocations
3452 && (S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_MERGE) != 0
3453 && fixP->fx_pcrel)
252b5132 3454 return 0;
31312f95 3455
8d01d9a9
AJ
3456 /* The x86_64 GOTPCREL are represented as 32bit PCrel relocations
3457 and changed later by validate_fix. */
3458 if (GOT_symbol && fixP->fx_subsy == GOT_symbol
3459 && fixP->fx_r_type == BFD_RELOC_32_PCREL)
3460 return 0;
3461
8fd4256d
L
3462 /* Adjust_reloc_syms doesn't know about the GOT. Need to keep symbol
3463 for size relocations. */
3464 if (fixP->fx_r_type == BFD_RELOC_SIZE32
3465 || fixP->fx_r_type == BFD_RELOC_SIZE64
3466 || fixP->fx_r_type == BFD_RELOC_386_GOTOFF
252b5132 3467 || fixP->fx_r_type == BFD_RELOC_386_GOT32
02a86693 3468 || fixP->fx_r_type == BFD_RELOC_386_GOT32X
13ae64f3
JJ
3469 || fixP->fx_r_type == BFD_RELOC_386_TLS_GD
3470 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDM
3471 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDO_32
3472 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE_32
37e55690
JJ
3473 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE
3474 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTIE
13ae64f3
JJ
3475 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE_32
3476 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE
67a4f2b7
AO
3477 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTDESC
3478 || fixP->fx_r_type == BFD_RELOC_386_TLS_DESC_CALL
3e73aa7c 3479 || fixP->fx_r_type == BFD_RELOC_X86_64_GOT32
80b3ee89 3480 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCREL
56ceb5b5
L
3481 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCRELX
3482 || fixP->fx_r_type == BFD_RELOC_X86_64_REX_GOTPCRELX
bffbf940
JJ
3483 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSGD
3484 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSLD
3485 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF32
d6ab8113 3486 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF64
bffbf940
JJ
3487 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTTPOFF
3488 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF32
d6ab8113
JB
3489 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF64
3490 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTOFF64
67a4f2b7
AO
3491 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPC32_TLSDESC
3492 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSDESC_CALL
252b5132
RH
3493 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
3494 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
3495 return 0;
31312f95 3496#endif
252b5132
RH
3497 return 1;
3498}
252b5132 3499
b4cac588 3500static int
e3bb37b5 3501intel_float_operand (const char *mnemonic)
252b5132 3502{
9306ca4a
JB
3503 /* Note that the value returned is meaningful only for opcodes with (memory)
3504 operands, hence the code here is free to improperly handle opcodes that
3505 have no operands (for better performance and smaller code). */
3506
3507 if (mnemonic[0] != 'f')
3508 return 0; /* non-math */
3509
3510 switch (mnemonic[1])
3511 {
3512 /* fclex, fdecstp, fdisi, femms, feni, fincstp, finit, fsetpm, and
3513 the fs segment override prefix not currently handled because no
3514 call path can make opcodes without operands get here */
3515 case 'i':
3516 return 2 /* integer op */;
3517 case 'l':
3518 if (mnemonic[2] == 'd' && (mnemonic[3] == 'c' || mnemonic[3] == 'e'))
3519 return 3; /* fldcw/fldenv */
3520 break;
3521 case 'n':
3522 if (mnemonic[2] != 'o' /* fnop */)
3523 return 3; /* non-waiting control op */
3524 break;
3525 case 'r':
3526 if (mnemonic[2] == 's')
3527 return 3; /* frstor/frstpm */
3528 break;
3529 case 's':
3530 if (mnemonic[2] == 'a')
3531 return 3; /* fsave */
3532 if (mnemonic[2] == 't')
3533 {
3534 switch (mnemonic[3])
3535 {
3536 case 'c': /* fstcw */
3537 case 'd': /* fstdw */
3538 case 'e': /* fstenv */
3539 case 's': /* fsts[gw] */
3540 return 3;
3541 }
3542 }
3543 break;
3544 case 'x':
3545 if (mnemonic[2] == 'r' || mnemonic[2] == 's')
3546 return 0; /* fxsave/fxrstor are not really math ops */
3547 break;
3548 }
252b5132 3549
9306ca4a 3550 return 1;
252b5132
RH
3551}
3552
c0f3af97
L
3553/* Build the VEX prefix. */
3554
3555static void
d3ce72d0 3556build_vex_prefix (const insn_template *t)
c0f3af97
L
3557{
3558 unsigned int register_specifier;
3559 unsigned int implied_prefix;
3560 unsigned int vector_length;
03751133 3561 unsigned int w;
c0f3af97
L
3562
3563 /* Check register specifier. */
3564 if (i.vex.register_specifier)
43234a1e
L
3565 {
3566 register_specifier =
3567 ~register_number (i.vex.register_specifier) & 0xf;
3568 gas_assert ((i.vex.register_specifier->reg_flags & RegVRex) == 0);
3569 }
c0f3af97
L
3570 else
3571 register_specifier = 0xf;
3572
79f0fa25
L
3573 /* Use 2-byte VEX prefix by swapping destination and source operand
3574 if there are more than 1 register operand. */
3575 if (i.reg_operands > 1
3576 && i.vec_encoding != vex_encoding_vex3
86fa6981 3577 && i.dir_encoding == dir_encoding_default
fa99fab2 3578 && i.operands == i.reg_operands
dbbc8b7e 3579 && operand_type_equal (&i.types[0], &i.types[i.operands - 1])
7f399153 3580 && i.tm.opcode_modifier.vexopcode == VEX0F
dbbc8b7e 3581 && (i.tm.opcode_modifier.load || i.tm.opcode_modifier.d)
fa99fab2
L
3582 && i.rex == REX_B)
3583 {
3584 unsigned int xchg = i.operands - 1;
3585 union i386_op temp_op;
3586 i386_operand_type temp_type;
3587
3588 temp_type = i.types[xchg];
3589 i.types[xchg] = i.types[0];
3590 i.types[0] = temp_type;
3591 temp_op = i.op[xchg];
3592 i.op[xchg] = i.op[0];
3593 i.op[0] = temp_op;
3594
9c2799c2 3595 gas_assert (i.rm.mode == 3);
fa99fab2
L
3596
3597 i.rex = REX_R;
3598 xchg = i.rm.regmem;
3599 i.rm.regmem = i.rm.reg;
3600 i.rm.reg = xchg;
3601
dbbc8b7e
JB
3602 if (i.tm.opcode_modifier.d)
3603 i.tm.base_opcode ^= (i.tm.base_opcode & 0xee) != 0x6e
3604 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
3605 else /* Use the next insn. */
3606 i.tm = t[1];
fa99fab2
L
3607 }
3608
79dec6b7
JB
3609 /* Use 2-byte VEX prefix by swapping commutative source operands if there
3610 are no memory operands and at least 3 register ones. */
3611 if (i.reg_operands >= 3
3612 && i.vec_encoding != vex_encoding_vex3
3613 && i.reg_operands == i.operands - i.imm_operands
3614 && i.tm.opcode_modifier.vex
3615 && i.tm.opcode_modifier.commutative
3616 && (i.tm.opcode_modifier.sse2avx || optimize > 1)
3617 && i.rex == REX_B
3618 && i.vex.register_specifier
3619 && !(i.vex.register_specifier->reg_flags & RegRex))
3620 {
3621 unsigned int xchg = i.operands - i.reg_operands;
3622 union i386_op temp_op;
3623 i386_operand_type temp_type;
3624
3625 gas_assert (i.tm.opcode_modifier.vexopcode == VEX0F);
3626 gas_assert (!i.tm.opcode_modifier.sae);
3627 gas_assert (operand_type_equal (&i.types[i.operands - 2],
3628 &i.types[i.operands - 3]));
3629 gas_assert (i.rm.mode == 3);
3630
3631 temp_type = i.types[xchg];
3632 i.types[xchg] = i.types[xchg + 1];
3633 i.types[xchg + 1] = temp_type;
3634 temp_op = i.op[xchg];
3635 i.op[xchg] = i.op[xchg + 1];
3636 i.op[xchg + 1] = temp_op;
3637
3638 i.rex = 0;
3639 xchg = i.rm.regmem | 8;
3640 i.rm.regmem = ~register_specifier & 0xf;
3641 gas_assert (!(i.rm.regmem & 8));
3642 i.vex.register_specifier += xchg - i.rm.regmem;
3643 register_specifier = ~xchg & 0xf;
3644 }
3645
539f890d
L
3646 if (i.tm.opcode_modifier.vex == VEXScalar)
3647 vector_length = avxscalar;
10c17abd
JB
3648 else if (i.tm.opcode_modifier.vex == VEX256)
3649 vector_length = 1;
539f890d 3650 else
10c17abd 3651 {
56522fc5 3652 unsigned int op;
10c17abd 3653
c7213af9
L
3654 /* Determine vector length from the last multi-length vector
3655 operand. */
10c17abd 3656 vector_length = 0;
56522fc5 3657 for (op = t->operands; op--;)
10c17abd
JB
3658 if (t->operand_types[op].bitfield.xmmword
3659 && t->operand_types[op].bitfield.ymmword
3660 && i.types[op].bitfield.ymmword)
3661 {
3662 vector_length = 1;
3663 break;
3664 }
3665 }
c0f3af97 3666
8c190ce0 3667 switch ((i.tm.base_opcode >> (i.tm.opcode_length << 3)) & 0xff)
c0f3af97
L
3668 {
3669 case 0:
3670 implied_prefix = 0;
3671 break;
3672 case DATA_PREFIX_OPCODE:
3673 implied_prefix = 1;
3674 break;
3675 case REPE_PREFIX_OPCODE:
3676 implied_prefix = 2;
3677 break;
3678 case REPNE_PREFIX_OPCODE:
3679 implied_prefix = 3;
3680 break;
3681 default:
3682 abort ();
3683 }
3684
03751133
L
3685 /* Check the REX.W bit and VEXW. */
3686 if (i.tm.opcode_modifier.vexw == VEXWIG)
3687 w = (vexwig == vexw1 || (i.rex & REX_W)) ? 1 : 0;
3688 else if (i.tm.opcode_modifier.vexw)
3689 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3690 else
931d03b7 3691 w = (flag_code == CODE_64BIT ? i.rex & REX_W : vexwig == vexw1) ? 1 : 0;
03751133 3692
c0f3af97 3693 /* Use 2-byte VEX prefix if possible. */
03751133
L
3694 if (w == 0
3695 && i.vec_encoding != vex_encoding_vex3
86fa6981 3696 && i.tm.opcode_modifier.vexopcode == VEX0F
c0f3af97
L
3697 && (i.rex & (REX_W | REX_X | REX_B)) == 0)
3698 {
3699 /* 2-byte VEX prefix. */
3700 unsigned int r;
3701
3702 i.vex.length = 2;
3703 i.vex.bytes[0] = 0xc5;
3704
3705 /* Check the REX.R bit. */
3706 r = (i.rex & REX_R) ? 0 : 1;
3707 i.vex.bytes[1] = (r << 7
3708 | register_specifier << 3
3709 | vector_length << 2
3710 | implied_prefix);
3711 }
3712 else
3713 {
3714 /* 3-byte VEX prefix. */
03751133 3715 unsigned int m;
c0f3af97 3716
f88c9eb0 3717 i.vex.length = 3;
f88c9eb0 3718
7f399153 3719 switch (i.tm.opcode_modifier.vexopcode)
5dd85c99 3720 {
7f399153
L
3721 case VEX0F:
3722 m = 0x1;
80de6e00 3723 i.vex.bytes[0] = 0xc4;
7f399153
L
3724 break;
3725 case VEX0F38:
3726 m = 0x2;
80de6e00 3727 i.vex.bytes[0] = 0xc4;
7f399153
L
3728 break;
3729 case VEX0F3A:
3730 m = 0x3;
80de6e00 3731 i.vex.bytes[0] = 0xc4;
7f399153
L
3732 break;
3733 case XOP08:
5dd85c99
SP
3734 m = 0x8;
3735 i.vex.bytes[0] = 0x8f;
7f399153
L
3736 break;
3737 case XOP09:
f88c9eb0
SP
3738 m = 0x9;
3739 i.vex.bytes[0] = 0x8f;
7f399153
L
3740 break;
3741 case XOP0A:
f88c9eb0
SP
3742 m = 0xa;
3743 i.vex.bytes[0] = 0x8f;
7f399153
L
3744 break;
3745 default:
3746 abort ();
f88c9eb0 3747 }
c0f3af97 3748
c0f3af97
L
3749 /* The high 3 bits of the second VEX byte are 1's compliment
3750 of RXB bits from REX. */
3751 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3752
c0f3af97
L
3753 i.vex.bytes[2] = (w << 7
3754 | register_specifier << 3
3755 | vector_length << 2
3756 | implied_prefix);
3757 }
3758}
3759
e771e7c9
JB
3760static INLINE bfd_boolean
3761is_evex_encoding (const insn_template *t)
3762{
7091c612 3763 return t->opcode_modifier.evex || t->opcode_modifier.disp8memshift
e771e7c9 3764 || t->opcode_modifier.broadcast || t->opcode_modifier.masking
a80195f1 3765 || t->opcode_modifier.sae;
e771e7c9
JB
3766}
3767
7a8655d2
JB
3768static INLINE bfd_boolean
3769is_any_vex_encoding (const insn_template *t)
3770{
3771 return t->opcode_modifier.vex || t->opcode_modifier.vexopcode
3772 || is_evex_encoding (t);
3773}
3774
43234a1e
L
3775/* Build the EVEX prefix. */
3776
3777static void
3778build_evex_prefix (void)
3779{
3780 unsigned int register_specifier;
3781 unsigned int implied_prefix;
3782 unsigned int m, w;
3783 rex_byte vrex_used = 0;
3784
3785 /* Check register specifier. */
3786 if (i.vex.register_specifier)
3787 {
3788 gas_assert ((i.vrex & REX_X) == 0);
3789
3790 register_specifier = i.vex.register_specifier->reg_num;
3791 if ((i.vex.register_specifier->reg_flags & RegRex))
3792 register_specifier += 8;
3793 /* The upper 16 registers are encoded in the fourth byte of the
3794 EVEX prefix. */
3795 if (!(i.vex.register_specifier->reg_flags & RegVRex))
3796 i.vex.bytes[3] = 0x8;
3797 register_specifier = ~register_specifier & 0xf;
3798 }
3799 else
3800 {
3801 register_specifier = 0xf;
3802
3803 /* Encode upper 16 vector index register in the fourth byte of
3804 the EVEX prefix. */
3805 if (!(i.vrex & REX_X))
3806 i.vex.bytes[3] = 0x8;
3807 else
3808 vrex_used |= REX_X;
3809 }
3810
3811 switch ((i.tm.base_opcode >> 8) & 0xff)
3812 {
3813 case 0:
3814 implied_prefix = 0;
3815 break;
3816 case DATA_PREFIX_OPCODE:
3817 implied_prefix = 1;
3818 break;
3819 case REPE_PREFIX_OPCODE:
3820 implied_prefix = 2;
3821 break;
3822 case REPNE_PREFIX_OPCODE:
3823 implied_prefix = 3;
3824 break;
3825 default:
3826 abort ();
3827 }
3828
3829 /* 4 byte EVEX prefix. */
3830 i.vex.length = 4;
3831 i.vex.bytes[0] = 0x62;
3832
3833 /* mmmm bits. */
3834 switch (i.tm.opcode_modifier.vexopcode)
3835 {
3836 case VEX0F:
3837 m = 1;
3838 break;
3839 case VEX0F38:
3840 m = 2;
3841 break;
3842 case VEX0F3A:
3843 m = 3;
3844 break;
3845 default:
3846 abort ();
3847 break;
3848 }
3849
3850 /* The high 3 bits of the second EVEX byte are 1's compliment of RXB
3851 bits from REX. */
3852 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3853
3854 /* The fifth bit of the second EVEX byte is 1's compliment of the
3855 REX_R bit in VREX. */
3856 if (!(i.vrex & REX_R))
3857 i.vex.bytes[1] |= 0x10;
3858 else
3859 vrex_used |= REX_R;
3860
3861 if ((i.reg_operands + i.imm_operands) == i.operands)
3862 {
3863 /* When all operands are registers, the REX_X bit in REX is not
3864 used. We reuse it to encode the upper 16 registers, which is
3865 indicated by the REX_B bit in VREX. The REX_X bit is encoded
3866 as 1's compliment. */
3867 if ((i.vrex & REX_B))
3868 {
3869 vrex_used |= REX_B;
3870 i.vex.bytes[1] &= ~0x40;
3871 }
3872 }
3873
3874 /* EVEX instructions shouldn't need the REX prefix. */
3875 i.vrex &= ~vrex_used;
3876 gas_assert (i.vrex == 0);
3877
6865c043
L
3878 /* Check the REX.W bit and VEXW. */
3879 if (i.tm.opcode_modifier.vexw == VEXWIG)
3880 w = (evexwig == evexw1 || (i.rex & REX_W)) ? 1 : 0;
3881 else if (i.tm.opcode_modifier.vexw)
3882 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3883 else
931d03b7 3884 w = (flag_code == CODE_64BIT ? i.rex & REX_W : evexwig == evexw1) ? 1 : 0;
43234a1e
L
3885
3886 /* Encode the U bit. */
3887 implied_prefix |= 0x4;
3888
3889 /* The third byte of the EVEX prefix. */
3890 i.vex.bytes[2] = (w << 7 | register_specifier << 3 | implied_prefix);
3891
3892 /* The fourth byte of the EVEX prefix. */
3893 /* The zeroing-masking bit. */
3894 if (i.mask && i.mask->zeroing)
3895 i.vex.bytes[3] |= 0x80;
3896
3897 /* Don't always set the broadcast bit if there is no RC. */
3898 if (!i.rounding)
3899 {
3900 /* Encode the vector length. */
3901 unsigned int vec_length;
3902
e771e7c9
JB
3903 if (!i.tm.opcode_modifier.evex
3904 || i.tm.opcode_modifier.evex == EVEXDYN)
3905 {
56522fc5 3906 unsigned int op;
e771e7c9 3907
c7213af9
L
3908 /* Determine vector length from the last multi-length vector
3909 operand. */
56522fc5 3910 for (op = i.operands; op--;)
e771e7c9
JB
3911 if (i.tm.operand_types[op].bitfield.xmmword
3912 + i.tm.operand_types[op].bitfield.ymmword
3913 + i.tm.operand_types[op].bitfield.zmmword > 1)
3914 {
3915 if (i.types[op].bitfield.zmmword)
c7213af9
L
3916 {
3917 i.tm.opcode_modifier.evex = EVEX512;
3918 break;
3919 }
e771e7c9 3920 else if (i.types[op].bitfield.ymmword)
c7213af9
L
3921 {
3922 i.tm.opcode_modifier.evex = EVEX256;
3923 break;
3924 }
e771e7c9 3925 else if (i.types[op].bitfield.xmmword)
c7213af9
L
3926 {
3927 i.tm.opcode_modifier.evex = EVEX128;
3928 break;
3929 }
625cbd7a
JB
3930 else if (i.broadcast && (int) op == i.broadcast->operand)
3931 {
4a1b91ea 3932 switch (i.broadcast->bytes)
625cbd7a
JB
3933 {
3934 case 64:
3935 i.tm.opcode_modifier.evex = EVEX512;
3936 break;
3937 case 32:
3938 i.tm.opcode_modifier.evex = EVEX256;
3939 break;
3940 case 16:
3941 i.tm.opcode_modifier.evex = EVEX128;
3942 break;
3943 default:
c7213af9 3944 abort ();
625cbd7a 3945 }
c7213af9 3946 break;
625cbd7a 3947 }
e771e7c9 3948 }
c7213af9 3949
56522fc5 3950 if (op >= MAX_OPERANDS)
c7213af9 3951 abort ();
e771e7c9
JB
3952 }
3953
43234a1e
L
3954 switch (i.tm.opcode_modifier.evex)
3955 {
3956 case EVEXLIG: /* LL' is ignored */
3957 vec_length = evexlig << 5;
3958 break;
3959 case EVEX128:
3960 vec_length = 0 << 5;
3961 break;
3962 case EVEX256:
3963 vec_length = 1 << 5;
3964 break;
3965 case EVEX512:
3966 vec_length = 2 << 5;
3967 break;
3968 default:
3969 abort ();
3970 break;
3971 }
3972 i.vex.bytes[3] |= vec_length;
3973 /* Encode the broadcast bit. */
3974 if (i.broadcast)
3975 i.vex.bytes[3] |= 0x10;
3976 }
3977 else
3978 {
3979 if (i.rounding->type != saeonly)
3980 i.vex.bytes[3] |= 0x10 | (i.rounding->type << 5);
3981 else
d3d3c6db 3982 i.vex.bytes[3] |= 0x10 | (evexrcig << 5);
43234a1e
L
3983 }
3984
3985 if (i.mask && i.mask->mask)
3986 i.vex.bytes[3] |= i.mask->mask->reg_num;
3987}
3988
65da13b5
L
3989static void
3990process_immext (void)
3991{
3992 expressionS *exp;
3993
c0f3af97 3994 /* These AMD 3DNow! and SSE2 instructions have an opcode suffix
65da13b5
L
3995 which is coded in the same place as an 8-bit immediate field
3996 would be. Here we fake an 8-bit immediate operand from the
3997 opcode suffix stored in tm.extension_opcode.
3998
c1e679ec 3999 AVX instructions also use this encoding, for some of
c0f3af97 4000 3 argument instructions. */
65da13b5 4001
43234a1e 4002 gas_assert (i.imm_operands <= 1
7ab9ffdd 4003 && (i.operands <= 2
7a8655d2 4004 || (is_any_vex_encoding (&i.tm)
7ab9ffdd 4005 && i.operands <= 4)));
65da13b5
L
4006
4007 exp = &im_expressions[i.imm_operands++];
4008 i.op[i.operands].imms = exp;
4009 i.types[i.operands] = imm8;
4010 i.operands++;
4011 exp->X_op = O_constant;
4012 exp->X_add_number = i.tm.extension_opcode;
4013 i.tm.extension_opcode = None;
4014}
4015
42164a71
L
4016
4017static int
4018check_hle (void)
4019{
4020 switch (i.tm.opcode_modifier.hleprefixok)
4021 {
4022 default:
4023 abort ();
82c2def5 4024 case HLEPrefixNone:
165de32a
L
4025 as_bad (_("invalid instruction `%s' after `%s'"),
4026 i.tm.name, i.hle_prefix);
42164a71 4027 return 0;
82c2def5 4028 case HLEPrefixLock:
42164a71
L
4029 if (i.prefix[LOCK_PREFIX])
4030 return 1;
165de32a 4031 as_bad (_("missing `lock' with `%s'"), i.hle_prefix);
42164a71 4032 return 0;
82c2def5 4033 case HLEPrefixAny:
42164a71 4034 return 1;
82c2def5 4035 case HLEPrefixRelease:
42164a71
L
4036 if (i.prefix[HLE_PREFIX] != XRELEASE_PREFIX_OPCODE)
4037 {
4038 as_bad (_("instruction `%s' after `xacquire' not allowed"),
4039 i.tm.name);
4040 return 0;
4041 }
8dc0818e 4042 if (i.mem_operands == 0 || !(i.flags[i.operands - 1] & Operand_Mem))
42164a71
L
4043 {
4044 as_bad (_("memory destination needed for instruction `%s'"
4045 " after `xrelease'"), i.tm.name);
4046 return 0;
4047 }
4048 return 1;
4049 }
4050}
4051
b6f8c7c4
L
4052/* Try the shortest encoding by shortening operand size. */
4053
4054static void
4055optimize_encoding (void)
4056{
a0a1771e 4057 unsigned int j;
b6f8c7c4
L
4058
4059 if (optimize_for_space
72aea328 4060 && !is_any_vex_encoding (&i.tm)
b6f8c7c4
L
4061 && i.reg_operands == 1
4062 && i.imm_operands == 1
4063 && !i.types[1].bitfield.byte
4064 && i.op[0].imms->X_op == O_constant
4065 && fits_in_imm7 (i.op[0].imms->X_add_number)
72aea328 4066 && (i.tm.base_opcode == 0xa8
b6f8c7c4
L
4067 || (i.tm.base_opcode == 0xf6
4068 && i.tm.extension_opcode == 0x0)))
4069 {
4070 /* Optimize: -Os:
4071 test $imm7, %r64/%r32/%r16 -> test $imm7, %r8
4072 */
4073 unsigned int base_regnum = i.op[1].regs->reg_num;
4074 if (flag_code == CODE_64BIT || base_regnum < 4)
4075 {
4076 i.types[1].bitfield.byte = 1;
4077 /* Ignore the suffix. */
4078 i.suffix = 0;
7697afb6
JB
4079 /* Convert to byte registers. */
4080 if (i.types[1].bitfield.word)
4081 j = 16;
4082 else if (i.types[1].bitfield.dword)
4083 j = 32;
4084 else
4085 j = 48;
4086 if (!(i.op[1].regs->reg_flags & RegRex) && base_regnum < 4)
4087 j += 8;
4088 i.op[1].regs -= j;
b6f8c7c4
L
4089 }
4090 }
4091 else if (flag_code == CODE_64BIT
72aea328 4092 && !is_any_vex_encoding (&i.tm)
d3d50934
L
4093 && ((i.types[1].bitfield.qword
4094 && i.reg_operands == 1
b6f8c7c4
L
4095 && i.imm_operands == 1
4096 && i.op[0].imms->X_op == O_constant
507916b8 4097 && ((i.tm.base_opcode == 0xb8
b6f8c7c4
L
4098 && i.tm.extension_opcode == None
4099 && fits_in_unsigned_long (i.op[0].imms->X_add_number))
4100 || (fits_in_imm31 (i.op[0].imms->X_add_number)
72aea328
JB
4101 && ((i.tm.base_opcode == 0x24
4102 || i.tm.base_opcode == 0xa8)
b6f8c7c4
L
4103 || (i.tm.base_opcode == 0x80
4104 && i.tm.extension_opcode == 0x4)
4105 || ((i.tm.base_opcode == 0xf6
507916b8 4106 || (i.tm.base_opcode | 1) == 0xc7)
b8364fa7
JB
4107 && i.tm.extension_opcode == 0x0)))
4108 || (fits_in_imm7 (i.op[0].imms->X_add_number)
4109 && i.tm.base_opcode == 0x83
4110 && i.tm.extension_opcode == 0x4)))
d3d50934
L
4111 || (i.types[0].bitfield.qword
4112 && ((i.reg_operands == 2
4113 && i.op[0].regs == i.op[1].regs
72aea328
JB
4114 && (i.tm.base_opcode == 0x30
4115 || i.tm.base_opcode == 0x28))
d3d50934
L
4116 || (i.reg_operands == 1
4117 && i.operands == 1
72aea328 4118 && i.tm.base_opcode == 0x30)))))
b6f8c7c4
L
4119 {
4120 /* Optimize: -O:
4121 andq $imm31, %r64 -> andl $imm31, %r32
b8364fa7 4122 andq $imm7, %r64 -> andl $imm7, %r32
b6f8c7c4
L
4123 testq $imm31, %r64 -> testl $imm31, %r32
4124 xorq %r64, %r64 -> xorl %r32, %r32
4125 subq %r64, %r64 -> subl %r32, %r32
4126 movq $imm31, %r64 -> movl $imm31, %r32
4127 movq $imm32, %r64 -> movl $imm32, %r32
4128 */
4129 i.tm.opcode_modifier.norex64 = 1;
507916b8 4130 if (i.tm.base_opcode == 0xb8 || (i.tm.base_opcode | 1) == 0xc7)
b6f8c7c4
L
4131 {
4132 /* Handle
4133 movq $imm31, %r64 -> movl $imm31, %r32
4134 movq $imm32, %r64 -> movl $imm32, %r32
4135 */
4136 i.tm.operand_types[0].bitfield.imm32 = 1;
4137 i.tm.operand_types[0].bitfield.imm32s = 0;
4138 i.tm.operand_types[0].bitfield.imm64 = 0;
4139 i.types[0].bitfield.imm32 = 1;
4140 i.types[0].bitfield.imm32s = 0;
4141 i.types[0].bitfield.imm64 = 0;
4142 i.types[1].bitfield.dword = 1;
4143 i.types[1].bitfield.qword = 0;
507916b8 4144 if ((i.tm.base_opcode | 1) == 0xc7)
b6f8c7c4
L
4145 {
4146 /* Handle
4147 movq $imm31, %r64 -> movl $imm31, %r32
4148 */
507916b8 4149 i.tm.base_opcode = 0xb8;
b6f8c7c4 4150 i.tm.extension_opcode = None;
507916b8 4151 i.tm.opcode_modifier.w = 0;
b6f8c7c4
L
4152 i.tm.opcode_modifier.modrm = 0;
4153 }
4154 }
4155 }
5641ec01
JB
4156 else if (optimize > 1
4157 && !optimize_for_space
72aea328 4158 && !is_any_vex_encoding (&i.tm)
5641ec01
JB
4159 && i.reg_operands == 2
4160 && i.op[0].regs == i.op[1].regs
4161 && ((i.tm.base_opcode & ~(Opcode_D | 1)) == 0x8
4162 || (i.tm.base_opcode & ~(Opcode_D | 1)) == 0x20)
4163 && (flag_code != CODE_64BIT || !i.types[0].bitfield.dword))
4164 {
4165 /* Optimize: -O2:
4166 andb %rN, %rN -> testb %rN, %rN
4167 andw %rN, %rN -> testw %rN, %rN
4168 andq %rN, %rN -> testq %rN, %rN
4169 orb %rN, %rN -> testb %rN, %rN
4170 orw %rN, %rN -> testw %rN, %rN
4171 orq %rN, %rN -> testq %rN, %rN
4172
4173 and outside of 64-bit mode
4174
4175 andl %rN, %rN -> testl %rN, %rN
4176 orl %rN, %rN -> testl %rN, %rN
4177 */
4178 i.tm.base_opcode = 0x84 | (i.tm.base_opcode & 1);
4179 }
99112332 4180 else if (i.reg_operands == 3
b6f8c7c4
L
4181 && i.op[0].regs == i.op[1].regs
4182 && !i.types[2].bitfield.xmmword
4183 && (i.tm.opcode_modifier.vex
7a69eac3 4184 || ((!i.mask || i.mask->zeroing)
b6f8c7c4 4185 && !i.rounding
e771e7c9 4186 && is_evex_encoding (&i.tm)
80c34c38 4187 && (i.vec_encoding != vex_encoding_evex
dd22218c 4188 || cpu_arch_isa_flags.bitfield.cpuavx512vl
80c34c38 4189 || i.tm.cpu_flags.bitfield.cpuavx512vl
7091c612 4190 || (i.tm.operand_types[2].bitfield.zmmword
dd22218c 4191 && i.types[2].bitfield.ymmword))))
b6f8c7c4
L
4192 && ((i.tm.base_opcode == 0x55
4193 || i.tm.base_opcode == 0x6655
4194 || i.tm.base_opcode == 0x66df
4195 || i.tm.base_opcode == 0x57
4196 || i.tm.base_opcode == 0x6657
8305403a
L
4197 || i.tm.base_opcode == 0x66ef
4198 || i.tm.base_opcode == 0x66f8
4199 || i.tm.base_opcode == 0x66f9
4200 || i.tm.base_opcode == 0x66fa
1424ad86
JB
4201 || i.tm.base_opcode == 0x66fb
4202 || i.tm.base_opcode == 0x42
4203 || i.tm.base_opcode == 0x6642
4204 || i.tm.base_opcode == 0x47
4205 || i.tm.base_opcode == 0x6647)
b6f8c7c4
L
4206 && i.tm.extension_opcode == None))
4207 {
99112332 4208 /* Optimize: -O1:
8305403a
L
4209 VOP, one of vandnps, vandnpd, vxorps, vxorpd, vpsubb, vpsubd,
4210 vpsubq and vpsubw:
b6f8c7c4
L
4211 EVEX VOP %zmmM, %zmmM, %zmmN
4212 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4213 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4214 EVEX VOP %ymmM, %ymmM, %ymmN
4215 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4216 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4217 VEX VOP %ymmM, %ymmM, %ymmN
4218 -> VEX VOP %xmmM, %xmmM, %xmmN
4219 VOP, one of vpandn and vpxor:
4220 VEX VOP %ymmM, %ymmM, %ymmN
4221 -> VEX VOP %xmmM, %xmmM, %xmmN
4222 VOP, one of vpandnd and vpandnq:
4223 EVEX VOP %zmmM, %zmmM, %zmmN
4224 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4225 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4226 EVEX VOP %ymmM, %ymmM, %ymmN
4227 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4228 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4229 VOP, one of vpxord and vpxorq:
4230 EVEX VOP %zmmM, %zmmM, %zmmN
4231 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4232 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4233 EVEX VOP %ymmM, %ymmM, %ymmN
4234 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4235 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
1424ad86
JB
4236 VOP, one of kxord and kxorq:
4237 VEX VOP %kM, %kM, %kN
4238 -> VEX kxorw %kM, %kM, %kN
4239 VOP, one of kandnd and kandnq:
4240 VEX VOP %kM, %kM, %kN
4241 -> VEX kandnw %kM, %kM, %kN
b6f8c7c4 4242 */
e771e7c9 4243 if (is_evex_encoding (&i.tm))
b6f8c7c4 4244 {
7b1d7ca1 4245 if (i.vec_encoding != vex_encoding_evex)
b6f8c7c4
L
4246 {
4247 i.tm.opcode_modifier.vex = VEX128;
4248 i.tm.opcode_modifier.vexw = VEXW0;
4249 i.tm.opcode_modifier.evex = 0;
4250 }
7b1d7ca1 4251 else if (optimize > 1)
dd22218c
L
4252 i.tm.opcode_modifier.evex = EVEX128;
4253 else
4254 return;
b6f8c7c4 4255 }
f74a6307 4256 else if (i.tm.operand_types[0].bitfield.class == RegMask)
1424ad86
JB
4257 {
4258 i.tm.base_opcode &= 0xff;
4259 i.tm.opcode_modifier.vexw = VEXW0;
4260 }
b6f8c7c4
L
4261 else
4262 i.tm.opcode_modifier.vex = VEX128;
4263
4264 if (i.tm.opcode_modifier.vex)
4265 for (j = 0; j < 3; j++)
4266 {
4267 i.types[j].bitfield.xmmword = 1;
4268 i.types[j].bitfield.ymmword = 0;
4269 }
4270 }
392a5972 4271 else if (i.vec_encoding != vex_encoding_evex
97ed31ae 4272 && !i.types[0].bitfield.zmmword
392a5972 4273 && !i.types[1].bitfield.zmmword
97ed31ae 4274 && !i.mask
a0a1771e 4275 && !i.broadcast
97ed31ae 4276 && is_evex_encoding (&i.tm)
392a5972
L
4277 && ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0x666f
4278 || (i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf36f
a0a1771e
JB
4279 || (i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf26f
4280 || (i.tm.base_opcode & ~4) == 0x66db
4281 || (i.tm.base_opcode & ~4) == 0x66eb)
97ed31ae
L
4282 && i.tm.extension_opcode == None)
4283 {
4284 /* Optimize: -O1:
4285 VOP, one of vmovdqa32, vmovdqa64, vmovdqu8, vmovdqu16,
4286 vmovdqu32 and vmovdqu64:
4287 EVEX VOP %xmmM, %xmmN
4288 -> VEX vmovdqa|vmovdqu %xmmM, %xmmN (M and N < 16)
4289 EVEX VOP %ymmM, %ymmN
4290 -> VEX vmovdqa|vmovdqu %ymmM, %ymmN (M and N < 16)
4291 EVEX VOP %xmmM, mem
4292 -> VEX vmovdqa|vmovdqu %xmmM, mem (M < 16)
4293 EVEX VOP %ymmM, mem
4294 -> VEX vmovdqa|vmovdqu %ymmM, mem (M < 16)
4295 EVEX VOP mem, %xmmN
4296 -> VEX mvmovdqa|vmovdquem, %xmmN (N < 16)
4297 EVEX VOP mem, %ymmN
4298 -> VEX vmovdqa|vmovdqu mem, %ymmN (N < 16)
a0a1771e
JB
4299 VOP, one of vpand, vpandn, vpor, vpxor:
4300 EVEX VOP{d,q} %xmmL, %xmmM, %xmmN
4301 -> VEX VOP %xmmL, %xmmM, %xmmN (L, M, and N < 16)
4302 EVEX VOP{d,q} %ymmL, %ymmM, %ymmN
4303 -> VEX VOP %ymmL, %ymmM, %ymmN (L, M, and N < 16)
4304 EVEX VOP{d,q} mem, %xmmM, %xmmN
4305 -> VEX VOP mem, %xmmM, %xmmN (M and N < 16)
4306 EVEX VOP{d,q} mem, %ymmM, %ymmN
4307 -> VEX VOP mem, %ymmM, %ymmN (M and N < 16)
97ed31ae 4308 */
a0a1771e 4309 for (j = 0; j < i.operands; j++)
392a5972
L
4310 if (operand_type_check (i.types[j], disp)
4311 && i.op[j].disps->X_op == O_constant)
4312 {
4313 /* Since the VEX prefix has 2 or 3 bytes, the EVEX prefix
4314 has 4 bytes, EVEX Disp8 has 1 byte and VEX Disp32 has 4
4315 bytes, we choose EVEX Disp8 over VEX Disp32. */
4316 int evex_disp8, vex_disp8;
4317 unsigned int memshift = i.memshift;
4318 offsetT n = i.op[j].disps->X_add_number;
4319
4320 evex_disp8 = fits_in_disp8 (n);
4321 i.memshift = 0;
4322 vex_disp8 = fits_in_disp8 (n);
4323 if (evex_disp8 != vex_disp8)
4324 {
4325 i.memshift = memshift;
4326 return;
4327 }
4328
4329 i.types[j].bitfield.disp8 = vex_disp8;
4330 break;
4331 }
4332 if ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf26f)
4333 i.tm.base_opcode ^= 0xf36f ^ 0xf26f;
97ed31ae
L
4334 i.tm.opcode_modifier.vex
4335 = i.types[0].bitfield.ymmword ? VEX256 : VEX128;
4336 i.tm.opcode_modifier.vexw = VEXW0;
79dec6b7
JB
4337 /* VPAND, VPOR, and VPXOR are commutative. */
4338 if (i.reg_operands == 3 && i.tm.base_opcode != 0x66df)
4339 i.tm.opcode_modifier.commutative = 1;
97ed31ae
L
4340 i.tm.opcode_modifier.evex = 0;
4341 i.tm.opcode_modifier.masking = 0;
a0a1771e 4342 i.tm.opcode_modifier.broadcast = 0;
97ed31ae
L
4343 i.tm.opcode_modifier.disp8memshift = 0;
4344 i.memshift = 0;
a0a1771e
JB
4345 if (j < i.operands)
4346 i.types[j].bitfield.disp8
4347 = fits_in_disp8 (i.op[j].disps->X_add_number);
97ed31ae 4348 }
b6f8c7c4
L
4349}
4350
ae531041
L
4351/* Return non-zero for load instruction. */
4352
4353static int
4354load_insn_p (void)
4355{
4356 unsigned int dest;
4357 int any_vex_p = is_any_vex_encoding (&i.tm);
4358 unsigned int base_opcode = i.tm.base_opcode | 1;
4359
4360 if (!any_vex_p)
4361 {
a09f656b 4362 /* Anysize insns: lea, invlpg, clflush, prefetchnta, prefetcht0,
4363 prefetcht1, prefetcht2, prefetchtw, bndmk, bndcl, bndcu, bndcn,
4364 bndstx, bndldx, prefetchwt1, clflushopt, clwb, cldemote. */
4365 if (i.tm.opcode_modifier.anysize)
ae531041
L
4366 return 0;
4367
a09f656b 4368 /* pop, popf, popa. */
4369 if (strcmp (i.tm.name, "pop") == 0
4370 || i.tm.base_opcode == 0x9d
4371 || i.tm.base_opcode == 0x61)
ae531041
L
4372 return 1;
4373
4374 /* movs, cmps, lods, scas. */
4375 if ((i.tm.base_opcode | 0xb) == 0xaf)
4376 return 1;
4377
a09f656b 4378 /* outs, xlatb. */
4379 if (base_opcode == 0x6f
4380 || i.tm.base_opcode == 0xd7)
ae531041 4381 return 1;
a09f656b 4382 /* NB: For AMD-specific insns with implicit memory operands,
4383 they're intentionally not covered. */
ae531041
L
4384 }
4385
4386 /* No memory operand. */
4387 if (!i.mem_operands)
4388 return 0;
4389
4390 if (any_vex_p)
4391 {
4392 /* vldmxcsr. */
4393 if (i.tm.base_opcode == 0xae
4394 && i.tm.opcode_modifier.vex
4395 && i.tm.opcode_modifier.vexopcode == VEX0F
4396 && i.tm.extension_opcode == 2)
4397 return 1;
4398 }
4399 else
4400 {
4401 /* test, not, neg, mul, imul, div, idiv. */
4402 if ((i.tm.base_opcode == 0xf6 || i.tm.base_opcode == 0xf7)
4403 && i.tm.extension_opcode != 1)
4404 return 1;
4405
4406 /* inc, dec. */
4407 if (base_opcode == 0xff && i.tm.extension_opcode <= 1)
4408 return 1;
4409
4410 /* add, or, adc, sbb, and, sub, xor, cmp. */
4411 if (i.tm.base_opcode >= 0x80 && i.tm.base_opcode <= 0x83)
4412 return 1;
4413
4414 /* bt, bts, btr, btc. */
4415 if (i.tm.base_opcode == 0xfba
4416 && (i.tm.extension_opcode >= 4 && i.tm.extension_opcode <= 7))
4417 return 1;
4418
4419 /* rol, ror, rcl, rcr, shl/sal, shr, sar. */
4420 if ((base_opcode == 0xc1
4421 || (i.tm.base_opcode >= 0xd0 && i.tm.base_opcode <= 0xd3))
4422 && i.tm.extension_opcode != 6)
4423 return 1;
4424
4425 /* cmpxchg8b, cmpxchg16b, xrstors. */
4426 if (i.tm.base_opcode == 0xfc7
4427 && (i.tm.extension_opcode == 1 || i.tm.extension_opcode == 3))
4428 return 1;
4429
4430 /* fxrstor, ldmxcsr, xrstor. */
4431 if (i.tm.base_opcode == 0xfae
4432 && (i.tm.extension_opcode == 1
4433 || i.tm.extension_opcode == 2
4434 || i.tm.extension_opcode == 5))
4435 return 1;
4436
4437 /* lgdt, lidt, lmsw. */
4438 if (i.tm.base_opcode == 0xf01
4439 && (i.tm.extension_opcode == 2
4440 || i.tm.extension_opcode == 3
4441 || i.tm.extension_opcode == 6))
4442 return 1;
4443
4444 /* vmptrld */
4445 if (i.tm.base_opcode == 0xfc7
4446 && i.tm.extension_opcode == 6)
4447 return 1;
4448
4449 /* Check for x87 instructions. */
4450 if (i.tm.base_opcode >= 0xd8 && i.tm.base_opcode <= 0xdf)
4451 {
4452 /* Skip fst, fstp, fstenv, fstcw. */
4453 if (i.tm.base_opcode == 0xd9
4454 && (i.tm.extension_opcode == 2
4455 || i.tm.extension_opcode == 3
4456 || i.tm.extension_opcode == 6
4457 || i.tm.extension_opcode == 7))
4458 return 0;
4459
4460 /* Skip fisttp, fist, fistp, fstp. */
4461 if (i.tm.base_opcode == 0xdb
4462 && (i.tm.extension_opcode == 1
4463 || i.tm.extension_opcode == 2
4464 || i.tm.extension_opcode == 3
4465 || i.tm.extension_opcode == 7))
4466 return 0;
4467
4468 /* Skip fisttp, fst, fstp, fsave, fstsw. */
4469 if (i.tm.base_opcode == 0xdd
4470 && (i.tm.extension_opcode == 1
4471 || i.tm.extension_opcode == 2
4472 || i.tm.extension_opcode == 3
4473 || i.tm.extension_opcode == 6
4474 || i.tm.extension_opcode == 7))
4475 return 0;
4476
4477 /* Skip fisttp, fist, fistp, fbstp, fistp. */
4478 if (i.tm.base_opcode == 0xdf
4479 && (i.tm.extension_opcode == 1
4480 || i.tm.extension_opcode == 2
4481 || i.tm.extension_opcode == 3
4482 || i.tm.extension_opcode == 6
4483 || i.tm.extension_opcode == 7))
4484 return 0;
4485
4486 return 1;
4487 }
4488 }
4489
4490 dest = i.operands - 1;
4491
4492 /* Check fake imm8 operand and 3 source operands. */
4493 if ((i.tm.opcode_modifier.immext
4494 || i.tm.opcode_modifier.vexsources == VEX3SOURCES)
4495 && i.types[dest].bitfield.imm8)
4496 dest--;
4497
4498 /* add, or, adc, sbb, and, sub, xor, cmp, test, xchg, xadd */
4499 if (!any_vex_p
4500 && (base_opcode == 0x1
4501 || base_opcode == 0x9
4502 || base_opcode == 0x11
4503 || base_opcode == 0x19
4504 || base_opcode == 0x21
4505 || base_opcode == 0x29
4506 || base_opcode == 0x31
4507 || base_opcode == 0x39
4508 || (i.tm.base_opcode >= 0x84 && i.tm.base_opcode <= 0x87)
4509 || base_opcode == 0xfc1))
4510 return 1;
4511
4512 /* Check for load instruction. */
4513 return (i.types[dest].bitfield.class != ClassNone
4514 || i.types[dest].bitfield.instance == Accum);
4515}
4516
4517/* Output lfence, 0xfaee8, after instruction. */
4518
4519static void
4520insert_lfence_after (void)
4521{
4522 if (lfence_after_load && load_insn_p ())
4523 {
a09f656b 4524 /* There are also two REP string instructions that require
4525 special treatment. Specifically, the compare string (CMPS)
4526 and scan string (SCAS) instructions set EFLAGS in a manner
4527 that depends on the data being compared/scanned. When used
4528 with a REP prefix, the number of iterations may therefore
4529 vary depending on this data. If the data is a program secret
4530 chosen by the adversary using an LVI method,
4531 then this data-dependent behavior may leak some aspect
4532 of the secret. */
4533 if (((i.tm.base_opcode | 0x1) == 0xa7
4534 || (i.tm.base_opcode | 0x1) == 0xaf)
4535 && i.prefix[REP_PREFIX])
4536 {
4537 as_warn (_("`%s` changes flags which would affect control flow behavior"),
4538 i.tm.name);
4539 }
ae531041
L
4540 char *p = frag_more (3);
4541 *p++ = 0xf;
4542 *p++ = 0xae;
4543 *p = 0xe8;
4544 }
4545}
4546
4547/* Output lfence, 0xfaee8, before instruction. */
4548
4549static void
4550insert_lfence_before (void)
4551{
4552 char *p;
4553
4554 if (is_any_vex_encoding (&i.tm))
4555 return;
4556
4557 if (i.tm.base_opcode == 0xff
4558 && (i.tm.extension_opcode == 2 || i.tm.extension_opcode == 4))
4559 {
4560 /* Insert lfence before indirect branch if needed. */
4561
4562 if (lfence_before_indirect_branch == lfence_branch_none)
4563 return;
4564
4565 if (i.operands != 1)
4566 abort ();
4567
4568 if (i.reg_operands == 1)
4569 {
4570 /* Indirect branch via register. Don't insert lfence with
4571 -mlfence-after-load=yes. */
4572 if (lfence_after_load
4573 || lfence_before_indirect_branch == lfence_branch_memory)
4574 return;
4575 }
4576 else if (i.mem_operands == 1
4577 && lfence_before_indirect_branch != lfence_branch_register)
4578 {
4579 as_warn (_("indirect `%s` with memory operand should be avoided"),
4580 i.tm.name);
4581 return;
4582 }
4583 else
4584 return;
4585
4586 if (last_insn.kind != last_insn_other
4587 && last_insn.seg == now_seg)
4588 {
4589 as_warn_where (last_insn.file, last_insn.line,
4590 _("`%s` skips -mlfence-before-indirect-branch on `%s`"),
4591 last_insn.name, i.tm.name);
4592 return;
4593 }
4594
4595 p = frag_more (3);
4596 *p++ = 0xf;
4597 *p++ = 0xae;
4598 *p = 0xe8;
4599 return;
4600 }
4601
503648e4 4602 /* Output or/not/shl and lfence before near ret. */
ae531041
L
4603 if (lfence_before_ret != lfence_before_ret_none
4604 && (i.tm.base_opcode == 0xc2
503648e4 4605 || i.tm.base_opcode == 0xc3))
ae531041
L
4606 {
4607 if (last_insn.kind != last_insn_other
4608 && last_insn.seg == now_seg)
4609 {
4610 as_warn_where (last_insn.file, last_insn.line,
4611 _("`%s` skips -mlfence-before-ret on `%s`"),
4612 last_insn.name, i.tm.name);
4613 return;
4614 }
a09f656b 4615
a09f656b 4616 /* Near ret ingore operand size override under CPU64. */
503648e4 4617 char prefix = flag_code == CODE_64BIT
4618 ? 0x48
4619 : i.prefix[DATA_PREFIX] ? 0x66 : 0x0;
a09f656b 4620
4621 if (lfence_before_ret == lfence_before_ret_not)
4622 {
4623 /* not: 0xf71424, may add prefix
4624 for operand size override or 64-bit code. */
4625 p = frag_more ((prefix ? 2 : 0) + 6 + 3);
4626 if (prefix)
4627 *p++ = prefix;
ae531041
L
4628 *p++ = 0xf7;
4629 *p++ = 0x14;
4630 *p++ = 0x24;
a09f656b 4631 if (prefix)
4632 *p++ = prefix;
ae531041
L
4633 *p++ = 0xf7;
4634 *p++ = 0x14;
4635 *p++ = 0x24;
4636 }
a09f656b 4637 else
4638 {
4639 p = frag_more ((prefix ? 1 : 0) + 4 + 3);
4640 if (prefix)
4641 *p++ = prefix;
4642 if (lfence_before_ret == lfence_before_ret_or)
4643 {
4644 /* or: 0x830c2400, may add prefix
4645 for operand size override or 64-bit code. */
4646 *p++ = 0x83;
4647 *p++ = 0x0c;
4648 }
4649 else
4650 {
4651 /* shl: 0xc1242400, may add prefix
4652 for operand size override or 64-bit code. */
4653 *p++ = 0xc1;
4654 *p++ = 0x24;
4655 }
4656
4657 *p++ = 0x24;
4658 *p++ = 0x0;
4659 }
4660
ae531041
L
4661 *p++ = 0xf;
4662 *p++ = 0xae;
4663 *p = 0xe8;
4664 }
4665}
4666
252b5132
RH
4667/* This is the guts of the machine-dependent assembler. LINE points to a
4668 machine dependent instruction. This function is supposed to emit
4669 the frags/bytes it assembles to. */
4670
4671void
65da13b5 4672md_assemble (char *line)
252b5132 4673{
40fb9820 4674 unsigned int j;
83b16ac6 4675 char mnemonic[MAX_MNEM_SIZE], mnem_suffix;
d3ce72d0 4676 const insn_template *t;
252b5132 4677
47926f60 4678 /* Initialize globals. */
252b5132
RH
4679 memset (&i, '\0', sizeof (i));
4680 for (j = 0; j < MAX_OPERANDS; j++)
1ae12ab7 4681 i.reloc[j] = NO_RELOC;
252b5132
RH
4682 memset (disp_expressions, '\0', sizeof (disp_expressions));
4683 memset (im_expressions, '\0', sizeof (im_expressions));
ce8a8b2f 4684 save_stack_p = save_stack;
252b5132
RH
4685
4686 /* First parse an instruction mnemonic & call i386_operand for the operands.
4687 We assume that the scrubber has arranged it so that line[0] is the valid
47926f60 4688 start of a (possibly prefixed) mnemonic. */
252b5132 4689
29b0f896
AM
4690 line = parse_insn (line, mnemonic);
4691 if (line == NULL)
4692 return;
83b16ac6 4693 mnem_suffix = i.suffix;
252b5132 4694
29b0f896 4695 line = parse_operands (line, mnemonic);
ee86248c 4696 this_operand = -1;
8325cc63
JB
4697 xfree (i.memop1_string);
4698 i.memop1_string = NULL;
29b0f896
AM
4699 if (line == NULL)
4700 return;
252b5132 4701
29b0f896
AM
4702 /* Now we've parsed the mnemonic into a set of templates, and have the
4703 operands at hand. */
4704
b630c145
JB
4705 /* All Intel opcodes have reversed operands except for "bound", "enter",
4706 "monitor*", "mwait*", "tpause", and "umwait". We also don't reverse
4707 intersegment "jmp" and "call" instructions with 2 immediate operands so
4708 that the immediate segment precedes the offset, as it does when in AT&T
4709 mode. */
4d456e3d
L
4710 if (intel_syntax
4711 && i.operands > 1
29b0f896 4712 && (strcmp (mnemonic, "bound") != 0)
30123838 4713 && (strcmp (mnemonic, "invlpga") != 0)
eedb0f2c
JB
4714 && (strncmp (mnemonic, "monitor", 7) != 0)
4715 && (strncmp (mnemonic, "mwait", 5) != 0)
b630c145
JB
4716 && (strcmp (mnemonic, "tpause") != 0)
4717 && (strcmp (mnemonic, "umwait") != 0)
40fb9820
L
4718 && !(operand_type_check (i.types[0], imm)
4719 && operand_type_check (i.types[1], imm)))
29b0f896
AM
4720 swap_operands ();
4721
ec56d5c0
JB
4722 /* The order of the immediates should be reversed
4723 for 2 immediates extrq and insertq instructions */
4724 if (i.imm_operands == 2
4725 && (strcmp (mnemonic, "extrq") == 0
4726 || strcmp (mnemonic, "insertq") == 0))
4727 swap_2_operands (0, 1);
4728
29b0f896
AM
4729 if (i.imm_operands)
4730 optimize_imm ();
4731
b300c311
L
4732 /* Don't optimize displacement for movabs since it only takes 64bit
4733 displacement. */
4734 if (i.disp_operands
a501d77e 4735 && i.disp_encoding != disp_encoding_32bit
862be3fb
L
4736 && (flag_code != CODE_64BIT
4737 || strcmp (mnemonic, "movabs") != 0))
4738 optimize_disp ();
29b0f896
AM
4739
4740 /* Next, we find a template that matches the given insn,
4741 making sure the overlap of the given operands types is consistent
4742 with the template operand types. */
252b5132 4743
83b16ac6 4744 if (!(t = match_template (mnem_suffix)))
29b0f896 4745 return;
252b5132 4746
7bab8ab5 4747 if (sse_check != check_none
81f8a913 4748 && !i.tm.opcode_modifier.noavx
6e3e5c9e 4749 && !i.tm.cpu_flags.bitfield.cpuavx
569d50f1 4750 && !i.tm.cpu_flags.bitfield.cpuavx512f
daf50ae7
L
4751 && (i.tm.cpu_flags.bitfield.cpusse
4752 || i.tm.cpu_flags.bitfield.cpusse2
4753 || i.tm.cpu_flags.bitfield.cpusse3
4754 || i.tm.cpu_flags.bitfield.cpussse3
4755 || i.tm.cpu_flags.bitfield.cpusse4_1
6e3e5c9e
JB
4756 || i.tm.cpu_flags.bitfield.cpusse4_2
4757 || i.tm.cpu_flags.bitfield.cpupclmul
4758 || i.tm.cpu_flags.bitfield.cpuaes
569d50f1 4759 || i.tm.cpu_flags.bitfield.cpusha
6e3e5c9e 4760 || i.tm.cpu_flags.bitfield.cpugfni))
daf50ae7 4761 {
7bab8ab5 4762 (sse_check == check_warning
daf50ae7
L
4763 ? as_warn
4764 : as_bad) (_("SSE instruction `%s' is used"), i.tm.name);
4765 }
4766
40fb9820 4767 if (i.tm.opcode_modifier.fwait)
29b0f896
AM
4768 if (!add_prefix (FWAIT_OPCODE))
4769 return;
252b5132 4770
d5de92cf
L
4771 /* Check if REP prefix is OK. */
4772 if (i.rep_prefix && !i.tm.opcode_modifier.repprefixok)
4773 {
4774 as_bad (_("invalid instruction `%s' after `%s'"),
4775 i.tm.name, i.rep_prefix);
4776 return;
4777 }
4778
c1ba0266
L
4779 /* Check for lock without a lockable instruction. Destination operand
4780 must be memory unless it is xchg (0x86). */
c32fa91d
L
4781 if (i.prefix[LOCK_PREFIX]
4782 && (!i.tm.opcode_modifier.islockable
c1ba0266
L
4783 || i.mem_operands == 0
4784 || (i.tm.base_opcode != 0x86
8dc0818e 4785 && !(i.flags[i.operands - 1] & Operand_Mem))))
c32fa91d
L
4786 {
4787 as_bad (_("expecting lockable instruction after `lock'"));
4788 return;
4789 }
4790
40d231b4
JB
4791 /* Check for data size prefix on VEX/XOP/EVEX encoded and SIMD insns. */
4792 if (i.prefix[DATA_PREFIX]
4793 && (is_any_vex_encoding (&i.tm)
4794 || i.tm.operand_types[i.imm_operands].bitfield.class >= RegMMX
4795 || i.tm.operand_types[i.imm_operands + 1].bitfield.class >= RegMMX))
7a8655d2
JB
4796 {
4797 as_bad (_("data size prefix invalid with `%s'"), i.tm.name);
4798 return;
4799 }
4800
42164a71 4801 /* Check if HLE prefix is OK. */
165de32a 4802 if (i.hle_prefix && !check_hle ())
42164a71
L
4803 return;
4804
7e8b059b
L
4805 /* Check BND prefix. */
4806 if (i.bnd_prefix && !i.tm.opcode_modifier.bndprefixok)
4807 as_bad (_("expecting valid branch instruction after `bnd'"));
4808
04ef582a 4809 /* Check NOTRACK prefix. */
9fef80d6
L
4810 if (i.notrack_prefix && !i.tm.opcode_modifier.notrackprefixok)
4811 as_bad (_("expecting indirect branch instruction after `notrack'"));
04ef582a 4812
327e8c42
JB
4813 if (i.tm.cpu_flags.bitfield.cpumpx)
4814 {
4815 if (flag_code == CODE_64BIT && i.prefix[ADDR_PREFIX])
4816 as_bad (_("32-bit address isn't allowed in 64-bit MPX instructions."));
4817 else if (flag_code != CODE_16BIT
4818 ? i.prefix[ADDR_PREFIX]
4819 : i.mem_operands && !i.prefix[ADDR_PREFIX])
4820 as_bad (_("16-bit address isn't allowed in MPX instructions"));
4821 }
7e8b059b
L
4822
4823 /* Insert BND prefix. */
76d3a78a
JB
4824 if (add_bnd_prefix && i.tm.opcode_modifier.bndprefixok)
4825 {
4826 if (!i.prefix[BND_PREFIX])
4827 add_prefix (BND_PREFIX_OPCODE);
4828 else if (i.prefix[BND_PREFIX] != BND_PREFIX_OPCODE)
4829 {
4830 as_warn (_("replacing `rep'/`repe' prefix by `bnd'"));
4831 i.prefix[BND_PREFIX] = BND_PREFIX_OPCODE;
4832 }
4833 }
7e8b059b 4834
29b0f896 4835 /* Check string instruction segment overrides. */
51c8edf6 4836 if (i.tm.opcode_modifier.isstring >= IS_STRING_ES_OP0)
29b0f896 4837 {
51c8edf6 4838 gas_assert (i.mem_operands);
29b0f896 4839 if (!check_string ())
5dd0794d 4840 return;
fc0763e6 4841 i.disp_operands = 0;
29b0f896 4842 }
5dd0794d 4843
b6f8c7c4
L
4844 if (optimize && !i.no_optimize && i.tm.opcode_modifier.optimize)
4845 optimize_encoding ();
4846
29b0f896
AM
4847 if (!process_suffix ())
4848 return;
e413e4e9 4849
921eafea 4850 /* Update operand types and check extended states. */
bc0844ae 4851 for (j = 0; j < i.operands; j++)
921eafea
L
4852 {
4853 i.types[j] = operand_type_and (i.types[j], i.tm.operand_types[j]);
4854 switch (i.tm.operand_types[j].bitfield.class)
4855 {
4856 default:
4857 break;
4858 case RegMMX:
4859 i.xstate |= xstate_mmx;
4860 break;
4861 case RegMask:
4862 i.xstate |= xstate_zmm;
4863 break;
4864 case RegSIMD:
4865 if (i.tm.operand_types[j].bitfield.tmmword)
4866 i.xstate |= xstate_tmm;
4867 else if (i.tm.operand_types[j].bitfield.zmmword)
4868 i.xstate |= xstate_zmm;
4869 else if (i.tm.operand_types[j].bitfield.ymmword)
4870 i.xstate |= xstate_ymm;
4871 else if (i.tm.operand_types[j].bitfield.xmmword)
4872 i.xstate |= xstate_xmm;
4873 break;
4874 }
4875 }
bc0844ae 4876
29b0f896
AM
4877 /* Make still unresolved immediate matches conform to size of immediate
4878 given in i.suffix. */
4879 if (!finalize_imm ())
4880 return;
252b5132 4881
40fb9820 4882 if (i.types[0].bitfield.imm1)
29b0f896 4883 i.imm_operands = 0; /* kludge for shift insns. */
252b5132 4884
9afe6eb8
L
4885 /* We only need to check those implicit registers for instructions
4886 with 3 operands or less. */
4887 if (i.operands <= 3)
4888 for (j = 0; j < i.operands; j++)
75e5731b
JB
4889 if (i.types[j].bitfield.instance != InstanceNone
4890 && !i.types[j].bitfield.xmmword)
9afe6eb8 4891 i.reg_operands--;
40fb9820 4892
29b0f896
AM
4893 /* For insns with operands there are more diddles to do to the opcode. */
4894 if (i.operands)
4895 {
4896 if (!process_operands ())
4897 return;
4898 }
8c190ce0 4899 else if (!quiet_warnings && i.tm.opcode_modifier.ugh)
29b0f896
AM
4900 {
4901 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc. */
4902 as_warn (_("translating to `%sp'"), i.tm.name);
4903 }
252b5132 4904
7a8655d2 4905 if (is_any_vex_encoding (&i.tm))
9e5e5283 4906 {
c1dc7af5 4907 if (!cpu_arch_flags.bitfield.cpui286)
9e5e5283 4908 {
c1dc7af5 4909 as_bad (_("instruction `%s' isn't supported outside of protected mode."),
9e5e5283
L
4910 i.tm.name);
4911 return;
4912 }
c0f3af97 4913
0b9404fd
JB
4914 /* Check for explicit REX prefix. */
4915 if (i.prefix[REX_PREFIX] || i.rex_encoding)
4916 {
4917 as_bad (_("REX prefix invalid with `%s'"), i.tm.name);
4918 return;
4919 }
4920
9e5e5283
L
4921 if (i.tm.opcode_modifier.vex)
4922 build_vex_prefix (t);
4923 else
4924 build_evex_prefix ();
0b9404fd
JB
4925
4926 /* The individual REX.RXBW bits got consumed. */
4927 i.rex &= REX_OPCODE;
9e5e5283 4928 }
43234a1e 4929
5dd85c99
SP
4930 /* Handle conversion of 'int $3' --> special int3 insn. XOP or FMA4
4931 instructions may define INT_OPCODE as well, so avoid this corner
4932 case for those instructions that use MODRM. */
4933 if (i.tm.base_opcode == INT_OPCODE
a6461c02
SP
4934 && !i.tm.opcode_modifier.modrm
4935 && i.op[0].imms->X_add_number == 3)
29b0f896
AM
4936 {
4937 i.tm.base_opcode = INT3_OPCODE;
4938 i.imm_operands = 0;
4939 }
252b5132 4940
0cfa3eb3
JB
4941 if ((i.tm.opcode_modifier.jump == JUMP
4942 || i.tm.opcode_modifier.jump == JUMP_BYTE
4943 || i.tm.opcode_modifier.jump == JUMP_DWORD)
29b0f896
AM
4944 && i.op[0].disps->X_op == O_constant)
4945 {
4946 /* Convert "jmp constant" (and "call constant") to a jump (call) to
4947 the absolute address given by the constant. Since ix86 jumps and
4948 calls are pc relative, we need to generate a reloc. */
4949 i.op[0].disps->X_add_symbol = &abs_symbol;
4950 i.op[0].disps->X_op = O_symbol;
4951 }
252b5132 4952
29b0f896
AM
4953 /* For 8 bit registers we need an empty rex prefix. Also if the
4954 instruction already has a prefix, we need to convert old
4955 registers to new ones. */
773f551c 4956
bab6aec1 4957 if ((i.types[0].bitfield.class == Reg && i.types[0].bitfield.byte
29b0f896 4958 && (i.op[0].regs->reg_flags & RegRex64) != 0)
bab6aec1 4959 || (i.types[1].bitfield.class == Reg && i.types[1].bitfield.byte
29b0f896 4960 && (i.op[1].regs->reg_flags & RegRex64) != 0)
bab6aec1
JB
4961 || (((i.types[0].bitfield.class == Reg && i.types[0].bitfield.byte)
4962 || (i.types[1].bitfield.class == Reg && i.types[1].bitfield.byte))
29b0f896
AM
4963 && i.rex != 0))
4964 {
4965 int x;
726c5dcd 4966
29b0f896
AM
4967 i.rex |= REX_OPCODE;
4968 for (x = 0; x < 2; x++)
4969 {
4970 /* Look for 8 bit operand that uses old registers. */
bab6aec1 4971 if (i.types[x].bitfield.class == Reg && i.types[x].bitfield.byte
29b0f896 4972 && (i.op[x].regs->reg_flags & RegRex64) == 0)
773f551c 4973 {
3f93af61 4974 gas_assert (!(i.op[x].regs->reg_flags & RegRex));
29b0f896
AM
4975 /* In case it is "hi" register, give up. */
4976 if (i.op[x].regs->reg_num > 3)
a540244d 4977 as_bad (_("can't encode register '%s%s' in an "
4eed87de 4978 "instruction requiring REX prefix."),
a540244d 4979 register_prefix, i.op[x].regs->reg_name);
773f551c 4980
29b0f896
AM
4981 /* Otherwise it is equivalent to the extended register.
4982 Since the encoding doesn't change this is merely
4983 cosmetic cleanup for debug output. */
4984
4985 i.op[x].regs = i.op[x].regs + 8;
773f551c 4986 }
29b0f896
AM
4987 }
4988 }
773f551c 4989
6b6b6807
L
4990 if (i.rex == 0 && i.rex_encoding)
4991 {
4992 /* Check if we can add a REX_OPCODE byte. Look for 8 bit operand
3f93af61 4993 that uses legacy register. If it is "hi" register, don't add
6b6b6807
L
4994 the REX_OPCODE byte. */
4995 int x;
4996 for (x = 0; x < 2; x++)
bab6aec1 4997 if (i.types[x].bitfield.class == Reg
6b6b6807
L
4998 && i.types[x].bitfield.byte
4999 && (i.op[x].regs->reg_flags & RegRex64) == 0
5000 && i.op[x].regs->reg_num > 3)
5001 {
3f93af61 5002 gas_assert (!(i.op[x].regs->reg_flags & RegRex));
6b6b6807
L
5003 i.rex_encoding = FALSE;
5004 break;
5005 }
5006
5007 if (i.rex_encoding)
5008 i.rex = REX_OPCODE;
5009 }
5010
7ab9ffdd 5011 if (i.rex != 0)
29b0f896
AM
5012 add_prefix (REX_OPCODE | i.rex);
5013
ae531041
L
5014 insert_lfence_before ();
5015
29b0f896
AM
5016 /* We are ready to output the insn. */
5017 output_insn ();
e379e5f3 5018
ae531041
L
5019 insert_lfence_after ();
5020
e379e5f3
L
5021 last_insn.seg = now_seg;
5022
5023 if (i.tm.opcode_modifier.isprefix)
5024 {
5025 last_insn.kind = last_insn_prefix;
5026 last_insn.name = i.tm.name;
5027 last_insn.file = as_where (&last_insn.line);
5028 }
5029 else
5030 last_insn.kind = last_insn_other;
29b0f896
AM
5031}
5032
5033static char *
e3bb37b5 5034parse_insn (char *line, char *mnemonic)
29b0f896
AM
5035{
5036 char *l = line;
5037 char *token_start = l;
5038 char *mnem_p;
5c6af06e 5039 int supported;
d3ce72d0 5040 const insn_template *t;
b6169b20 5041 char *dot_p = NULL;
29b0f896 5042
29b0f896
AM
5043 while (1)
5044 {
5045 mnem_p = mnemonic;
5046 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
5047 {
b6169b20
L
5048 if (*mnem_p == '.')
5049 dot_p = mnem_p;
29b0f896
AM
5050 mnem_p++;
5051 if (mnem_p >= mnemonic + MAX_MNEM_SIZE)
45288df1 5052 {
29b0f896
AM
5053 as_bad (_("no such instruction: `%s'"), token_start);
5054 return NULL;
5055 }
5056 l++;
5057 }
5058 if (!is_space_char (*l)
5059 && *l != END_OF_INSN
e44823cf
JB
5060 && (intel_syntax
5061 || (*l != PREFIX_SEPARATOR
5062 && *l != ',')))
29b0f896
AM
5063 {
5064 as_bad (_("invalid character %s in mnemonic"),
5065 output_invalid (*l));
5066 return NULL;
5067 }
5068 if (token_start == l)
5069 {
e44823cf 5070 if (!intel_syntax && *l == PREFIX_SEPARATOR)
29b0f896
AM
5071 as_bad (_("expecting prefix; got nothing"));
5072 else
5073 as_bad (_("expecting mnemonic; got nothing"));
5074 return NULL;
5075 }
45288df1 5076
29b0f896 5077 /* Look up instruction (or prefix) via hash table. */
629310ab 5078 current_templates = (const templates *) str_hash_find (op_hash, mnemonic);
47926f60 5079
29b0f896
AM
5080 if (*l != END_OF_INSN
5081 && (!is_space_char (*l) || l[1] != END_OF_INSN)
5082 && current_templates
40fb9820 5083 && current_templates->start->opcode_modifier.isprefix)
29b0f896 5084 {
c6fb90c8 5085 if (!cpu_flags_check_cpu64 (current_templates->start->cpu_flags))
2dd88dca
JB
5086 {
5087 as_bad ((flag_code != CODE_64BIT
5088 ? _("`%s' is only supported in 64-bit mode")
5089 : _("`%s' is not supported in 64-bit mode")),
5090 current_templates->start->name);
5091 return NULL;
5092 }
29b0f896
AM
5093 /* If we are in 16-bit mode, do not allow addr16 or data16.
5094 Similarly, in 32-bit mode, do not allow addr32 or data32. */
673fe0f0
JB
5095 if ((current_templates->start->opcode_modifier.size == SIZE16
5096 || current_templates->start->opcode_modifier.size == SIZE32)
29b0f896 5097 && flag_code != CODE_64BIT
673fe0f0 5098 && ((current_templates->start->opcode_modifier.size == SIZE32)
29b0f896
AM
5099 ^ (flag_code == CODE_16BIT)))
5100 {
5101 as_bad (_("redundant %s prefix"),
5102 current_templates->start->name);
5103 return NULL;
45288df1 5104 }
86fa6981 5105 if (current_templates->start->opcode_length == 0)
29b0f896 5106 {
86fa6981
L
5107 /* Handle pseudo prefixes. */
5108 switch (current_templates->start->base_opcode)
5109 {
41eb8e88 5110 case Prefix_Disp8:
86fa6981
L
5111 /* {disp8} */
5112 i.disp_encoding = disp_encoding_8bit;
5113 break;
41eb8e88
L
5114 case Prefix_Disp16:
5115 /* {disp16} */
5116 i.disp_encoding = disp_encoding_16bit;
5117 break;
5118 case Prefix_Disp32:
86fa6981
L
5119 /* {disp32} */
5120 i.disp_encoding = disp_encoding_32bit;
5121 break;
41eb8e88 5122 case Prefix_Load:
86fa6981
L
5123 /* {load} */
5124 i.dir_encoding = dir_encoding_load;
5125 break;
41eb8e88 5126 case Prefix_Store:
86fa6981
L
5127 /* {store} */
5128 i.dir_encoding = dir_encoding_store;
5129 break;
41eb8e88 5130 case Prefix_VEX:
42e04b36
L
5131 /* {vex} */
5132 i.vec_encoding = vex_encoding_vex;
86fa6981 5133 break;
41eb8e88 5134 case Prefix_VEX3:
86fa6981
L
5135 /* {vex3} */
5136 i.vec_encoding = vex_encoding_vex3;
5137 break;
41eb8e88 5138 case Prefix_EVEX:
86fa6981
L
5139 /* {evex} */
5140 i.vec_encoding = vex_encoding_evex;
5141 break;
41eb8e88 5142 case Prefix_REX:
6b6b6807
L
5143 /* {rex} */
5144 i.rex_encoding = TRUE;
5145 break;
41eb8e88 5146 case Prefix_NoOptimize:
b6f8c7c4
L
5147 /* {nooptimize} */
5148 i.no_optimize = TRUE;
5149 break;
86fa6981
L
5150 default:
5151 abort ();
5152 }
5153 }
5154 else
5155 {
5156 /* Add prefix, checking for repeated prefixes. */
4e9ac44a 5157 switch (add_prefix (current_templates->start->base_opcode))
86fa6981 5158 {
4e9ac44a
L
5159 case PREFIX_EXIST:
5160 return NULL;
5161 case PREFIX_DS:
d777820b 5162 if (current_templates->start->cpu_flags.bitfield.cpuibt)
4e9ac44a
L
5163 i.notrack_prefix = current_templates->start->name;
5164 break;
5165 case PREFIX_REP:
5166 if (current_templates->start->cpu_flags.bitfield.cpuhle)
5167 i.hle_prefix = current_templates->start->name;
5168 else if (current_templates->start->cpu_flags.bitfield.cpumpx)
5169 i.bnd_prefix = current_templates->start->name;
5170 else
5171 i.rep_prefix = current_templates->start->name;
5172 break;
5173 default:
5174 break;
86fa6981 5175 }
29b0f896
AM
5176 }
5177 /* Skip past PREFIX_SEPARATOR and reset token_start. */
5178 token_start = ++l;
5179 }
5180 else
5181 break;
5182 }
45288df1 5183
30a55f88 5184 if (!current_templates)
b6169b20 5185 {
07d5e953
JB
5186 /* Deprecated functionality (new code should use pseudo-prefixes instead):
5187 Check if we should swap operand or force 32bit displacement in
f8a5c266 5188 encoding. */
30a55f88 5189 if (mnem_p - 2 == dot_p && dot_p[1] == 's')
64c49ab3 5190 i.dir_encoding = dir_encoding_swap;
8d63c93e 5191 else if (mnem_p - 3 == dot_p
a501d77e
L
5192 && dot_p[1] == 'd'
5193 && dot_p[2] == '8')
5194 i.disp_encoding = disp_encoding_8bit;
8d63c93e 5195 else if (mnem_p - 4 == dot_p
f8a5c266
L
5196 && dot_p[1] == 'd'
5197 && dot_p[2] == '3'
5198 && dot_p[3] == '2')
a501d77e 5199 i.disp_encoding = disp_encoding_32bit;
30a55f88
L
5200 else
5201 goto check_suffix;
5202 mnem_p = dot_p;
5203 *dot_p = '\0';
629310ab 5204 current_templates = (const templates *) str_hash_find (op_hash, mnemonic);
b6169b20
L
5205 }
5206
29b0f896
AM
5207 if (!current_templates)
5208 {
dc1e8a47 5209 check_suffix:
1c529385 5210 if (mnem_p > mnemonic)
29b0f896 5211 {
1c529385
LH
5212 /* See if we can get a match by trimming off a suffix. */
5213 switch (mnem_p[-1])
29b0f896 5214 {
1c529385
LH
5215 case WORD_MNEM_SUFFIX:
5216 if (intel_syntax && (intel_float_operand (mnemonic) & 2))
29b0f896
AM
5217 i.suffix = SHORT_MNEM_SUFFIX;
5218 else
1c529385
LH
5219 /* Fall through. */
5220 case BYTE_MNEM_SUFFIX:
5221 case QWORD_MNEM_SUFFIX:
5222 i.suffix = mnem_p[-1];
29b0f896 5223 mnem_p[-1] = '\0';
fe0e921f
AM
5224 current_templates
5225 = (const templates *) str_hash_find (op_hash, mnemonic);
1c529385
LH
5226 break;
5227 case SHORT_MNEM_SUFFIX:
5228 case LONG_MNEM_SUFFIX:
5229 if (!intel_syntax)
5230 {
5231 i.suffix = mnem_p[-1];
5232 mnem_p[-1] = '\0';
fe0e921f
AM
5233 current_templates
5234 = (const templates *) str_hash_find (op_hash, mnemonic);
1c529385
LH
5235 }
5236 break;
5237
5238 /* Intel Syntax. */
5239 case 'd':
5240 if (intel_syntax)
5241 {
5242 if (intel_float_operand (mnemonic) == 1)
5243 i.suffix = SHORT_MNEM_SUFFIX;
5244 else
5245 i.suffix = LONG_MNEM_SUFFIX;
5246 mnem_p[-1] = '\0';
fe0e921f
AM
5247 current_templates
5248 = (const templates *) str_hash_find (op_hash, mnemonic);
1c529385
LH
5249 }
5250 break;
29b0f896 5251 }
29b0f896 5252 }
1c529385 5253
29b0f896
AM
5254 if (!current_templates)
5255 {
5256 as_bad (_("no such instruction: `%s'"), token_start);
5257 return NULL;
5258 }
5259 }
252b5132 5260
0cfa3eb3
JB
5261 if (current_templates->start->opcode_modifier.jump == JUMP
5262 || current_templates->start->opcode_modifier.jump == JUMP_BYTE)
29b0f896
AM
5263 {
5264 /* Check for a branch hint. We allow ",pt" and ",pn" for
5265 predict taken and predict not taken respectively.
5266 I'm not sure that branch hints actually do anything on loop
5267 and jcxz insns (JumpByte) for current Pentium4 chips. They
5268 may work in the future and it doesn't hurt to accept them
5269 now. */
5270 if (l[0] == ',' && l[1] == 'p')
5271 {
5272 if (l[2] == 't')
5273 {
5274 if (!add_prefix (DS_PREFIX_OPCODE))
5275 return NULL;
5276 l += 3;
5277 }
5278 else if (l[2] == 'n')
5279 {
5280 if (!add_prefix (CS_PREFIX_OPCODE))
5281 return NULL;
5282 l += 3;
5283 }
5284 }
5285 }
5286 /* Any other comma loses. */
5287 if (*l == ',')
5288 {
5289 as_bad (_("invalid character %s in mnemonic"),
5290 output_invalid (*l));
5291 return NULL;
5292 }
252b5132 5293
29b0f896 5294 /* Check if instruction is supported on specified architecture. */
5c6af06e
JB
5295 supported = 0;
5296 for (t = current_templates->start; t < current_templates->end; ++t)
5297 {
c0f3af97
L
5298 supported |= cpu_flags_match (t);
5299 if (supported == CPU_FLAGS_PERFECT_MATCH)
548d0ee6
JB
5300 {
5301 if (!cpu_arch_flags.bitfield.cpui386 && (flag_code != CODE_16BIT))
5302 as_warn (_("use .code16 to ensure correct addressing mode"));
3629bb00 5303
548d0ee6
JB
5304 return l;
5305 }
29b0f896 5306 }
3629bb00 5307
548d0ee6
JB
5308 if (!(supported & CPU_FLAGS_64BIT_MATCH))
5309 as_bad (flag_code == CODE_64BIT
5310 ? _("`%s' is not supported in 64-bit mode")
5311 : _("`%s' is only supported in 64-bit mode"),
5312 current_templates->start->name);
5313 else
5314 as_bad (_("`%s' is not supported on `%s%s'"),
5315 current_templates->start->name,
5316 cpu_arch_name ? cpu_arch_name : default_arch,
5317 cpu_sub_arch_name ? cpu_sub_arch_name : "");
252b5132 5318
548d0ee6 5319 return NULL;
29b0f896 5320}
252b5132 5321
29b0f896 5322static char *
e3bb37b5 5323parse_operands (char *l, const char *mnemonic)
29b0f896
AM
5324{
5325 char *token_start;
3138f287 5326
29b0f896
AM
5327 /* 1 if operand is pending after ','. */
5328 unsigned int expecting_operand = 0;
252b5132 5329
29b0f896
AM
5330 /* Non-zero if operand parens not balanced. */
5331 unsigned int paren_not_balanced;
5332
5333 while (*l != END_OF_INSN)
5334 {
5335 /* Skip optional white space before operand. */
5336 if (is_space_char (*l))
5337 ++l;
d02603dc 5338 if (!is_operand_char (*l) && *l != END_OF_INSN && *l != '"')
29b0f896
AM
5339 {
5340 as_bad (_("invalid character %s before operand %d"),
5341 output_invalid (*l),
5342 i.operands + 1);
5343 return NULL;
5344 }
d02603dc 5345 token_start = l; /* After white space. */
29b0f896
AM
5346 paren_not_balanced = 0;
5347 while (paren_not_balanced || *l != ',')
5348 {
5349 if (*l == END_OF_INSN)
5350 {
5351 if (paren_not_balanced)
5352 {
5353 if (!intel_syntax)
5354 as_bad (_("unbalanced parenthesis in operand %d."),
5355 i.operands + 1);
5356 else
5357 as_bad (_("unbalanced brackets in operand %d."),
5358 i.operands + 1);
5359 return NULL;
5360 }
5361 else
5362 break; /* we are done */
5363 }
d02603dc 5364 else if (!is_operand_char (*l) && !is_space_char (*l) && *l != '"')
29b0f896
AM
5365 {
5366 as_bad (_("invalid character %s in operand %d"),
5367 output_invalid (*l),
5368 i.operands + 1);
5369 return NULL;
5370 }
5371 if (!intel_syntax)
5372 {
5373 if (*l == '(')
5374 ++paren_not_balanced;
5375 if (*l == ')')
5376 --paren_not_balanced;
5377 }
5378 else
5379 {
5380 if (*l == '[')
5381 ++paren_not_balanced;
5382 if (*l == ']')
5383 --paren_not_balanced;
5384 }
5385 l++;
5386 }
5387 if (l != token_start)
5388 { /* Yes, we've read in another operand. */
5389 unsigned int operand_ok;
5390 this_operand = i.operands++;
5391 if (i.operands > MAX_OPERANDS)
5392 {
5393 as_bad (_("spurious operands; (%d operands/instruction max)"),
5394 MAX_OPERANDS);
5395 return NULL;
5396 }
9d46ce34 5397 i.types[this_operand].bitfield.unspecified = 1;
29b0f896
AM
5398 /* Now parse operand adding info to 'i' as we go along. */
5399 END_STRING_AND_SAVE (l);
5400
1286ab78
L
5401 if (i.mem_operands > 1)
5402 {
5403 as_bad (_("too many memory references for `%s'"),
5404 mnemonic);
5405 return 0;
5406 }
5407
29b0f896
AM
5408 if (intel_syntax)
5409 operand_ok =
5410 i386_intel_operand (token_start,
5411 intel_float_operand (mnemonic));
5412 else
a7619375 5413 operand_ok = i386_att_operand (token_start);
29b0f896
AM
5414
5415 RESTORE_END_STRING (l);
5416 if (!operand_ok)
5417 return NULL;
5418 }
5419 else
5420 {
5421 if (expecting_operand)
5422 {
5423 expecting_operand_after_comma:
5424 as_bad (_("expecting operand after ','; got nothing"));
5425 return NULL;
5426 }
5427 if (*l == ',')
5428 {
5429 as_bad (_("expecting operand before ','; got nothing"));
5430 return NULL;
5431 }
5432 }
7f3f1ea2 5433
29b0f896
AM
5434 /* Now *l must be either ',' or END_OF_INSN. */
5435 if (*l == ',')
5436 {
5437 if (*++l == END_OF_INSN)
5438 {
5439 /* Just skip it, if it's \n complain. */
5440 goto expecting_operand_after_comma;
5441 }
5442 expecting_operand = 1;
5443 }
5444 }
5445 return l;
5446}
7f3f1ea2 5447
050dfa73 5448static void
4d456e3d 5449swap_2_operands (int xchg1, int xchg2)
050dfa73
MM
5450{
5451 union i386_op temp_op;
40fb9820 5452 i386_operand_type temp_type;
c48dadc9 5453 unsigned int temp_flags;
050dfa73 5454 enum bfd_reloc_code_real temp_reloc;
4eed87de 5455
050dfa73
MM
5456 temp_type = i.types[xchg2];
5457 i.types[xchg2] = i.types[xchg1];
5458 i.types[xchg1] = temp_type;
c48dadc9
JB
5459
5460 temp_flags = i.flags[xchg2];
5461 i.flags[xchg2] = i.flags[xchg1];
5462 i.flags[xchg1] = temp_flags;
5463
050dfa73
MM
5464 temp_op = i.op[xchg2];
5465 i.op[xchg2] = i.op[xchg1];
5466 i.op[xchg1] = temp_op;
c48dadc9 5467
050dfa73
MM
5468 temp_reloc = i.reloc[xchg2];
5469 i.reloc[xchg2] = i.reloc[xchg1];
5470 i.reloc[xchg1] = temp_reloc;
43234a1e
L
5471
5472 if (i.mask)
5473 {
5474 if (i.mask->operand == xchg1)
5475 i.mask->operand = xchg2;
5476 else if (i.mask->operand == xchg2)
5477 i.mask->operand = xchg1;
5478 }
5479 if (i.broadcast)
5480 {
5481 if (i.broadcast->operand == xchg1)
5482 i.broadcast->operand = xchg2;
5483 else if (i.broadcast->operand == xchg2)
5484 i.broadcast->operand = xchg1;
5485 }
5486 if (i.rounding)
5487 {
5488 if (i.rounding->operand == xchg1)
5489 i.rounding->operand = xchg2;
5490 else if (i.rounding->operand == xchg2)
5491 i.rounding->operand = xchg1;
5492 }
050dfa73
MM
5493}
5494
29b0f896 5495static void
e3bb37b5 5496swap_operands (void)
29b0f896 5497{
b7c61d9a 5498 switch (i.operands)
050dfa73 5499 {
c0f3af97 5500 case 5:
b7c61d9a 5501 case 4:
4d456e3d 5502 swap_2_operands (1, i.operands - 2);
1a0670f3 5503 /* Fall through. */
b7c61d9a
L
5504 case 3:
5505 case 2:
4d456e3d 5506 swap_2_operands (0, i.operands - 1);
b7c61d9a
L
5507 break;
5508 default:
5509 abort ();
29b0f896 5510 }
29b0f896
AM
5511
5512 if (i.mem_operands == 2)
5513 {
5514 const seg_entry *temp_seg;
5515 temp_seg = i.seg[0];
5516 i.seg[0] = i.seg[1];
5517 i.seg[1] = temp_seg;
5518 }
5519}
252b5132 5520
29b0f896
AM
5521/* Try to ensure constant immediates are represented in the smallest
5522 opcode possible. */
5523static void
e3bb37b5 5524optimize_imm (void)
29b0f896
AM
5525{
5526 char guess_suffix = 0;
5527 int op;
252b5132 5528
29b0f896
AM
5529 if (i.suffix)
5530 guess_suffix = i.suffix;
5531 else if (i.reg_operands)
5532 {
5533 /* Figure out a suffix from the last register operand specified.
75e5731b
JB
5534 We can't do this properly yet, i.e. excluding special register
5535 instances, but the following works for instructions with
5536 immediates. In any case, we can't set i.suffix yet. */
29b0f896 5537 for (op = i.operands; --op >= 0;)
bab6aec1
JB
5538 if (i.types[op].bitfield.class != Reg)
5539 continue;
5540 else if (i.types[op].bitfield.byte)
7ab9ffdd 5541 {
40fb9820
L
5542 guess_suffix = BYTE_MNEM_SUFFIX;
5543 break;
5544 }
bab6aec1 5545 else if (i.types[op].bitfield.word)
252b5132 5546 {
40fb9820
L
5547 guess_suffix = WORD_MNEM_SUFFIX;
5548 break;
5549 }
bab6aec1 5550 else if (i.types[op].bitfield.dword)
40fb9820
L
5551 {
5552 guess_suffix = LONG_MNEM_SUFFIX;
5553 break;
5554 }
bab6aec1 5555 else if (i.types[op].bitfield.qword)
40fb9820
L
5556 {
5557 guess_suffix = QWORD_MNEM_SUFFIX;
29b0f896 5558 break;
252b5132 5559 }
29b0f896
AM
5560 }
5561 else if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
5562 guess_suffix = WORD_MNEM_SUFFIX;
5563
5564 for (op = i.operands; --op >= 0;)
40fb9820 5565 if (operand_type_check (i.types[op], imm))
29b0f896
AM
5566 {
5567 switch (i.op[op].imms->X_op)
252b5132 5568 {
29b0f896
AM
5569 case O_constant:
5570 /* If a suffix is given, this operand may be shortened. */
5571 switch (guess_suffix)
252b5132 5572 {
29b0f896 5573 case LONG_MNEM_SUFFIX:
40fb9820
L
5574 i.types[op].bitfield.imm32 = 1;
5575 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5576 break;
5577 case WORD_MNEM_SUFFIX:
40fb9820
L
5578 i.types[op].bitfield.imm16 = 1;
5579 i.types[op].bitfield.imm32 = 1;
5580 i.types[op].bitfield.imm32s = 1;
5581 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5582 break;
5583 case BYTE_MNEM_SUFFIX:
40fb9820
L
5584 i.types[op].bitfield.imm8 = 1;
5585 i.types[op].bitfield.imm8s = 1;
5586 i.types[op].bitfield.imm16 = 1;
5587 i.types[op].bitfield.imm32 = 1;
5588 i.types[op].bitfield.imm32s = 1;
5589 i.types[op].bitfield.imm64 = 1;
29b0f896 5590 break;
252b5132 5591 }
252b5132 5592
29b0f896
AM
5593 /* If this operand is at most 16 bits, convert it
5594 to a signed 16 bit number before trying to see
5595 whether it will fit in an even smaller size.
5596 This allows a 16-bit operand such as $0xffe0 to
5597 be recognised as within Imm8S range. */
40fb9820 5598 if ((i.types[op].bitfield.imm16)
29b0f896 5599 && (i.op[op].imms->X_add_number & ~(offsetT) 0xffff) == 0)
252b5132 5600 {
29b0f896
AM
5601 i.op[op].imms->X_add_number =
5602 (((i.op[op].imms->X_add_number & 0xffff) ^ 0x8000) - 0x8000);
5603 }
a28def75
L
5604#ifdef BFD64
5605 /* Store 32-bit immediate in 64-bit for 64-bit BFD. */
40fb9820 5606 if ((i.types[op].bitfield.imm32)
29b0f896
AM
5607 && ((i.op[op].imms->X_add_number & ~(((offsetT) 2 << 31) - 1))
5608 == 0))
5609 {
5610 i.op[op].imms->X_add_number = ((i.op[op].imms->X_add_number
5611 ^ ((offsetT) 1 << 31))
5612 - ((offsetT) 1 << 31));
5613 }
a28def75 5614#endif
40fb9820 5615 i.types[op]
c6fb90c8
L
5616 = operand_type_or (i.types[op],
5617 smallest_imm_type (i.op[op].imms->X_add_number));
252b5132 5618
29b0f896
AM
5619 /* We must avoid matching of Imm32 templates when 64bit
5620 only immediate is available. */
5621 if (guess_suffix == QWORD_MNEM_SUFFIX)
40fb9820 5622 i.types[op].bitfield.imm32 = 0;
29b0f896 5623 break;
252b5132 5624
29b0f896
AM
5625 case O_absent:
5626 case O_register:
5627 abort ();
5628
5629 /* Symbols and expressions. */
5630 default:
9cd96992
JB
5631 /* Convert symbolic operand to proper sizes for matching, but don't
5632 prevent matching a set of insns that only supports sizes other
5633 than those matching the insn suffix. */
5634 {
40fb9820 5635 i386_operand_type mask, allowed;
d3ce72d0 5636 const insn_template *t;
9cd96992 5637
0dfbf9d7
L
5638 operand_type_set (&mask, 0);
5639 operand_type_set (&allowed, 0);
40fb9820 5640
4eed87de
AM
5641 for (t = current_templates->start;
5642 t < current_templates->end;
5643 ++t)
bab6aec1
JB
5644 {
5645 allowed = operand_type_or (allowed, t->operand_types[op]);
5646 allowed = operand_type_and (allowed, anyimm);
5647 }
9cd96992
JB
5648 switch (guess_suffix)
5649 {
5650 case QWORD_MNEM_SUFFIX:
40fb9820
L
5651 mask.bitfield.imm64 = 1;
5652 mask.bitfield.imm32s = 1;
9cd96992
JB
5653 break;
5654 case LONG_MNEM_SUFFIX:
40fb9820 5655 mask.bitfield.imm32 = 1;
9cd96992
JB
5656 break;
5657 case WORD_MNEM_SUFFIX:
40fb9820 5658 mask.bitfield.imm16 = 1;
9cd96992
JB
5659 break;
5660 case BYTE_MNEM_SUFFIX:
40fb9820 5661 mask.bitfield.imm8 = 1;
9cd96992
JB
5662 break;
5663 default:
9cd96992
JB
5664 break;
5665 }
c6fb90c8 5666 allowed = operand_type_and (mask, allowed);
0dfbf9d7 5667 if (!operand_type_all_zero (&allowed))
c6fb90c8 5668 i.types[op] = operand_type_and (i.types[op], mask);
9cd96992 5669 }
29b0f896 5670 break;
252b5132 5671 }
29b0f896
AM
5672 }
5673}
47926f60 5674
29b0f896
AM
5675/* Try to use the smallest displacement type too. */
5676static void
e3bb37b5 5677optimize_disp (void)
29b0f896
AM
5678{
5679 int op;
3e73aa7c 5680
29b0f896 5681 for (op = i.operands; --op >= 0;)
40fb9820 5682 if (operand_type_check (i.types[op], disp))
252b5132 5683 {
b300c311 5684 if (i.op[op].disps->X_op == O_constant)
252b5132 5685 {
91d6fa6a 5686 offsetT op_disp = i.op[op].disps->X_add_number;
29b0f896 5687
40fb9820 5688 if (i.types[op].bitfield.disp16
91d6fa6a 5689 && (op_disp & ~(offsetT) 0xffff) == 0)
b300c311
L
5690 {
5691 /* If this operand is at most 16 bits, convert
5692 to a signed 16 bit number and don't use 64bit
5693 displacement. */
91d6fa6a 5694 op_disp = (((op_disp & 0xffff) ^ 0x8000) - 0x8000);
40fb9820 5695 i.types[op].bitfield.disp64 = 0;
b300c311 5696 }
a28def75
L
5697#ifdef BFD64
5698 /* Optimize 64-bit displacement to 32-bit for 64-bit BFD. */
40fb9820 5699 if (i.types[op].bitfield.disp32
91d6fa6a 5700 && (op_disp & ~(((offsetT) 2 << 31) - 1)) == 0)
b300c311
L
5701 {
5702 /* If this operand is at most 32 bits, convert
5703 to a signed 32 bit number and don't use 64bit
5704 displacement. */
91d6fa6a
NC
5705 op_disp &= (((offsetT) 2 << 31) - 1);
5706 op_disp = (op_disp ^ ((offsetT) 1 << 31)) - ((addressT) 1 << 31);
40fb9820 5707 i.types[op].bitfield.disp64 = 0;
b300c311 5708 }
a28def75 5709#endif
91d6fa6a 5710 if (!op_disp && i.types[op].bitfield.baseindex)
b300c311 5711 {
40fb9820
L
5712 i.types[op].bitfield.disp8 = 0;
5713 i.types[op].bitfield.disp16 = 0;
5714 i.types[op].bitfield.disp32 = 0;
5715 i.types[op].bitfield.disp32s = 0;
5716 i.types[op].bitfield.disp64 = 0;
b300c311
L
5717 i.op[op].disps = 0;
5718 i.disp_operands--;
5719 }
5720 else if (flag_code == CODE_64BIT)
5721 {
91d6fa6a 5722 if (fits_in_signed_long (op_disp))
28a9d8f5 5723 {
40fb9820
L
5724 i.types[op].bitfield.disp64 = 0;
5725 i.types[op].bitfield.disp32s = 1;
28a9d8f5 5726 }
0e1147d9 5727 if (i.prefix[ADDR_PREFIX]
91d6fa6a 5728 && fits_in_unsigned_long (op_disp))
40fb9820 5729 i.types[op].bitfield.disp32 = 1;
b300c311 5730 }
40fb9820
L
5731 if ((i.types[op].bitfield.disp32
5732 || i.types[op].bitfield.disp32s
5733 || i.types[op].bitfield.disp16)
b5014f7a 5734 && fits_in_disp8 (op_disp))
40fb9820 5735 i.types[op].bitfield.disp8 = 1;
252b5132 5736 }
67a4f2b7
AO
5737 else if (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
5738 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL)
5739 {
5740 fix_new_exp (frag_now, frag_more (0) - frag_now->fr_literal, 0,
5741 i.op[op].disps, 0, i.reloc[op]);
40fb9820
L
5742 i.types[op].bitfield.disp8 = 0;
5743 i.types[op].bitfield.disp16 = 0;
5744 i.types[op].bitfield.disp32 = 0;
5745 i.types[op].bitfield.disp32s = 0;
5746 i.types[op].bitfield.disp64 = 0;
67a4f2b7
AO
5747 }
5748 else
b300c311 5749 /* We only support 64bit displacement on constants. */
40fb9820 5750 i.types[op].bitfield.disp64 = 0;
252b5132 5751 }
29b0f896
AM
5752}
5753
4a1b91ea
L
5754/* Return 1 if there is a match in broadcast bytes between operand
5755 GIVEN and instruction template T. */
5756
5757static INLINE int
5758match_broadcast_size (const insn_template *t, unsigned int given)
5759{
5760 return ((t->opcode_modifier.broadcast == BYTE_BROADCAST
5761 && i.types[given].bitfield.byte)
5762 || (t->opcode_modifier.broadcast == WORD_BROADCAST
5763 && i.types[given].bitfield.word)
5764 || (t->opcode_modifier.broadcast == DWORD_BROADCAST
5765 && i.types[given].bitfield.dword)
5766 || (t->opcode_modifier.broadcast == QWORD_BROADCAST
5767 && i.types[given].bitfield.qword));
5768}
5769
6c30d220
L
5770/* Check if operands are valid for the instruction. */
5771
5772static int
5773check_VecOperands (const insn_template *t)
5774{
43234a1e 5775 unsigned int op;
e2195274 5776 i386_cpu_flags cpu;
e2195274
JB
5777
5778 /* Templates allowing for ZMMword as well as YMMword and/or XMMword for
5779 any one operand are implicity requiring AVX512VL support if the actual
5780 operand size is YMMword or XMMword. Since this function runs after
5781 template matching, there's no need to check for YMMword/XMMword in
5782 the template. */
5783 cpu = cpu_flags_and (t->cpu_flags, avx512);
5784 if (!cpu_flags_all_zero (&cpu)
5785 && !t->cpu_flags.bitfield.cpuavx512vl
5786 && !cpu_arch_flags.bitfield.cpuavx512vl)
5787 {
5788 for (op = 0; op < t->operands; ++op)
5789 {
5790 if (t->operand_types[op].bitfield.zmmword
5791 && (i.types[op].bitfield.ymmword
5792 || i.types[op].bitfield.xmmword))
5793 {
5794 i.error = unsupported;
5795 return 1;
5796 }
5797 }
5798 }
43234a1e 5799
6c30d220 5800 /* Without VSIB byte, we can't have a vector register for index. */
63112cd6 5801 if (!t->opcode_modifier.sib
6c30d220 5802 && i.index_reg
1b54b8d7
JB
5803 && (i.index_reg->reg_type.bitfield.xmmword
5804 || i.index_reg->reg_type.bitfield.ymmword
5805 || i.index_reg->reg_type.bitfield.zmmword))
6c30d220
L
5806 {
5807 i.error = unsupported_vector_index_register;
5808 return 1;
5809 }
5810
ad8ecc81
MZ
5811 /* Check if default mask is allowed. */
5812 if (t->opcode_modifier.nodefmask
5813 && (!i.mask || i.mask->mask->reg_num == 0))
5814 {
5815 i.error = no_default_mask;
5816 return 1;
5817 }
5818
7bab8ab5
JB
5819 /* For VSIB byte, we need a vector register for index, and all vector
5820 registers must be distinct. */
260cd341 5821 if (t->opcode_modifier.sib && t->opcode_modifier.sib != SIBMEM)
7bab8ab5
JB
5822 {
5823 if (!i.index_reg
63112cd6 5824 || !((t->opcode_modifier.sib == VECSIB128
1b54b8d7 5825 && i.index_reg->reg_type.bitfield.xmmword)
63112cd6 5826 || (t->opcode_modifier.sib == VECSIB256
1b54b8d7 5827 && i.index_reg->reg_type.bitfield.ymmword)
63112cd6 5828 || (t->opcode_modifier.sib == VECSIB512
1b54b8d7 5829 && i.index_reg->reg_type.bitfield.zmmword)))
7bab8ab5
JB
5830 {
5831 i.error = invalid_vsib_address;
5832 return 1;
5833 }
5834
43234a1e
L
5835 gas_assert (i.reg_operands == 2 || i.mask);
5836 if (i.reg_operands == 2 && !i.mask)
5837 {
3528c362 5838 gas_assert (i.types[0].bitfield.class == RegSIMD);
1b54b8d7
JB
5839 gas_assert (i.types[0].bitfield.xmmword
5840 || i.types[0].bitfield.ymmword);
3528c362 5841 gas_assert (i.types[2].bitfield.class == RegSIMD);
1b54b8d7
JB
5842 gas_assert (i.types[2].bitfield.xmmword
5843 || i.types[2].bitfield.ymmword);
43234a1e
L
5844 if (operand_check == check_none)
5845 return 0;
5846 if (register_number (i.op[0].regs)
5847 != register_number (i.index_reg)
5848 && register_number (i.op[2].regs)
5849 != register_number (i.index_reg)
5850 && register_number (i.op[0].regs)
5851 != register_number (i.op[2].regs))
5852 return 0;
5853 if (operand_check == check_error)
5854 {
5855 i.error = invalid_vector_register_set;
5856 return 1;
5857 }
5858 as_warn (_("mask, index, and destination registers should be distinct"));
5859 }
8444f82a
MZ
5860 else if (i.reg_operands == 1 && i.mask)
5861 {
3528c362 5862 if (i.types[1].bitfield.class == RegSIMD
1b54b8d7
JB
5863 && (i.types[1].bitfield.xmmword
5864 || i.types[1].bitfield.ymmword
5865 || i.types[1].bitfield.zmmword)
8444f82a
MZ
5866 && (register_number (i.op[1].regs)
5867 == register_number (i.index_reg)))
5868 {
5869 if (operand_check == check_error)
5870 {
5871 i.error = invalid_vector_register_set;
5872 return 1;
5873 }
5874 if (operand_check != check_none)
5875 as_warn (_("index and destination registers should be distinct"));
5876 }
5877 }
43234a1e 5878 }
7bab8ab5 5879
260cd341
LC
5880 /* For AMX instructions with three tmmword operands, all tmmword operand must be
5881 distinct */
5882 if (t->operand_types[0].bitfield.tmmword
5883 && i.reg_operands == 3)
5884 {
5885 if (register_number (i.op[0].regs)
5886 == register_number (i.op[1].regs)
5887 || register_number (i.op[0].regs)
5888 == register_number (i.op[2].regs)
5889 || register_number (i.op[1].regs)
5890 == register_number (i.op[2].regs))
5891 {
5892 i.error = invalid_tmm_register_set;
5893 return 1;
5894 }
5895 }
5896
43234a1e
L
5897 /* Check if broadcast is supported by the instruction and is applied
5898 to the memory operand. */
5899 if (i.broadcast)
5900 {
8e6e0792 5901 i386_operand_type type, overlap;
43234a1e
L
5902
5903 /* Check if specified broadcast is supported in this instruction,
4a1b91ea 5904 and its broadcast bytes match the memory operand. */
32546502 5905 op = i.broadcast->operand;
8e6e0792 5906 if (!t->opcode_modifier.broadcast
c48dadc9 5907 || !(i.flags[op] & Operand_Mem)
c39e5b26 5908 || (!i.types[op].bitfield.unspecified
4a1b91ea 5909 && !match_broadcast_size (t, op)))
43234a1e
L
5910 {
5911 bad_broadcast:
5912 i.error = unsupported_broadcast;
5913 return 1;
5914 }
8e6e0792 5915
4a1b91ea
L
5916 i.broadcast->bytes = ((1 << (t->opcode_modifier.broadcast - 1))
5917 * i.broadcast->type);
8e6e0792 5918 operand_type_set (&type, 0);
4a1b91ea 5919 switch (i.broadcast->bytes)
8e6e0792 5920 {
4a1b91ea
L
5921 case 2:
5922 type.bitfield.word = 1;
5923 break;
5924 case 4:
5925 type.bitfield.dword = 1;
5926 break;
8e6e0792
JB
5927 case 8:
5928 type.bitfield.qword = 1;
5929 break;
5930 case 16:
5931 type.bitfield.xmmword = 1;
5932 break;
5933 case 32:
5934 type.bitfield.ymmword = 1;
5935 break;
5936 case 64:
5937 type.bitfield.zmmword = 1;
5938 break;
5939 default:
5940 goto bad_broadcast;
5941 }
5942
5943 overlap = operand_type_and (type, t->operand_types[op]);
bc49bfd8
JB
5944 if (t->operand_types[op].bitfield.class == RegSIMD
5945 && t->operand_types[op].bitfield.byte
5946 + t->operand_types[op].bitfield.word
5947 + t->operand_types[op].bitfield.dword
5948 + t->operand_types[op].bitfield.qword > 1)
5949 {
5950 overlap.bitfield.xmmword = 0;
5951 overlap.bitfield.ymmword = 0;
5952 overlap.bitfield.zmmword = 0;
5953 }
8e6e0792
JB
5954 if (operand_type_all_zero (&overlap))
5955 goto bad_broadcast;
5956
5957 if (t->opcode_modifier.checkregsize)
5958 {
5959 unsigned int j;
5960
e2195274 5961 type.bitfield.baseindex = 1;
8e6e0792
JB
5962 for (j = 0; j < i.operands; ++j)
5963 {
5964 if (j != op
5965 && !operand_type_register_match(i.types[j],
5966 t->operand_types[j],
5967 type,
5968 t->operand_types[op]))
5969 goto bad_broadcast;
5970 }
5971 }
43234a1e
L
5972 }
5973 /* If broadcast is supported in this instruction, we need to check if
5974 operand of one-element size isn't specified without broadcast. */
5975 else if (t->opcode_modifier.broadcast && i.mem_operands)
5976 {
5977 /* Find memory operand. */
5978 for (op = 0; op < i.operands; op++)
8dc0818e 5979 if (i.flags[op] & Operand_Mem)
43234a1e
L
5980 break;
5981 gas_assert (op < i.operands);
5982 /* Check size of the memory operand. */
4a1b91ea 5983 if (match_broadcast_size (t, op))
43234a1e
L
5984 {
5985 i.error = broadcast_needed;
5986 return 1;
5987 }
5988 }
c39e5b26
JB
5989 else
5990 op = MAX_OPERANDS - 1; /* Avoid uninitialized variable warning. */
43234a1e
L
5991
5992 /* Check if requested masking is supported. */
ae2387fe 5993 if (i.mask)
43234a1e 5994 {
ae2387fe
JB
5995 switch (t->opcode_modifier.masking)
5996 {
5997 case BOTH_MASKING:
5998 break;
5999 case MERGING_MASKING:
6000 if (i.mask->zeroing)
6001 {
6002 case 0:
6003 i.error = unsupported_masking;
6004 return 1;
6005 }
6006 break;
6007 case DYNAMIC_MASKING:
6008 /* Memory destinations allow only merging masking. */
6009 if (i.mask->zeroing && i.mem_operands)
6010 {
6011 /* Find memory operand. */
6012 for (op = 0; op < i.operands; op++)
c48dadc9 6013 if (i.flags[op] & Operand_Mem)
ae2387fe
JB
6014 break;
6015 gas_assert (op < i.operands);
6016 if (op == i.operands - 1)
6017 {
6018 i.error = unsupported_masking;
6019 return 1;
6020 }
6021 }
6022 break;
6023 default:
6024 abort ();
6025 }
43234a1e
L
6026 }
6027
6028 /* Check if masking is applied to dest operand. */
6029 if (i.mask && (i.mask->operand != (int) (i.operands - 1)))
6030 {
6031 i.error = mask_not_on_destination;
6032 return 1;
6033 }
6034
43234a1e
L
6035 /* Check RC/SAE. */
6036 if (i.rounding)
6037 {
a80195f1
JB
6038 if (!t->opcode_modifier.sae
6039 || (i.rounding->type != saeonly && !t->opcode_modifier.staticrounding))
43234a1e
L
6040 {
6041 i.error = unsupported_rc_sae;
6042 return 1;
6043 }
6044 /* If the instruction has several immediate operands and one of
6045 them is rounding, the rounding operand should be the last
6046 immediate operand. */
6047 if (i.imm_operands > 1
6048 && i.rounding->operand != (int) (i.imm_operands - 1))
7bab8ab5 6049 {
43234a1e 6050 i.error = rc_sae_operand_not_last_imm;
7bab8ab5
JB
6051 return 1;
6052 }
6c30d220
L
6053 }
6054
da4977e0
JB
6055 /* Check the special Imm4 cases; must be the first operand. */
6056 if (t->cpu_flags.bitfield.cpuxop && t->operands == 5)
6057 {
6058 if (i.op[0].imms->X_op != O_constant
6059 || !fits_in_imm4 (i.op[0].imms->X_add_number))
6060 {
6061 i.error = bad_imm4;
6062 return 1;
6063 }
6064
6065 /* Turn off Imm<N> so that update_imm won't complain. */
6066 operand_type_set (&i.types[0], 0);
6067 }
6068
43234a1e 6069 /* Check vector Disp8 operand. */
b5014f7a
JB
6070 if (t->opcode_modifier.disp8memshift
6071 && i.disp_encoding != disp_encoding_32bit)
43234a1e
L
6072 {
6073 if (i.broadcast)
4a1b91ea 6074 i.memshift = t->opcode_modifier.broadcast - 1;
7091c612 6075 else if (t->opcode_modifier.disp8memshift != DISP8_SHIFT_VL)
43234a1e 6076 i.memshift = t->opcode_modifier.disp8memshift;
7091c612
JB
6077 else
6078 {
6079 const i386_operand_type *type = NULL;
6080
6081 i.memshift = 0;
6082 for (op = 0; op < i.operands; op++)
8dc0818e 6083 if (i.flags[op] & Operand_Mem)
7091c612 6084 {
4174bfff
JB
6085 if (t->opcode_modifier.evex == EVEXLIG)
6086 i.memshift = 2 + (i.suffix == QWORD_MNEM_SUFFIX);
6087 else if (t->operand_types[op].bitfield.xmmword
6088 + t->operand_types[op].bitfield.ymmword
6089 + t->operand_types[op].bitfield.zmmword <= 1)
7091c612
JB
6090 type = &t->operand_types[op];
6091 else if (!i.types[op].bitfield.unspecified)
6092 type = &i.types[op];
6093 }
3528c362 6094 else if (i.types[op].bitfield.class == RegSIMD
4174bfff 6095 && t->opcode_modifier.evex != EVEXLIG)
7091c612
JB
6096 {
6097 if (i.types[op].bitfield.zmmword)
6098 i.memshift = 6;
6099 else if (i.types[op].bitfield.ymmword && i.memshift < 5)
6100 i.memshift = 5;
6101 else if (i.types[op].bitfield.xmmword && i.memshift < 4)
6102 i.memshift = 4;
6103 }
6104
6105 if (type)
6106 {
6107 if (type->bitfield.zmmword)
6108 i.memshift = 6;
6109 else if (type->bitfield.ymmword)
6110 i.memshift = 5;
6111 else if (type->bitfield.xmmword)
6112 i.memshift = 4;
6113 }
6114
6115 /* For the check in fits_in_disp8(). */
6116 if (i.memshift == 0)
6117 i.memshift = -1;
6118 }
43234a1e
L
6119
6120 for (op = 0; op < i.operands; op++)
6121 if (operand_type_check (i.types[op], disp)
6122 && i.op[op].disps->X_op == O_constant)
6123 {
b5014f7a 6124 if (fits_in_disp8 (i.op[op].disps->X_add_number))
43234a1e 6125 {
b5014f7a
JB
6126 i.types[op].bitfield.disp8 = 1;
6127 return 0;
43234a1e 6128 }
b5014f7a 6129 i.types[op].bitfield.disp8 = 0;
43234a1e
L
6130 }
6131 }
b5014f7a
JB
6132
6133 i.memshift = 0;
43234a1e 6134
6c30d220
L
6135 return 0;
6136}
6137
da4977e0 6138/* Check if encoding requirements are met by the instruction. */
a683cc34
SP
6139
6140static int
da4977e0 6141VEX_check_encoding (const insn_template *t)
a683cc34 6142{
da4977e0
JB
6143 if (i.vec_encoding == vex_encoding_error)
6144 {
6145 i.error = unsupported;
6146 return 1;
6147 }
6148
86fa6981 6149 if (i.vec_encoding == vex_encoding_evex)
43234a1e 6150 {
86fa6981 6151 /* This instruction must be encoded with EVEX prefix. */
e771e7c9 6152 if (!is_evex_encoding (t))
86fa6981
L
6153 {
6154 i.error = unsupported;
6155 return 1;
6156 }
6157 return 0;
43234a1e
L
6158 }
6159
a683cc34 6160 if (!t->opcode_modifier.vex)
86fa6981
L
6161 {
6162 /* This instruction template doesn't have VEX prefix. */
6163 if (i.vec_encoding != vex_encoding_default)
6164 {
6165 i.error = unsupported;
6166 return 1;
6167 }
6168 return 0;
6169 }
a683cc34 6170
a683cc34
SP
6171 return 0;
6172}
6173
d3ce72d0 6174static const insn_template *
83b16ac6 6175match_template (char mnem_suffix)
29b0f896
AM
6176{
6177 /* Points to template once we've found it. */
d3ce72d0 6178 const insn_template *t;
40fb9820 6179 i386_operand_type overlap0, overlap1, overlap2, overlap3;
c0f3af97 6180 i386_operand_type overlap4;
29b0f896 6181 unsigned int found_reverse_match;
dc2be329 6182 i386_opcode_modifier suffix_check;
40fb9820 6183 i386_operand_type operand_types [MAX_OPERANDS];
539e75ad 6184 int addr_prefix_disp;
45a4bb20 6185 unsigned int j, size_match, check_register;
5614d22c 6186 enum i386_error specific_error = 0;
29b0f896 6187
c0f3af97
L
6188#if MAX_OPERANDS != 5
6189# error "MAX_OPERANDS must be 5."
f48ff2ae
L
6190#endif
6191
29b0f896 6192 found_reverse_match = 0;
539e75ad 6193 addr_prefix_disp = -1;
40fb9820 6194
dc2be329 6195 /* Prepare for mnemonic suffix check. */
40fb9820 6196 memset (&suffix_check, 0, sizeof (suffix_check));
dc2be329
L
6197 switch (mnem_suffix)
6198 {
6199 case BYTE_MNEM_SUFFIX:
6200 suffix_check.no_bsuf = 1;
6201 break;
6202 case WORD_MNEM_SUFFIX:
6203 suffix_check.no_wsuf = 1;
6204 break;
6205 case SHORT_MNEM_SUFFIX:
6206 suffix_check.no_ssuf = 1;
6207 break;
6208 case LONG_MNEM_SUFFIX:
6209 suffix_check.no_lsuf = 1;
6210 break;
6211 case QWORD_MNEM_SUFFIX:
6212 suffix_check.no_qsuf = 1;
6213 break;
6214 default:
6215 /* NB: In Intel syntax, normally we can check for memory operand
6216 size when there is no mnemonic suffix. But jmp and call have
6217 2 different encodings with Dword memory operand size, one with
6218 No_ldSuf and the other without. i.suffix is set to
6219 LONG_DOUBLE_MNEM_SUFFIX to skip the one with No_ldSuf. */
6220 if (i.suffix == LONG_DOUBLE_MNEM_SUFFIX)
6221 suffix_check.no_ldsuf = 1;
83b16ac6
JB
6222 }
6223
01559ecc
L
6224 /* Must have right number of operands. */
6225 i.error = number_of_operands_mismatch;
6226
45aa61fe 6227 for (t = current_templates->start; t < current_templates->end; t++)
29b0f896 6228 {
539e75ad 6229 addr_prefix_disp = -1;
dbbc8b7e 6230 found_reverse_match = 0;
539e75ad 6231
29b0f896
AM
6232 if (i.operands != t->operands)
6233 continue;
6234
50aecf8c 6235 /* Check processor support. */
a65babc9 6236 i.error = unsupported;
45a4bb20 6237 if (cpu_flags_match (t) != CPU_FLAGS_PERFECT_MATCH)
50aecf8c
L
6238 continue;
6239
e1d4d893 6240 /* Check AT&T mnemonic. */
a65babc9 6241 i.error = unsupported_with_intel_mnemonic;
e1d4d893 6242 if (intel_mnemonic && t->opcode_modifier.attmnemonic)
1efbbeb4
L
6243 continue;
6244
4b5aaf5f 6245 /* Check AT&T/Intel syntax. */
a65babc9 6246 i.error = unsupported_syntax;
5c07affc 6247 if ((intel_syntax && t->opcode_modifier.attsyntax)
4b5aaf5f 6248 || (!intel_syntax && t->opcode_modifier.intelsyntax))
1efbbeb4
L
6249 continue;
6250
4b5aaf5f
L
6251 /* Check Intel64/AMD64 ISA. */
6252 switch (isa64)
6253 {
6254 default:
6255 /* Default: Don't accept Intel64. */
6256 if (t->opcode_modifier.isa64 == INTEL64)
6257 continue;
6258 break;
6259 case amd64:
6260 /* -mamd64: Don't accept Intel64 and Intel64 only. */
6261 if (t->opcode_modifier.isa64 >= INTEL64)
6262 continue;
6263 break;
6264 case intel64:
6265 /* -mintel64: Don't accept AMD64. */
5990e377 6266 if (t->opcode_modifier.isa64 == AMD64 && flag_code == CODE_64BIT)
4b5aaf5f
L
6267 continue;
6268 break;
6269 }
6270
dc2be329 6271 /* Check the suffix. */
a65babc9 6272 i.error = invalid_instruction_suffix;
dc2be329
L
6273 if ((t->opcode_modifier.no_bsuf && suffix_check.no_bsuf)
6274 || (t->opcode_modifier.no_wsuf && suffix_check.no_wsuf)
6275 || (t->opcode_modifier.no_lsuf && suffix_check.no_lsuf)
6276 || (t->opcode_modifier.no_ssuf && suffix_check.no_ssuf)
6277 || (t->opcode_modifier.no_qsuf && suffix_check.no_qsuf)
6278 || (t->opcode_modifier.no_ldsuf && suffix_check.no_ldsuf))
83b16ac6 6279 continue;
29b0f896 6280
3ac21baa
JB
6281 size_match = operand_size_match (t);
6282 if (!size_match)
7d5e4556 6283 continue;
539e75ad 6284
6f2f06be
JB
6285 /* This is intentionally not
6286
0cfa3eb3 6287 if (i.jumpabsolute != (t->opcode_modifier.jump == JUMP_ABSOLUTE))
6f2f06be
JB
6288
6289 as the case of a missing * on the operand is accepted (perhaps with
6290 a warning, issued further down). */
0cfa3eb3 6291 if (i.jumpabsolute && t->opcode_modifier.jump != JUMP_ABSOLUTE)
6f2f06be
JB
6292 {
6293 i.error = operand_type_mismatch;
6294 continue;
6295 }
6296
5c07affc
L
6297 for (j = 0; j < MAX_OPERANDS; j++)
6298 operand_types[j] = t->operand_types[j];
6299
e365e234
JB
6300 /* In general, don't allow
6301 - 64-bit operands outside of 64-bit mode,
6302 - 32-bit operands on pre-386. */
4873e243 6303 j = i.imm_operands + (t->operands > i.imm_operands + 1);
e365e234
JB
6304 if (((i.suffix == QWORD_MNEM_SUFFIX
6305 && flag_code != CODE_64BIT
6306 && (t->base_opcode != 0x0fc7
6307 || t->extension_opcode != 1 /* cmpxchg8b */))
6308 || (i.suffix == LONG_MNEM_SUFFIX
6309 && !cpu_arch_flags.bitfield.cpui386))
45aa61fe 6310 && (intel_syntax
3cd7f3e3 6311 ? (t->opcode_modifier.mnemonicsize != IGNORESIZE
45aa61fe
AM
6312 && !intel_float_operand (t->name))
6313 : intel_float_operand (t->name) != 2)
4873e243
JB
6314 && (t->operands == i.imm_operands
6315 || (operand_types[i.imm_operands].bitfield.class != RegMMX
6316 && operand_types[i.imm_operands].bitfield.class != RegSIMD
6317 && operand_types[i.imm_operands].bitfield.class != RegMask)
6318 || (operand_types[j].bitfield.class != RegMMX
6319 && operand_types[j].bitfield.class != RegSIMD
6320 && operand_types[j].bitfield.class != RegMask))
63112cd6 6321 && !t->opcode_modifier.sib)
192dc9c6
JB
6322 continue;
6323
29b0f896 6324 /* Do not verify operands when there are none. */
e365e234 6325 if (!t->operands)
da4977e0
JB
6326 {
6327 if (VEX_check_encoding (t))
6328 {
6329 specific_error = i.error;
6330 continue;
6331 }
6332
6333 /* We've found a match; break out of loop. */
6334 break;
6335 }
252b5132 6336
48bcea9f
JB
6337 if (!t->opcode_modifier.jump
6338 || t->opcode_modifier.jump == JUMP_ABSOLUTE)
6339 {
6340 /* There should be only one Disp operand. */
6341 for (j = 0; j < MAX_OPERANDS; j++)
6342 if (operand_type_check (operand_types[j], disp))
539e75ad 6343 break;
48bcea9f
JB
6344 if (j < MAX_OPERANDS)
6345 {
6346 bfd_boolean override = (i.prefix[ADDR_PREFIX] != 0);
6347
6348 addr_prefix_disp = j;
6349
6350 /* Address size prefix will turn Disp64/Disp32S/Disp32/Disp16
6351 operand into Disp32/Disp32/Disp16/Disp32 operand. */
6352 switch (flag_code)
40fb9820 6353 {
48bcea9f
JB
6354 case CODE_16BIT:
6355 override = !override;
6356 /* Fall through. */
6357 case CODE_32BIT:
6358 if (operand_types[j].bitfield.disp32
6359 && operand_types[j].bitfield.disp16)
40fb9820 6360 {
48bcea9f
JB
6361 operand_types[j].bitfield.disp16 = override;
6362 operand_types[j].bitfield.disp32 = !override;
40fb9820 6363 }
48bcea9f
JB
6364 operand_types[j].bitfield.disp32s = 0;
6365 operand_types[j].bitfield.disp64 = 0;
6366 break;
6367
6368 case CODE_64BIT:
6369 if (operand_types[j].bitfield.disp32s
6370 || operand_types[j].bitfield.disp64)
40fb9820 6371 {
48bcea9f
JB
6372 operand_types[j].bitfield.disp64 &= !override;
6373 operand_types[j].bitfield.disp32s &= !override;
6374 operand_types[j].bitfield.disp32 = override;
40fb9820 6375 }
48bcea9f
JB
6376 operand_types[j].bitfield.disp16 = 0;
6377 break;
40fb9820 6378 }
539e75ad 6379 }
48bcea9f 6380 }
539e75ad 6381
02a86693
L
6382 /* Force 0x8b encoding for "mov foo@GOT, %eax". */
6383 if (i.reloc[0] == BFD_RELOC_386_GOT32 && t->base_opcode == 0xa0)
6384 continue;
6385
56ffb741 6386 /* We check register size if needed. */
e2195274
JB
6387 if (t->opcode_modifier.checkregsize)
6388 {
6389 check_register = (1 << t->operands) - 1;
6390 if (i.broadcast)
6391 check_register &= ~(1 << i.broadcast->operand);
6392 }
6393 else
6394 check_register = 0;
6395
c6fb90c8 6396 overlap0 = operand_type_and (i.types[0], operand_types[0]);
29b0f896
AM
6397 switch (t->operands)
6398 {
6399 case 1:
40fb9820 6400 if (!operand_type_match (overlap0, i.types[0]))
29b0f896
AM
6401 continue;
6402 break;
6403 case 2:
33eaf5de 6404 /* xchg %eax, %eax is a special case. It is an alias for nop
8b38ad71
L
6405 only in 32bit mode and we can use opcode 0x90. In 64bit
6406 mode, we can't use 0x90 for xchg %eax, %eax since it should
6407 zero-extend %eax to %rax. */
6408 if (flag_code == CODE_64BIT
6409 && t->base_opcode == 0x90
75e5731b
JB
6410 && i.types[0].bitfield.instance == Accum
6411 && i.types[0].bitfield.dword
6412 && i.types[1].bitfield.instance == Accum
6413 && i.types[1].bitfield.dword)
8b38ad71 6414 continue;
1212781b
JB
6415 /* xrelease mov %eax, <disp> is another special case. It must not
6416 match the accumulator-only encoding of mov. */
6417 if (flag_code != CODE_64BIT
6418 && i.hle_prefix
6419 && t->base_opcode == 0xa0
75e5731b 6420 && i.types[0].bitfield.instance == Accum
8dc0818e 6421 && (i.flags[1] & Operand_Mem))
1212781b 6422 continue;
f5eb1d70
JB
6423 /* Fall through. */
6424
6425 case 3:
3ac21baa
JB
6426 if (!(size_match & MATCH_STRAIGHT))
6427 goto check_reverse;
64c49ab3
JB
6428 /* Reverse direction of operands if swapping is possible in the first
6429 place (operands need to be symmetric) and
6430 - the load form is requested, and the template is a store form,
6431 - the store form is requested, and the template is a load form,
6432 - the non-default (swapped) form is requested. */
6433 overlap1 = operand_type_and (operand_types[0], operand_types[1]);
f5eb1d70 6434 if (t->opcode_modifier.d && i.reg_operands == i.operands
64c49ab3
JB
6435 && !operand_type_all_zero (&overlap1))
6436 switch (i.dir_encoding)
6437 {
6438 case dir_encoding_load:
6439 if (operand_type_check (operand_types[i.operands - 1], anymem)
dfd69174 6440 || t->opcode_modifier.regmem)
64c49ab3
JB
6441 goto check_reverse;
6442 break;
6443
6444 case dir_encoding_store:
6445 if (!operand_type_check (operand_types[i.operands - 1], anymem)
dfd69174 6446 && !t->opcode_modifier.regmem)
64c49ab3
JB
6447 goto check_reverse;
6448 break;
6449
6450 case dir_encoding_swap:
6451 goto check_reverse;
6452
6453 case dir_encoding_default:
6454 break;
6455 }
86fa6981 6456 /* If we want store form, we skip the current load. */
64c49ab3
JB
6457 if ((i.dir_encoding == dir_encoding_store
6458 || i.dir_encoding == dir_encoding_swap)
86fa6981
L
6459 && i.mem_operands == 0
6460 && t->opcode_modifier.load)
fa99fab2 6461 continue;
1a0670f3 6462 /* Fall through. */
f48ff2ae 6463 case 4:
c0f3af97 6464 case 5:
c6fb90c8 6465 overlap1 = operand_type_and (i.types[1], operand_types[1]);
40fb9820
L
6466 if (!operand_type_match (overlap0, i.types[0])
6467 || !operand_type_match (overlap1, i.types[1])
e2195274 6468 || ((check_register & 3) == 3
dc821c5f 6469 && !operand_type_register_match (i.types[0],
40fb9820 6470 operand_types[0],
dc821c5f 6471 i.types[1],
40fb9820 6472 operand_types[1])))
29b0f896
AM
6473 {
6474 /* Check if other direction is valid ... */
38e314eb 6475 if (!t->opcode_modifier.d)
29b0f896
AM
6476 continue;
6477
dc1e8a47 6478 check_reverse:
3ac21baa
JB
6479 if (!(size_match & MATCH_REVERSE))
6480 continue;
29b0f896 6481 /* Try reversing direction of operands. */
f5eb1d70
JB
6482 overlap0 = operand_type_and (i.types[0], operand_types[i.operands - 1]);
6483 overlap1 = operand_type_and (i.types[i.operands - 1], operand_types[0]);
40fb9820 6484 if (!operand_type_match (overlap0, i.types[0])
f5eb1d70 6485 || !operand_type_match (overlap1, i.types[i.operands - 1])
45664ddb 6486 || (check_register
dc821c5f 6487 && !operand_type_register_match (i.types[0],
f5eb1d70
JB
6488 operand_types[i.operands - 1],
6489 i.types[i.operands - 1],
45664ddb 6490 operand_types[0])))
29b0f896
AM
6491 {
6492 /* Does not match either direction. */
6493 continue;
6494 }
38e314eb 6495 /* found_reverse_match holds which of D or FloatR
29b0f896 6496 we've found. */
38e314eb
JB
6497 if (!t->opcode_modifier.d)
6498 found_reverse_match = 0;
6499 else if (operand_types[0].bitfield.tbyte)
8a2ed489 6500 found_reverse_match = Opcode_FloatD;
dbbc8b7e 6501 else if (operand_types[0].bitfield.xmmword
f5eb1d70 6502 || operand_types[i.operands - 1].bitfield.xmmword
3528c362
JB
6503 || operand_types[0].bitfield.class == RegMMX
6504 || operand_types[i.operands - 1].bitfield.class == RegMMX
dbbc8b7e
JB
6505 || is_any_vex_encoding(t))
6506 found_reverse_match = (t->base_opcode & 0xee) != 0x6e
6507 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
8a2ed489 6508 else
38e314eb 6509 found_reverse_match = Opcode_D;
40fb9820 6510 if (t->opcode_modifier.floatr)
8a2ed489 6511 found_reverse_match |= Opcode_FloatR;
29b0f896 6512 }
f48ff2ae 6513 else
29b0f896 6514 {
f48ff2ae 6515 /* Found a forward 2 operand match here. */
d1cbb4db
L
6516 switch (t->operands)
6517 {
c0f3af97
L
6518 case 5:
6519 overlap4 = operand_type_and (i.types[4],
6520 operand_types[4]);
1a0670f3 6521 /* Fall through. */
d1cbb4db 6522 case 4:
c6fb90c8
L
6523 overlap3 = operand_type_and (i.types[3],
6524 operand_types[3]);
1a0670f3 6525 /* Fall through. */
d1cbb4db 6526 case 3:
c6fb90c8
L
6527 overlap2 = operand_type_and (i.types[2],
6528 operand_types[2]);
d1cbb4db
L
6529 break;
6530 }
29b0f896 6531
f48ff2ae
L
6532 switch (t->operands)
6533 {
c0f3af97
L
6534 case 5:
6535 if (!operand_type_match (overlap4, i.types[4])
dc821c5f 6536 || !operand_type_register_match (i.types[3],
c0f3af97 6537 operand_types[3],
c0f3af97
L
6538 i.types[4],
6539 operand_types[4]))
6540 continue;
1a0670f3 6541 /* Fall through. */
f48ff2ae 6542 case 4:
40fb9820 6543 if (!operand_type_match (overlap3, i.types[3])
e2195274
JB
6544 || ((check_register & 0xa) == 0xa
6545 && !operand_type_register_match (i.types[1],
f7768225
JB
6546 operand_types[1],
6547 i.types[3],
e2195274
JB
6548 operand_types[3]))
6549 || ((check_register & 0xc) == 0xc
6550 && !operand_type_register_match (i.types[2],
6551 operand_types[2],
6552 i.types[3],
6553 operand_types[3])))
f48ff2ae 6554 continue;
1a0670f3 6555 /* Fall through. */
f48ff2ae
L
6556 case 3:
6557 /* Here we make use of the fact that there are no
23e42951 6558 reverse match 3 operand instructions. */
40fb9820 6559 if (!operand_type_match (overlap2, i.types[2])
e2195274
JB
6560 || ((check_register & 5) == 5
6561 && !operand_type_register_match (i.types[0],
23e42951
JB
6562 operand_types[0],
6563 i.types[2],
e2195274
JB
6564 operand_types[2]))
6565 || ((check_register & 6) == 6
6566 && !operand_type_register_match (i.types[1],
6567 operand_types[1],
6568 i.types[2],
6569 operand_types[2])))
f48ff2ae
L
6570 continue;
6571 break;
6572 }
29b0f896 6573 }
f48ff2ae 6574 /* Found either forward/reverse 2, 3 or 4 operand match here:
29b0f896
AM
6575 slip through to break. */
6576 }
c0f3af97 6577
da4977e0
JB
6578 /* Check if vector operands are valid. */
6579 if (check_VecOperands (t))
6580 {
6581 specific_error = i.error;
6582 continue;
6583 }
6584
6585 /* Check if VEX/EVEX encoding requirements can be satisfied. */
6586 if (VEX_check_encoding (t))
5614d22c
JB
6587 {
6588 specific_error = i.error;
6589 continue;
6590 }
a683cc34 6591
29b0f896
AM
6592 /* We've found a match; break out of loop. */
6593 break;
6594 }
6595
6596 if (t == current_templates->end)
6597 {
6598 /* We found no match. */
a65babc9 6599 const char *err_msg;
5614d22c 6600 switch (specific_error ? specific_error : i.error)
a65babc9
L
6601 {
6602 default:
6603 abort ();
86e026a4 6604 case operand_size_mismatch:
a65babc9
L
6605 err_msg = _("operand size mismatch");
6606 break;
6607 case operand_type_mismatch:
6608 err_msg = _("operand type mismatch");
6609 break;
6610 case register_type_mismatch:
6611 err_msg = _("register type mismatch");
6612 break;
6613 case number_of_operands_mismatch:
6614 err_msg = _("number of operands mismatch");
6615 break;
6616 case invalid_instruction_suffix:
6617 err_msg = _("invalid instruction suffix");
6618 break;
6619 case bad_imm4:
4a2608e3 6620 err_msg = _("constant doesn't fit in 4 bits");
a65babc9 6621 break;
a65babc9
L
6622 case unsupported_with_intel_mnemonic:
6623 err_msg = _("unsupported with Intel mnemonic");
6624 break;
6625 case unsupported_syntax:
6626 err_msg = _("unsupported syntax");
6627 break;
6628 case unsupported:
35262a23 6629 as_bad (_("unsupported instruction `%s'"),
10efe3f6
L
6630 current_templates->start->name);
6631 return NULL;
260cd341
LC
6632 case invalid_sib_address:
6633 err_msg = _("invalid SIB address");
6634 break;
6c30d220
L
6635 case invalid_vsib_address:
6636 err_msg = _("invalid VSIB address");
6637 break;
7bab8ab5
JB
6638 case invalid_vector_register_set:
6639 err_msg = _("mask, index, and destination registers must be distinct");
6640 break;
260cd341
LC
6641 case invalid_tmm_register_set:
6642 err_msg = _("all tmm registers must be distinct");
6643 break;
6c30d220
L
6644 case unsupported_vector_index_register:
6645 err_msg = _("unsupported vector index register");
6646 break;
43234a1e
L
6647 case unsupported_broadcast:
6648 err_msg = _("unsupported broadcast");
6649 break;
43234a1e
L
6650 case broadcast_needed:
6651 err_msg = _("broadcast is needed for operand of such type");
6652 break;
6653 case unsupported_masking:
6654 err_msg = _("unsupported masking");
6655 break;
6656 case mask_not_on_destination:
6657 err_msg = _("mask not on destination operand");
6658 break;
6659 case no_default_mask:
6660 err_msg = _("default mask isn't allowed");
6661 break;
6662 case unsupported_rc_sae:
6663 err_msg = _("unsupported static rounding/sae");
6664 break;
6665 case rc_sae_operand_not_last_imm:
6666 if (intel_syntax)
6667 err_msg = _("RC/SAE operand must precede immediate operands");
6668 else
6669 err_msg = _("RC/SAE operand must follow immediate operands");
6670 break;
6671 case invalid_register_operand:
6672 err_msg = _("invalid register operand");
6673 break;
a65babc9
L
6674 }
6675 as_bad (_("%s for `%s'"), err_msg,
891edac4 6676 current_templates->start->name);
fa99fab2 6677 return NULL;
29b0f896 6678 }
252b5132 6679
29b0f896
AM
6680 if (!quiet_warnings)
6681 {
6682 if (!intel_syntax
0cfa3eb3 6683 && (i.jumpabsolute != (t->opcode_modifier.jump == JUMP_ABSOLUTE)))
6f2f06be 6684 as_warn (_("indirect %s without `*'"), t->name);
29b0f896 6685
40fb9820 6686 if (t->opcode_modifier.isprefix
3cd7f3e3 6687 && t->opcode_modifier.mnemonicsize == IGNORESIZE)
29b0f896
AM
6688 {
6689 /* Warn them that a data or address size prefix doesn't
6690 affect assembly of the next line of code. */
6691 as_warn (_("stand-alone `%s' prefix"), t->name);
6692 }
6693 }
6694
6695 /* Copy the template we found. */
6696 i.tm = *t;
539e75ad
L
6697
6698 if (addr_prefix_disp != -1)
6699 i.tm.operand_types[addr_prefix_disp]
6700 = operand_types[addr_prefix_disp];
6701
29b0f896
AM
6702 if (found_reverse_match)
6703 {
dfd69174
JB
6704 /* If we found a reverse match we must alter the opcode direction
6705 bit and clear/flip the regmem modifier one. found_reverse_match
6706 holds bits to change (different for int & float insns). */
29b0f896
AM
6707
6708 i.tm.base_opcode ^= found_reverse_match;
6709
f5eb1d70
JB
6710 i.tm.operand_types[0] = operand_types[i.operands - 1];
6711 i.tm.operand_types[i.operands - 1] = operand_types[0];
dfd69174
JB
6712
6713 /* Certain SIMD insns have their load forms specified in the opcode
6714 table, and hence we need to _set_ RegMem instead of clearing it.
6715 We need to avoid setting the bit though on insns like KMOVW. */
6716 i.tm.opcode_modifier.regmem
6717 = i.tm.opcode_modifier.modrm && i.tm.opcode_modifier.d
6718 && i.tm.operands > 2U - i.tm.opcode_modifier.sse2avx
6719 && !i.tm.opcode_modifier.regmem;
29b0f896
AM
6720 }
6721
fa99fab2 6722 return t;
29b0f896
AM
6723}
6724
6725static int
e3bb37b5 6726check_string (void)
29b0f896 6727{
51c8edf6
JB
6728 unsigned int es_op = i.tm.opcode_modifier.isstring - IS_STRING_ES_OP0;
6729 unsigned int op = i.tm.operand_types[0].bitfield.baseindex ? es_op : 0;
8dc0818e 6730
51c8edf6 6731 if (i.seg[op] != NULL && i.seg[op] != &es)
29b0f896 6732 {
51c8edf6
JB
6733 as_bad (_("`%s' operand %u must use `%ses' segment"),
6734 i.tm.name,
6735 intel_syntax ? i.tm.operands - es_op : es_op + 1,
6736 register_prefix);
6737 return 0;
29b0f896 6738 }
51c8edf6
JB
6739
6740 /* There's only ever one segment override allowed per instruction.
6741 This instruction possibly has a legal segment override on the
6742 second operand, so copy the segment to where non-string
6743 instructions store it, allowing common code. */
6744 i.seg[op] = i.seg[1];
6745
29b0f896
AM
6746 return 1;
6747}
6748
6749static int
543613e9 6750process_suffix (void)
29b0f896
AM
6751{
6752 /* If matched instruction specifies an explicit instruction mnemonic
6753 suffix, use it. */
673fe0f0 6754 if (i.tm.opcode_modifier.size == SIZE16)
40fb9820 6755 i.suffix = WORD_MNEM_SUFFIX;
673fe0f0 6756 else if (i.tm.opcode_modifier.size == SIZE32)
40fb9820 6757 i.suffix = LONG_MNEM_SUFFIX;
673fe0f0 6758 else if (i.tm.opcode_modifier.size == SIZE64)
40fb9820 6759 i.suffix = QWORD_MNEM_SUFFIX;
13e600d0 6760 else if (i.reg_operands
c8f8eebc
JB
6761 && (i.operands > 1 || i.types[0].bitfield.class == Reg)
6762 && !i.tm.opcode_modifier.addrprefixopreg)
29b0f896 6763 {
65fca059
JB
6764 unsigned int numop = i.operands;
6765
6766 /* movsx/movzx want only their source operand considered here, for the
6767 ambiguity checking below. The suffix will be replaced afterwards
6768 to represent the destination (register). */
6769 if (((i.tm.base_opcode | 8) == 0xfbe && i.tm.opcode_modifier.w)
6770 || (i.tm.base_opcode == 0x63 && i.tm.cpu_flags.bitfield.cpu64))
6771 --i.operands;
6772
643bb870
JB
6773 /* crc32 needs REX.W set regardless of suffix / source operand size. */
6774 if (i.tm.base_opcode == 0xf20f38f0
6775 && i.tm.operand_types[1].bitfield.qword)
6776 i.rex |= REX_W;
6777
29b0f896 6778 /* If there's no instruction mnemonic suffix we try to invent one
13e600d0 6779 based on GPR operands. */
29b0f896
AM
6780 if (!i.suffix)
6781 {
6782 /* We take i.suffix from the last register operand specified,
6783 Destination register type is more significant than source
381d071f
L
6784 register type. crc32 in SSE4.2 prefers source register
6785 type. */
1a035124 6786 unsigned int op = i.tm.base_opcode != 0xf20f38f0 ? i.operands : 1;
20592a94 6787
1a035124
JB
6788 while (op--)
6789 if (i.tm.operand_types[op].bitfield.instance == InstanceNone
6790 || i.tm.operand_types[op].bitfield.instance == Accum)
6791 {
6792 if (i.types[op].bitfield.class != Reg)
6793 continue;
6794 if (i.types[op].bitfield.byte)
6795 i.suffix = BYTE_MNEM_SUFFIX;
6796 else if (i.types[op].bitfield.word)
6797 i.suffix = WORD_MNEM_SUFFIX;
6798 else if (i.types[op].bitfield.dword)
6799 i.suffix = LONG_MNEM_SUFFIX;
6800 else if (i.types[op].bitfield.qword)
6801 i.suffix = QWORD_MNEM_SUFFIX;
6802 else
6803 continue;
6804 break;
6805 }
65fca059
JB
6806
6807 /* As an exception, movsx/movzx silently default to a byte source
6808 in AT&T mode. */
6809 if ((i.tm.base_opcode | 8) == 0xfbe && i.tm.opcode_modifier.w
6810 && !i.suffix && !intel_syntax)
6811 i.suffix = BYTE_MNEM_SUFFIX;
29b0f896
AM
6812 }
6813 else if (i.suffix == BYTE_MNEM_SUFFIX)
6814 {
2eb952a4 6815 if (intel_syntax
3cd7f3e3 6816 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
2eb952a4
L
6817 && i.tm.opcode_modifier.no_bsuf)
6818 i.suffix = 0;
6819 else if (!check_byte_reg ())
29b0f896
AM
6820 return 0;
6821 }
6822 else if (i.suffix == LONG_MNEM_SUFFIX)
6823 {
2eb952a4 6824 if (intel_syntax
3cd7f3e3 6825 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
9f123b91
JB
6826 && i.tm.opcode_modifier.no_lsuf
6827 && !i.tm.opcode_modifier.todword
6828 && !i.tm.opcode_modifier.toqword)
2eb952a4
L
6829 i.suffix = 0;
6830 else if (!check_long_reg ())
29b0f896
AM
6831 return 0;
6832 }
6833 else if (i.suffix == QWORD_MNEM_SUFFIX)
6834 {
955e1e6a 6835 if (intel_syntax
3cd7f3e3 6836 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
9f123b91
JB
6837 && i.tm.opcode_modifier.no_qsuf
6838 && !i.tm.opcode_modifier.todword
6839 && !i.tm.opcode_modifier.toqword)
955e1e6a
L
6840 i.suffix = 0;
6841 else if (!check_qword_reg ())
29b0f896
AM
6842 return 0;
6843 }
6844 else if (i.suffix == WORD_MNEM_SUFFIX)
6845 {
2eb952a4 6846 if (intel_syntax
3cd7f3e3 6847 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
2eb952a4
L
6848 && i.tm.opcode_modifier.no_wsuf)
6849 i.suffix = 0;
6850 else if (!check_word_reg ())
29b0f896
AM
6851 return 0;
6852 }
3cd7f3e3
L
6853 else if (intel_syntax
6854 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE)
29b0f896
AM
6855 /* Do nothing if the instruction is going to ignore the prefix. */
6856 ;
6857 else
6858 abort ();
65fca059
JB
6859
6860 /* Undo the movsx/movzx change done above. */
6861 i.operands = numop;
29b0f896 6862 }
3cd7f3e3
L
6863 else if (i.tm.opcode_modifier.mnemonicsize == DEFAULTSIZE
6864 && !i.suffix)
29b0f896 6865 {
13e600d0
JB
6866 i.suffix = stackop_size;
6867 if (stackop_size == LONG_MNEM_SUFFIX)
06f74c5c
L
6868 {
6869 /* stackop_size is set to LONG_MNEM_SUFFIX for the
6870 .code16gcc directive to support 16-bit mode with
6871 32-bit address. For IRET without a suffix, generate
6872 16-bit IRET (opcode 0xcf) to return from an interrupt
6873 handler. */
13e600d0
JB
6874 if (i.tm.base_opcode == 0xcf)
6875 {
6876 i.suffix = WORD_MNEM_SUFFIX;
6877 as_warn (_("generating 16-bit `iret' for .code16gcc directive"));
6878 }
6879 /* Warn about changed behavior for segment register push/pop. */
6880 else if ((i.tm.base_opcode | 1) == 0x07)
6881 as_warn (_("generating 32-bit `%s', unlike earlier gas versions"),
6882 i.tm.name);
06f74c5c 6883 }
29b0f896 6884 }
c006a730 6885 else if (!i.suffix
0cfa3eb3
JB
6886 && (i.tm.opcode_modifier.jump == JUMP_ABSOLUTE
6887 || i.tm.opcode_modifier.jump == JUMP_BYTE
6888 || i.tm.opcode_modifier.jump == JUMP_INTERSEGMENT
64e74474
AM
6889 || (i.tm.base_opcode == 0x0f01 /* [ls][gi]dt */
6890 && i.tm.extension_opcode <= 3)))
9306ca4a
JB
6891 {
6892 switch (flag_code)
6893 {
6894 case CODE_64BIT:
40fb9820 6895 if (!i.tm.opcode_modifier.no_qsuf)
9306ca4a 6896 {
828c2a25
JB
6897 if (i.tm.opcode_modifier.jump == JUMP_BYTE
6898 || i.tm.opcode_modifier.no_lsuf)
6899 i.suffix = QWORD_MNEM_SUFFIX;
9306ca4a
JB
6900 break;
6901 }
1a0670f3 6902 /* Fall through. */
9306ca4a 6903 case CODE_32BIT:
40fb9820 6904 if (!i.tm.opcode_modifier.no_lsuf)
9306ca4a
JB
6905 i.suffix = LONG_MNEM_SUFFIX;
6906 break;
6907 case CODE_16BIT:
40fb9820 6908 if (!i.tm.opcode_modifier.no_wsuf)
9306ca4a
JB
6909 i.suffix = WORD_MNEM_SUFFIX;
6910 break;
6911 }
6912 }
252b5132 6913
c006a730 6914 if (!i.suffix
3cd7f3e3 6915 && (i.tm.opcode_modifier.mnemonicsize != DEFAULTSIZE
873494c8
JB
6916 /* Also cover lret/retf/iret in 64-bit mode. */
6917 || (flag_code == CODE_64BIT
6918 && !i.tm.opcode_modifier.no_lsuf
6919 && !i.tm.opcode_modifier.no_qsuf))
3cd7f3e3 6920 && i.tm.opcode_modifier.mnemonicsize != IGNORESIZE
8bbb3ad8
JB
6921 /* Explicit sizing prefixes are assumed to disambiguate insns. */
6922 && !i.prefix[DATA_PREFIX] && !(i.prefix[REX_PREFIX] & REX_W)
62b3f548
JB
6923 /* Accept FLDENV et al without suffix. */
6924 && (i.tm.opcode_modifier.no_ssuf || i.tm.opcode_modifier.floatmf))
29b0f896 6925 {
6c0946d0 6926 unsigned int suffixes, evex = 0;
c006a730
JB
6927
6928 suffixes = !i.tm.opcode_modifier.no_bsuf;
6929 if (!i.tm.opcode_modifier.no_wsuf)
6930 suffixes |= 1 << 1;
6931 if (!i.tm.opcode_modifier.no_lsuf)
6932 suffixes |= 1 << 2;
6933 if (!i.tm.opcode_modifier.no_ldsuf)
6934 suffixes |= 1 << 3;
6935 if (!i.tm.opcode_modifier.no_ssuf)
6936 suffixes |= 1 << 4;
6937 if (flag_code == CODE_64BIT && !i.tm.opcode_modifier.no_qsuf)
6938 suffixes |= 1 << 5;
6939
6c0946d0
JB
6940 /* For [XYZ]MMWORD operands inspect operand sizes. While generally
6941 also suitable for AT&T syntax mode, it was requested that this be
6942 restricted to just Intel syntax. */
b9915cbc 6943 if (intel_syntax && is_any_vex_encoding (&i.tm) && !i.broadcast)
6c0946d0 6944 {
b9915cbc 6945 unsigned int op;
6c0946d0 6946
b9915cbc 6947 for (op = 0; op < i.tm.operands; ++op)
6c0946d0 6948 {
b9915cbc
JB
6949 if (is_evex_encoding (&i.tm)
6950 && !cpu_arch_flags.bitfield.cpuavx512vl)
6c0946d0 6951 {
b9915cbc
JB
6952 if (i.tm.operand_types[op].bitfield.ymmword)
6953 i.tm.operand_types[op].bitfield.xmmword = 0;
6954 if (i.tm.operand_types[op].bitfield.zmmword)
6955 i.tm.operand_types[op].bitfield.ymmword = 0;
6956 if (!i.tm.opcode_modifier.evex
6957 || i.tm.opcode_modifier.evex == EVEXDYN)
6958 i.tm.opcode_modifier.evex = EVEX512;
6959 }
6c0946d0 6960
b9915cbc
JB
6961 if (i.tm.operand_types[op].bitfield.xmmword
6962 + i.tm.operand_types[op].bitfield.ymmword
6963 + i.tm.operand_types[op].bitfield.zmmword < 2)
6964 continue;
6c0946d0 6965
b9915cbc
JB
6966 /* Any properly sized operand disambiguates the insn. */
6967 if (i.types[op].bitfield.xmmword
6968 || i.types[op].bitfield.ymmword
6969 || i.types[op].bitfield.zmmword)
6970 {
6971 suffixes &= ~(7 << 6);
6972 evex = 0;
6973 break;
6974 }
6c0946d0 6975
b9915cbc
JB
6976 if ((i.flags[op] & Operand_Mem)
6977 && i.tm.operand_types[op].bitfield.unspecified)
6978 {
6979 if (i.tm.operand_types[op].bitfield.xmmword)
6980 suffixes |= 1 << 6;
6981 if (i.tm.operand_types[op].bitfield.ymmword)
6982 suffixes |= 1 << 7;
6983 if (i.tm.operand_types[op].bitfield.zmmword)
6984 suffixes |= 1 << 8;
6985 if (is_evex_encoding (&i.tm))
6986 evex = EVEX512;
6c0946d0
JB
6987 }
6988 }
6989 }
6990
6991 /* Are multiple suffixes / operand sizes allowed? */
c006a730 6992 if (suffixes & (suffixes - 1))
9306ca4a 6993 {
873494c8 6994 if (intel_syntax
3cd7f3e3 6995 && (i.tm.opcode_modifier.mnemonicsize != DEFAULTSIZE
873494c8 6996 || operand_check == check_error))
9306ca4a 6997 {
c006a730 6998 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
9306ca4a
JB
6999 return 0;
7000 }
c006a730 7001 if (operand_check == check_error)
9306ca4a 7002 {
c006a730
JB
7003 as_bad (_("no instruction mnemonic suffix given and "
7004 "no register operands; can't size `%s'"), i.tm.name);
9306ca4a
JB
7005 return 0;
7006 }
c006a730 7007 if (operand_check == check_warning)
873494c8
JB
7008 as_warn (_("%s; using default for `%s'"),
7009 intel_syntax
7010 ? _("ambiguous operand size")
7011 : _("no instruction mnemonic suffix given and "
7012 "no register operands"),
7013 i.tm.name);
c006a730
JB
7014
7015 if (i.tm.opcode_modifier.floatmf)
7016 i.suffix = SHORT_MNEM_SUFFIX;
65fca059
JB
7017 else if ((i.tm.base_opcode | 8) == 0xfbe
7018 || (i.tm.base_opcode == 0x63
7019 && i.tm.cpu_flags.bitfield.cpu64))
7020 /* handled below */;
6c0946d0
JB
7021 else if (evex)
7022 i.tm.opcode_modifier.evex = evex;
c006a730
JB
7023 else if (flag_code == CODE_16BIT)
7024 i.suffix = WORD_MNEM_SUFFIX;
1a035124 7025 else if (!i.tm.opcode_modifier.no_lsuf)
c006a730 7026 i.suffix = LONG_MNEM_SUFFIX;
1a035124
JB
7027 else
7028 i.suffix = QWORD_MNEM_SUFFIX;
9306ca4a 7029 }
29b0f896 7030 }
252b5132 7031
65fca059
JB
7032 if ((i.tm.base_opcode | 8) == 0xfbe
7033 || (i.tm.base_opcode == 0x63 && i.tm.cpu_flags.bitfield.cpu64))
7034 {
7035 /* In Intel syntax, movsx/movzx must have a "suffix" (checked above).
7036 In AT&T syntax, if there is no suffix (warned about above), the default
7037 will be byte extension. */
7038 if (i.tm.opcode_modifier.w && i.suffix && i.suffix != BYTE_MNEM_SUFFIX)
7039 i.tm.base_opcode |= 1;
7040
7041 /* For further processing, the suffix should represent the destination
7042 (register). This is already the case when one was used with
7043 mov[sz][bw]*, but we need to replace it for mov[sz]x, or if there was
7044 no suffix to begin with. */
7045 if (i.tm.opcode_modifier.w || i.tm.base_opcode == 0x63 || !i.suffix)
7046 {
7047 if (i.types[1].bitfield.word)
7048 i.suffix = WORD_MNEM_SUFFIX;
7049 else if (i.types[1].bitfield.qword)
7050 i.suffix = QWORD_MNEM_SUFFIX;
7051 else
7052 i.suffix = LONG_MNEM_SUFFIX;
7053
7054 i.tm.opcode_modifier.w = 0;
7055 }
7056 }
7057
50128d0c
JB
7058 if (!i.tm.opcode_modifier.modrm && i.reg_operands && i.tm.operands < 3)
7059 i.short_form = (i.tm.operand_types[0].bitfield.class == Reg)
7060 != (i.tm.operand_types[1].bitfield.class == Reg);
7061
d2224064
JB
7062 /* Change the opcode based on the operand size given by i.suffix. */
7063 switch (i.suffix)
29b0f896 7064 {
d2224064
JB
7065 /* Size floating point instruction. */
7066 case LONG_MNEM_SUFFIX:
7067 if (i.tm.opcode_modifier.floatmf)
7068 {
7069 i.tm.base_opcode ^= 4;
7070 break;
7071 }
7072 /* fall through */
7073 case WORD_MNEM_SUFFIX:
7074 case QWORD_MNEM_SUFFIX:
29b0f896 7075 /* It's not a byte, select word/dword operation. */
40fb9820 7076 if (i.tm.opcode_modifier.w)
29b0f896 7077 {
50128d0c 7078 if (i.short_form)
29b0f896
AM
7079 i.tm.base_opcode |= 8;
7080 else
7081 i.tm.base_opcode |= 1;
7082 }
d2224064
JB
7083 /* fall through */
7084 case SHORT_MNEM_SUFFIX:
29b0f896
AM
7085 /* Now select between word & dword operations via the operand
7086 size prefix, except for instructions that will ignore this
7087 prefix anyway. */
c8f8eebc 7088 if (i.suffix != QWORD_MNEM_SUFFIX
3cd7f3e3 7089 && i.tm.opcode_modifier.mnemonicsize != IGNORESIZE
c8f8eebc
JB
7090 && !i.tm.opcode_modifier.floatmf
7091 && !is_any_vex_encoding (&i.tm)
7092 && ((i.suffix == LONG_MNEM_SUFFIX) == (flag_code == CODE_16BIT)
7093 || (flag_code == CODE_64BIT
7094 && i.tm.opcode_modifier.jump == JUMP_BYTE)))
24eab124
AM
7095 {
7096 unsigned int prefix = DATA_PREFIX_OPCODE;
543613e9 7097
0cfa3eb3 7098 if (i.tm.opcode_modifier.jump == JUMP_BYTE) /* jcxz, loop */
29b0f896 7099 prefix = ADDR_PREFIX_OPCODE;
252b5132 7100
29b0f896
AM
7101 if (!add_prefix (prefix))
7102 return 0;
24eab124 7103 }
252b5132 7104
29b0f896
AM
7105 /* Set mode64 for an operand. */
7106 if (i.suffix == QWORD_MNEM_SUFFIX
9146926a 7107 && flag_code == CODE_64BIT
d2224064 7108 && !i.tm.opcode_modifier.norex64
4ed21b58 7109 && !i.tm.opcode_modifier.vexw
46e883c5 7110 /* Special case for xchg %rax,%rax. It is NOP and doesn't
d2224064
JB
7111 need rex64. */
7112 && ! (i.operands == 2
7113 && i.tm.base_opcode == 0x90
7114 && i.tm.extension_opcode == None
75e5731b
JB
7115 && i.types[0].bitfield.instance == Accum
7116 && i.types[0].bitfield.qword
7117 && i.types[1].bitfield.instance == Accum
7118 && i.types[1].bitfield.qword))
d2224064 7119 i.rex |= REX_W;
3e73aa7c 7120
d2224064 7121 break;
8bbb3ad8
JB
7122
7123 case 0:
7124 /* Select word/dword/qword operation with explict data sizing prefix
7125 when there are no suitable register operands. */
7126 if (i.tm.opcode_modifier.w
7127 && (i.prefix[DATA_PREFIX] || (i.prefix[REX_PREFIX] & REX_W))
7128 && (!i.reg_operands
7129 || (i.reg_operands == 1
7130 /* ShiftCount */
7131 && (i.tm.operand_types[0].bitfield.instance == RegC
7132 /* InOutPortReg */
7133 || i.tm.operand_types[0].bitfield.instance == RegD
7134 || i.tm.operand_types[1].bitfield.instance == RegD
7135 /* CRC32 */
7136 || i.tm.base_opcode == 0xf20f38f0))))
7137 i.tm.base_opcode |= 1;
7138 break;
29b0f896 7139 }
7ecd2f8b 7140
c8f8eebc 7141 if (i.tm.opcode_modifier.addrprefixopreg)
c0a30a9f 7142 {
c8f8eebc
JB
7143 gas_assert (!i.suffix);
7144 gas_assert (i.reg_operands);
c0a30a9f 7145
c8f8eebc
JB
7146 if (i.tm.operand_types[0].bitfield.instance == Accum
7147 || i.operands == 1)
7148 {
7149 /* The address size override prefix changes the size of the
7150 first operand. */
7151 if (flag_code == CODE_64BIT
7152 && i.op[0].regs->reg_type.bitfield.word)
7153 {
7154 as_bad (_("16-bit addressing unavailable for `%s'"),
7155 i.tm.name);
7156 return 0;
7157 }
7158
7159 if ((flag_code == CODE_32BIT
7160 ? i.op[0].regs->reg_type.bitfield.word
7161 : i.op[0].regs->reg_type.bitfield.dword)
7162 && !add_prefix (ADDR_PREFIX_OPCODE))
7163 return 0;
7164 }
c0a30a9f
L
7165 else
7166 {
c8f8eebc
JB
7167 /* Check invalid register operand when the address size override
7168 prefix changes the size of register operands. */
7169 unsigned int op;
7170 enum { need_word, need_dword, need_qword } need;
7171
7172 if (flag_code == CODE_32BIT)
7173 need = i.prefix[ADDR_PREFIX] ? need_word : need_dword;
7174 else if (i.prefix[ADDR_PREFIX])
c0a30a9f
L
7175 need = need_dword;
7176 else
7177 need = flag_code == CODE_64BIT ? need_qword : need_word;
c0a30a9f 7178
c8f8eebc
JB
7179 for (op = 0; op < i.operands; op++)
7180 {
7181 if (i.types[op].bitfield.class != Reg)
7182 continue;
7183
7184 switch (need)
7185 {
7186 case need_word:
7187 if (i.op[op].regs->reg_type.bitfield.word)
7188 continue;
7189 break;
7190 case need_dword:
7191 if (i.op[op].regs->reg_type.bitfield.dword)
7192 continue;
7193 break;
7194 case need_qword:
7195 if (i.op[op].regs->reg_type.bitfield.qword)
7196 continue;
7197 break;
7198 }
7199
7200 as_bad (_("invalid register operand size for `%s'"),
7201 i.tm.name);
7202 return 0;
7203 }
7204 }
c0a30a9f
L
7205 }
7206
29b0f896
AM
7207 return 1;
7208}
3e73aa7c 7209
29b0f896 7210static int
543613e9 7211check_byte_reg (void)
29b0f896
AM
7212{
7213 int op;
543613e9 7214
29b0f896
AM
7215 for (op = i.operands; --op >= 0;)
7216 {
dc821c5f 7217 /* Skip non-register operands. */
bab6aec1 7218 if (i.types[op].bitfield.class != Reg)
dc821c5f
JB
7219 continue;
7220
29b0f896
AM
7221 /* If this is an eight bit register, it's OK. If it's the 16 or
7222 32 bit version of an eight bit register, we will just use the
7223 low portion, and that's OK too. */
dc821c5f 7224 if (i.types[op].bitfield.byte)
29b0f896
AM
7225 continue;
7226
5a819eb9 7227 /* I/O port address operands are OK too. */
75e5731b
JB
7228 if (i.tm.operand_types[op].bitfield.instance == RegD
7229 && i.tm.operand_types[op].bitfield.word)
5a819eb9
JB
7230 continue;
7231
9706160a
JB
7232 /* crc32 only wants its source operand checked here. */
7233 if (i.tm.base_opcode == 0xf20f38f0 && op)
9344ff29
L
7234 continue;
7235
29b0f896 7236 /* Any other register is bad. */
73c76375
JB
7237 as_bad (_("`%s%s' not allowed with `%s%c'"),
7238 register_prefix, i.op[op].regs->reg_name,
7239 i.tm.name, i.suffix);
7240 return 0;
29b0f896
AM
7241 }
7242 return 1;
7243}
7244
7245static int
e3bb37b5 7246check_long_reg (void)
29b0f896
AM
7247{
7248 int op;
7249
7250 for (op = i.operands; --op >= 0;)
dc821c5f 7251 /* Skip non-register operands. */
bab6aec1 7252 if (i.types[op].bitfield.class != Reg)
dc821c5f 7253 continue;
29b0f896
AM
7254 /* Reject eight bit registers, except where the template requires
7255 them. (eg. movzb) */
dc821c5f 7256 else if (i.types[op].bitfield.byte
bab6aec1 7257 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7258 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
7259 && (i.tm.operand_types[op].bitfield.word
7260 || i.tm.operand_types[op].bitfield.dword))
29b0f896 7261 {
a540244d
L
7262 as_bad (_("`%s%s' not allowed with `%s%c'"),
7263 register_prefix,
29b0f896
AM
7264 i.op[op].regs->reg_name,
7265 i.tm.name,
7266 i.suffix);
7267 return 0;
7268 }
be4c5e58
L
7269 /* Error if the e prefix on a general reg is missing. */
7270 else if (i.types[op].bitfield.word
bab6aec1 7271 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7272 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7273 && i.tm.operand_types[op].bitfield.dword)
29b0f896 7274 {
be4c5e58
L
7275 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
7276 register_prefix, i.op[op].regs->reg_name,
7277 i.suffix);
7278 return 0;
252b5132 7279 }
e4630f71 7280 /* Warn if the r prefix on a general reg is present. */
dc821c5f 7281 else if (i.types[op].bitfield.qword
bab6aec1 7282 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7283 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7284 && i.tm.operand_types[op].bitfield.dword)
252b5132 7285 {
34828aad 7286 if (intel_syntax
65fca059 7287 && i.tm.opcode_modifier.toqword
3528c362 7288 && i.types[0].bitfield.class != RegSIMD)
34828aad 7289 {
ca61edf2 7290 /* Convert to QWORD. We want REX byte. */
34828aad
L
7291 i.suffix = QWORD_MNEM_SUFFIX;
7292 }
7293 else
7294 {
2b5d6a91 7295 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
7296 register_prefix, i.op[op].regs->reg_name,
7297 i.suffix);
7298 return 0;
7299 }
29b0f896
AM
7300 }
7301 return 1;
7302}
252b5132 7303
29b0f896 7304static int
e3bb37b5 7305check_qword_reg (void)
29b0f896
AM
7306{
7307 int op;
252b5132 7308
29b0f896 7309 for (op = i.operands; --op >= 0; )
dc821c5f 7310 /* Skip non-register operands. */
bab6aec1 7311 if (i.types[op].bitfield.class != Reg)
dc821c5f 7312 continue;
29b0f896
AM
7313 /* Reject eight bit registers, except where the template requires
7314 them. (eg. movzb) */
dc821c5f 7315 else if (i.types[op].bitfield.byte
bab6aec1 7316 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7317 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
7318 && (i.tm.operand_types[op].bitfield.word
7319 || i.tm.operand_types[op].bitfield.dword))
29b0f896 7320 {
a540244d
L
7321 as_bad (_("`%s%s' not allowed with `%s%c'"),
7322 register_prefix,
29b0f896
AM
7323 i.op[op].regs->reg_name,
7324 i.tm.name,
7325 i.suffix);
7326 return 0;
7327 }
e4630f71 7328 /* Warn if the r prefix on a general reg is missing. */
dc821c5f
JB
7329 else if ((i.types[op].bitfield.word
7330 || i.types[op].bitfield.dword)
bab6aec1 7331 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7332 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7333 && i.tm.operand_types[op].bitfield.qword)
29b0f896
AM
7334 {
7335 /* Prohibit these changes in the 64bit mode, since the
7336 lowering is more complicated. */
34828aad 7337 if (intel_syntax
ca61edf2 7338 && i.tm.opcode_modifier.todword
3528c362 7339 && i.types[0].bitfield.class != RegSIMD)
34828aad 7340 {
ca61edf2 7341 /* Convert to DWORD. We don't want REX byte. */
34828aad
L
7342 i.suffix = LONG_MNEM_SUFFIX;
7343 }
7344 else
7345 {
2b5d6a91 7346 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
7347 register_prefix, i.op[op].regs->reg_name,
7348 i.suffix);
7349 return 0;
7350 }
252b5132 7351 }
29b0f896
AM
7352 return 1;
7353}
252b5132 7354
29b0f896 7355static int
e3bb37b5 7356check_word_reg (void)
29b0f896
AM
7357{
7358 int op;
7359 for (op = i.operands; --op >= 0;)
dc821c5f 7360 /* Skip non-register operands. */
bab6aec1 7361 if (i.types[op].bitfield.class != Reg)
dc821c5f 7362 continue;
29b0f896
AM
7363 /* Reject eight bit registers, except where the template requires
7364 them. (eg. movzb) */
dc821c5f 7365 else if (i.types[op].bitfield.byte
bab6aec1 7366 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7367 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
7368 && (i.tm.operand_types[op].bitfield.word
7369 || i.tm.operand_types[op].bitfield.dword))
29b0f896 7370 {
a540244d
L
7371 as_bad (_("`%s%s' not allowed with `%s%c'"),
7372 register_prefix,
29b0f896
AM
7373 i.op[op].regs->reg_name,
7374 i.tm.name,
7375 i.suffix);
7376 return 0;
7377 }
9706160a
JB
7378 /* Error if the e or r prefix on a general reg is present. */
7379 else if ((i.types[op].bitfield.dword
dc821c5f 7380 || i.types[op].bitfield.qword)
bab6aec1 7381 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7382 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7383 && i.tm.operand_types[op].bitfield.word)
252b5132 7384 {
9706160a
JB
7385 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
7386 register_prefix, i.op[op].regs->reg_name,
7387 i.suffix);
7388 return 0;
29b0f896
AM
7389 }
7390 return 1;
7391}
252b5132 7392
29b0f896 7393static int
40fb9820 7394update_imm (unsigned int j)
29b0f896 7395{
bc0844ae 7396 i386_operand_type overlap = i.types[j];
40fb9820
L
7397 if ((overlap.bitfield.imm8
7398 || overlap.bitfield.imm8s
7399 || overlap.bitfield.imm16
7400 || overlap.bitfield.imm32
7401 || overlap.bitfield.imm32s
7402 || overlap.bitfield.imm64)
0dfbf9d7
L
7403 && !operand_type_equal (&overlap, &imm8)
7404 && !operand_type_equal (&overlap, &imm8s)
7405 && !operand_type_equal (&overlap, &imm16)
7406 && !operand_type_equal (&overlap, &imm32)
7407 && !operand_type_equal (&overlap, &imm32s)
7408 && !operand_type_equal (&overlap, &imm64))
29b0f896
AM
7409 {
7410 if (i.suffix)
7411 {
40fb9820
L
7412 i386_operand_type temp;
7413
0dfbf9d7 7414 operand_type_set (&temp, 0);
7ab9ffdd 7415 if (i.suffix == BYTE_MNEM_SUFFIX)
40fb9820
L
7416 {
7417 temp.bitfield.imm8 = overlap.bitfield.imm8;
7418 temp.bitfield.imm8s = overlap.bitfield.imm8s;
7419 }
7420 else if (i.suffix == WORD_MNEM_SUFFIX)
7421 temp.bitfield.imm16 = overlap.bitfield.imm16;
7422 else if (i.suffix == QWORD_MNEM_SUFFIX)
7423 {
7424 temp.bitfield.imm64 = overlap.bitfield.imm64;
7425 temp.bitfield.imm32s = overlap.bitfield.imm32s;
7426 }
7427 else
7428 temp.bitfield.imm32 = overlap.bitfield.imm32;
7429 overlap = temp;
29b0f896 7430 }
0dfbf9d7
L
7431 else if (operand_type_equal (&overlap, &imm16_32_32s)
7432 || operand_type_equal (&overlap, &imm16_32)
7433 || operand_type_equal (&overlap, &imm16_32s))
29b0f896 7434 {
40fb9820 7435 if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
65da13b5 7436 overlap = imm16;
40fb9820 7437 else
65da13b5 7438 overlap = imm32s;
29b0f896 7439 }
8bbb3ad8
JB
7440 else if (i.prefix[REX_PREFIX] & REX_W)
7441 overlap = operand_type_and (overlap, imm32s);
7442 else if (i.prefix[DATA_PREFIX])
7443 overlap = operand_type_and (overlap,
7444 flag_code != CODE_16BIT ? imm16 : imm32);
0dfbf9d7
L
7445 if (!operand_type_equal (&overlap, &imm8)
7446 && !operand_type_equal (&overlap, &imm8s)
7447 && !operand_type_equal (&overlap, &imm16)
7448 && !operand_type_equal (&overlap, &imm32)
7449 && !operand_type_equal (&overlap, &imm32s)
7450 && !operand_type_equal (&overlap, &imm64))
29b0f896 7451 {
4eed87de
AM
7452 as_bad (_("no instruction mnemonic suffix given; "
7453 "can't determine immediate size"));
29b0f896
AM
7454 return 0;
7455 }
7456 }
40fb9820 7457 i.types[j] = overlap;
29b0f896 7458
40fb9820
L
7459 return 1;
7460}
7461
7462static int
7463finalize_imm (void)
7464{
bc0844ae 7465 unsigned int j, n;
29b0f896 7466
bc0844ae
L
7467 /* Update the first 2 immediate operands. */
7468 n = i.operands > 2 ? 2 : i.operands;
7469 if (n)
7470 {
7471 for (j = 0; j < n; j++)
7472 if (update_imm (j) == 0)
7473 return 0;
40fb9820 7474
bc0844ae
L
7475 /* The 3rd operand can't be immediate operand. */
7476 gas_assert (operand_type_check (i.types[2], imm) == 0);
7477 }
29b0f896
AM
7478
7479 return 1;
7480}
7481
7482static int
e3bb37b5 7483process_operands (void)
29b0f896
AM
7484{
7485 /* Default segment register this instruction will use for memory
7486 accesses. 0 means unknown. This is only for optimizing out
7487 unnecessary segment overrides. */
7488 const seg_entry *default_seg = 0;
7489
a5aeccd9
JB
7490 if (i.tm.opcode_modifier.sse2avx)
7491 {
7492 /* Legacy encoded insns allow explicit REX prefixes, so these prefixes
7493 need converting. */
7494 i.rex |= i.prefix[REX_PREFIX] & (REX_W | REX_R | REX_X | REX_B);
7495 i.prefix[REX_PREFIX] = 0;
7496 i.rex_encoding = 0;
7497 }
c423d21a
JB
7498 /* ImmExt should be processed after SSE2AVX. */
7499 else if (i.tm.opcode_modifier.immext)
7500 process_immext ();
a5aeccd9 7501
2426c15f 7502 if (i.tm.opcode_modifier.sse2avx && i.tm.opcode_modifier.vexvvvv)
29b0f896 7503 {
91d6fa6a
NC
7504 unsigned int dupl = i.operands;
7505 unsigned int dest = dupl - 1;
9fcfb3d7
L
7506 unsigned int j;
7507
c0f3af97 7508 /* The destination must be an xmm register. */
9c2799c2 7509 gas_assert (i.reg_operands
91d6fa6a 7510 && MAX_OPERANDS > dupl
7ab9ffdd 7511 && operand_type_equal (&i.types[dest], &regxmm));
c0f3af97 7512
75e5731b 7513 if (i.tm.operand_types[0].bitfield.instance == Accum
1b54b8d7 7514 && i.tm.operand_types[0].bitfield.xmmword)
e2ec9d29 7515 {
8cd7925b 7516 if (i.tm.opcode_modifier.vexsources == VEX3SOURCES)
c0f3af97
L
7517 {
7518 /* Keep xmm0 for instructions with VEX prefix and 3
7519 sources. */
75e5731b 7520 i.tm.operand_types[0].bitfield.instance = InstanceNone;
3528c362 7521 i.tm.operand_types[0].bitfield.class = RegSIMD;
c0f3af97
L
7522 goto duplicate;
7523 }
e2ec9d29 7524 else
c0f3af97
L
7525 {
7526 /* We remove the first xmm0 and keep the number of
7527 operands unchanged, which in fact duplicates the
7528 destination. */
7529 for (j = 1; j < i.operands; j++)
7530 {
7531 i.op[j - 1] = i.op[j];
7532 i.types[j - 1] = i.types[j];
7533 i.tm.operand_types[j - 1] = i.tm.operand_types[j];
8dc0818e 7534 i.flags[j - 1] = i.flags[j];
c0f3af97
L
7535 }
7536 }
7537 }
7538 else if (i.tm.opcode_modifier.implicit1stxmm0)
7ab9ffdd 7539 {
91d6fa6a 7540 gas_assert ((MAX_OPERANDS - 1) > dupl
8cd7925b
L
7541 && (i.tm.opcode_modifier.vexsources
7542 == VEX3SOURCES));
c0f3af97
L
7543
7544 /* Add the implicit xmm0 for instructions with VEX prefix
7545 and 3 sources. */
7546 for (j = i.operands; j > 0; j--)
7547 {
7548 i.op[j] = i.op[j - 1];
7549 i.types[j] = i.types[j - 1];
7550 i.tm.operand_types[j] = i.tm.operand_types[j - 1];
8dc0818e 7551 i.flags[j] = i.flags[j - 1];
c0f3af97
L
7552 }
7553 i.op[0].regs
629310ab 7554 = (const reg_entry *) str_hash_find (reg_hash, "xmm0");
7ab9ffdd 7555 i.types[0] = regxmm;
c0f3af97
L
7556 i.tm.operand_types[0] = regxmm;
7557
7558 i.operands += 2;
7559 i.reg_operands += 2;
7560 i.tm.operands += 2;
7561
91d6fa6a 7562 dupl++;
c0f3af97 7563 dest++;
91d6fa6a
NC
7564 i.op[dupl] = i.op[dest];
7565 i.types[dupl] = i.types[dest];
7566 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
8dc0818e 7567 i.flags[dupl] = i.flags[dest];
e2ec9d29 7568 }
c0f3af97
L
7569 else
7570 {
dc1e8a47 7571 duplicate:
c0f3af97
L
7572 i.operands++;
7573 i.reg_operands++;
7574 i.tm.operands++;
7575
91d6fa6a
NC
7576 i.op[dupl] = i.op[dest];
7577 i.types[dupl] = i.types[dest];
7578 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
8dc0818e 7579 i.flags[dupl] = i.flags[dest];
c0f3af97
L
7580 }
7581
7582 if (i.tm.opcode_modifier.immext)
7583 process_immext ();
7584 }
75e5731b 7585 else if (i.tm.operand_types[0].bitfield.instance == Accum
1b54b8d7 7586 && i.tm.operand_types[0].bitfield.xmmword)
c0f3af97
L
7587 {
7588 unsigned int j;
7589
9fcfb3d7
L
7590 for (j = 1; j < i.operands; j++)
7591 {
7592 i.op[j - 1] = i.op[j];
7593 i.types[j - 1] = i.types[j];
7594
7595 /* We need to adjust fields in i.tm since they are used by
7596 build_modrm_byte. */
7597 i.tm.operand_types [j - 1] = i.tm.operand_types [j];
8dc0818e
JB
7598
7599 i.flags[j - 1] = i.flags[j];
9fcfb3d7
L
7600 }
7601
e2ec9d29
L
7602 i.operands--;
7603 i.reg_operands--;
e2ec9d29
L
7604 i.tm.operands--;
7605 }
920d2ddc
IT
7606 else if (i.tm.opcode_modifier.implicitquadgroup)
7607 {
a477a8c4
JB
7608 unsigned int regnum, first_reg_in_group, last_reg_in_group;
7609
920d2ddc 7610 /* The second operand must be {x,y,z}mmN, where N is a multiple of 4. */
3528c362 7611 gas_assert (i.operands >= 2 && i.types[1].bitfield.class == RegSIMD);
a477a8c4
JB
7612 regnum = register_number (i.op[1].regs);
7613 first_reg_in_group = regnum & ~3;
7614 last_reg_in_group = first_reg_in_group + 3;
7615 if (regnum != first_reg_in_group)
7616 as_warn (_("source register `%s%s' implicitly denotes"
7617 " `%s%.3s%u' to `%s%.3s%u' source group in `%s'"),
7618 register_prefix, i.op[1].regs->reg_name,
7619 register_prefix, i.op[1].regs->reg_name, first_reg_in_group,
7620 register_prefix, i.op[1].regs->reg_name, last_reg_in_group,
7621 i.tm.name);
7622 }
e2ec9d29
L
7623 else if (i.tm.opcode_modifier.regkludge)
7624 {
7625 /* The imul $imm, %reg instruction is converted into
7626 imul $imm, %reg, %reg, and the clr %reg instruction
7627 is converted into xor %reg, %reg. */
7628
7629 unsigned int first_reg_op;
7630
7631 if (operand_type_check (i.types[0], reg))
7632 first_reg_op = 0;
7633 else
7634 first_reg_op = 1;
7635 /* Pretend we saw the extra register operand. */
9c2799c2 7636 gas_assert (i.reg_operands == 1
7ab9ffdd 7637 && i.op[first_reg_op + 1].regs == 0);
e2ec9d29
L
7638 i.op[first_reg_op + 1].regs = i.op[first_reg_op].regs;
7639 i.types[first_reg_op + 1] = i.types[first_reg_op];
7640 i.operands++;
7641 i.reg_operands++;
29b0f896
AM
7642 }
7643
85b80b0f 7644 if (i.tm.opcode_modifier.modrm)
29b0f896
AM
7645 {
7646 /* The opcode is completed (modulo i.tm.extension_opcode which
52271982
AM
7647 must be put into the modrm byte). Now, we make the modrm and
7648 index base bytes based on all the info we've collected. */
29b0f896
AM
7649
7650 default_seg = build_modrm_byte ();
7651 }
00cee14f 7652 else if (i.types[0].bitfield.class == SReg)
85b80b0f
JB
7653 {
7654 if (flag_code != CODE_64BIT
7655 ? i.tm.base_opcode == POP_SEG_SHORT
7656 && i.op[0].regs->reg_num == 1
7657 : (i.tm.base_opcode | 1) == POP_SEG386_SHORT
7658 && i.op[0].regs->reg_num < 4)
7659 {
7660 as_bad (_("you can't `%s %s%s'"),
7661 i.tm.name, register_prefix, i.op[0].regs->reg_name);
7662 return 0;
7663 }
7664 if ( i.op[0].regs->reg_num > 3 && i.tm.opcode_length == 1 )
7665 {
7666 i.tm.base_opcode ^= POP_SEG_SHORT ^ POP_SEG386_SHORT;
7667 i.tm.opcode_length = 2;
7668 }
7669 i.tm.base_opcode |= (i.op[0].regs->reg_num << 3);
7670 }
8a2ed489 7671 else if ((i.tm.base_opcode & ~0x3) == MOV_AX_DISP32)
29b0f896
AM
7672 {
7673 default_seg = &ds;
7674 }
40fb9820 7675 else if (i.tm.opcode_modifier.isstring)
29b0f896
AM
7676 {
7677 /* For the string instructions that allow a segment override
7678 on one of their operands, the default segment is ds. */
7679 default_seg = &ds;
7680 }
50128d0c 7681 else if (i.short_form)
85b80b0f
JB
7682 {
7683 /* The register or float register operand is in operand
7684 0 or 1. */
bab6aec1 7685 unsigned int op = i.tm.operand_types[0].bitfield.class != Reg;
85b80b0f
JB
7686
7687 /* Register goes in low 3 bits of opcode. */
7688 i.tm.base_opcode |= i.op[op].regs->reg_num;
7689 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7690 i.rex |= REX_B;
7691 if (!quiet_warnings && i.tm.opcode_modifier.ugh)
7692 {
7693 /* Warn about some common errors, but press on regardless.
7694 The first case can be generated by gcc (<= 2.8.1). */
7695 if (i.operands == 2)
7696 {
7697 /* Reversed arguments on faddp, fsubp, etc. */
7698 as_warn (_("translating to `%s %s%s,%s%s'"), i.tm.name,
7699 register_prefix, i.op[!intel_syntax].regs->reg_name,
7700 register_prefix, i.op[intel_syntax].regs->reg_name);
7701 }
7702 else
7703 {
7704 /* Extraneous `l' suffix on fp insn. */
7705 as_warn (_("translating to `%s %s%s'"), i.tm.name,
7706 register_prefix, i.op[0].regs->reg_name);
7707 }
7708 }
7709 }
29b0f896 7710
514a8bb0 7711 if ((i.seg[0] || i.prefix[SEG_PREFIX])
514a8bb0
JB
7712 && i.tm.base_opcode == 0x8d /* lea */
7713 && !is_any_vex_encoding(&i.tm))
92334ad2
JB
7714 {
7715 if (!quiet_warnings)
7716 as_warn (_("segment override on `%s' is ineffectual"), i.tm.name);
7717 if (optimize)
7718 {
7719 i.seg[0] = NULL;
7720 i.prefix[SEG_PREFIX] = 0;
7721 }
7722 }
52271982
AM
7723
7724 /* If a segment was explicitly specified, and the specified segment
b6773884
JB
7725 is neither the default nor the one already recorded from a prefix,
7726 use an opcode prefix to select it. If we never figured out what
7727 the default segment is, then default_seg will be zero at this
7728 point, and the specified segment prefix will always be used. */
7729 if (i.seg[0]
7730 && i.seg[0] != default_seg
7731 && i.seg[0]->seg_prefix != i.prefix[SEG_PREFIX])
29b0f896
AM
7732 {
7733 if (!add_prefix (i.seg[0]->seg_prefix))
7734 return 0;
7735 }
7736 return 1;
7737}
7738
a5aeccd9
JB
7739static INLINE void set_rex_vrex (const reg_entry *r, unsigned int rex_bit,
7740 bfd_boolean do_sse2avx)
7741{
7742 if (r->reg_flags & RegRex)
7743 {
7744 if (i.rex & rex_bit)
7745 as_bad (_("same type of prefix used twice"));
7746 i.rex |= rex_bit;
7747 }
7748 else if (do_sse2avx && (i.rex & rex_bit) && i.vex.register_specifier)
7749 {
7750 gas_assert (i.vex.register_specifier == r);
7751 i.vex.register_specifier += 8;
7752 }
7753
7754 if (r->reg_flags & RegVRex)
7755 i.vrex |= rex_bit;
7756}
7757
29b0f896 7758static const seg_entry *
e3bb37b5 7759build_modrm_byte (void)
29b0f896
AM
7760{
7761 const seg_entry *default_seg = 0;
c0f3af97 7762 unsigned int source, dest;
8cd7925b 7763 int vex_3_sources;
c0f3af97 7764
8cd7925b 7765 vex_3_sources = i.tm.opcode_modifier.vexsources == VEX3SOURCES;
c0f3af97
L
7766 if (vex_3_sources)
7767 {
91d6fa6a 7768 unsigned int nds, reg_slot;
4c2c6516 7769 expressionS *exp;
c0f3af97 7770
6b8d3588 7771 dest = i.operands - 1;
c0f3af97 7772 nds = dest - 1;
922d8de8 7773
a683cc34 7774 /* There are 2 kinds of instructions:
bed3d976 7775 1. 5 operands: 4 register operands or 3 register operands
9d3bf266 7776 plus 1 memory operand plus one Imm4 operand, VexXDS, and
bed3d976 7777 VexW0 or VexW1. The destination must be either XMM, YMM or
43234a1e 7778 ZMM register.
bed3d976 7779 2. 4 operands: 4 register operands or 3 register operands
2f1bada2 7780 plus 1 memory operand, with VexXDS. */
922d8de8 7781 gas_assert ((i.reg_operands == 4
bed3d976
JB
7782 || (i.reg_operands == 3 && i.mem_operands == 1))
7783 && i.tm.opcode_modifier.vexvvvv == VEXXDS
dcd7e323 7784 && i.tm.opcode_modifier.vexw
3528c362 7785 && i.tm.operand_types[dest].bitfield.class == RegSIMD);
a683cc34 7786
48db9223
JB
7787 /* If VexW1 is set, the first non-immediate operand is the source and
7788 the second non-immediate one is encoded in the immediate operand. */
7789 if (i.tm.opcode_modifier.vexw == VEXW1)
7790 {
7791 source = i.imm_operands;
7792 reg_slot = i.imm_operands + 1;
7793 }
7794 else
7795 {
7796 source = i.imm_operands + 1;
7797 reg_slot = i.imm_operands;
7798 }
7799
a683cc34 7800 if (i.imm_operands == 0)
bed3d976
JB
7801 {
7802 /* When there is no immediate operand, generate an 8bit
7803 immediate operand to encode the first operand. */
7804 exp = &im_expressions[i.imm_operands++];
7805 i.op[i.operands].imms = exp;
7806 i.types[i.operands] = imm8;
7807 i.operands++;
7808
3528c362 7809 gas_assert (i.tm.operand_types[reg_slot].bitfield.class == RegSIMD);
bed3d976
JB
7810 exp->X_op = O_constant;
7811 exp->X_add_number = register_number (i.op[reg_slot].regs) << 4;
43234a1e
L
7812 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
7813 }
922d8de8 7814 else
bed3d976 7815 {
9d3bf266
JB
7816 gas_assert (i.imm_operands == 1);
7817 gas_assert (fits_in_imm4 (i.op[0].imms->X_add_number));
7818 gas_assert (!i.tm.opcode_modifier.immext);
a683cc34 7819
9d3bf266
JB
7820 /* Turn on Imm8 again so that output_imm will generate it. */
7821 i.types[0].bitfield.imm8 = 1;
bed3d976 7822
3528c362 7823 gas_assert (i.tm.operand_types[reg_slot].bitfield.class == RegSIMD);
9d3bf266 7824 i.op[0].imms->X_add_number
bed3d976 7825 |= register_number (i.op[reg_slot].regs) << 4;
43234a1e 7826 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
bed3d976 7827 }
a683cc34 7828
3528c362 7829 gas_assert (i.tm.operand_types[nds].bitfield.class == RegSIMD);
dae39acc 7830 i.vex.register_specifier = i.op[nds].regs;
c0f3af97
L
7831 }
7832 else
7833 source = dest = 0;
29b0f896
AM
7834
7835 /* i.reg_operands MUST be the number of real register operands;
c0f3af97
L
7836 implicit registers do not count. If there are 3 register
7837 operands, it must be a instruction with VexNDS. For a
7838 instruction with VexNDD, the destination register is encoded
7839 in VEX prefix. If there are 4 register operands, it must be
7840 a instruction with VEX prefix and 3 sources. */
7ab9ffdd
L
7841 if (i.mem_operands == 0
7842 && ((i.reg_operands == 2
2426c15f 7843 && i.tm.opcode_modifier.vexvvvv <= VEXXDS)
7ab9ffdd 7844 || (i.reg_operands == 3
2426c15f 7845 && i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd 7846 || (i.reg_operands == 4 && vex_3_sources)))
29b0f896 7847 {
cab737b9
L
7848 switch (i.operands)
7849 {
7850 case 2:
7851 source = 0;
7852 break;
7853 case 3:
c81128dc
L
7854 /* When there are 3 operands, one of them may be immediate,
7855 which may be the first or the last operand. Otherwise,
c0f3af97
L
7856 the first operand must be shift count register (cl) or it
7857 is an instruction with VexNDS. */
9c2799c2 7858 gas_assert (i.imm_operands == 1
7ab9ffdd 7859 || (i.imm_operands == 0
2426c15f 7860 && (i.tm.opcode_modifier.vexvvvv == VEXXDS
75e5731b
JB
7861 || (i.types[0].bitfield.instance == RegC
7862 && i.types[0].bitfield.byte))));
40fb9820 7863 if (operand_type_check (i.types[0], imm)
75e5731b
JB
7864 || (i.types[0].bitfield.instance == RegC
7865 && i.types[0].bitfield.byte))
40fb9820
L
7866 source = 1;
7867 else
7868 source = 0;
cab737b9
L
7869 break;
7870 case 4:
368d64cc
L
7871 /* When there are 4 operands, the first two must be 8bit
7872 immediate operands. The source operand will be the 3rd
c0f3af97
L
7873 one.
7874
7875 For instructions with VexNDS, if the first operand
7876 an imm8, the source operand is the 2nd one. If the last
7877 operand is imm8, the source operand is the first one. */
9c2799c2 7878 gas_assert ((i.imm_operands == 2
7ab9ffdd
L
7879 && i.types[0].bitfield.imm8
7880 && i.types[1].bitfield.imm8)
2426c15f 7881 || (i.tm.opcode_modifier.vexvvvv == VEXXDS
7ab9ffdd
L
7882 && i.imm_operands == 1
7883 && (i.types[0].bitfield.imm8
43234a1e
L
7884 || i.types[i.operands - 1].bitfield.imm8
7885 || i.rounding)));
9f2670f2
L
7886 if (i.imm_operands == 2)
7887 source = 2;
7888 else
c0f3af97
L
7889 {
7890 if (i.types[0].bitfield.imm8)
7891 source = 1;
7892 else
7893 source = 0;
7894 }
c0f3af97
L
7895 break;
7896 case 5:
e771e7c9 7897 if (is_evex_encoding (&i.tm))
43234a1e
L
7898 {
7899 /* For EVEX instructions, when there are 5 operands, the
7900 first one must be immediate operand. If the second one
7901 is immediate operand, the source operand is the 3th
7902 one. If the last one is immediate operand, the source
7903 operand is the 2nd one. */
7904 gas_assert (i.imm_operands == 2
7905 && i.tm.opcode_modifier.sae
7906 && operand_type_check (i.types[0], imm));
7907 if (operand_type_check (i.types[1], imm))
7908 source = 2;
7909 else if (operand_type_check (i.types[4], imm))
7910 source = 1;
7911 else
7912 abort ();
7913 }
cab737b9
L
7914 break;
7915 default:
7916 abort ();
7917 }
7918
c0f3af97
L
7919 if (!vex_3_sources)
7920 {
7921 dest = source + 1;
7922
43234a1e
L
7923 /* RC/SAE operand could be between DEST and SRC. That happens
7924 when one operand is GPR and the other one is XMM/YMM/ZMM
7925 register. */
7926 if (i.rounding && i.rounding->operand == (int) dest)
7927 dest++;
7928
2426c15f 7929 if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
c0f3af97 7930 {
43234a1e 7931 /* For instructions with VexNDS, the register-only source
c5d0745b 7932 operand must be a 32/64bit integer, XMM, YMM, ZMM, or mask
dfd69174 7933 register. It is encoded in VEX prefix. */
f12dc422
L
7934
7935 i386_operand_type op;
7936 unsigned int vvvv;
7937
c2ecccb3
L
7938 /* Swap two source operands if needed. */
7939 if (i.tm.opcode_modifier.swapsources)
f12dc422
L
7940 {
7941 vvvv = source;
7942 source = dest;
7943 }
7944 else
7945 vvvv = dest;
7946
7947 op = i.tm.operand_types[vvvv];
c0f3af97 7948 if ((dest + 1) >= i.operands
bab6aec1 7949 || ((op.bitfield.class != Reg
dc821c5f 7950 || (!op.bitfield.dword && !op.bitfield.qword))
3528c362 7951 && op.bitfield.class != RegSIMD
43234a1e 7952 && !operand_type_equal (&op, &regmask)))
c0f3af97 7953 abort ();
f12dc422 7954 i.vex.register_specifier = i.op[vvvv].regs;
c0f3af97
L
7955 dest++;
7956 }
7957 }
29b0f896
AM
7958
7959 i.rm.mode = 3;
dfd69174
JB
7960 /* One of the register operands will be encoded in the i.rm.reg
7961 field, the other in the combined i.rm.mode and i.rm.regmem
29b0f896
AM
7962 fields. If no form of this instruction supports a memory
7963 destination operand, then we assume the source operand may
7964 sometimes be a memory operand and so we need to store the
7965 destination in the i.rm.reg field. */
dfd69174 7966 if (!i.tm.opcode_modifier.regmem
40fb9820 7967 && operand_type_check (i.tm.operand_types[dest], anymem) == 0)
29b0f896
AM
7968 {
7969 i.rm.reg = i.op[dest].regs->reg_num;
7970 i.rm.regmem = i.op[source].regs->reg_num;
a5aeccd9
JB
7971 set_rex_vrex (i.op[dest].regs, REX_R, i.tm.opcode_modifier.sse2avx);
7972 set_rex_vrex (i.op[source].regs, REX_B, FALSE);
29b0f896
AM
7973 }
7974 else
7975 {
7976 i.rm.reg = i.op[source].regs->reg_num;
7977 i.rm.regmem = i.op[dest].regs->reg_num;
a5aeccd9
JB
7978 set_rex_vrex (i.op[dest].regs, REX_B, i.tm.opcode_modifier.sse2avx);
7979 set_rex_vrex (i.op[source].regs, REX_R, FALSE);
29b0f896 7980 }
e0c7f900 7981 if (flag_code != CODE_64BIT && (i.rex & REX_R))
c4a530c5 7982 {
4a5c67ed 7983 if (i.types[!i.tm.opcode_modifier.regmem].bitfield.class != RegCR)
c4a530c5 7984 abort ();
e0c7f900 7985 i.rex &= ~REX_R;
c4a530c5
JB
7986 add_prefix (LOCK_PREFIX_OPCODE);
7987 }
29b0f896
AM
7988 }
7989 else
7990 { /* If it's not 2 reg operands... */
c0f3af97
L
7991 unsigned int mem;
7992
29b0f896
AM
7993 if (i.mem_operands)
7994 {
7995 unsigned int fake_zero_displacement = 0;
99018f42 7996 unsigned int op;
4eed87de 7997
7ab9ffdd 7998 for (op = 0; op < i.operands; op++)
8dc0818e 7999 if (i.flags[op] & Operand_Mem)
7ab9ffdd 8000 break;
7ab9ffdd 8001 gas_assert (op < i.operands);
29b0f896 8002
63112cd6 8003 if (i.tm.opcode_modifier.sib)
6c30d220 8004 {
260cd341
LC
8005 /* The index register of VSIB shouldn't be RegIZ. */
8006 if (i.tm.opcode_modifier.sib != SIBMEM
8007 && i.index_reg->reg_num == RegIZ)
6c30d220
L
8008 abort ();
8009
8010 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
8011 if (!i.base_reg)
8012 {
8013 i.sib.base = NO_BASE_REGISTER;
8014 i.sib.scale = i.log2_scale_factor;
8015 i.types[op].bitfield.disp8 = 0;
8016 i.types[op].bitfield.disp16 = 0;
8017 i.types[op].bitfield.disp64 = 0;
43083a50 8018 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
6c30d220
L
8019 {
8020 /* Must be 32 bit */
8021 i.types[op].bitfield.disp32 = 1;
8022 i.types[op].bitfield.disp32s = 0;
8023 }
8024 else
8025 {
8026 i.types[op].bitfield.disp32 = 0;
8027 i.types[op].bitfield.disp32s = 1;
8028 }
8029 }
260cd341
LC
8030
8031 /* Since the mandatory SIB always has index register, so
8032 the code logic remains unchanged. The non-mandatory SIB
8033 without index register is allowed and will be handled
8034 later. */
8035 if (i.index_reg)
8036 {
8037 if (i.index_reg->reg_num == RegIZ)
8038 i.sib.index = NO_INDEX_REGISTER;
8039 else
8040 i.sib.index = i.index_reg->reg_num;
8041 set_rex_vrex (i.index_reg, REX_X, FALSE);
8042 }
6c30d220
L
8043 }
8044
29b0f896
AM
8045 default_seg = &ds;
8046
8047 if (i.base_reg == 0)
8048 {
8049 i.rm.mode = 0;
8050 if (!i.disp_operands)
9bb129e8 8051 fake_zero_displacement = 1;
29b0f896
AM
8052 if (i.index_reg == 0)
8053 {
73053c1f
JB
8054 i386_operand_type newdisp;
8055
260cd341
LC
8056 /* Both check for VSIB and mandatory non-vector SIB. */
8057 gas_assert (!i.tm.opcode_modifier.sib
8058 || i.tm.opcode_modifier.sib == SIBMEM);
29b0f896 8059 /* Operand is just <disp> */
20f0a1fc 8060 if (flag_code == CODE_64BIT)
29b0f896
AM
8061 {
8062 /* 64bit mode overwrites the 32bit absolute
8063 addressing by RIP relative addressing and
8064 absolute addressing is encoded by one of the
8065 redundant SIB forms. */
8066 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
8067 i.sib.base = NO_BASE_REGISTER;
8068 i.sib.index = NO_INDEX_REGISTER;
73053c1f 8069 newdisp = (!i.prefix[ADDR_PREFIX] ? disp32s : disp32);
20f0a1fc 8070 }
fc225355
L
8071 else if ((flag_code == CODE_16BIT)
8072 ^ (i.prefix[ADDR_PREFIX] != 0))
20f0a1fc
NC
8073 {
8074 i.rm.regmem = NO_BASE_REGISTER_16;
73053c1f 8075 newdisp = disp16;
20f0a1fc
NC
8076 }
8077 else
8078 {
8079 i.rm.regmem = NO_BASE_REGISTER;
73053c1f 8080 newdisp = disp32;
29b0f896 8081 }
73053c1f
JB
8082 i.types[op] = operand_type_and_not (i.types[op], anydisp);
8083 i.types[op] = operand_type_or (i.types[op], newdisp);
29b0f896 8084 }
63112cd6 8085 else if (!i.tm.opcode_modifier.sib)
29b0f896 8086 {
6c30d220 8087 /* !i.base_reg && i.index_reg */
e968fc9b 8088 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
8089 i.sib.index = NO_INDEX_REGISTER;
8090 else
8091 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
8092 i.sib.base = NO_BASE_REGISTER;
8093 i.sib.scale = i.log2_scale_factor;
8094 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
40fb9820
L
8095 i.types[op].bitfield.disp8 = 0;
8096 i.types[op].bitfield.disp16 = 0;
8097 i.types[op].bitfield.disp64 = 0;
43083a50 8098 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
40fb9820
L
8099 {
8100 /* Must be 32 bit */
8101 i.types[op].bitfield.disp32 = 1;
8102 i.types[op].bitfield.disp32s = 0;
8103 }
29b0f896 8104 else
40fb9820
L
8105 {
8106 i.types[op].bitfield.disp32 = 0;
8107 i.types[op].bitfield.disp32s = 1;
8108 }
29b0f896 8109 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 8110 i.rex |= REX_X;
29b0f896
AM
8111 }
8112 }
8113 /* RIP addressing for 64bit mode. */
e968fc9b 8114 else if (i.base_reg->reg_num == RegIP)
29b0f896 8115 {
63112cd6 8116 gas_assert (!i.tm.opcode_modifier.sib);
29b0f896 8117 i.rm.regmem = NO_BASE_REGISTER;
40fb9820
L
8118 i.types[op].bitfield.disp8 = 0;
8119 i.types[op].bitfield.disp16 = 0;
8120 i.types[op].bitfield.disp32 = 0;
8121 i.types[op].bitfield.disp32s = 1;
8122 i.types[op].bitfield.disp64 = 0;
71903a11 8123 i.flags[op] |= Operand_PCrel;
20f0a1fc
NC
8124 if (! i.disp_operands)
8125 fake_zero_displacement = 1;
29b0f896 8126 }
dc821c5f 8127 else if (i.base_reg->reg_type.bitfield.word)
29b0f896 8128 {
63112cd6 8129 gas_assert (!i.tm.opcode_modifier.sib);
29b0f896
AM
8130 switch (i.base_reg->reg_num)
8131 {
8132 case 3: /* (%bx) */
8133 if (i.index_reg == 0)
8134 i.rm.regmem = 7;
8135 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
8136 i.rm.regmem = i.index_reg->reg_num - 6;
8137 break;
8138 case 5: /* (%bp) */
8139 default_seg = &ss;
8140 if (i.index_reg == 0)
8141 {
8142 i.rm.regmem = 6;
40fb9820 8143 if (operand_type_check (i.types[op], disp) == 0)
29b0f896
AM
8144 {
8145 /* fake (%bp) into 0(%bp) */
41eb8e88 8146 if (i.disp_encoding == disp_encoding_16bit)
1a02d6b0
L
8147 i.types[op].bitfield.disp16 = 1;
8148 else
8149 i.types[op].bitfield.disp8 = 1;
252b5132 8150 fake_zero_displacement = 1;
29b0f896
AM
8151 }
8152 }
8153 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
8154 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
8155 break;
8156 default: /* (%si) -> 4 or (%di) -> 5 */
8157 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
8158 }
41eb8e88
L
8159 if (!fake_zero_displacement
8160 && !i.disp_operands
8161 && i.disp_encoding)
8162 {
8163 fake_zero_displacement = 1;
8164 if (i.disp_encoding == disp_encoding_8bit)
8165 i.types[op].bitfield.disp8 = 1;
8166 else
8167 i.types[op].bitfield.disp16 = 1;
8168 }
29b0f896
AM
8169 i.rm.mode = mode_from_disp_size (i.types[op]);
8170 }
8171 else /* i.base_reg and 32/64 bit mode */
8172 {
8173 if (flag_code == CODE_64BIT
40fb9820
L
8174 && operand_type_check (i.types[op], disp))
8175 {
73053c1f
JB
8176 i.types[op].bitfield.disp16 = 0;
8177 i.types[op].bitfield.disp64 = 0;
40fb9820 8178 if (i.prefix[ADDR_PREFIX] == 0)
73053c1f
JB
8179 {
8180 i.types[op].bitfield.disp32 = 0;
8181 i.types[op].bitfield.disp32s = 1;
8182 }
40fb9820 8183 else
73053c1f
JB
8184 {
8185 i.types[op].bitfield.disp32 = 1;
8186 i.types[op].bitfield.disp32s = 0;
8187 }
40fb9820 8188 }
20f0a1fc 8189
63112cd6 8190 if (!i.tm.opcode_modifier.sib)
6c30d220 8191 i.rm.regmem = i.base_reg->reg_num;
29b0f896 8192 if ((i.base_reg->reg_flags & RegRex) != 0)
161a04f6 8193 i.rex |= REX_B;
29b0f896
AM
8194 i.sib.base = i.base_reg->reg_num;
8195 /* x86-64 ignores REX prefix bit here to avoid decoder
8196 complications. */
848930b2
JB
8197 if (!(i.base_reg->reg_flags & RegRex)
8198 && (i.base_reg->reg_num == EBP_REG_NUM
8199 || i.base_reg->reg_num == ESP_REG_NUM))
29b0f896 8200 default_seg = &ss;
848930b2 8201 if (i.base_reg->reg_num == 5 && i.disp_operands == 0)
29b0f896 8202 {
848930b2 8203 fake_zero_displacement = 1;
1a02d6b0
L
8204 if (i.disp_encoding == disp_encoding_32bit)
8205 i.types[op].bitfield.disp32 = 1;
8206 else
8207 i.types[op].bitfield.disp8 = 1;
29b0f896
AM
8208 }
8209 i.sib.scale = i.log2_scale_factor;
8210 if (i.index_reg == 0)
8211 {
260cd341
LC
8212 /* Only check for VSIB. */
8213 gas_assert (i.tm.opcode_modifier.sib != VECSIB128
8214 && i.tm.opcode_modifier.sib != VECSIB256
8215 && i.tm.opcode_modifier.sib != VECSIB512);
8216
29b0f896
AM
8217 /* <disp>(%esp) becomes two byte modrm with no index
8218 register. We've already stored the code for esp
8219 in i.rm.regmem ie. ESCAPE_TO_TWO_BYTE_ADDRESSING.
8220 Any base register besides %esp will not use the
8221 extra modrm byte. */
8222 i.sib.index = NO_INDEX_REGISTER;
29b0f896 8223 }
63112cd6 8224 else if (!i.tm.opcode_modifier.sib)
29b0f896 8225 {
e968fc9b 8226 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
8227 i.sib.index = NO_INDEX_REGISTER;
8228 else
8229 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
8230 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
8231 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 8232 i.rex |= REX_X;
29b0f896 8233 }
67a4f2b7
AO
8234
8235 if (i.disp_operands
8236 && (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
8237 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL))
8238 i.rm.mode = 0;
8239 else
a501d77e
L
8240 {
8241 if (!fake_zero_displacement
8242 && !i.disp_operands
8243 && i.disp_encoding)
8244 {
8245 fake_zero_displacement = 1;
8246 if (i.disp_encoding == disp_encoding_8bit)
8247 i.types[op].bitfield.disp8 = 1;
8248 else
8249 i.types[op].bitfield.disp32 = 1;
8250 }
8251 i.rm.mode = mode_from_disp_size (i.types[op]);
8252 }
29b0f896 8253 }
252b5132 8254
29b0f896
AM
8255 if (fake_zero_displacement)
8256 {
8257 /* Fakes a zero displacement assuming that i.types[op]
8258 holds the correct displacement size. */
8259 expressionS *exp;
8260
9c2799c2 8261 gas_assert (i.op[op].disps == 0);
29b0f896
AM
8262 exp = &disp_expressions[i.disp_operands++];
8263 i.op[op].disps = exp;
8264 exp->X_op = O_constant;
8265 exp->X_add_number = 0;
8266 exp->X_add_symbol = (symbolS *) 0;
8267 exp->X_op_symbol = (symbolS *) 0;
8268 }
c0f3af97
L
8269
8270 mem = op;
29b0f896 8271 }
c0f3af97
L
8272 else
8273 mem = ~0;
252b5132 8274
8c43a48b 8275 if (i.tm.opcode_modifier.vexsources == XOP2SOURCES)
5dd85c99
SP
8276 {
8277 if (operand_type_check (i.types[0], imm))
8278 i.vex.register_specifier = NULL;
8279 else
8280 {
8281 /* VEX.vvvv encodes one of the sources when the first
8282 operand is not an immediate. */
1ef99a7b 8283 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
8284 i.vex.register_specifier = i.op[0].regs;
8285 else
8286 i.vex.register_specifier = i.op[1].regs;
8287 }
8288
8289 /* Destination is a XMM register encoded in the ModRM.reg
8290 and VEX.R bit. */
8291 i.rm.reg = i.op[2].regs->reg_num;
8292 if ((i.op[2].regs->reg_flags & RegRex) != 0)
8293 i.rex |= REX_R;
8294
8295 /* ModRM.rm and VEX.B encodes the other source. */
8296 if (!i.mem_operands)
8297 {
8298 i.rm.mode = 3;
8299
1ef99a7b 8300 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
8301 i.rm.regmem = i.op[1].regs->reg_num;
8302 else
8303 i.rm.regmem = i.op[0].regs->reg_num;
8304
8305 if ((i.op[1].regs->reg_flags & RegRex) != 0)
8306 i.rex |= REX_B;
8307 }
8308 }
2426c15f 8309 else if (i.tm.opcode_modifier.vexvvvv == VEXLWP)
f88c9eb0
SP
8310 {
8311 i.vex.register_specifier = i.op[2].regs;
8312 if (!i.mem_operands)
8313 {
8314 i.rm.mode = 3;
8315 i.rm.regmem = i.op[1].regs->reg_num;
8316 if ((i.op[1].regs->reg_flags & RegRex) != 0)
8317 i.rex |= REX_B;
8318 }
8319 }
29b0f896
AM
8320 /* Fill in i.rm.reg or i.rm.regmem field with register operand
8321 (if any) based on i.tm.extension_opcode. Again, we must be
8322 careful to make sure that segment/control/debug/test/MMX
8323 registers are coded into the i.rm.reg field. */
f88c9eb0 8324 else if (i.reg_operands)
29b0f896 8325 {
99018f42 8326 unsigned int op;
7ab9ffdd
L
8327 unsigned int vex_reg = ~0;
8328
8329 for (op = 0; op < i.operands; op++)
921eafea
L
8330 if (i.types[op].bitfield.class == Reg
8331 || i.types[op].bitfield.class == RegBND
8332 || i.types[op].bitfield.class == RegMask
8333 || i.types[op].bitfield.class == SReg
8334 || i.types[op].bitfield.class == RegCR
8335 || i.types[op].bitfield.class == RegDR
8336 || i.types[op].bitfield.class == RegTR
8337 || i.types[op].bitfield.class == RegSIMD
8338 || i.types[op].bitfield.class == RegMMX)
8339 break;
c0209578 8340
7ab9ffdd
L
8341 if (vex_3_sources)
8342 op = dest;
2426c15f 8343 else if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd
L
8344 {
8345 /* For instructions with VexNDS, the register-only
8346 source operand is encoded in VEX prefix. */
8347 gas_assert (mem != (unsigned int) ~0);
c0f3af97 8348
7ab9ffdd 8349 if (op > mem)
c0f3af97 8350 {
7ab9ffdd
L
8351 vex_reg = op++;
8352 gas_assert (op < i.operands);
c0f3af97
L
8353 }
8354 else
c0f3af97 8355 {
f12dc422
L
8356 /* Check register-only source operand when two source
8357 operands are swapped. */
8358 if (!i.tm.operand_types[op].bitfield.baseindex
8359 && i.tm.operand_types[op + 1].bitfield.baseindex)
8360 {
8361 vex_reg = op;
8362 op += 2;
8363 gas_assert (mem == (vex_reg + 1)
8364 && op < i.operands);
8365 }
8366 else
8367 {
8368 vex_reg = op + 1;
8369 gas_assert (vex_reg < i.operands);
8370 }
c0f3af97 8371 }
7ab9ffdd 8372 }
2426c15f 8373 else if (i.tm.opcode_modifier.vexvvvv == VEXNDD)
7ab9ffdd 8374 {
f12dc422 8375 /* For instructions with VexNDD, the register destination
7ab9ffdd 8376 is encoded in VEX prefix. */
f12dc422
L
8377 if (i.mem_operands == 0)
8378 {
8379 /* There is no memory operand. */
8380 gas_assert ((op + 2) == i.operands);
8381 vex_reg = op + 1;
8382 }
8383 else
8d63c93e 8384 {
ed438a93
JB
8385 /* There are only 2 non-immediate operands. */
8386 gas_assert (op < i.imm_operands + 2
8387 && i.operands == i.imm_operands + 2);
8388 vex_reg = i.imm_operands + 1;
f12dc422 8389 }
7ab9ffdd
L
8390 }
8391 else
8392 gas_assert (op < i.operands);
99018f42 8393
7ab9ffdd
L
8394 if (vex_reg != (unsigned int) ~0)
8395 {
f12dc422 8396 i386_operand_type *type = &i.tm.operand_types[vex_reg];
7ab9ffdd 8397
bab6aec1 8398 if ((type->bitfield.class != Reg
dc821c5f 8399 || (!type->bitfield.dword && !type->bitfield.qword))
3528c362 8400 && type->bitfield.class != RegSIMD
43234a1e 8401 && !operand_type_equal (type, &regmask))
7ab9ffdd 8402 abort ();
f88c9eb0 8403
7ab9ffdd
L
8404 i.vex.register_specifier = i.op[vex_reg].regs;
8405 }
8406
1b9f0c97
L
8407 /* Don't set OP operand twice. */
8408 if (vex_reg != op)
7ab9ffdd 8409 {
1b9f0c97
L
8410 /* If there is an extension opcode to put here, the
8411 register number must be put into the regmem field. */
8412 if (i.tm.extension_opcode != None)
8413 {
8414 i.rm.regmem = i.op[op].regs->reg_num;
a5aeccd9
JB
8415 set_rex_vrex (i.op[op].regs, REX_B,
8416 i.tm.opcode_modifier.sse2avx);
1b9f0c97
L
8417 }
8418 else
8419 {
8420 i.rm.reg = i.op[op].regs->reg_num;
a5aeccd9
JB
8421 set_rex_vrex (i.op[op].regs, REX_R,
8422 i.tm.opcode_modifier.sse2avx);
1b9f0c97 8423 }
7ab9ffdd 8424 }
252b5132 8425
29b0f896
AM
8426 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2 we
8427 must set it to 3 to indicate this is a register operand
8428 in the regmem field. */
8429 if (!i.mem_operands)
8430 i.rm.mode = 3;
8431 }
252b5132 8432
29b0f896 8433 /* Fill in i.rm.reg field with extension opcode (if any). */
c1e679ec 8434 if (i.tm.extension_opcode != None)
29b0f896
AM
8435 i.rm.reg = i.tm.extension_opcode;
8436 }
8437 return default_seg;
8438}
252b5132 8439
48ef937e
JB
8440static INLINE void
8441frag_opcode_byte (unsigned char byte)
8442{
8443 if (now_seg != absolute_section)
8444 FRAG_APPEND_1_CHAR (byte);
8445 else
8446 ++abs_section_offset;
8447}
8448
376cd056
JB
8449static unsigned int
8450flip_code16 (unsigned int code16)
8451{
8452 gas_assert (i.tm.operands == 1);
8453
8454 return !(i.prefix[REX_PREFIX] & REX_W)
8455 && (code16 ? i.tm.operand_types[0].bitfield.disp32
8456 || i.tm.operand_types[0].bitfield.disp32s
8457 : i.tm.operand_types[0].bitfield.disp16)
8458 ? CODE16 : 0;
8459}
8460
29b0f896 8461static void
e3bb37b5 8462output_branch (void)
29b0f896
AM
8463{
8464 char *p;
f8a5c266 8465 int size;
29b0f896
AM
8466 int code16;
8467 int prefix;
8468 relax_substateT subtype;
8469 symbolS *sym;
8470 offsetT off;
8471
48ef937e
JB
8472 if (now_seg == absolute_section)
8473 {
8474 as_bad (_("relaxable branches not supported in absolute section"));
8475 return;
8476 }
8477
f8a5c266 8478 code16 = flag_code == CODE_16BIT ? CODE16 : 0;
a501d77e 8479 size = i.disp_encoding == disp_encoding_32bit ? BIG : SMALL;
29b0f896
AM
8480
8481 prefix = 0;
8482 if (i.prefix[DATA_PREFIX] != 0)
252b5132 8483 {
29b0f896
AM
8484 prefix = 1;
8485 i.prefixes -= 1;
376cd056 8486 code16 ^= flip_code16(code16);
252b5132 8487 }
29b0f896
AM
8488 /* Pentium4 branch hints. */
8489 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
8490 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
2f66722d 8491 {
29b0f896
AM
8492 prefix++;
8493 i.prefixes--;
8494 }
8495 if (i.prefix[REX_PREFIX] != 0)
8496 {
8497 prefix++;
8498 i.prefixes--;
2f66722d
AM
8499 }
8500
7e8b059b
L
8501 /* BND prefixed jump. */
8502 if (i.prefix[BND_PREFIX] != 0)
8503 {
6cb0a70e
JB
8504 prefix++;
8505 i.prefixes--;
7e8b059b
L
8506 }
8507
f2810fe0
JB
8508 if (i.prefixes != 0)
8509 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
29b0f896
AM
8510
8511 /* It's always a symbol; End frag & setup for relax.
8512 Make sure there is enough room in this frag for the largest
8513 instruction we may generate in md_convert_frag. This is 2
8514 bytes for the opcode and room for the prefix and largest
8515 displacement. */
8516 frag_grow (prefix + 2 + 4);
8517 /* Prefix and 1 opcode byte go in fr_fix. */
8518 p = frag_more (prefix + 1);
8519 if (i.prefix[DATA_PREFIX] != 0)
8520 *p++ = DATA_PREFIX_OPCODE;
8521 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE
8522 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE)
8523 *p++ = i.prefix[SEG_PREFIX];
6cb0a70e
JB
8524 if (i.prefix[BND_PREFIX] != 0)
8525 *p++ = BND_PREFIX_OPCODE;
29b0f896
AM
8526 if (i.prefix[REX_PREFIX] != 0)
8527 *p++ = i.prefix[REX_PREFIX];
8528 *p = i.tm.base_opcode;
8529
8530 if ((unsigned char) *p == JUMP_PC_RELATIVE)
f8a5c266 8531 subtype = ENCODE_RELAX_STATE (UNCOND_JUMP, size);
40fb9820 8532 else if (cpu_arch_flags.bitfield.cpui386)
f8a5c266 8533 subtype = ENCODE_RELAX_STATE (COND_JUMP, size);
29b0f896 8534 else
f8a5c266 8535 subtype = ENCODE_RELAX_STATE (COND_JUMP86, size);
29b0f896 8536 subtype |= code16;
3e73aa7c 8537
29b0f896
AM
8538 sym = i.op[0].disps->X_add_symbol;
8539 off = i.op[0].disps->X_add_number;
3e73aa7c 8540
29b0f896
AM
8541 if (i.op[0].disps->X_op != O_constant
8542 && i.op[0].disps->X_op != O_symbol)
3e73aa7c 8543 {
29b0f896
AM
8544 /* Handle complex expressions. */
8545 sym = make_expr_symbol (i.op[0].disps);
8546 off = 0;
8547 }
3e73aa7c 8548
29b0f896
AM
8549 /* 1 possible extra opcode + 4 byte displacement go in var part.
8550 Pass reloc in fr_var. */
d258b828 8551 frag_var (rs_machine_dependent, 5, i.reloc[0], subtype, sym, off, p);
29b0f896 8552}
3e73aa7c 8553
bd7ab16b
L
8554#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8555/* Return TRUE iff PLT32 relocation should be used for branching to
8556 symbol S. */
8557
8558static bfd_boolean
8559need_plt32_p (symbolS *s)
8560{
8561 /* PLT32 relocation is ELF only. */
8562 if (!IS_ELF)
8563 return FALSE;
8564
a5def729
RO
8565#ifdef TE_SOLARIS
8566 /* Don't emit PLT32 relocation on Solaris: neither native linker nor
8567 krtld support it. */
8568 return FALSE;
8569#endif
8570
bd7ab16b
L
8571 /* Since there is no need to prepare for PLT branch on x86-64, we
8572 can generate R_X86_64_PLT32, instead of R_X86_64_PC32, which can
8573 be used as a marker for 32-bit PC-relative branches. */
8574 if (!object_64bit)
8575 return FALSE;
8576
8577 /* Weak or undefined symbol need PLT32 relocation. */
8578 if (S_IS_WEAK (s) || !S_IS_DEFINED (s))
8579 return TRUE;
8580
8581 /* Non-global symbol doesn't need PLT32 relocation. */
8582 if (! S_IS_EXTERNAL (s))
8583 return FALSE;
8584
8585 /* Other global symbols need PLT32 relocation. NB: Symbol with
8586 non-default visibilities are treated as normal global symbol
8587 so that PLT32 relocation can be used as a marker for 32-bit
8588 PC-relative branches. It is useful for linker relaxation. */
8589 return TRUE;
8590}
8591#endif
8592
29b0f896 8593static void
e3bb37b5 8594output_jump (void)
29b0f896
AM
8595{
8596 char *p;
8597 int size;
3e02c1cc 8598 fixS *fixP;
bd7ab16b 8599 bfd_reloc_code_real_type jump_reloc = i.reloc[0];
29b0f896 8600
0cfa3eb3 8601 if (i.tm.opcode_modifier.jump == JUMP_BYTE)
29b0f896
AM
8602 {
8603 /* This is a loop or jecxz type instruction. */
8604 size = 1;
8605 if (i.prefix[ADDR_PREFIX] != 0)
8606 {
48ef937e 8607 frag_opcode_byte (ADDR_PREFIX_OPCODE);
29b0f896
AM
8608 i.prefixes -= 1;
8609 }
8610 /* Pentium4 branch hints. */
8611 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
8612 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
8613 {
48ef937e 8614 frag_opcode_byte (i.prefix[SEG_PREFIX]);
29b0f896 8615 i.prefixes--;
3e73aa7c
JH
8616 }
8617 }
29b0f896
AM
8618 else
8619 {
8620 int code16;
3e73aa7c 8621
29b0f896
AM
8622 code16 = 0;
8623 if (flag_code == CODE_16BIT)
8624 code16 = CODE16;
3e73aa7c 8625
29b0f896
AM
8626 if (i.prefix[DATA_PREFIX] != 0)
8627 {
48ef937e 8628 frag_opcode_byte (DATA_PREFIX_OPCODE);
29b0f896 8629 i.prefixes -= 1;
376cd056 8630 code16 ^= flip_code16(code16);
29b0f896 8631 }
252b5132 8632
29b0f896
AM
8633 size = 4;
8634 if (code16)
8635 size = 2;
8636 }
9fcc94b6 8637
6cb0a70e
JB
8638 /* BND prefixed jump. */
8639 if (i.prefix[BND_PREFIX] != 0)
29b0f896 8640 {
48ef937e 8641 frag_opcode_byte (i.prefix[BND_PREFIX]);
29b0f896
AM
8642 i.prefixes -= 1;
8643 }
252b5132 8644
6cb0a70e 8645 if (i.prefix[REX_PREFIX] != 0)
7e8b059b 8646 {
48ef937e 8647 frag_opcode_byte (i.prefix[REX_PREFIX]);
7e8b059b
L
8648 i.prefixes -= 1;
8649 }
8650
f2810fe0
JB
8651 if (i.prefixes != 0)
8652 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
e0890092 8653
48ef937e
JB
8654 if (now_seg == absolute_section)
8655 {
8656 abs_section_offset += i.tm.opcode_length + size;
8657 return;
8658 }
8659
42164a71
L
8660 p = frag_more (i.tm.opcode_length + size);
8661 switch (i.tm.opcode_length)
8662 {
8663 case 2:
8664 *p++ = i.tm.base_opcode >> 8;
1a0670f3 8665 /* Fall through. */
42164a71
L
8666 case 1:
8667 *p++ = i.tm.base_opcode;
8668 break;
8669 default:
8670 abort ();
8671 }
e0890092 8672
bd7ab16b
L
8673#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8674 if (size == 4
8675 && jump_reloc == NO_RELOC
8676 && need_plt32_p (i.op[0].disps->X_add_symbol))
8677 jump_reloc = BFD_RELOC_X86_64_PLT32;
8678#endif
8679
8680 jump_reloc = reloc (size, 1, 1, jump_reloc);
8681
3e02c1cc 8682 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal, size,
bd7ab16b 8683 i.op[0].disps, 1, jump_reloc);
3e02c1cc
AM
8684
8685 /* All jumps handled here are signed, but don't use a signed limit
8686 check for 32 and 16 bit jumps as we want to allow wrap around at
8687 4G and 64k respectively. */
8688 if (size == 1)
8689 fixP->fx_signed = 1;
29b0f896 8690}
e0890092 8691
29b0f896 8692static void
e3bb37b5 8693output_interseg_jump (void)
29b0f896
AM
8694{
8695 char *p;
8696 int size;
8697 int prefix;
8698 int code16;
252b5132 8699
29b0f896
AM
8700 code16 = 0;
8701 if (flag_code == CODE_16BIT)
8702 code16 = CODE16;
a217f122 8703
29b0f896
AM
8704 prefix = 0;
8705 if (i.prefix[DATA_PREFIX] != 0)
8706 {
8707 prefix = 1;
8708 i.prefixes -= 1;
8709 code16 ^= CODE16;
8710 }
6cb0a70e
JB
8711
8712 gas_assert (!i.prefix[REX_PREFIX]);
252b5132 8713
29b0f896
AM
8714 size = 4;
8715 if (code16)
8716 size = 2;
252b5132 8717
f2810fe0
JB
8718 if (i.prefixes != 0)
8719 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
252b5132 8720
48ef937e
JB
8721 if (now_seg == absolute_section)
8722 {
8723 abs_section_offset += prefix + 1 + 2 + size;
8724 return;
8725 }
8726
29b0f896
AM
8727 /* 1 opcode; 2 segment; offset */
8728 p = frag_more (prefix + 1 + 2 + size);
3e73aa7c 8729
29b0f896
AM
8730 if (i.prefix[DATA_PREFIX] != 0)
8731 *p++ = DATA_PREFIX_OPCODE;
252b5132 8732
29b0f896
AM
8733 if (i.prefix[REX_PREFIX] != 0)
8734 *p++ = i.prefix[REX_PREFIX];
252b5132 8735
29b0f896
AM
8736 *p++ = i.tm.base_opcode;
8737 if (i.op[1].imms->X_op == O_constant)
8738 {
8739 offsetT n = i.op[1].imms->X_add_number;
252b5132 8740
29b0f896
AM
8741 if (size == 2
8742 && !fits_in_unsigned_word (n)
8743 && !fits_in_signed_word (n))
8744 {
8745 as_bad (_("16-bit jump out of range"));
8746 return;
8747 }
8748 md_number_to_chars (p, n, size);
8749 }
8750 else
8751 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
d258b828 8752 i.op[1].imms, 0, reloc (size, 0, 0, i.reloc[1]));
29b0f896
AM
8753 if (i.op[0].imms->X_op != O_constant)
8754 as_bad (_("can't handle non absolute segment in `%s'"),
8755 i.tm.name);
8756 md_number_to_chars (p + size, (valueT) i.op[0].imms->X_add_number, 2);
8757}
a217f122 8758
b4a3a7b4
L
8759#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8760void
8761x86_cleanup (void)
8762{
8763 char *p;
8764 asection *seg = now_seg;
8765 subsegT subseg = now_subseg;
8766 asection *sec;
8767 unsigned int alignment, align_size_1;
8768 unsigned int isa_1_descsz, feature_2_descsz, descsz;
8769 unsigned int isa_1_descsz_raw, feature_2_descsz_raw;
8770 unsigned int padding;
8771
8772 if (!IS_ELF || !x86_used_note)
8773 return;
8774
b4a3a7b4
L
8775 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X86;
8776
8777 /* The .note.gnu.property section layout:
8778
8779 Field Length Contents
8780 ---- ---- ----
8781 n_namsz 4 4
8782 n_descsz 4 The note descriptor size
8783 n_type 4 NT_GNU_PROPERTY_TYPE_0
8784 n_name 4 "GNU"
8785 n_desc n_descsz The program property array
8786 .... .... ....
8787 */
8788
8789 /* Create the .note.gnu.property section. */
8790 sec = subseg_new (NOTE_GNU_PROPERTY_SECTION_NAME, 0);
fd361982 8791 bfd_set_section_flags (sec,
b4a3a7b4
L
8792 (SEC_ALLOC
8793 | SEC_LOAD
8794 | SEC_DATA
8795 | SEC_HAS_CONTENTS
8796 | SEC_READONLY));
8797
8798 if (get_elf_backend_data (stdoutput)->s->elfclass == ELFCLASS64)
8799 {
8800 align_size_1 = 7;
8801 alignment = 3;
8802 }
8803 else
8804 {
8805 align_size_1 = 3;
8806 alignment = 2;
8807 }
8808
fd361982 8809 bfd_set_section_alignment (sec, alignment);
b4a3a7b4
L
8810 elf_section_type (sec) = SHT_NOTE;
8811
8812 /* GNU_PROPERTY_X86_ISA_1_USED: 4-byte type + 4-byte data size
8813 + 4-byte data */
8814 isa_1_descsz_raw = 4 + 4 + 4;
8815 /* Align GNU_PROPERTY_X86_ISA_1_USED. */
8816 isa_1_descsz = (isa_1_descsz_raw + align_size_1) & ~align_size_1;
8817
8818 feature_2_descsz_raw = isa_1_descsz;
8819 /* GNU_PROPERTY_X86_FEATURE_2_USED: 4-byte type + 4-byte data size
8820 + 4-byte data */
8821 feature_2_descsz_raw += 4 + 4 + 4;
8822 /* Align GNU_PROPERTY_X86_FEATURE_2_USED. */
8823 feature_2_descsz = ((feature_2_descsz_raw + align_size_1)
8824 & ~align_size_1);
8825
8826 descsz = feature_2_descsz;
8827 /* Section size: n_namsz + n_descsz + n_type + n_name + n_descsz. */
8828 p = frag_more (4 + 4 + 4 + 4 + descsz);
8829
8830 /* Write n_namsz. */
8831 md_number_to_chars (p, (valueT) 4, 4);
8832
8833 /* Write n_descsz. */
8834 md_number_to_chars (p + 4, (valueT) descsz, 4);
8835
8836 /* Write n_type. */
8837 md_number_to_chars (p + 4 * 2, (valueT) NT_GNU_PROPERTY_TYPE_0, 4);
8838
8839 /* Write n_name. */
8840 memcpy (p + 4 * 3, "GNU", 4);
8841
8842 /* Write 4-byte type. */
8843 md_number_to_chars (p + 4 * 4,
8844 (valueT) GNU_PROPERTY_X86_ISA_1_USED, 4);
8845
8846 /* Write 4-byte data size. */
8847 md_number_to_chars (p + 4 * 5, (valueT) 4, 4);
8848
8849 /* Write 4-byte data. */
8850 md_number_to_chars (p + 4 * 6, (valueT) x86_isa_1_used, 4);
8851
8852 /* Zero out paddings. */
8853 padding = isa_1_descsz - isa_1_descsz_raw;
8854 if (padding)
8855 memset (p + 4 * 7, 0, padding);
8856
8857 /* Write 4-byte type. */
8858 md_number_to_chars (p + isa_1_descsz + 4 * 4,
8859 (valueT) GNU_PROPERTY_X86_FEATURE_2_USED, 4);
8860
8861 /* Write 4-byte data size. */
8862 md_number_to_chars (p + isa_1_descsz + 4 * 5, (valueT) 4, 4);
8863
8864 /* Write 4-byte data. */
8865 md_number_to_chars (p + isa_1_descsz + 4 * 6,
8866 (valueT) x86_feature_2_used, 4);
8867
8868 /* Zero out paddings. */
8869 padding = feature_2_descsz - feature_2_descsz_raw;
8870 if (padding)
8871 memset (p + isa_1_descsz + 4 * 7, 0, padding);
8872
8873 /* We probably can't restore the current segment, for there likely
8874 isn't one yet... */
8875 if (seg && subseg)
8876 subseg_set (seg, subseg);
8877}
8878#endif
8879
9c33702b
JB
8880static unsigned int
8881encoding_length (const fragS *start_frag, offsetT start_off,
8882 const char *frag_now_ptr)
8883{
8884 unsigned int len = 0;
8885
8886 if (start_frag != frag_now)
8887 {
8888 const fragS *fr = start_frag;
8889
8890 do {
8891 len += fr->fr_fix;
8892 fr = fr->fr_next;
8893 } while (fr && fr != frag_now);
8894 }
8895
8896 return len - start_off + (frag_now_ptr - frag_now->fr_literal);
8897}
8898
e379e5f3 8899/* Return 1 for test, and, cmp, add, sub, inc and dec which may
79d72f45
HL
8900 be macro-fused with conditional jumps.
8901 NB: If TEST/AND/CMP/ADD/SUB/INC/DEC is of RIP relative address,
8902 or is one of the following format:
8903
8904 cmp m, imm
8905 add m, imm
8906 sub m, imm
8907 test m, imm
8908 and m, imm
8909 inc m
8910 dec m
8911
8912 it is unfusible. */
e379e5f3
L
8913
8914static int
79d72f45 8915maybe_fused_with_jcc_p (enum mf_cmp_kind* mf_cmp_p)
e379e5f3
L
8916{
8917 /* No RIP address. */
8918 if (i.base_reg && i.base_reg->reg_num == RegIP)
8919 return 0;
8920
8921 /* No VEX/EVEX encoding. */
8922 if (is_any_vex_encoding (&i.tm))
8923 return 0;
8924
79d72f45
HL
8925 /* add, sub without add/sub m, imm. */
8926 if (i.tm.base_opcode <= 5
e379e5f3
L
8927 || (i.tm.base_opcode >= 0x28 && i.tm.base_opcode <= 0x2d)
8928 || ((i.tm.base_opcode | 3) == 0x83
79d72f45 8929 && (i.tm.extension_opcode == 0x5
e379e5f3 8930 || i.tm.extension_opcode == 0x0)))
79d72f45
HL
8931 {
8932 *mf_cmp_p = mf_cmp_alu_cmp;
8933 return !(i.mem_operands && i.imm_operands);
8934 }
e379e5f3 8935
79d72f45
HL
8936 /* and without and m, imm. */
8937 if ((i.tm.base_opcode >= 0x20 && i.tm.base_opcode <= 0x25)
8938 || ((i.tm.base_opcode | 3) == 0x83
8939 && i.tm.extension_opcode == 0x4))
8940 {
8941 *mf_cmp_p = mf_cmp_test_and;
8942 return !(i.mem_operands && i.imm_operands);
8943 }
8944
8945 /* test without test m imm. */
e379e5f3
L
8946 if ((i.tm.base_opcode | 1) == 0x85
8947 || (i.tm.base_opcode | 1) == 0xa9
8948 || ((i.tm.base_opcode | 1) == 0xf7
79d72f45
HL
8949 && i.tm.extension_opcode == 0))
8950 {
8951 *mf_cmp_p = mf_cmp_test_and;
8952 return !(i.mem_operands && i.imm_operands);
8953 }
8954
8955 /* cmp without cmp m, imm. */
8956 if ((i.tm.base_opcode >= 0x38 && i.tm.base_opcode <= 0x3d)
e379e5f3
L
8957 || ((i.tm.base_opcode | 3) == 0x83
8958 && (i.tm.extension_opcode == 0x7)))
79d72f45
HL
8959 {
8960 *mf_cmp_p = mf_cmp_alu_cmp;
8961 return !(i.mem_operands && i.imm_operands);
8962 }
e379e5f3 8963
79d72f45 8964 /* inc, dec without inc/dec m. */
e379e5f3
L
8965 if ((i.tm.cpu_flags.bitfield.cpuno64
8966 && (i.tm.base_opcode | 0xf) == 0x4f)
8967 || ((i.tm.base_opcode | 1) == 0xff
8968 && i.tm.extension_opcode <= 0x1))
79d72f45
HL
8969 {
8970 *mf_cmp_p = mf_cmp_incdec;
8971 return !i.mem_operands;
8972 }
e379e5f3
L
8973
8974 return 0;
8975}
8976
8977/* Return 1 if a FUSED_JCC_PADDING frag should be generated. */
8978
8979static int
79d72f45 8980add_fused_jcc_padding_frag_p (enum mf_cmp_kind* mf_cmp_p)
e379e5f3
L
8981{
8982 /* NB: Don't work with COND_JUMP86 without i386. */
8983 if (!align_branch_power
8984 || now_seg == absolute_section
8985 || !cpu_arch_flags.bitfield.cpui386
8986 || !(align_branch & align_branch_fused_bit))
8987 return 0;
8988
79d72f45 8989 if (maybe_fused_with_jcc_p (mf_cmp_p))
e379e5f3
L
8990 {
8991 if (last_insn.kind == last_insn_other
8992 || last_insn.seg != now_seg)
8993 return 1;
8994 if (flag_debug)
8995 as_warn_where (last_insn.file, last_insn.line,
8996 _("`%s` skips -malign-branch-boundary on `%s`"),
8997 last_insn.name, i.tm.name);
8998 }
8999
9000 return 0;
9001}
9002
9003/* Return 1 if a BRANCH_PREFIX frag should be generated. */
9004
9005static int
9006add_branch_prefix_frag_p (void)
9007{
9008 /* NB: Don't work with COND_JUMP86 without i386. Don't add prefix
9009 to PadLock instructions since they include prefixes in opcode. */
9010 if (!align_branch_power
9011 || !align_branch_prefix_size
9012 || now_seg == absolute_section
9013 || i.tm.cpu_flags.bitfield.cpupadlock
9014 || !cpu_arch_flags.bitfield.cpui386)
9015 return 0;
9016
9017 /* Don't add prefix if it is a prefix or there is no operand in case
9018 that segment prefix is special. */
9019 if (!i.operands || i.tm.opcode_modifier.isprefix)
9020 return 0;
9021
9022 if (last_insn.kind == last_insn_other
9023 || last_insn.seg != now_seg)
9024 return 1;
9025
9026 if (flag_debug)
9027 as_warn_where (last_insn.file, last_insn.line,
9028 _("`%s` skips -malign-branch-boundary on `%s`"),
9029 last_insn.name, i.tm.name);
9030
9031 return 0;
9032}
9033
9034/* Return 1 if a BRANCH_PADDING frag should be generated. */
9035
9036static int
79d72f45
HL
9037add_branch_padding_frag_p (enum align_branch_kind *branch_p,
9038 enum mf_jcc_kind *mf_jcc_p)
e379e5f3
L
9039{
9040 int add_padding;
9041
9042 /* NB: Don't work with COND_JUMP86 without i386. */
9043 if (!align_branch_power
9044 || now_seg == absolute_section
9045 || !cpu_arch_flags.bitfield.cpui386)
9046 return 0;
9047
9048 add_padding = 0;
9049
9050 /* Check for jcc and direct jmp. */
9051 if (i.tm.opcode_modifier.jump == JUMP)
9052 {
9053 if (i.tm.base_opcode == JUMP_PC_RELATIVE)
9054 {
9055 *branch_p = align_branch_jmp;
9056 add_padding = align_branch & align_branch_jmp_bit;
9057 }
9058 else
9059 {
79d72f45
HL
9060 /* Because J<cc> and JN<cc> share same group in macro-fusible table,
9061 igore the lowest bit. */
9062 *mf_jcc_p = (i.tm.base_opcode & 0x0e) >> 1;
e379e5f3
L
9063 *branch_p = align_branch_jcc;
9064 if ((align_branch & align_branch_jcc_bit))
9065 add_padding = 1;
9066 }
9067 }
9068 else if (is_any_vex_encoding (&i.tm))
9069 return 0;
9070 else if ((i.tm.base_opcode | 1) == 0xc3)
9071 {
9072 /* Near ret. */
9073 *branch_p = align_branch_ret;
9074 if ((align_branch & align_branch_ret_bit))
9075 add_padding = 1;
9076 }
9077 else
9078 {
9079 /* Check for indirect jmp, direct and indirect calls. */
9080 if (i.tm.base_opcode == 0xe8)
9081 {
9082 /* Direct call. */
9083 *branch_p = align_branch_call;
9084 if ((align_branch & align_branch_call_bit))
9085 add_padding = 1;
9086 }
9087 else if (i.tm.base_opcode == 0xff
9088 && (i.tm.extension_opcode == 2
9089 || i.tm.extension_opcode == 4))
9090 {
9091 /* Indirect call and jmp. */
9092 *branch_p = align_branch_indirect;
9093 if ((align_branch & align_branch_indirect_bit))
9094 add_padding = 1;
9095 }
9096
9097 if (add_padding
9098 && i.disp_operands
9099 && tls_get_addr
9100 && (i.op[0].disps->X_op == O_symbol
9101 || (i.op[0].disps->X_op == O_subtract
9102 && i.op[0].disps->X_op_symbol == GOT_symbol)))
9103 {
9104 symbolS *s = i.op[0].disps->X_add_symbol;
9105 /* No padding to call to global or undefined tls_get_addr. */
9106 if ((S_IS_EXTERNAL (s) || !S_IS_DEFINED (s))
9107 && strcmp (S_GET_NAME (s), tls_get_addr) == 0)
9108 return 0;
9109 }
9110 }
9111
9112 if (add_padding
9113 && last_insn.kind != last_insn_other
9114 && last_insn.seg == now_seg)
9115 {
9116 if (flag_debug)
9117 as_warn_where (last_insn.file, last_insn.line,
9118 _("`%s` skips -malign-branch-boundary on `%s`"),
9119 last_insn.name, i.tm.name);
9120 return 0;
9121 }
9122
9123 return add_padding;
9124}
9125
29b0f896 9126static void
e3bb37b5 9127output_insn (void)
29b0f896 9128{
2bbd9c25
JJ
9129 fragS *insn_start_frag;
9130 offsetT insn_start_off;
e379e5f3
L
9131 fragS *fragP = NULL;
9132 enum align_branch_kind branch = align_branch_none;
79d72f45
HL
9133 /* The initializer is arbitrary just to avoid uninitialized error.
9134 it's actually either assigned in add_branch_padding_frag_p
9135 or never be used. */
9136 enum mf_jcc_kind mf_jcc = mf_jcc_jo;
2bbd9c25 9137
b4a3a7b4 9138#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
48ef937e 9139 if (IS_ELF && x86_used_note && now_seg != absolute_section)
b4a3a7b4
L
9140 {
9141 if (i.tm.cpu_flags.bitfield.cpucmov)
9142 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_CMOV;
9143 if (i.tm.cpu_flags.bitfield.cpusse)
9144 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE;
9145 if (i.tm.cpu_flags.bitfield.cpusse2)
9146 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE2;
9147 if (i.tm.cpu_flags.bitfield.cpusse3)
9148 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE3;
9149 if (i.tm.cpu_flags.bitfield.cpussse3)
9150 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSSE3;
9151 if (i.tm.cpu_flags.bitfield.cpusse4_1)
9152 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_1;
9153 if (i.tm.cpu_flags.bitfield.cpusse4_2)
9154 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_2;
9155 if (i.tm.cpu_flags.bitfield.cpuavx)
9156 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX;
9157 if (i.tm.cpu_flags.bitfield.cpuavx2)
9158 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX2;
9159 if (i.tm.cpu_flags.bitfield.cpufma)
9160 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_FMA;
9161 if (i.tm.cpu_flags.bitfield.cpuavx512f)
9162 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512F;
9163 if (i.tm.cpu_flags.bitfield.cpuavx512cd)
9164 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512CD;
9165 if (i.tm.cpu_flags.bitfield.cpuavx512er)
9166 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512ER;
9167 if (i.tm.cpu_flags.bitfield.cpuavx512pf)
9168 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512PF;
9169 if (i.tm.cpu_flags.bitfield.cpuavx512vl)
9170 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512VL;
9171 if (i.tm.cpu_flags.bitfield.cpuavx512dq)
9172 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512DQ;
9173 if (i.tm.cpu_flags.bitfield.cpuavx512bw)
9174 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512BW;
9175 if (i.tm.cpu_flags.bitfield.cpuavx512_4fmaps)
9176 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4FMAPS;
9177 if (i.tm.cpu_flags.bitfield.cpuavx512_4vnniw)
9178 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4VNNIW;
9179 if (i.tm.cpu_flags.bitfield.cpuavx512_bitalg)
9180 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_BITALG;
9181 if (i.tm.cpu_flags.bitfield.cpuavx512ifma)
9182 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_IFMA;
9183 if (i.tm.cpu_flags.bitfield.cpuavx512vbmi)
9184 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI;
9185 if (i.tm.cpu_flags.bitfield.cpuavx512_vbmi2)
9186 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI2;
9187 if (i.tm.cpu_flags.bitfield.cpuavx512_vnni)
9188 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VNNI;
462cac58
L
9189 if (i.tm.cpu_flags.bitfield.cpuavx512_bf16)
9190 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_BF16;
b4a3a7b4
L
9191
9192 if (i.tm.cpu_flags.bitfield.cpu8087
9193 || i.tm.cpu_flags.bitfield.cpu287
9194 || i.tm.cpu_flags.bitfield.cpu387
9195 || i.tm.cpu_flags.bitfield.cpu687
9196 || i.tm.cpu_flags.bitfield.cpufisttp)
9197 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X87;
921eafea 9198 if ((i.xstate & xstate_mmx)
319ff62c 9199 || i.tm.base_opcode == 0xf77 /* emms */
921eafea 9200 || i.tm.base_opcode == 0xf0e /* femms */)
b4a3a7b4 9201 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_MMX;
921eafea 9202 if ((i.xstate & xstate_xmm))
b4a3a7b4 9203 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XMM;
921eafea 9204 if ((i.xstate & xstate_ymm) == xstate_ymm)
b4a3a7b4 9205 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_YMM;
921eafea 9206 if ((i.xstate & xstate_zmm) == xstate_zmm)
b4a3a7b4
L
9207 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_ZMM;
9208 if (i.tm.cpu_flags.bitfield.cpufxsr)
9209 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_FXSR;
9210 if (i.tm.cpu_flags.bitfield.cpuxsave)
9211 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVE;
9212 if (i.tm.cpu_flags.bitfield.cpuxsaveopt)
9213 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEOPT;
9214 if (i.tm.cpu_flags.bitfield.cpuxsavec)
9215 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEC;
a308b89d
L
9216
9217 if ((i.xstate & xstate_tmm) == xstate_tmm
9218 || i.tm.cpu_flags.bitfield.cpuamx_tile)
9219 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_TMM;
b4a3a7b4
L
9220 }
9221#endif
9222
29b0f896
AM
9223 /* Tie dwarf2 debug info to the address at the start of the insn.
9224 We can't do this after the insn has been output as the current
9225 frag may have been closed off. eg. by frag_var. */
9226 dwarf2_emit_insn (0);
9227
2bbd9c25
JJ
9228 insn_start_frag = frag_now;
9229 insn_start_off = frag_now_fix ();
9230
79d72f45 9231 if (add_branch_padding_frag_p (&branch, &mf_jcc))
e379e5f3
L
9232 {
9233 char *p;
9234 /* Branch can be 8 bytes. Leave some room for prefixes. */
9235 unsigned int max_branch_padding_size = 14;
9236
9237 /* Align section to boundary. */
9238 record_alignment (now_seg, align_branch_power);
9239
9240 /* Make room for padding. */
9241 frag_grow (max_branch_padding_size);
9242
9243 /* Start of the padding. */
9244 p = frag_more (0);
9245
9246 fragP = frag_now;
9247
9248 frag_var (rs_machine_dependent, max_branch_padding_size, 0,
9249 ENCODE_RELAX_STATE (BRANCH_PADDING, 0),
9250 NULL, 0, p);
9251
79d72f45 9252 fragP->tc_frag_data.mf_type = mf_jcc;
e379e5f3
L
9253 fragP->tc_frag_data.branch_type = branch;
9254 fragP->tc_frag_data.max_bytes = max_branch_padding_size;
9255 }
9256
29b0f896 9257 /* Output jumps. */
0cfa3eb3 9258 if (i.tm.opcode_modifier.jump == JUMP)
29b0f896 9259 output_branch ();
0cfa3eb3
JB
9260 else if (i.tm.opcode_modifier.jump == JUMP_BYTE
9261 || i.tm.opcode_modifier.jump == JUMP_DWORD)
29b0f896 9262 output_jump ();
0cfa3eb3 9263 else if (i.tm.opcode_modifier.jump == JUMP_INTERSEGMENT)
29b0f896
AM
9264 output_interseg_jump ();
9265 else
9266 {
9267 /* Output normal instructions here. */
9268 char *p;
9269 unsigned char *q;
47465058 9270 unsigned int j;
331d2d0d 9271 unsigned int prefix;
79d72f45 9272 enum mf_cmp_kind mf_cmp;
4dffcebc 9273
e4e00185 9274 if (avoid_fence
c3949f43
JB
9275 && (i.tm.base_opcode == 0xfaee8
9276 || i.tm.base_opcode == 0xfaef0
9277 || i.tm.base_opcode == 0xfaef8))
48ef937e
JB
9278 {
9279 /* Encode lfence, mfence, and sfence as
9280 f0 83 04 24 00 lock addl $0x0, (%{re}sp). */
9281 if (now_seg != absolute_section)
9282 {
9283 offsetT val = 0x240483f0ULL;
9284
9285 p = frag_more (5);
9286 md_number_to_chars (p, val, 5);
9287 }
9288 else
9289 abs_section_offset += 5;
9290 return;
9291 }
e4e00185 9292
d022bddd
IT
9293 /* Some processors fail on LOCK prefix. This options makes
9294 assembler ignore LOCK prefix and serves as a workaround. */
9295 if (omit_lock_prefix)
9296 {
9297 if (i.tm.base_opcode == LOCK_PREFIX_OPCODE)
9298 return;
9299 i.prefix[LOCK_PREFIX] = 0;
9300 }
9301
e379e5f3
L
9302 if (branch)
9303 /* Skip if this is a branch. */
9304 ;
79d72f45 9305 else if (add_fused_jcc_padding_frag_p (&mf_cmp))
e379e5f3
L
9306 {
9307 /* Make room for padding. */
9308 frag_grow (MAX_FUSED_JCC_PADDING_SIZE);
9309 p = frag_more (0);
9310
9311 fragP = frag_now;
9312
9313 frag_var (rs_machine_dependent, MAX_FUSED_JCC_PADDING_SIZE, 0,
9314 ENCODE_RELAX_STATE (FUSED_JCC_PADDING, 0),
9315 NULL, 0, p);
9316
79d72f45 9317 fragP->tc_frag_data.mf_type = mf_cmp;
e379e5f3
L
9318 fragP->tc_frag_data.branch_type = align_branch_fused;
9319 fragP->tc_frag_data.max_bytes = MAX_FUSED_JCC_PADDING_SIZE;
9320 }
9321 else if (add_branch_prefix_frag_p ())
9322 {
9323 unsigned int max_prefix_size = align_branch_prefix_size;
9324
9325 /* Make room for padding. */
9326 frag_grow (max_prefix_size);
9327 p = frag_more (0);
9328
9329 fragP = frag_now;
9330
9331 frag_var (rs_machine_dependent, max_prefix_size, 0,
9332 ENCODE_RELAX_STATE (BRANCH_PREFIX, 0),
9333 NULL, 0, p);
9334
9335 fragP->tc_frag_data.max_bytes = max_prefix_size;
9336 }
9337
43234a1e
L
9338 /* Since the VEX/EVEX prefix contains the implicit prefix, we
9339 don't need the explicit prefix. */
9340 if (!i.tm.opcode_modifier.vex && !i.tm.opcode_modifier.evex)
bc4bd9ab 9341 {
c0f3af97 9342 switch (i.tm.opcode_length)
bc4bd9ab 9343 {
c0f3af97
L
9344 case 3:
9345 if (i.tm.base_opcode & 0xff000000)
4dffcebc 9346 {
c0f3af97 9347 prefix = (i.tm.base_opcode >> 24) & 0xff;
c3949f43
JB
9348 if (!i.tm.cpu_flags.bitfield.cpupadlock
9349 || prefix != REPE_PREFIX_OPCODE
9350 || (i.prefix[REP_PREFIX] != REPE_PREFIX_OPCODE))
9351 add_prefix (prefix);
c0f3af97
L
9352 }
9353 break;
9354 case 2:
9355 if ((i.tm.base_opcode & 0xff0000) != 0)
9356 {
9357 prefix = (i.tm.base_opcode >> 16) & 0xff;
c3949f43 9358 add_prefix (prefix);
4dffcebc 9359 }
c0f3af97
L
9360 break;
9361 case 1:
9362 break;
390c91cf
L
9363 case 0:
9364 /* Check for pseudo prefixes. */
9365 as_bad_where (insn_start_frag->fr_file,
9366 insn_start_frag->fr_line,
9367 _("pseudo prefix without instruction"));
9368 return;
c0f3af97
L
9369 default:
9370 abort ();
bc4bd9ab 9371 }
c0f3af97 9372
6d19a37a 9373#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
cf61b747
L
9374 /* For x32, add a dummy REX_OPCODE prefix for mov/add with
9375 R_X86_64_GOTTPOFF relocation so that linker can safely
14470f07
L
9376 perform IE->LE optimization. A dummy REX_OPCODE prefix
9377 is also needed for lea with R_X86_64_GOTPC32_TLSDESC
9378 relocation for GDesc -> IE/LE optimization. */
cf61b747
L
9379 if (x86_elf_abi == X86_64_X32_ABI
9380 && i.operands == 2
14470f07
L
9381 && (i.reloc[0] == BFD_RELOC_X86_64_GOTTPOFF
9382 || i.reloc[0] == BFD_RELOC_X86_64_GOTPC32_TLSDESC)
cf61b747
L
9383 && i.prefix[REX_PREFIX] == 0)
9384 add_prefix (REX_OPCODE);
6d19a37a 9385#endif
cf61b747 9386
c0f3af97
L
9387 /* The prefix bytes. */
9388 for (j = ARRAY_SIZE (i.prefix), q = i.prefix; j > 0; j--, q++)
9389 if (*q)
48ef937e 9390 frag_opcode_byte (*q);
0f10071e 9391 }
ae5c1c7b 9392 else
c0f3af97
L
9393 {
9394 for (j = 0, q = i.prefix; j < ARRAY_SIZE (i.prefix); j++, q++)
9395 if (*q)
9396 switch (j)
9397 {
c0f3af97
L
9398 case SEG_PREFIX:
9399 case ADDR_PREFIX:
48ef937e 9400 frag_opcode_byte (*q);
c0f3af97
L
9401 break;
9402 default:
9403 /* There should be no other prefixes for instructions
9404 with VEX prefix. */
9405 abort ();
9406 }
9407
43234a1e
L
9408 /* For EVEX instructions i.vrex should become 0 after
9409 build_evex_prefix. For VEX instructions upper 16 registers
9410 aren't available, so VREX should be 0. */
9411 if (i.vrex)
9412 abort ();
c0f3af97 9413 /* Now the VEX prefix. */
48ef937e
JB
9414 if (now_seg != absolute_section)
9415 {
9416 p = frag_more (i.vex.length);
9417 for (j = 0; j < i.vex.length; j++)
9418 p[j] = i.vex.bytes[j];
9419 }
9420 else
9421 abs_section_offset += i.vex.length;
c0f3af97 9422 }
252b5132 9423
29b0f896 9424 /* Now the opcode; be careful about word order here! */
48ef937e
JB
9425 if (now_seg == absolute_section)
9426 abs_section_offset += i.tm.opcode_length;
9427 else if (i.tm.opcode_length == 1)
29b0f896
AM
9428 {
9429 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
9430 }
9431 else
9432 {
4dffcebc 9433 switch (i.tm.opcode_length)
331d2d0d 9434 {
43234a1e
L
9435 case 4:
9436 p = frag_more (4);
9437 *p++ = (i.tm.base_opcode >> 24) & 0xff;
9438 *p++ = (i.tm.base_opcode >> 16) & 0xff;
9439 break;
4dffcebc 9440 case 3:
331d2d0d
L
9441 p = frag_more (3);
9442 *p++ = (i.tm.base_opcode >> 16) & 0xff;
4dffcebc
L
9443 break;
9444 case 2:
9445 p = frag_more (2);
9446 break;
9447 default:
9448 abort ();
9449 break;
331d2d0d 9450 }
0f10071e 9451
29b0f896
AM
9452 /* Put out high byte first: can't use md_number_to_chars! */
9453 *p++ = (i.tm.base_opcode >> 8) & 0xff;
9454 *p = i.tm.base_opcode & 0xff;
9455 }
3e73aa7c 9456
29b0f896 9457 /* Now the modrm byte and sib byte (if present). */
40fb9820 9458 if (i.tm.opcode_modifier.modrm)
29b0f896 9459 {
48ef937e
JB
9460 frag_opcode_byte ((i.rm.regmem << 0)
9461 | (i.rm.reg << 3)
9462 | (i.rm.mode << 6));
29b0f896
AM
9463 /* If i.rm.regmem == ESP (4)
9464 && i.rm.mode != (Register mode)
9465 && not 16 bit
9466 ==> need second modrm byte. */
9467 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
9468 && i.rm.mode != 3
dc821c5f 9469 && !(i.base_reg && i.base_reg->reg_type.bitfield.word))
48ef937e
JB
9470 frag_opcode_byte ((i.sib.base << 0)
9471 | (i.sib.index << 3)
9472 | (i.sib.scale << 6));
29b0f896 9473 }
3e73aa7c 9474
29b0f896 9475 if (i.disp_operands)
2bbd9c25 9476 output_disp (insn_start_frag, insn_start_off);
3e73aa7c 9477
29b0f896 9478 if (i.imm_operands)
2bbd9c25 9479 output_imm (insn_start_frag, insn_start_off);
9c33702b
JB
9480
9481 /*
9482 * frag_now_fix () returning plain abs_section_offset when we're in the
9483 * absolute section, and abs_section_offset not getting updated as data
9484 * gets added to the frag breaks the logic below.
9485 */
9486 if (now_seg != absolute_section)
9487 {
9488 j = encoding_length (insn_start_frag, insn_start_off, frag_more (0));
9489 if (j > 15)
9490 as_warn (_("instruction length of %u bytes exceeds the limit of 15"),
9491 j);
e379e5f3
L
9492 else if (fragP)
9493 {
9494 /* NB: Don't add prefix with GOTPC relocation since
9495 output_disp() above depends on the fixed encoding
9496 length. Can't add prefix with TLS relocation since
9497 it breaks TLS linker optimization. */
9498 unsigned int max = i.has_gotpc_tls_reloc ? 0 : 15 - j;
9499 /* Prefix count on the current instruction. */
9500 unsigned int count = i.vex.length;
9501 unsigned int k;
9502 for (k = 0; k < ARRAY_SIZE (i.prefix); k++)
9503 /* REX byte is encoded in VEX/EVEX prefix. */
9504 if (i.prefix[k] && (k != REX_PREFIX || !i.vex.length))
9505 count++;
9506
9507 /* Count prefixes for extended opcode maps. */
9508 if (!i.vex.length)
9509 switch (i.tm.opcode_length)
9510 {
9511 case 3:
9512 if (((i.tm.base_opcode >> 16) & 0xff) == 0xf)
9513 {
9514 count++;
9515 switch ((i.tm.base_opcode >> 8) & 0xff)
9516 {
9517 case 0x38:
9518 case 0x3a:
9519 count++;
9520 break;
9521 default:
9522 break;
9523 }
9524 }
9525 break;
9526 case 2:
9527 if (((i.tm.base_opcode >> 8) & 0xff) == 0xf)
9528 count++;
9529 break;
9530 case 1:
9531 break;
9532 default:
9533 abort ();
9534 }
9535
9536 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
9537 == BRANCH_PREFIX)
9538 {
9539 /* Set the maximum prefix size in BRANCH_PREFIX
9540 frag. */
9541 if (fragP->tc_frag_data.max_bytes > max)
9542 fragP->tc_frag_data.max_bytes = max;
9543 if (fragP->tc_frag_data.max_bytes > count)
9544 fragP->tc_frag_data.max_bytes -= count;
9545 else
9546 fragP->tc_frag_data.max_bytes = 0;
9547 }
9548 else
9549 {
9550 /* Remember the maximum prefix size in FUSED_JCC_PADDING
9551 frag. */
9552 unsigned int max_prefix_size;
9553 if (align_branch_prefix_size > max)
9554 max_prefix_size = max;
9555 else
9556 max_prefix_size = align_branch_prefix_size;
9557 if (max_prefix_size > count)
9558 fragP->tc_frag_data.max_prefix_length
9559 = max_prefix_size - count;
9560 }
9561
9562 /* Use existing segment prefix if possible. Use CS
9563 segment prefix in 64-bit mode. In 32-bit mode, use SS
9564 segment prefix with ESP/EBP base register and use DS
9565 segment prefix without ESP/EBP base register. */
9566 if (i.prefix[SEG_PREFIX])
9567 fragP->tc_frag_data.default_prefix = i.prefix[SEG_PREFIX];
9568 else if (flag_code == CODE_64BIT)
9569 fragP->tc_frag_data.default_prefix = CS_PREFIX_OPCODE;
9570 else if (i.base_reg
9571 && (i.base_reg->reg_num == 4
9572 || i.base_reg->reg_num == 5))
9573 fragP->tc_frag_data.default_prefix = SS_PREFIX_OPCODE;
9574 else
9575 fragP->tc_frag_data.default_prefix = DS_PREFIX_OPCODE;
9576 }
9c33702b 9577 }
29b0f896 9578 }
252b5132 9579
e379e5f3
L
9580 /* NB: Don't work with COND_JUMP86 without i386. */
9581 if (align_branch_power
9582 && now_seg != absolute_section
9583 && cpu_arch_flags.bitfield.cpui386)
9584 {
9585 /* Terminate each frag so that we can add prefix and check for
9586 fused jcc. */
9587 frag_wane (frag_now);
9588 frag_new (0);
9589 }
9590
29b0f896
AM
9591#ifdef DEBUG386
9592 if (flag_debug)
9593 {
7b81dfbb 9594 pi ("" /*line*/, &i);
29b0f896
AM
9595 }
9596#endif /* DEBUG386 */
9597}
252b5132 9598
e205caa7
L
9599/* Return the size of the displacement operand N. */
9600
9601static int
9602disp_size (unsigned int n)
9603{
9604 int size = 4;
43234a1e 9605
b5014f7a 9606 if (i.types[n].bitfield.disp64)
40fb9820
L
9607 size = 8;
9608 else if (i.types[n].bitfield.disp8)
9609 size = 1;
9610 else if (i.types[n].bitfield.disp16)
9611 size = 2;
e205caa7
L
9612 return size;
9613}
9614
9615/* Return the size of the immediate operand N. */
9616
9617static int
9618imm_size (unsigned int n)
9619{
9620 int size = 4;
40fb9820
L
9621 if (i.types[n].bitfield.imm64)
9622 size = 8;
9623 else if (i.types[n].bitfield.imm8 || i.types[n].bitfield.imm8s)
9624 size = 1;
9625 else if (i.types[n].bitfield.imm16)
9626 size = 2;
e205caa7
L
9627 return size;
9628}
9629
29b0f896 9630static void
64e74474 9631output_disp (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
9632{
9633 char *p;
9634 unsigned int n;
252b5132 9635
29b0f896
AM
9636 for (n = 0; n < i.operands; n++)
9637 {
b5014f7a 9638 if (operand_type_check (i.types[n], disp))
29b0f896 9639 {
48ef937e
JB
9640 int size = disp_size (n);
9641
9642 if (now_seg == absolute_section)
9643 abs_section_offset += size;
9644 else if (i.op[n].disps->X_op == O_constant)
29b0f896 9645 {
43234a1e 9646 offsetT val = i.op[n].disps->X_add_number;
252b5132 9647
629cfaf1
JB
9648 val = offset_in_range (val >> (size == 1 ? i.memshift : 0),
9649 size);
29b0f896
AM
9650 p = frag_more (size);
9651 md_number_to_chars (p, val, size);
9652 }
9653 else
9654 {
f86103b7 9655 enum bfd_reloc_code_real reloc_type;
40fb9820 9656 int sign = i.types[n].bitfield.disp32s;
29b0f896 9657 int pcrel = (i.flags[n] & Operand_PCrel) != 0;
02a86693 9658 fixS *fixP;
29b0f896 9659
e205caa7 9660 /* We can't have 8 bit displacement here. */
9c2799c2 9661 gas_assert (!i.types[n].bitfield.disp8);
e205caa7 9662
29b0f896
AM
9663 /* The PC relative address is computed relative
9664 to the instruction boundary, so in case immediate
9665 fields follows, we need to adjust the value. */
9666 if (pcrel && i.imm_operands)
9667 {
29b0f896 9668 unsigned int n1;
e205caa7 9669 int sz = 0;
252b5132 9670
29b0f896 9671 for (n1 = 0; n1 < i.operands; n1++)
40fb9820 9672 if (operand_type_check (i.types[n1], imm))
252b5132 9673 {
e205caa7
L
9674 /* Only one immediate is allowed for PC
9675 relative address. */
9c2799c2 9676 gas_assert (sz == 0);
e205caa7
L
9677 sz = imm_size (n1);
9678 i.op[n].disps->X_add_number -= sz;
252b5132 9679 }
29b0f896 9680 /* We should find the immediate. */
9c2799c2 9681 gas_assert (sz != 0);
29b0f896 9682 }
520dc8e8 9683
29b0f896 9684 p = frag_more (size);
d258b828 9685 reloc_type = reloc (size, pcrel, sign, i.reloc[n]);
d6ab8113 9686 if (GOT_symbol
2bbd9c25 9687 && GOT_symbol == i.op[n].disps->X_add_symbol
d6ab8113 9688 && (((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
9689 || reloc_type == BFD_RELOC_X86_64_32S
9690 || (reloc_type == BFD_RELOC_64
9691 && object_64bit))
d6ab8113
JB
9692 && (i.op[n].disps->X_op == O_symbol
9693 || (i.op[n].disps->X_op == O_add
9694 && ((symbol_get_value_expression
9695 (i.op[n].disps->X_op_symbol)->X_op)
9696 == O_subtract))))
9697 || reloc_type == BFD_RELOC_32_PCREL))
2bbd9c25 9698 {
4fa24527 9699 if (!object_64bit)
7b81dfbb
AJ
9700 {
9701 reloc_type = BFD_RELOC_386_GOTPC;
e379e5f3 9702 i.has_gotpc_tls_reloc = TRUE;
d583596c
JB
9703 i.op[n].imms->X_add_number +=
9704 encoding_length (insn_start_frag, insn_start_off, p);
7b81dfbb
AJ
9705 }
9706 else if (reloc_type == BFD_RELOC_64)
9707 reloc_type = BFD_RELOC_X86_64_GOTPC64;
d6ab8113 9708 else
7b81dfbb
AJ
9709 /* Don't do the adjustment for x86-64, as there
9710 the pcrel addressing is relative to the _next_
9711 insn, and that is taken care of in other code. */
d6ab8113 9712 reloc_type = BFD_RELOC_X86_64_GOTPC32;
2bbd9c25 9713 }
e379e5f3
L
9714 else if (align_branch_power)
9715 {
9716 switch (reloc_type)
9717 {
9718 case BFD_RELOC_386_TLS_GD:
9719 case BFD_RELOC_386_TLS_LDM:
9720 case BFD_RELOC_386_TLS_IE:
9721 case BFD_RELOC_386_TLS_IE_32:
9722 case BFD_RELOC_386_TLS_GOTIE:
9723 case BFD_RELOC_386_TLS_GOTDESC:
9724 case BFD_RELOC_386_TLS_DESC_CALL:
9725 case BFD_RELOC_X86_64_TLSGD:
9726 case BFD_RELOC_X86_64_TLSLD:
9727 case BFD_RELOC_X86_64_GOTTPOFF:
9728 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
9729 case BFD_RELOC_X86_64_TLSDESC_CALL:
9730 i.has_gotpc_tls_reloc = TRUE;
9731 default:
9732 break;
9733 }
9734 }
02a86693
L
9735 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal,
9736 size, i.op[n].disps, pcrel,
9737 reloc_type);
9738 /* Check for "call/jmp *mem", "mov mem, %reg",
9739 "test %reg, mem" and "binop mem, %reg" where binop
9740 is one of adc, add, and, cmp, or, sbb, sub, xor
e60f4d3b
L
9741 instructions without data prefix. Always generate
9742 R_386_GOT32X for "sym*GOT" operand in 32-bit mode. */
9743 if (i.prefix[DATA_PREFIX] == 0
9744 && (generate_relax_relocations
9745 || (!object_64bit
9746 && i.rm.mode == 0
9747 && i.rm.regmem == 5))
0cb4071e
L
9748 && (i.rm.mode == 2
9749 || (i.rm.mode == 0 && i.rm.regmem == 5))
2ae4c703 9750 && !is_any_vex_encoding(&i.tm)
02a86693
L
9751 && ((i.operands == 1
9752 && i.tm.base_opcode == 0xff
9753 && (i.rm.reg == 2 || i.rm.reg == 4))
9754 || (i.operands == 2
9755 && (i.tm.base_opcode == 0x8b
9756 || i.tm.base_opcode == 0x85
2ae4c703 9757 || (i.tm.base_opcode & ~0x38) == 0x03))))
02a86693
L
9758 {
9759 if (object_64bit)
9760 {
9761 fixP->fx_tcbit = i.rex != 0;
9762 if (i.base_reg
e968fc9b 9763 && (i.base_reg->reg_num == RegIP))
02a86693
L
9764 fixP->fx_tcbit2 = 1;
9765 }
9766 else
9767 fixP->fx_tcbit2 = 1;
9768 }
29b0f896
AM
9769 }
9770 }
9771 }
9772}
252b5132 9773
29b0f896 9774static void
64e74474 9775output_imm (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
9776{
9777 char *p;
9778 unsigned int n;
252b5132 9779
29b0f896
AM
9780 for (n = 0; n < i.operands; n++)
9781 {
43234a1e
L
9782 /* Skip SAE/RC Imm operand in EVEX. They are already handled. */
9783 if (i.rounding && (int) n == i.rounding->operand)
9784 continue;
9785
40fb9820 9786 if (operand_type_check (i.types[n], imm))
29b0f896 9787 {
48ef937e
JB
9788 int size = imm_size (n);
9789
9790 if (now_seg == absolute_section)
9791 abs_section_offset += size;
9792 else if (i.op[n].imms->X_op == O_constant)
29b0f896 9793 {
29b0f896 9794 offsetT val;
b4cac588 9795
29b0f896
AM
9796 val = offset_in_range (i.op[n].imms->X_add_number,
9797 size);
9798 p = frag_more (size);
9799 md_number_to_chars (p, val, size);
9800 }
9801 else
9802 {
9803 /* Not absolute_section.
9804 Need a 32-bit fixup (don't support 8bit
9805 non-absolute imms). Try to support other
9806 sizes ... */
f86103b7 9807 enum bfd_reloc_code_real reloc_type;
e205caa7 9808 int sign;
29b0f896 9809
40fb9820 9810 if (i.types[n].bitfield.imm32s
a7d61044 9811 && (i.suffix == QWORD_MNEM_SUFFIX
40fb9820 9812 || (!i.suffix && i.tm.opcode_modifier.no_lsuf)))
29b0f896 9813 sign = 1;
e205caa7
L
9814 else
9815 sign = 0;
520dc8e8 9816
29b0f896 9817 p = frag_more (size);
d258b828 9818 reloc_type = reloc (size, 0, sign, i.reloc[n]);
f86103b7 9819
2bbd9c25
JJ
9820 /* This is tough to explain. We end up with this one if we
9821 * have operands that look like
9822 * "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal here is to
9823 * obtain the absolute address of the GOT, and it is strongly
9824 * preferable from a performance point of view to avoid using
9825 * a runtime relocation for this. The actual sequence of
9826 * instructions often look something like:
9827 *
9828 * call .L66
9829 * .L66:
9830 * popl %ebx
9831 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
9832 *
9833 * The call and pop essentially return the absolute address
9834 * of the label .L66 and store it in %ebx. The linker itself
9835 * will ultimately change the first operand of the addl so
9836 * that %ebx points to the GOT, but to keep things simple, the
9837 * .o file must have this operand set so that it generates not
9838 * the absolute address of .L66, but the absolute address of
9839 * itself. This allows the linker itself simply treat a GOTPC
9840 * relocation as asking for a pcrel offset to the GOT to be
9841 * added in, and the addend of the relocation is stored in the
9842 * operand field for the instruction itself.
9843 *
9844 * Our job here is to fix the operand so that it would add
9845 * the correct offset so that %ebx would point to itself. The
9846 * thing that is tricky is that .-.L66 will point to the
9847 * beginning of the instruction, so we need to further modify
9848 * the operand so that it will point to itself. There are
9849 * other cases where you have something like:
9850 *
9851 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
9852 *
9853 * and here no correction would be required. Internally in
9854 * the assembler we treat operands of this form as not being
9855 * pcrel since the '.' is explicitly mentioned, and I wonder
9856 * whether it would simplify matters to do it this way. Who
9857 * knows. In earlier versions of the PIC patches, the
9858 * pcrel_adjust field was used to store the correction, but
9859 * since the expression is not pcrel, I felt it would be
9860 * confusing to do it this way. */
9861
d6ab8113 9862 if ((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
9863 || reloc_type == BFD_RELOC_X86_64_32S
9864 || reloc_type == BFD_RELOC_64)
29b0f896
AM
9865 && GOT_symbol
9866 && GOT_symbol == i.op[n].imms->X_add_symbol
9867 && (i.op[n].imms->X_op == O_symbol
9868 || (i.op[n].imms->X_op == O_add
9869 && ((symbol_get_value_expression
9870 (i.op[n].imms->X_op_symbol)->X_op)
9871 == O_subtract))))
9872 {
4fa24527 9873 if (!object_64bit)
d6ab8113 9874 reloc_type = BFD_RELOC_386_GOTPC;
7b81dfbb 9875 else if (size == 4)
d6ab8113 9876 reloc_type = BFD_RELOC_X86_64_GOTPC32;
7b81dfbb
AJ
9877 else if (size == 8)
9878 reloc_type = BFD_RELOC_X86_64_GOTPC64;
e379e5f3 9879 i.has_gotpc_tls_reloc = TRUE;
d583596c
JB
9880 i.op[n].imms->X_add_number +=
9881 encoding_length (insn_start_frag, insn_start_off, p);
29b0f896 9882 }
29b0f896
AM
9883 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
9884 i.op[n].imms, 0, reloc_type);
9885 }
9886 }
9887 }
252b5132
RH
9888}
9889\f
d182319b
JB
9890/* x86_cons_fix_new is called via the expression parsing code when a
9891 reloc is needed. We use this hook to get the correct .got reloc. */
d182319b
JB
9892static int cons_sign = -1;
9893
9894void
e3bb37b5 9895x86_cons_fix_new (fragS *frag, unsigned int off, unsigned int len,
62ebcb5c 9896 expressionS *exp, bfd_reloc_code_real_type r)
d182319b 9897{
d258b828 9898 r = reloc (len, 0, cons_sign, r);
d182319b
JB
9899
9900#ifdef TE_PE
9901 if (exp->X_op == O_secrel)
9902 {
9903 exp->X_op = O_symbol;
9904 r = BFD_RELOC_32_SECREL;
9905 }
9906#endif
9907
9908 fix_new_exp (frag, off, len, exp, 0, r);
9909}
9910
357d1bd8
L
9911/* Export the ABI address size for use by TC_ADDRESS_BYTES for the
9912 purpose of the `.dc.a' internal pseudo-op. */
9913
9914int
9915x86_address_bytes (void)
9916{
9917 if ((stdoutput->arch_info->mach & bfd_mach_x64_32))
9918 return 4;
9919 return stdoutput->arch_info->bits_per_address / 8;
9920}
9921
d382c579
TG
9922#if !(defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) || defined (OBJ_MACH_O)) \
9923 || defined (LEX_AT)
d258b828 9924# define lex_got(reloc, adjust, types) NULL
718ddfc0 9925#else
f3c180ae
AM
9926/* Parse operands of the form
9927 <symbol>@GOTOFF+<nnn>
9928 and similar .plt or .got references.
9929
9930 If we find one, set up the correct relocation in RELOC and copy the
9931 input string, minus the `@GOTOFF' into a malloc'd buffer for
9932 parsing by the calling routine. Return this buffer, and if ADJUST
9933 is non-null set it to the length of the string we removed from the
9934 input line. Otherwise return NULL. */
9935static char *
91d6fa6a 9936lex_got (enum bfd_reloc_code_real *rel,
64e74474 9937 int *adjust,
d258b828 9938 i386_operand_type *types)
f3c180ae 9939{
7b81dfbb
AJ
9940 /* Some of the relocations depend on the size of what field is to
9941 be relocated. But in our callers i386_immediate and i386_displacement
9942 we don't yet know the operand size (this will be set by insn
9943 matching). Hence we record the word32 relocation here,
9944 and adjust the reloc according to the real size in reloc(). */
f3c180ae
AM
9945 static const struct {
9946 const char *str;
cff8d58a 9947 int len;
4fa24527 9948 const enum bfd_reloc_code_real rel[2];
40fb9820 9949 const i386_operand_type types64;
f3c180ae 9950 } gotrel[] = {
8ce3d284 9951#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
9952 { STRING_COMMA_LEN ("SIZE"), { BFD_RELOC_SIZE32,
9953 BFD_RELOC_SIZE32 },
9954 OPERAND_TYPE_IMM32_64 },
8ce3d284 9955#endif
cff8d58a
L
9956 { STRING_COMMA_LEN ("PLTOFF"), { _dummy_first_bfd_reloc_code_real,
9957 BFD_RELOC_X86_64_PLTOFF64 },
40fb9820 9958 OPERAND_TYPE_IMM64 },
cff8d58a
L
9959 { STRING_COMMA_LEN ("PLT"), { BFD_RELOC_386_PLT32,
9960 BFD_RELOC_X86_64_PLT32 },
40fb9820 9961 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9962 { STRING_COMMA_LEN ("GOTPLT"), { _dummy_first_bfd_reloc_code_real,
9963 BFD_RELOC_X86_64_GOTPLT64 },
40fb9820 9964 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
9965 { STRING_COMMA_LEN ("GOTOFF"), { BFD_RELOC_386_GOTOFF,
9966 BFD_RELOC_X86_64_GOTOFF64 },
40fb9820 9967 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
9968 { STRING_COMMA_LEN ("GOTPCREL"), { _dummy_first_bfd_reloc_code_real,
9969 BFD_RELOC_X86_64_GOTPCREL },
40fb9820 9970 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9971 { STRING_COMMA_LEN ("TLSGD"), { BFD_RELOC_386_TLS_GD,
9972 BFD_RELOC_X86_64_TLSGD },
40fb9820 9973 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9974 { STRING_COMMA_LEN ("TLSLDM"), { BFD_RELOC_386_TLS_LDM,
9975 _dummy_first_bfd_reloc_code_real },
40fb9820 9976 OPERAND_TYPE_NONE },
cff8d58a
L
9977 { STRING_COMMA_LEN ("TLSLD"), { _dummy_first_bfd_reloc_code_real,
9978 BFD_RELOC_X86_64_TLSLD },
40fb9820 9979 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9980 { STRING_COMMA_LEN ("GOTTPOFF"), { BFD_RELOC_386_TLS_IE_32,
9981 BFD_RELOC_X86_64_GOTTPOFF },
40fb9820 9982 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9983 { STRING_COMMA_LEN ("TPOFF"), { BFD_RELOC_386_TLS_LE_32,
9984 BFD_RELOC_X86_64_TPOFF32 },
40fb9820 9985 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
9986 { STRING_COMMA_LEN ("NTPOFF"), { BFD_RELOC_386_TLS_LE,
9987 _dummy_first_bfd_reloc_code_real },
40fb9820 9988 OPERAND_TYPE_NONE },
cff8d58a
L
9989 { STRING_COMMA_LEN ("DTPOFF"), { BFD_RELOC_386_TLS_LDO_32,
9990 BFD_RELOC_X86_64_DTPOFF32 },
40fb9820 9991 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
9992 { STRING_COMMA_LEN ("GOTNTPOFF"),{ BFD_RELOC_386_TLS_GOTIE,
9993 _dummy_first_bfd_reloc_code_real },
40fb9820 9994 OPERAND_TYPE_NONE },
cff8d58a
L
9995 { STRING_COMMA_LEN ("INDNTPOFF"),{ BFD_RELOC_386_TLS_IE,
9996 _dummy_first_bfd_reloc_code_real },
40fb9820 9997 OPERAND_TYPE_NONE },
cff8d58a
L
9998 { STRING_COMMA_LEN ("GOT"), { BFD_RELOC_386_GOT32,
9999 BFD_RELOC_X86_64_GOT32 },
40fb9820 10000 OPERAND_TYPE_IMM32_32S_64_DISP32 },
cff8d58a
L
10001 { STRING_COMMA_LEN ("TLSDESC"), { BFD_RELOC_386_TLS_GOTDESC,
10002 BFD_RELOC_X86_64_GOTPC32_TLSDESC },
40fb9820 10003 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
10004 { STRING_COMMA_LEN ("TLSCALL"), { BFD_RELOC_386_TLS_DESC_CALL,
10005 BFD_RELOC_X86_64_TLSDESC_CALL },
40fb9820 10006 OPERAND_TYPE_IMM32_32S_DISP32 },
f3c180ae
AM
10007 };
10008 char *cp;
10009 unsigned int j;
10010
d382c579 10011#if defined (OBJ_MAYBE_ELF)
718ddfc0
JB
10012 if (!IS_ELF)
10013 return NULL;
d382c579 10014#endif
718ddfc0 10015
f3c180ae 10016 for (cp = input_line_pointer; *cp != '@'; cp++)
67c11a9b 10017 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
f3c180ae
AM
10018 return NULL;
10019
47465058 10020 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
f3c180ae 10021 {
cff8d58a 10022 int len = gotrel[j].len;
28f81592 10023 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
f3c180ae 10024 {
4fa24527 10025 if (gotrel[j].rel[object_64bit] != 0)
f3c180ae 10026 {
28f81592
AM
10027 int first, second;
10028 char *tmpbuf, *past_reloc;
f3c180ae 10029
91d6fa6a 10030 *rel = gotrel[j].rel[object_64bit];
f3c180ae 10031
3956db08
JB
10032 if (types)
10033 {
10034 if (flag_code != CODE_64BIT)
40fb9820
L
10035 {
10036 types->bitfield.imm32 = 1;
10037 types->bitfield.disp32 = 1;
10038 }
3956db08
JB
10039 else
10040 *types = gotrel[j].types64;
10041 }
10042
8fd4256d 10043 if (j != 0 && GOT_symbol == NULL)
f3c180ae
AM
10044 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
10045
28f81592 10046 /* The length of the first part of our input line. */
f3c180ae 10047 first = cp - input_line_pointer;
28f81592
AM
10048
10049 /* The second part goes from after the reloc token until
67c11a9b 10050 (and including) an end_of_line char or comma. */
28f81592 10051 past_reloc = cp + 1 + len;
67c11a9b
AM
10052 cp = past_reloc;
10053 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
10054 ++cp;
10055 second = cp + 1 - past_reloc;
28f81592
AM
10056
10057 /* Allocate and copy string. The trailing NUL shouldn't
10058 be necessary, but be safe. */
add39d23 10059 tmpbuf = XNEWVEC (char, first + second + 2);
f3c180ae 10060 memcpy (tmpbuf, input_line_pointer, first);
0787a12d
AM
10061 if (second != 0 && *past_reloc != ' ')
10062 /* Replace the relocation token with ' ', so that
10063 errors like foo@GOTOFF1 will be detected. */
10064 tmpbuf[first++] = ' ';
af89796a
L
10065 else
10066 /* Increment length by 1 if the relocation token is
10067 removed. */
10068 len++;
10069 if (adjust)
10070 *adjust = len;
0787a12d
AM
10071 memcpy (tmpbuf + first, past_reloc, second);
10072 tmpbuf[first + second] = '\0';
f3c180ae
AM
10073 return tmpbuf;
10074 }
10075
4fa24527
JB
10076 as_bad (_("@%s reloc is not supported with %d-bit output format"),
10077 gotrel[j].str, 1 << (5 + object_64bit));
f3c180ae
AM
10078 return NULL;
10079 }
10080 }
10081
10082 /* Might be a symbol version string. Don't as_bad here. */
10083 return NULL;
10084}
4e4f7c87 10085#endif
f3c180ae 10086
a988325c
NC
10087#ifdef TE_PE
10088#ifdef lex_got
10089#undef lex_got
10090#endif
10091/* Parse operands of the form
10092 <symbol>@SECREL32+<nnn>
10093
10094 If we find one, set up the correct relocation in RELOC and copy the
10095 input string, minus the `@SECREL32' into a malloc'd buffer for
10096 parsing by the calling routine. Return this buffer, and if ADJUST
10097 is non-null set it to the length of the string we removed from the
34bca508
L
10098 input line. Otherwise return NULL.
10099
a988325c
NC
10100 This function is copied from the ELF version above adjusted for PE targets. */
10101
10102static char *
10103lex_got (enum bfd_reloc_code_real *rel ATTRIBUTE_UNUSED,
10104 int *adjust ATTRIBUTE_UNUSED,
d258b828 10105 i386_operand_type *types)
a988325c
NC
10106{
10107 static const struct
10108 {
10109 const char *str;
10110 int len;
10111 const enum bfd_reloc_code_real rel[2];
10112 const i386_operand_type types64;
10113 }
10114 gotrel[] =
10115 {
10116 { STRING_COMMA_LEN ("SECREL32"), { BFD_RELOC_32_SECREL,
10117 BFD_RELOC_32_SECREL },
10118 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
10119 };
10120
10121 char *cp;
10122 unsigned j;
10123
10124 for (cp = input_line_pointer; *cp != '@'; cp++)
10125 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
10126 return NULL;
10127
10128 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
10129 {
10130 int len = gotrel[j].len;
10131
10132 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
10133 {
10134 if (gotrel[j].rel[object_64bit] != 0)
10135 {
10136 int first, second;
10137 char *tmpbuf, *past_reloc;
10138
10139 *rel = gotrel[j].rel[object_64bit];
10140 if (adjust)
10141 *adjust = len;
10142
10143 if (types)
10144 {
10145 if (flag_code != CODE_64BIT)
10146 {
10147 types->bitfield.imm32 = 1;
10148 types->bitfield.disp32 = 1;
10149 }
10150 else
10151 *types = gotrel[j].types64;
10152 }
10153
10154 /* The length of the first part of our input line. */
10155 first = cp - input_line_pointer;
10156
10157 /* The second part goes from after the reloc token until
10158 (and including) an end_of_line char or comma. */
10159 past_reloc = cp + 1 + len;
10160 cp = past_reloc;
10161 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
10162 ++cp;
10163 second = cp + 1 - past_reloc;
10164
10165 /* Allocate and copy string. The trailing NUL shouldn't
10166 be necessary, but be safe. */
add39d23 10167 tmpbuf = XNEWVEC (char, first + second + 2);
a988325c
NC
10168 memcpy (tmpbuf, input_line_pointer, first);
10169 if (second != 0 && *past_reloc != ' ')
10170 /* Replace the relocation token with ' ', so that
10171 errors like foo@SECLREL321 will be detected. */
10172 tmpbuf[first++] = ' ';
10173 memcpy (tmpbuf + first, past_reloc, second);
10174 tmpbuf[first + second] = '\0';
10175 return tmpbuf;
10176 }
10177
10178 as_bad (_("@%s reloc is not supported with %d-bit output format"),
10179 gotrel[j].str, 1 << (5 + object_64bit));
10180 return NULL;
10181 }
10182 }
10183
10184 /* Might be a symbol version string. Don't as_bad here. */
10185 return NULL;
10186}
10187
10188#endif /* TE_PE */
10189
62ebcb5c 10190bfd_reloc_code_real_type
e3bb37b5 10191x86_cons (expressionS *exp, int size)
f3c180ae 10192{
62ebcb5c
AM
10193 bfd_reloc_code_real_type got_reloc = NO_RELOC;
10194
ee86248c
JB
10195 intel_syntax = -intel_syntax;
10196
3c7b9c2c 10197 exp->X_md = 0;
4fa24527 10198 if (size == 4 || (object_64bit && size == 8))
f3c180ae
AM
10199 {
10200 /* Handle @GOTOFF and the like in an expression. */
10201 char *save;
10202 char *gotfree_input_line;
4a57f2cf 10203 int adjust = 0;
f3c180ae
AM
10204
10205 save = input_line_pointer;
d258b828 10206 gotfree_input_line = lex_got (&got_reloc, &adjust, NULL);
f3c180ae
AM
10207 if (gotfree_input_line)
10208 input_line_pointer = gotfree_input_line;
10209
10210 expression (exp);
10211
10212 if (gotfree_input_line)
10213 {
10214 /* expression () has merrily parsed up to the end of line,
10215 or a comma - in the wrong buffer. Transfer how far
10216 input_line_pointer has moved to the right buffer. */
10217 input_line_pointer = (save
10218 + (input_line_pointer - gotfree_input_line)
10219 + adjust);
10220 free (gotfree_input_line);
3992d3b7
AM
10221 if (exp->X_op == O_constant
10222 || exp->X_op == O_absent
10223 || exp->X_op == O_illegal
0398aac5 10224 || exp->X_op == O_register
3992d3b7
AM
10225 || exp->X_op == O_big)
10226 {
10227 char c = *input_line_pointer;
10228 *input_line_pointer = 0;
10229 as_bad (_("missing or invalid expression `%s'"), save);
10230 *input_line_pointer = c;
10231 }
b9519cfe
L
10232 else if ((got_reloc == BFD_RELOC_386_PLT32
10233 || got_reloc == BFD_RELOC_X86_64_PLT32)
10234 && exp->X_op != O_symbol)
10235 {
10236 char c = *input_line_pointer;
10237 *input_line_pointer = 0;
10238 as_bad (_("invalid PLT expression `%s'"), save);
10239 *input_line_pointer = c;
10240 }
f3c180ae
AM
10241 }
10242 }
10243 else
10244 expression (exp);
ee86248c
JB
10245
10246 intel_syntax = -intel_syntax;
10247
10248 if (intel_syntax)
10249 i386_intel_simplify (exp);
62ebcb5c
AM
10250
10251 return got_reloc;
f3c180ae 10252}
f3c180ae 10253
9f32dd5b
L
10254static void
10255signed_cons (int size)
6482c264 10256{
d182319b
JB
10257 if (flag_code == CODE_64BIT)
10258 cons_sign = 1;
10259 cons (size);
10260 cons_sign = -1;
6482c264
NC
10261}
10262
d182319b 10263#ifdef TE_PE
6482c264 10264static void
7016a5d5 10265pe_directive_secrel (int dummy ATTRIBUTE_UNUSED)
6482c264
NC
10266{
10267 expressionS exp;
10268
10269 do
10270 {
10271 expression (&exp);
10272 if (exp.X_op == O_symbol)
10273 exp.X_op = O_secrel;
10274
10275 emit_expr (&exp, 4);
10276 }
10277 while (*input_line_pointer++ == ',');
10278
10279 input_line_pointer--;
10280 demand_empty_rest_of_line ();
10281}
6482c264
NC
10282#endif
10283
43234a1e
L
10284/* Handle Vector operations. */
10285
10286static char *
10287check_VecOperations (char *op_string, char *op_end)
10288{
10289 const reg_entry *mask;
10290 const char *saved;
10291 char *end_op;
10292
10293 while (*op_string
10294 && (op_end == NULL || op_string < op_end))
10295 {
10296 saved = op_string;
10297 if (*op_string == '{')
10298 {
10299 op_string++;
10300
10301 /* Check broadcasts. */
10302 if (strncmp (op_string, "1to", 3) == 0)
10303 {
10304 int bcst_type;
10305
10306 if (i.broadcast)
10307 goto duplicated_vec_op;
10308
10309 op_string += 3;
10310 if (*op_string == '8')
8e6e0792 10311 bcst_type = 8;
b28d1bda 10312 else if (*op_string == '4')
8e6e0792 10313 bcst_type = 4;
b28d1bda 10314 else if (*op_string == '2')
8e6e0792 10315 bcst_type = 2;
43234a1e
L
10316 else if (*op_string == '1'
10317 && *(op_string+1) == '6')
10318 {
8e6e0792 10319 bcst_type = 16;
43234a1e
L
10320 op_string++;
10321 }
10322 else
10323 {
10324 as_bad (_("Unsupported broadcast: `%s'"), saved);
10325 return NULL;
10326 }
10327 op_string++;
10328
10329 broadcast_op.type = bcst_type;
10330 broadcast_op.operand = this_operand;
1f75763a 10331 broadcast_op.bytes = 0;
43234a1e
L
10332 i.broadcast = &broadcast_op;
10333 }
10334 /* Check masking operation. */
10335 else if ((mask = parse_register (op_string, &end_op)) != NULL)
10336 {
8a6fb3f9
JB
10337 if (mask == &bad_reg)
10338 return NULL;
10339
43234a1e 10340 /* k0 can't be used for write mask. */
f74a6307 10341 if (mask->reg_type.bitfield.class != RegMask || !mask->reg_num)
43234a1e 10342 {
6d2cd6b2
JB
10343 as_bad (_("`%s%s' can't be used for write mask"),
10344 register_prefix, mask->reg_name);
43234a1e
L
10345 return NULL;
10346 }
10347
10348 if (!i.mask)
10349 {
10350 mask_op.mask = mask;
10351 mask_op.zeroing = 0;
10352 mask_op.operand = this_operand;
10353 i.mask = &mask_op;
10354 }
10355 else
10356 {
10357 if (i.mask->mask)
10358 goto duplicated_vec_op;
10359
10360 i.mask->mask = mask;
10361
10362 /* Only "{z}" is allowed here. No need to check
10363 zeroing mask explicitly. */
10364 if (i.mask->operand != this_operand)
10365 {
10366 as_bad (_("invalid write mask `%s'"), saved);
10367 return NULL;
10368 }
10369 }
10370
10371 op_string = end_op;
10372 }
10373 /* Check zeroing-flag for masking operation. */
10374 else if (*op_string == 'z')
10375 {
10376 if (!i.mask)
10377 {
10378 mask_op.mask = NULL;
10379 mask_op.zeroing = 1;
10380 mask_op.operand = this_operand;
10381 i.mask = &mask_op;
10382 }
10383 else
10384 {
10385 if (i.mask->zeroing)
10386 {
10387 duplicated_vec_op:
10388 as_bad (_("duplicated `%s'"), saved);
10389 return NULL;
10390 }
10391
10392 i.mask->zeroing = 1;
10393
10394 /* Only "{%k}" is allowed here. No need to check mask
10395 register explicitly. */
10396 if (i.mask->operand != this_operand)
10397 {
10398 as_bad (_("invalid zeroing-masking `%s'"),
10399 saved);
10400 return NULL;
10401 }
10402 }
10403
10404 op_string++;
10405 }
10406 else
10407 goto unknown_vec_op;
10408
10409 if (*op_string != '}')
10410 {
10411 as_bad (_("missing `}' in `%s'"), saved);
10412 return NULL;
10413 }
10414 op_string++;
0ba3a731
L
10415
10416 /* Strip whitespace since the addition of pseudo prefixes
10417 changed how the scrubber treats '{'. */
10418 if (is_space_char (*op_string))
10419 ++op_string;
10420
43234a1e
L
10421 continue;
10422 }
10423 unknown_vec_op:
10424 /* We don't know this one. */
10425 as_bad (_("unknown vector operation: `%s'"), saved);
10426 return NULL;
10427 }
10428
6d2cd6b2
JB
10429 if (i.mask && i.mask->zeroing && !i.mask->mask)
10430 {
10431 as_bad (_("zeroing-masking only allowed with write mask"));
10432 return NULL;
10433 }
10434
43234a1e
L
10435 return op_string;
10436}
10437
252b5132 10438static int
70e41ade 10439i386_immediate (char *imm_start)
252b5132
RH
10440{
10441 char *save_input_line_pointer;
f3c180ae 10442 char *gotfree_input_line;
252b5132 10443 segT exp_seg = 0;
47926f60 10444 expressionS *exp;
40fb9820
L
10445 i386_operand_type types;
10446
0dfbf9d7 10447 operand_type_set (&types, ~0);
252b5132
RH
10448
10449 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
10450 {
31b2323c
L
10451 as_bad (_("at most %d immediate operands are allowed"),
10452 MAX_IMMEDIATE_OPERANDS);
252b5132
RH
10453 return 0;
10454 }
10455
10456 exp = &im_expressions[i.imm_operands++];
520dc8e8 10457 i.op[this_operand].imms = exp;
252b5132
RH
10458
10459 if (is_space_char (*imm_start))
10460 ++imm_start;
10461
10462 save_input_line_pointer = input_line_pointer;
10463 input_line_pointer = imm_start;
10464
d258b828 10465 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
10466 if (gotfree_input_line)
10467 input_line_pointer = gotfree_input_line;
252b5132
RH
10468
10469 exp_seg = expression (exp);
10470
83183c0c 10471 SKIP_WHITESPACE ();
43234a1e
L
10472
10473 /* Handle vector operations. */
10474 if (*input_line_pointer == '{')
10475 {
10476 input_line_pointer = check_VecOperations (input_line_pointer,
10477 NULL);
10478 if (input_line_pointer == NULL)
10479 return 0;
10480 }
10481
252b5132 10482 if (*input_line_pointer)
f3c180ae 10483 as_bad (_("junk `%s' after expression"), input_line_pointer);
252b5132
RH
10484
10485 input_line_pointer = save_input_line_pointer;
f3c180ae 10486 if (gotfree_input_line)
ee86248c
JB
10487 {
10488 free (gotfree_input_line);
10489
10490 if (exp->X_op == O_constant || exp->X_op == O_register)
10491 exp->X_op = O_illegal;
10492 }
10493
10494 return i386_finalize_immediate (exp_seg, exp, types, imm_start);
10495}
252b5132 10496
ee86248c
JB
10497static int
10498i386_finalize_immediate (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
10499 i386_operand_type types, const char *imm_start)
10500{
10501 if (exp->X_op == O_absent || exp->X_op == O_illegal || exp->X_op == O_big)
252b5132 10502 {
313c53d1
L
10503 if (imm_start)
10504 as_bad (_("missing or invalid immediate expression `%s'"),
10505 imm_start);
3992d3b7 10506 return 0;
252b5132 10507 }
3e73aa7c 10508 else if (exp->X_op == O_constant)
252b5132 10509 {
47926f60 10510 /* Size it properly later. */
40fb9820 10511 i.types[this_operand].bitfield.imm64 = 1;
13f864ae
L
10512 /* If not 64bit, sign extend val. */
10513 if (flag_code != CODE_64BIT
4eed87de
AM
10514 && (exp->X_add_number & ~(((addressT) 2 << 31) - 1)) == 0)
10515 exp->X_add_number
10516 = (exp->X_add_number ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
252b5132 10517 }
4c63da97 10518#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
f86103b7 10519 else if (OUTPUT_FLAVOR == bfd_target_aout_flavour
31312f95 10520 && exp_seg != absolute_section
47926f60 10521 && exp_seg != text_section
24eab124
AM
10522 && exp_seg != data_section
10523 && exp_seg != bss_section
10524 && exp_seg != undefined_section
f86103b7 10525 && !bfd_is_com_section (exp_seg))
252b5132 10526 {
d0b47220 10527 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
252b5132
RH
10528 return 0;
10529 }
10530#endif
a841bdf5 10531 else if (!intel_syntax && exp_seg == reg_section)
bb8f5920 10532 {
313c53d1
L
10533 if (imm_start)
10534 as_bad (_("illegal immediate register operand %s"), imm_start);
bb8f5920
L
10535 return 0;
10536 }
252b5132
RH
10537 else
10538 {
10539 /* This is an address. The size of the address will be
24eab124 10540 determined later, depending on destination register,
3e73aa7c 10541 suffix, or the default for the section. */
40fb9820
L
10542 i.types[this_operand].bitfield.imm8 = 1;
10543 i.types[this_operand].bitfield.imm16 = 1;
10544 i.types[this_operand].bitfield.imm32 = 1;
10545 i.types[this_operand].bitfield.imm32s = 1;
10546 i.types[this_operand].bitfield.imm64 = 1;
c6fb90c8
L
10547 i.types[this_operand] = operand_type_and (i.types[this_operand],
10548 types);
252b5132
RH
10549 }
10550
10551 return 1;
10552}
10553
551c1ca1 10554static char *
e3bb37b5 10555i386_scale (char *scale)
252b5132 10556{
551c1ca1
AM
10557 offsetT val;
10558 char *save = input_line_pointer;
252b5132 10559
551c1ca1
AM
10560 input_line_pointer = scale;
10561 val = get_absolute_expression ();
10562
10563 switch (val)
252b5132 10564 {
551c1ca1 10565 case 1:
252b5132
RH
10566 i.log2_scale_factor = 0;
10567 break;
551c1ca1 10568 case 2:
252b5132
RH
10569 i.log2_scale_factor = 1;
10570 break;
551c1ca1 10571 case 4:
252b5132
RH
10572 i.log2_scale_factor = 2;
10573 break;
551c1ca1 10574 case 8:
252b5132
RH
10575 i.log2_scale_factor = 3;
10576 break;
10577 default:
a724f0f4
JB
10578 {
10579 char sep = *input_line_pointer;
10580
10581 *input_line_pointer = '\0';
10582 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
10583 scale);
10584 *input_line_pointer = sep;
10585 input_line_pointer = save;
10586 return NULL;
10587 }
252b5132 10588 }
29b0f896 10589 if (i.log2_scale_factor != 0 && i.index_reg == 0)
252b5132
RH
10590 {
10591 as_warn (_("scale factor of %d without an index register"),
24eab124 10592 1 << i.log2_scale_factor);
252b5132 10593 i.log2_scale_factor = 0;
252b5132 10594 }
551c1ca1
AM
10595 scale = input_line_pointer;
10596 input_line_pointer = save;
10597 return scale;
252b5132
RH
10598}
10599
252b5132 10600static int
e3bb37b5 10601i386_displacement (char *disp_start, char *disp_end)
252b5132 10602{
29b0f896 10603 expressionS *exp;
252b5132
RH
10604 segT exp_seg = 0;
10605 char *save_input_line_pointer;
f3c180ae 10606 char *gotfree_input_line;
40fb9820
L
10607 int override;
10608 i386_operand_type bigdisp, types = anydisp;
3992d3b7 10609 int ret;
252b5132 10610
31b2323c
L
10611 if (i.disp_operands == MAX_MEMORY_OPERANDS)
10612 {
10613 as_bad (_("at most %d displacement operands are allowed"),
10614 MAX_MEMORY_OPERANDS);
10615 return 0;
10616 }
10617
0dfbf9d7 10618 operand_type_set (&bigdisp, 0);
6f2f06be 10619 if (i.jumpabsolute
48bcea9f 10620 || i.types[this_operand].bitfield.baseindex
0cfa3eb3
JB
10621 || (current_templates->start->opcode_modifier.jump != JUMP
10622 && current_templates->start->opcode_modifier.jump != JUMP_DWORD))
e05278af 10623 {
48bcea9f 10624 i386_addressing_mode ();
e05278af 10625 override = (i.prefix[ADDR_PREFIX] != 0);
40fb9820
L
10626 if (flag_code == CODE_64BIT)
10627 {
10628 if (!override)
10629 {
10630 bigdisp.bitfield.disp32s = 1;
10631 bigdisp.bitfield.disp64 = 1;
10632 }
48bcea9f
JB
10633 else
10634 bigdisp.bitfield.disp32 = 1;
40fb9820
L
10635 }
10636 else if ((flag_code == CODE_16BIT) ^ override)
40fb9820 10637 bigdisp.bitfield.disp16 = 1;
48bcea9f
JB
10638 else
10639 bigdisp.bitfield.disp32 = 1;
e05278af
JB
10640 }
10641 else
10642 {
376cd056
JB
10643 /* For PC-relative branches, the width of the displacement may be
10644 dependent upon data size, but is never dependent upon address size.
10645 Also make sure to not unintentionally match against a non-PC-relative
10646 branch template. */
10647 static templates aux_templates;
10648 const insn_template *t = current_templates->start;
10649 bfd_boolean has_intel64 = FALSE;
10650
10651 aux_templates.start = t;
10652 while (++t < current_templates->end)
10653 {
10654 if (t->opcode_modifier.jump
10655 != current_templates->start->opcode_modifier.jump)
10656 break;
4b5aaf5f 10657 if ((t->opcode_modifier.isa64 >= INTEL64))
376cd056
JB
10658 has_intel64 = TRUE;
10659 }
10660 if (t < current_templates->end)
10661 {
10662 aux_templates.end = t;
10663 current_templates = &aux_templates;
10664 }
10665
e05278af 10666 override = (i.prefix[DATA_PREFIX] != 0);
40fb9820
L
10667 if (flag_code == CODE_64BIT)
10668 {
376cd056
JB
10669 if ((override || i.suffix == WORD_MNEM_SUFFIX)
10670 && (!intel64 || !has_intel64))
40fb9820
L
10671 bigdisp.bitfield.disp16 = 1;
10672 else
48bcea9f 10673 bigdisp.bitfield.disp32s = 1;
40fb9820
L
10674 }
10675 else
e05278af
JB
10676 {
10677 if (!override)
10678 override = (i.suffix == (flag_code != CODE_16BIT
10679 ? WORD_MNEM_SUFFIX
10680 : LONG_MNEM_SUFFIX));
40fb9820
L
10681 bigdisp.bitfield.disp32 = 1;
10682 if ((flag_code == CODE_16BIT) ^ override)
10683 {
10684 bigdisp.bitfield.disp32 = 0;
10685 bigdisp.bitfield.disp16 = 1;
10686 }
e05278af 10687 }
e05278af 10688 }
c6fb90c8
L
10689 i.types[this_operand] = operand_type_or (i.types[this_operand],
10690 bigdisp);
252b5132
RH
10691
10692 exp = &disp_expressions[i.disp_operands];
520dc8e8 10693 i.op[this_operand].disps = exp;
252b5132
RH
10694 i.disp_operands++;
10695 save_input_line_pointer = input_line_pointer;
10696 input_line_pointer = disp_start;
10697 END_STRING_AND_SAVE (disp_end);
10698
10699#ifndef GCC_ASM_O_HACK
10700#define GCC_ASM_O_HACK 0
10701#endif
10702#if GCC_ASM_O_HACK
10703 END_STRING_AND_SAVE (disp_end + 1);
40fb9820 10704 if (i.types[this_operand].bitfield.baseIndex
24eab124 10705 && displacement_string_end[-1] == '+')
252b5132
RH
10706 {
10707 /* This hack is to avoid a warning when using the "o"
24eab124
AM
10708 constraint within gcc asm statements.
10709 For instance:
10710
10711 #define _set_tssldt_desc(n,addr,limit,type) \
10712 __asm__ __volatile__ ( \
10713 "movw %w2,%0\n\t" \
10714 "movw %w1,2+%0\n\t" \
10715 "rorl $16,%1\n\t" \
10716 "movb %b1,4+%0\n\t" \
10717 "movb %4,5+%0\n\t" \
10718 "movb $0,6+%0\n\t" \
10719 "movb %h1,7+%0\n\t" \
10720 "rorl $16,%1" \
10721 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
10722
10723 This works great except that the output assembler ends
10724 up looking a bit weird if it turns out that there is
10725 no offset. You end up producing code that looks like:
10726
10727 #APP
10728 movw $235,(%eax)
10729 movw %dx,2+(%eax)
10730 rorl $16,%edx
10731 movb %dl,4+(%eax)
10732 movb $137,5+(%eax)
10733 movb $0,6+(%eax)
10734 movb %dh,7+(%eax)
10735 rorl $16,%edx
10736 #NO_APP
10737
47926f60 10738 So here we provide the missing zero. */
24eab124
AM
10739
10740 *displacement_string_end = '0';
252b5132
RH
10741 }
10742#endif
d258b828 10743 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
10744 if (gotfree_input_line)
10745 input_line_pointer = gotfree_input_line;
252b5132 10746
24eab124 10747 exp_seg = expression (exp);
252b5132 10748
636c26b0
AM
10749 SKIP_WHITESPACE ();
10750 if (*input_line_pointer)
10751 as_bad (_("junk `%s' after expression"), input_line_pointer);
10752#if GCC_ASM_O_HACK
10753 RESTORE_END_STRING (disp_end + 1);
10754#endif
636c26b0 10755 input_line_pointer = save_input_line_pointer;
636c26b0 10756 if (gotfree_input_line)
ee86248c
JB
10757 {
10758 free (gotfree_input_line);
10759
10760 if (exp->X_op == O_constant || exp->X_op == O_register)
10761 exp->X_op = O_illegal;
10762 }
10763
10764 ret = i386_finalize_displacement (exp_seg, exp, types, disp_start);
10765
10766 RESTORE_END_STRING (disp_end);
10767
10768 return ret;
10769}
10770
10771static int
10772i386_finalize_displacement (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
10773 i386_operand_type types, const char *disp_start)
10774{
10775 i386_operand_type bigdisp;
10776 int ret = 1;
636c26b0 10777
24eab124
AM
10778 /* We do this to make sure that the section symbol is in
10779 the symbol table. We will ultimately change the relocation
47926f60 10780 to be relative to the beginning of the section. */
1ae12ab7 10781 if (i.reloc[this_operand] == BFD_RELOC_386_GOTOFF
d6ab8113
JB
10782 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL
10783 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
24eab124 10784 {
636c26b0 10785 if (exp->X_op != O_symbol)
3992d3b7 10786 goto inv_disp;
636c26b0 10787
e5cb08ac 10788 if (S_IS_LOCAL (exp->X_add_symbol)
c64efb4b
L
10789 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section
10790 && S_GET_SEGMENT (exp->X_add_symbol) != expr_section)
24eab124 10791 section_symbol (S_GET_SEGMENT (exp->X_add_symbol));
24eab124
AM
10792 exp->X_op = O_subtract;
10793 exp->X_op_symbol = GOT_symbol;
1ae12ab7 10794 if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL)
29b0f896 10795 i.reloc[this_operand] = BFD_RELOC_32_PCREL;
d6ab8113
JB
10796 else if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
10797 i.reloc[this_operand] = BFD_RELOC_64;
23df1078 10798 else
29b0f896 10799 i.reloc[this_operand] = BFD_RELOC_32;
24eab124 10800 }
252b5132 10801
3992d3b7
AM
10802 else if (exp->X_op == O_absent
10803 || exp->X_op == O_illegal
ee86248c 10804 || exp->X_op == O_big)
2daf4fd8 10805 {
3992d3b7
AM
10806 inv_disp:
10807 as_bad (_("missing or invalid displacement expression `%s'"),
2daf4fd8 10808 disp_start);
3992d3b7 10809 ret = 0;
2daf4fd8
AM
10810 }
10811
0e1147d9
L
10812 else if (flag_code == CODE_64BIT
10813 && !i.prefix[ADDR_PREFIX]
10814 && exp->X_op == O_constant)
10815 {
10816 /* Since displacement is signed extended to 64bit, don't allow
10817 disp32 and turn off disp32s if they are out of range. */
10818 i.types[this_operand].bitfield.disp32 = 0;
10819 if (!fits_in_signed_long (exp->X_add_number))
10820 {
10821 i.types[this_operand].bitfield.disp32s = 0;
10822 if (i.types[this_operand].bitfield.baseindex)
10823 {
10824 as_bad (_("0x%lx out range of signed 32bit displacement"),
10825 (long) exp->X_add_number);
10826 ret = 0;
10827 }
10828 }
10829 }
10830
4c63da97 10831#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
3992d3b7
AM
10832 else if (exp->X_op != O_constant
10833 && OUTPUT_FLAVOR == bfd_target_aout_flavour
10834 && exp_seg != absolute_section
10835 && exp_seg != text_section
10836 && exp_seg != data_section
10837 && exp_seg != bss_section
10838 && exp_seg != undefined_section
10839 && !bfd_is_com_section (exp_seg))
24eab124 10840 {
d0b47220 10841 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
3992d3b7 10842 ret = 0;
24eab124 10843 }
252b5132 10844#endif
3956db08 10845
48bcea9f
JB
10846 if (current_templates->start->opcode_modifier.jump == JUMP_BYTE
10847 /* Constants get taken care of by optimize_disp(). */
10848 && exp->X_op != O_constant)
10849 i.types[this_operand].bitfield.disp8 = 1;
10850
40fb9820
L
10851 /* Check if this is a displacement only operand. */
10852 bigdisp = i.types[this_operand];
10853 bigdisp.bitfield.disp8 = 0;
10854 bigdisp.bitfield.disp16 = 0;
10855 bigdisp.bitfield.disp32 = 0;
10856 bigdisp.bitfield.disp32s = 0;
10857 bigdisp.bitfield.disp64 = 0;
0dfbf9d7 10858 if (operand_type_all_zero (&bigdisp))
c6fb90c8
L
10859 i.types[this_operand] = operand_type_and (i.types[this_operand],
10860 types);
3956db08 10861
3992d3b7 10862 return ret;
252b5132
RH
10863}
10864
2abc2bec
JB
10865/* Return the active addressing mode, taking address override and
10866 registers forming the address into consideration. Update the
10867 address override prefix if necessary. */
47926f60 10868
2abc2bec
JB
10869static enum flag_code
10870i386_addressing_mode (void)
252b5132 10871{
be05d201
L
10872 enum flag_code addr_mode;
10873
10874 if (i.prefix[ADDR_PREFIX])
10875 addr_mode = flag_code == CODE_32BIT ? CODE_16BIT : CODE_32BIT;
a23b33b3
JB
10876 else if (flag_code == CODE_16BIT
10877 && current_templates->start->cpu_flags.bitfield.cpumpx
10878 /* Avoid replacing the "16-bit addressing not allowed" diagnostic
10879 from md_assemble() by "is not a valid base/index expression"
10880 when there is a base and/or index. */
10881 && !i.types[this_operand].bitfield.baseindex)
10882 {
10883 /* MPX insn memory operands with neither base nor index must be forced
10884 to use 32-bit addressing in 16-bit mode. */
10885 addr_mode = CODE_32BIT;
10886 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
10887 ++i.prefixes;
10888 gas_assert (!i.types[this_operand].bitfield.disp16);
10889 gas_assert (!i.types[this_operand].bitfield.disp32);
10890 }
be05d201
L
10891 else
10892 {
10893 addr_mode = flag_code;
10894
24eab124 10895#if INFER_ADDR_PREFIX
be05d201
L
10896 if (i.mem_operands == 0)
10897 {
10898 /* Infer address prefix from the first memory operand. */
10899 const reg_entry *addr_reg = i.base_reg;
10900
10901 if (addr_reg == NULL)
10902 addr_reg = i.index_reg;
eecb386c 10903
be05d201
L
10904 if (addr_reg)
10905 {
e968fc9b 10906 if (addr_reg->reg_type.bitfield.dword)
be05d201
L
10907 addr_mode = CODE_32BIT;
10908 else if (flag_code != CODE_64BIT
dc821c5f 10909 && addr_reg->reg_type.bitfield.word)
be05d201
L
10910 addr_mode = CODE_16BIT;
10911
10912 if (addr_mode != flag_code)
10913 {
10914 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
10915 i.prefixes += 1;
10916 /* Change the size of any displacement too. At most one
10917 of Disp16 or Disp32 is set.
10918 FIXME. There doesn't seem to be any real need for
10919 separate Disp16 and Disp32 flags. The same goes for
10920 Imm16 and Imm32. Removing them would probably clean
10921 up the code quite a lot. */
10922 if (flag_code != CODE_64BIT
10923 && (i.types[this_operand].bitfield.disp16
10924 || i.types[this_operand].bitfield.disp32))
10925 i.types[this_operand]
10926 = operand_type_xor (i.types[this_operand], disp16_32);
10927 }
10928 }
10929 }
24eab124 10930#endif
be05d201
L
10931 }
10932
2abc2bec
JB
10933 return addr_mode;
10934}
10935
10936/* Make sure the memory operand we've been dealt is valid.
10937 Return 1 on success, 0 on a failure. */
10938
10939static int
10940i386_index_check (const char *operand_string)
10941{
10942 const char *kind = "base/index";
10943 enum flag_code addr_mode = i386_addressing_mode ();
10944
fc0763e6 10945 if (current_templates->start->opcode_modifier.isstring
c3949f43 10946 && !current_templates->start->cpu_flags.bitfield.cpupadlock
fc0763e6
JB
10947 && (current_templates->end[-1].opcode_modifier.isstring
10948 || i.mem_operands))
10949 {
10950 /* Memory operands of string insns are special in that they only allow
10951 a single register (rDI, rSI, or rBX) as their memory address. */
be05d201
L
10952 const reg_entry *expected_reg;
10953 static const char *di_si[][2] =
10954 {
10955 { "esi", "edi" },
10956 { "si", "di" },
10957 { "rsi", "rdi" }
10958 };
10959 static const char *bx[] = { "ebx", "bx", "rbx" };
fc0763e6
JB
10960
10961 kind = "string address";
10962
8325cc63 10963 if (current_templates->start->opcode_modifier.repprefixok)
fc0763e6 10964 {
51c8edf6
JB
10965 int es_op = current_templates->end[-1].opcode_modifier.isstring
10966 - IS_STRING_ES_OP0;
10967 int op = 0;
fc0763e6 10968
51c8edf6 10969 if (!current_templates->end[-1].operand_types[0].bitfield.baseindex
fc0763e6
JB
10970 || ((!i.mem_operands != !intel_syntax)
10971 && current_templates->end[-1].operand_types[1]
10972 .bitfield.baseindex))
51c8edf6 10973 op = 1;
fe0e921f
AM
10974 expected_reg
10975 = (const reg_entry *) str_hash_find (reg_hash,
10976 di_si[addr_mode][op == es_op]);
fc0763e6
JB
10977 }
10978 else
fe0e921f
AM
10979 expected_reg
10980 = (const reg_entry *)str_hash_find (reg_hash, bx[addr_mode]);
fc0763e6 10981
be05d201
L
10982 if (i.base_reg != expected_reg
10983 || i.index_reg
fc0763e6 10984 || operand_type_check (i.types[this_operand], disp))
fc0763e6 10985 {
be05d201
L
10986 /* The second memory operand must have the same size as
10987 the first one. */
10988 if (i.mem_operands
10989 && i.base_reg
10990 && !((addr_mode == CODE_64BIT
dc821c5f 10991 && i.base_reg->reg_type.bitfield.qword)
be05d201 10992 || (addr_mode == CODE_32BIT
dc821c5f
JB
10993 ? i.base_reg->reg_type.bitfield.dword
10994 : i.base_reg->reg_type.bitfield.word)))
be05d201
L
10995 goto bad_address;
10996
fc0763e6
JB
10997 as_warn (_("`%s' is not valid here (expected `%c%s%s%c')"),
10998 operand_string,
10999 intel_syntax ? '[' : '(',
11000 register_prefix,
be05d201 11001 expected_reg->reg_name,
fc0763e6 11002 intel_syntax ? ']' : ')');
be05d201 11003 return 1;
fc0763e6 11004 }
be05d201
L
11005 else
11006 return 1;
11007
dc1e8a47 11008 bad_address:
be05d201
L
11009 as_bad (_("`%s' is not a valid %s expression"),
11010 operand_string, kind);
11011 return 0;
3e73aa7c
JH
11012 }
11013 else
11014 {
be05d201
L
11015 if (addr_mode != CODE_16BIT)
11016 {
11017 /* 32-bit/64-bit checks. */
41eb8e88
L
11018 if (i.disp_encoding == disp_encoding_16bit)
11019 {
11020 bad_disp:
11021 as_bad (_("invalid `%s' prefix"),
11022 addr_mode == CODE_16BIT ? "{disp32}" : "{disp16}");
11023 return 0;
11024 }
11025
be05d201 11026 if ((i.base_reg
e968fc9b
JB
11027 && ((addr_mode == CODE_64BIT
11028 ? !i.base_reg->reg_type.bitfield.qword
11029 : !i.base_reg->reg_type.bitfield.dword)
11030 || (i.index_reg && i.base_reg->reg_num == RegIP)
11031 || i.base_reg->reg_num == RegIZ))
be05d201 11032 || (i.index_reg
1b54b8d7
JB
11033 && !i.index_reg->reg_type.bitfield.xmmword
11034 && !i.index_reg->reg_type.bitfield.ymmword
11035 && !i.index_reg->reg_type.bitfield.zmmword
be05d201 11036 && ((addr_mode == CODE_64BIT
e968fc9b
JB
11037 ? !i.index_reg->reg_type.bitfield.qword
11038 : !i.index_reg->reg_type.bitfield.dword)
be05d201
L
11039 || !i.index_reg->reg_type.bitfield.baseindex)))
11040 goto bad_address;
8178be5b 11041
260cd341 11042 /* bndmk, bndldx, bndstx and mandatory non-vector SIB have special restrictions. */
8178be5b 11043 if (current_templates->start->base_opcode == 0xf30f1b
260cd341
LC
11044 || (current_templates->start->base_opcode & ~1) == 0x0f1a
11045 || current_templates->start->opcode_modifier.sib == SIBMEM)
8178be5b
JB
11046 {
11047 /* They cannot use RIP-relative addressing. */
e968fc9b 11048 if (i.base_reg && i.base_reg->reg_num == RegIP)
8178be5b
JB
11049 {
11050 as_bad (_("`%s' cannot be used here"), operand_string);
11051 return 0;
11052 }
11053
11054 /* bndldx and bndstx ignore their scale factor. */
260cd341 11055 if ((current_templates->start->base_opcode & ~1) == 0x0f1a
8178be5b
JB
11056 && i.log2_scale_factor)
11057 as_warn (_("register scaling is being ignored here"));
11058 }
be05d201
L
11059 }
11060 else
3e73aa7c 11061 {
be05d201 11062 /* 16-bit checks. */
41eb8e88
L
11063 if (i.disp_encoding == disp_encoding_32bit)
11064 goto bad_disp;
11065
3e73aa7c 11066 if ((i.base_reg
dc821c5f 11067 && (!i.base_reg->reg_type.bitfield.word
40fb9820 11068 || !i.base_reg->reg_type.bitfield.baseindex))
3e73aa7c 11069 || (i.index_reg
dc821c5f 11070 && (!i.index_reg->reg_type.bitfield.word
40fb9820 11071 || !i.index_reg->reg_type.bitfield.baseindex
29b0f896
AM
11072 || !(i.base_reg
11073 && i.base_reg->reg_num < 6
11074 && i.index_reg->reg_num >= 6
11075 && i.log2_scale_factor == 0))))
be05d201 11076 goto bad_address;
3e73aa7c
JH
11077 }
11078 }
be05d201 11079 return 1;
24eab124 11080}
252b5132 11081
43234a1e
L
11082/* Handle vector immediates. */
11083
11084static int
11085RC_SAE_immediate (const char *imm_start)
11086{
11087 unsigned int match_found, j;
11088 const char *pstr = imm_start;
11089 expressionS *exp;
11090
11091 if (*pstr != '{')
11092 return 0;
11093
11094 pstr++;
11095 match_found = 0;
11096 for (j = 0; j < ARRAY_SIZE (RC_NamesTable); j++)
11097 {
11098 if (!strncmp (pstr, RC_NamesTable[j].name, RC_NamesTable[j].len))
11099 {
11100 if (!i.rounding)
11101 {
11102 rc_op.type = RC_NamesTable[j].type;
11103 rc_op.operand = this_operand;
11104 i.rounding = &rc_op;
11105 }
11106 else
11107 {
11108 as_bad (_("duplicated `%s'"), imm_start);
11109 return 0;
11110 }
11111 pstr += RC_NamesTable[j].len;
11112 match_found = 1;
11113 break;
11114 }
11115 }
11116 if (!match_found)
11117 return 0;
11118
11119 if (*pstr++ != '}')
11120 {
11121 as_bad (_("Missing '}': '%s'"), imm_start);
11122 return 0;
11123 }
11124 /* RC/SAE immediate string should contain nothing more. */;
11125 if (*pstr != 0)
11126 {
11127 as_bad (_("Junk after '}': '%s'"), imm_start);
11128 return 0;
11129 }
11130
11131 exp = &im_expressions[i.imm_operands++];
11132 i.op[this_operand].imms = exp;
11133
11134 exp->X_op = O_constant;
11135 exp->X_add_number = 0;
11136 exp->X_add_symbol = (symbolS *) 0;
11137 exp->X_op_symbol = (symbolS *) 0;
11138
11139 i.types[this_operand].bitfield.imm8 = 1;
11140 return 1;
11141}
11142
8325cc63
JB
11143/* Only string instructions can have a second memory operand, so
11144 reduce current_templates to just those if it contains any. */
11145static int
11146maybe_adjust_templates (void)
11147{
11148 const insn_template *t;
11149
11150 gas_assert (i.mem_operands == 1);
11151
11152 for (t = current_templates->start; t < current_templates->end; ++t)
11153 if (t->opcode_modifier.isstring)
11154 break;
11155
11156 if (t < current_templates->end)
11157 {
11158 static templates aux_templates;
11159 bfd_boolean recheck;
11160
11161 aux_templates.start = t;
11162 for (; t < current_templates->end; ++t)
11163 if (!t->opcode_modifier.isstring)
11164 break;
11165 aux_templates.end = t;
11166
11167 /* Determine whether to re-check the first memory operand. */
11168 recheck = (aux_templates.start != current_templates->start
11169 || t != current_templates->end);
11170
11171 current_templates = &aux_templates;
11172
11173 if (recheck)
11174 {
11175 i.mem_operands = 0;
11176 if (i.memop1_string != NULL
11177 && i386_index_check (i.memop1_string) == 0)
11178 return 0;
11179 i.mem_operands = 1;
11180 }
11181 }
11182
11183 return 1;
11184}
11185
fc0763e6 11186/* Parse OPERAND_STRING into the i386_insn structure I. Returns zero
47926f60 11187 on error. */
252b5132 11188
252b5132 11189static int
a7619375 11190i386_att_operand (char *operand_string)
252b5132 11191{
af6bdddf
AM
11192 const reg_entry *r;
11193 char *end_op;
24eab124 11194 char *op_string = operand_string;
252b5132 11195
24eab124 11196 if (is_space_char (*op_string))
252b5132
RH
11197 ++op_string;
11198
24eab124 11199 /* We check for an absolute prefix (differentiating,
47926f60 11200 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
24eab124
AM
11201 if (*op_string == ABSOLUTE_PREFIX)
11202 {
11203 ++op_string;
11204 if (is_space_char (*op_string))
11205 ++op_string;
6f2f06be 11206 i.jumpabsolute = TRUE;
24eab124 11207 }
252b5132 11208
47926f60 11209 /* Check if operand is a register. */
4d1bb795 11210 if ((r = parse_register (op_string, &end_op)) != NULL)
24eab124 11211 {
40fb9820
L
11212 i386_operand_type temp;
11213
8a6fb3f9
JB
11214 if (r == &bad_reg)
11215 return 0;
11216
24eab124
AM
11217 /* Check for a segment override by searching for ':' after a
11218 segment register. */
11219 op_string = end_op;
11220 if (is_space_char (*op_string))
11221 ++op_string;
00cee14f 11222 if (*op_string == ':' && r->reg_type.bitfield.class == SReg)
24eab124
AM
11223 {
11224 switch (r->reg_num)
11225 {
11226 case 0:
11227 i.seg[i.mem_operands] = &es;
11228 break;
11229 case 1:
11230 i.seg[i.mem_operands] = &cs;
11231 break;
11232 case 2:
11233 i.seg[i.mem_operands] = &ss;
11234 break;
11235 case 3:
11236 i.seg[i.mem_operands] = &ds;
11237 break;
11238 case 4:
11239 i.seg[i.mem_operands] = &fs;
11240 break;
11241 case 5:
11242 i.seg[i.mem_operands] = &gs;
11243 break;
11244 }
252b5132 11245
24eab124 11246 /* Skip the ':' and whitespace. */
252b5132
RH
11247 ++op_string;
11248 if (is_space_char (*op_string))
24eab124 11249 ++op_string;
252b5132 11250
24eab124
AM
11251 if (!is_digit_char (*op_string)
11252 && !is_identifier_char (*op_string)
11253 && *op_string != '('
11254 && *op_string != ABSOLUTE_PREFIX)
11255 {
11256 as_bad (_("bad memory operand `%s'"), op_string);
11257 return 0;
11258 }
47926f60 11259 /* Handle case of %es:*foo. */
24eab124
AM
11260 if (*op_string == ABSOLUTE_PREFIX)
11261 {
11262 ++op_string;
11263 if (is_space_char (*op_string))
11264 ++op_string;
6f2f06be 11265 i.jumpabsolute = TRUE;
24eab124
AM
11266 }
11267 goto do_memory_reference;
11268 }
43234a1e
L
11269
11270 /* Handle vector operations. */
11271 if (*op_string == '{')
11272 {
11273 op_string = check_VecOperations (op_string, NULL);
11274 if (op_string == NULL)
11275 return 0;
11276 }
11277
24eab124
AM
11278 if (*op_string)
11279 {
d0b47220 11280 as_bad (_("junk `%s' after register"), op_string);
24eab124
AM
11281 return 0;
11282 }
40fb9820
L
11283 temp = r->reg_type;
11284 temp.bitfield.baseindex = 0;
c6fb90c8
L
11285 i.types[this_operand] = operand_type_or (i.types[this_operand],
11286 temp);
7d5e4556 11287 i.types[this_operand].bitfield.unspecified = 0;
520dc8e8 11288 i.op[this_operand].regs = r;
24eab124
AM
11289 i.reg_operands++;
11290 }
af6bdddf
AM
11291 else if (*op_string == REGISTER_PREFIX)
11292 {
11293 as_bad (_("bad register name `%s'"), op_string);
11294 return 0;
11295 }
24eab124 11296 else if (*op_string == IMMEDIATE_PREFIX)
ce8a8b2f 11297 {
24eab124 11298 ++op_string;
6f2f06be 11299 if (i.jumpabsolute)
24eab124 11300 {
d0b47220 11301 as_bad (_("immediate operand illegal with absolute jump"));
24eab124
AM
11302 return 0;
11303 }
11304 if (!i386_immediate (op_string))
11305 return 0;
11306 }
43234a1e
L
11307 else if (RC_SAE_immediate (operand_string))
11308 {
11309 /* If it is a RC or SAE immediate, do nothing. */
11310 ;
11311 }
24eab124
AM
11312 else if (is_digit_char (*op_string)
11313 || is_identifier_char (*op_string)
d02603dc 11314 || *op_string == '"'
e5cb08ac 11315 || *op_string == '(')
24eab124 11316 {
47926f60 11317 /* This is a memory reference of some sort. */
af6bdddf 11318 char *base_string;
252b5132 11319
47926f60 11320 /* Start and end of displacement string expression (if found). */
eecb386c
AM
11321 char *displacement_string_start;
11322 char *displacement_string_end;
43234a1e 11323 char *vop_start;
252b5132 11324
24eab124 11325 do_memory_reference:
8325cc63
JB
11326 if (i.mem_operands == 1 && !maybe_adjust_templates ())
11327 return 0;
24eab124 11328 if ((i.mem_operands == 1
40fb9820 11329 && !current_templates->start->opcode_modifier.isstring)
24eab124
AM
11330 || i.mem_operands == 2)
11331 {
11332 as_bad (_("too many memory references for `%s'"),
11333 current_templates->start->name);
11334 return 0;
11335 }
252b5132 11336
24eab124
AM
11337 /* Check for base index form. We detect the base index form by
11338 looking for an ')' at the end of the operand, searching
11339 for the '(' matching it, and finding a REGISTER_PREFIX or ','
11340 after the '('. */
af6bdddf 11341 base_string = op_string + strlen (op_string);
c3332e24 11342
43234a1e
L
11343 /* Handle vector operations. */
11344 vop_start = strchr (op_string, '{');
11345 if (vop_start && vop_start < base_string)
11346 {
11347 if (check_VecOperations (vop_start, base_string) == NULL)
11348 return 0;
11349 base_string = vop_start;
11350 }
11351
af6bdddf
AM
11352 --base_string;
11353 if (is_space_char (*base_string))
11354 --base_string;
252b5132 11355
47926f60 11356 /* If we only have a displacement, set-up for it to be parsed later. */
af6bdddf
AM
11357 displacement_string_start = op_string;
11358 displacement_string_end = base_string + 1;
252b5132 11359
24eab124
AM
11360 if (*base_string == ')')
11361 {
af6bdddf 11362 char *temp_string;
24eab124
AM
11363 unsigned int parens_balanced = 1;
11364 /* We've already checked that the number of left & right ()'s are
47926f60 11365 equal, so this loop will not be infinite. */
24eab124
AM
11366 do
11367 {
11368 base_string--;
11369 if (*base_string == ')')
11370 parens_balanced++;
11371 if (*base_string == '(')
11372 parens_balanced--;
11373 }
11374 while (parens_balanced);
c3332e24 11375
af6bdddf 11376 temp_string = base_string;
c3332e24 11377
24eab124 11378 /* Skip past '(' and whitespace. */
252b5132
RH
11379 ++base_string;
11380 if (is_space_char (*base_string))
24eab124 11381 ++base_string;
252b5132 11382
af6bdddf 11383 if (*base_string == ','
4eed87de
AM
11384 || ((i.base_reg = parse_register (base_string, &end_op))
11385 != NULL))
252b5132 11386 {
af6bdddf 11387 displacement_string_end = temp_string;
252b5132 11388
40fb9820 11389 i.types[this_operand].bitfield.baseindex = 1;
252b5132 11390
af6bdddf 11391 if (i.base_reg)
24eab124 11392 {
8a6fb3f9
JB
11393 if (i.base_reg == &bad_reg)
11394 return 0;
24eab124
AM
11395 base_string = end_op;
11396 if (is_space_char (*base_string))
11397 ++base_string;
af6bdddf
AM
11398 }
11399
11400 /* There may be an index reg or scale factor here. */
11401 if (*base_string == ',')
11402 {
11403 ++base_string;
11404 if (is_space_char (*base_string))
11405 ++base_string;
11406
4eed87de
AM
11407 if ((i.index_reg = parse_register (base_string, &end_op))
11408 != NULL)
24eab124 11409 {
8a6fb3f9
JB
11410 if (i.index_reg == &bad_reg)
11411 return 0;
af6bdddf 11412 base_string = end_op;
24eab124
AM
11413 if (is_space_char (*base_string))
11414 ++base_string;
af6bdddf
AM
11415 if (*base_string == ',')
11416 {
11417 ++base_string;
11418 if (is_space_char (*base_string))
11419 ++base_string;
11420 }
e5cb08ac 11421 else if (*base_string != ')')
af6bdddf 11422 {
4eed87de
AM
11423 as_bad (_("expecting `,' or `)' "
11424 "after index register in `%s'"),
af6bdddf
AM
11425 operand_string);
11426 return 0;
11427 }
24eab124 11428 }
af6bdddf 11429 else if (*base_string == REGISTER_PREFIX)
24eab124 11430 {
f76bf5e0
L
11431 end_op = strchr (base_string, ',');
11432 if (end_op)
11433 *end_op = '\0';
af6bdddf 11434 as_bad (_("bad register name `%s'"), base_string);
24eab124
AM
11435 return 0;
11436 }
252b5132 11437
47926f60 11438 /* Check for scale factor. */
551c1ca1 11439 if (*base_string != ')')
af6bdddf 11440 {
551c1ca1
AM
11441 char *end_scale = i386_scale (base_string);
11442
11443 if (!end_scale)
af6bdddf 11444 return 0;
24eab124 11445
551c1ca1 11446 base_string = end_scale;
af6bdddf
AM
11447 if (is_space_char (*base_string))
11448 ++base_string;
11449 if (*base_string != ')')
11450 {
4eed87de
AM
11451 as_bad (_("expecting `)' "
11452 "after scale factor in `%s'"),
af6bdddf
AM
11453 operand_string);
11454 return 0;
11455 }
11456 }
11457 else if (!i.index_reg)
24eab124 11458 {
4eed87de
AM
11459 as_bad (_("expecting index register or scale factor "
11460 "after `,'; got '%c'"),
af6bdddf 11461 *base_string);
24eab124
AM
11462 return 0;
11463 }
11464 }
af6bdddf 11465 else if (*base_string != ')')
24eab124 11466 {
4eed87de
AM
11467 as_bad (_("expecting `,' or `)' "
11468 "after base register in `%s'"),
af6bdddf 11469 operand_string);
24eab124
AM
11470 return 0;
11471 }
c3332e24 11472 }
af6bdddf 11473 else if (*base_string == REGISTER_PREFIX)
c3332e24 11474 {
f76bf5e0
L
11475 end_op = strchr (base_string, ',');
11476 if (end_op)
11477 *end_op = '\0';
af6bdddf 11478 as_bad (_("bad register name `%s'"), base_string);
24eab124 11479 return 0;
c3332e24 11480 }
24eab124
AM
11481 }
11482
11483 /* If there's an expression beginning the operand, parse it,
11484 assuming displacement_string_start and
11485 displacement_string_end are meaningful. */
11486 if (displacement_string_start != displacement_string_end)
11487 {
11488 if (!i386_displacement (displacement_string_start,
11489 displacement_string_end))
11490 return 0;
11491 }
11492
11493 /* Special case for (%dx) while doing input/output op. */
11494 if (i.base_reg
75e5731b
JB
11495 && i.base_reg->reg_type.bitfield.instance == RegD
11496 && i.base_reg->reg_type.bitfield.word
24eab124
AM
11497 && i.index_reg == 0
11498 && i.log2_scale_factor == 0
11499 && i.seg[i.mem_operands] == 0
40fb9820 11500 && !operand_type_check (i.types[this_operand], disp))
24eab124 11501 {
2fb5be8d 11502 i.types[this_operand] = i.base_reg->reg_type;
24eab124
AM
11503 return 1;
11504 }
11505
eecb386c
AM
11506 if (i386_index_check (operand_string) == 0)
11507 return 0;
c48dadc9 11508 i.flags[this_operand] |= Operand_Mem;
8325cc63
JB
11509 if (i.mem_operands == 0)
11510 i.memop1_string = xstrdup (operand_string);
24eab124
AM
11511 i.mem_operands++;
11512 }
11513 else
ce8a8b2f
AM
11514 {
11515 /* It's not a memory operand; argh! */
24eab124
AM
11516 as_bad (_("invalid char %s beginning operand %d `%s'"),
11517 output_invalid (*op_string),
11518 this_operand + 1,
11519 op_string);
11520 return 0;
11521 }
47926f60 11522 return 1; /* Normal return. */
252b5132
RH
11523}
11524\f
fa94de6b
RM
11525/* Calculate the maximum variable size (i.e., excluding fr_fix)
11526 that an rs_machine_dependent frag may reach. */
11527
11528unsigned int
11529i386_frag_max_var (fragS *frag)
11530{
11531 /* The only relaxable frags are for jumps.
11532 Unconditional jumps can grow by 4 bytes and others by 5 bytes. */
11533 gas_assert (frag->fr_type == rs_machine_dependent);
11534 return TYPE_FROM_RELAX_STATE (frag->fr_subtype) == UNCOND_JUMP ? 4 : 5;
11535}
11536
b084df0b
L
11537#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11538static int
8dcea932 11539elf_symbol_resolved_in_segment_p (symbolS *fr_symbol, offsetT fr_var)
b084df0b
L
11540{
11541 /* STT_GNU_IFUNC symbol must go through PLT. */
11542 if ((symbol_get_bfdsym (fr_symbol)->flags
11543 & BSF_GNU_INDIRECT_FUNCTION) != 0)
11544 return 0;
11545
11546 if (!S_IS_EXTERNAL (fr_symbol))
11547 /* Symbol may be weak or local. */
11548 return !S_IS_WEAK (fr_symbol);
11549
8dcea932
L
11550 /* Global symbols with non-default visibility can't be preempted. */
11551 if (ELF_ST_VISIBILITY (S_GET_OTHER (fr_symbol)) != STV_DEFAULT)
11552 return 1;
11553
11554 if (fr_var != NO_RELOC)
11555 switch ((enum bfd_reloc_code_real) fr_var)
11556 {
11557 case BFD_RELOC_386_PLT32:
11558 case BFD_RELOC_X86_64_PLT32:
33eaf5de 11559 /* Symbol with PLT relocation may be preempted. */
8dcea932
L
11560 return 0;
11561 default:
11562 abort ();
11563 }
11564
b084df0b
L
11565 /* Global symbols with default visibility in a shared library may be
11566 preempted by another definition. */
8dcea932 11567 return !shared;
b084df0b
L
11568}
11569#endif
11570
79d72f45
HL
11571/* Table 3-2. Macro-Fusible Instructions in Haswell Microarchitecture
11572 Note also work for Skylake and Cascadelake.
11573---------------------------------------------------------------------
11574| JCC | ADD/SUB/CMP | INC/DEC | TEST/AND |
11575| ------ | ----------- | ------- | -------- |
11576| Jo | N | N | Y |
11577| Jno | N | N | Y |
11578| Jc/Jb | Y | N | Y |
11579| Jae/Jnb | Y | N | Y |
11580| Je/Jz | Y | Y | Y |
11581| Jne/Jnz | Y | Y | Y |
11582| Jna/Jbe | Y | N | Y |
11583| Ja/Jnbe | Y | N | Y |
11584| Js | N | N | Y |
11585| Jns | N | N | Y |
11586| Jp/Jpe | N | N | Y |
11587| Jnp/Jpo | N | N | Y |
11588| Jl/Jnge | Y | Y | Y |
11589| Jge/Jnl | Y | Y | Y |
11590| Jle/Jng | Y | Y | Y |
11591| Jg/Jnle | Y | Y | Y |
11592--------------------------------------------------------------------- */
11593static int
11594i386_macro_fusible_p (enum mf_cmp_kind mf_cmp, enum mf_jcc_kind mf_jcc)
11595{
11596 if (mf_cmp == mf_cmp_alu_cmp)
11597 return ((mf_jcc >= mf_jcc_jc && mf_jcc <= mf_jcc_jna)
11598 || mf_jcc == mf_jcc_jl || mf_jcc == mf_jcc_jle);
11599 if (mf_cmp == mf_cmp_incdec)
11600 return (mf_jcc == mf_jcc_je || mf_jcc == mf_jcc_jl
11601 || mf_jcc == mf_jcc_jle);
11602 if (mf_cmp == mf_cmp_test_and)
11603 return 1;
11604 return 0;
11605}
11606
e379e5f3
L
11607/* Return the next non-empty frag. */
11608
11609static fragS *
11610i386_next_non_empty_frag (fragS *fragP)
11611{
11612 /* There may be a frag with a ".fill 0" when there is no room in
11613 the current frag for frag_grow in output_insn. */
11614 for (fragP = fragP->fr_next;
11615 (fragP != NULL
11616 && fragP->fr_type == rs_fill
11617 && fragP->fr_fix == 0);
11618 fragP = fragP->fr_next)
11619 ;
11620 return fragP;
11621}
11622
11623/* Return the next jcc frag after BRANCH_PADDING. */
11624
11625static fragS *
79d72f45 11626i386_next_fusible_jcc_frag (fragS *maybe_cmp_fragP, fragS *pad_fragP)
e379e5f3 11627{
79d72f45
HL
11628 fragS *branch_fragP;
11629 if (!pad_fragP)
e379e5f3
L
11630 return NULL;
11631
79d72f45
HL
11632 if (pad_fragP->fr_type == rs_machine_dependent
11633 && (TYPE_FROM_RELAX_STATE (pad_fragP->fr_subtype)
e379e5f3
L
11634 == BRANCH_PADDING))
11635 {
79d72f45
HL
11636 branch_fragP = i386_next_non_empty_frag (pad_fragP);
11637 if (branch_fragP->fr_type != rs_machine_dependent)
e379e5f3 11638 return NULL;
79d72f45
HL
11639 if (TYPE_FROM_RELAX_STATE (branch_fragP->fr_subtype) == COND_JUMP
11640 && i386_macro_fusible_p (maybe_cmp_fragP->tc_frag_data.mf_type,
11641 pad_fragP->tc_frag_data.mf_type))
11642 return branch_fragP;
e379e5f3
L
11643 }
11644
11645 return NULL;
11646}
11647
11648/* Classify BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING frags. */
11649
11650static void
11651i386_classify_machine_dependent_frag (fragS *fragP)
11652{
11653 fragS *cmp_fragP;
11654 fragS *pad_fragP;
11655 fragS *branch_fragP;
11656 fragS *next_fragP;
11657 unsigned int max_prefix_length;
11658
11659 if (fragP->tc_frag_data.classified)
11660 return;
11661
11662 /* First scan for BRANCH_PADDING and FUSED_JCC_PADDING. Convert
11663 FUSED_JCC_PADDING and merge BRANCH_PADDING. */
11664 for (next_fragP = fragP;
11665 next_fragP != NULL;
11666 next_fragP = next_fragP->fr_next)
11667 {
11668 next_fragP->tc_frag_data.classified = 1;
11669 if (next_fragP->fr_type == rs_machine_dependent)
11670 switch (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype))
11671 {
11672 case BRANCH_PADDING:
11673 /* The BRANCH_PADDING frag must be followed by a branch
11674 frag. */
11675 branch_fragP = i386_next_non_empty_frag (next_fragP);
11676 next_fragP->tc_frag_data.u.branch_fragP = branch_fragP;
11677 break;
11678 case FUSED_JCC_PADDING:
11679 /* Check if this is a fused jcc:
11680 FUSED_JCC_PADDING
11681 CMP like instruction
11682 BRANCH_PADDING
11683 COND_JUMP
11684 */
11685 cmp_fragP = i386_next_non_empty_frag (next_fragP);
11686 pad_fragP = i386_next_non_empty_frag (cmp_fragP);
79d72f45 11687 branch_fragP = i386_next_fusible_jcc_frag (next_fragP, pad_fragP);
e379e5f3
L
11688 if (branch_fragP)
11689 {
11690 /* The BRANCH_PADDING frag is merged with the
11691 FUSED_JCC_PADDING frag. */
11692 next_fragP->tc_frag_data.u.branch_fragP = branch_fragP;
11693 /* CMP like instruction size. */
11694 next_fragP->tc_frag_data.cmp_size = cmp_fragP->fr_fix;
11695 frag_wane (pad_fragP);
11696 /* Skip to branch_fragP. */
11697 next_fragP = branch_fragP;
11698 }
11699 else if (next_fragP->tc_frag_data.max_prefix_length)
11700 {
11701 /* Turn FUSED_JCC_PADDING into BRANCH_PREFIX if it isn't
11702 a fused jcc. */
11703 next_fragP->fr_subtype
11704 = ENCODE_RELAX_STATE (BRANCH_PREFIX, 0);
11705 next_fragP->tc_frag_data.max_bytes
11706 = next_fragP->tc_frag_data.max_prefix_length;
11707 /* This will be updated in the BRANCH_PREFIX scan. */
11708 next_fragP->tc_frag_data.max_prefix_length = 0;
11709 }
11710 else
11711 frag_wane (next_fragP);
11712 break;
11713 }
11714 }
11715
11716 /* Stop if there is no BRANCH_PREFIX. */
11717 if (!align_branch_prefix_size)
11718 return;
11719
11720 /* Scan for BRANCH_PREFIX. */
11721 for (; fragP != NULL; fragP = fragP->fr_next)
11722 {
11723 if (fragP->fr_type != rs_machine_dependent
11724 || (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
11725 != BRANCH_PREFIX))
11726 continue;
11727
11728 /* Count all BRANCH_PREFIX frags before BRANCH_PADDING and
11729 COND_JUMP_PREFIX. */
11730 max_prefix_length = 0;
11731 for (next_fragP = fragP;
11732 next_fragP != NULL;
11733 next_fragP = next_fragP->fr_next)
11734 {
11735 if (next_fragP->fr_type == rs_fill)
11736 /* Skip rs_fill frags. */
11737 continue;
11738 else if (next_fragP->fr_type != rs_machine_dependent)
11739 /* Stop for all other frags. */
11740 break;
11741
11742 /* rs_machine_dependent frags. */
11743 if (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11744 == BRANCH_PREFIX)
11745 {
11746 /* Count BRANCH_PREFIX frags. */
11747 if (max_prefix_length >= MAX_FUSED_JCC_PADDING_SIZE)
11748 {
11749 max_prefix_length = MAX_FUSED_JCC_PADDING_SIZE;
11750 frag_wane (next_fragP);
11751 }
11752 else
11753 max_prefix_length
11754 += next_fragP->tc_frag_data.max_bytes;
11755 }
11756 else if ((TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11757 == BRANCH_PADDING)
11758 || (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11759 == FUSED_JCC_PADDING))
11760 {
11761 /* Stop at BRANCH_PADDING and FUSED_JCC_PADDING. */
11762 fragP->tc_frag_data.u.padding_fragP = next_fragP;
11763 break;
11764 }
11765 else
11766 /* Stop for other rs_machine_dependent frags. */
11767 break;
11768 }
11769
11770 fragP->tc_frag_data.max_prefix_length = max_prefix_length;
11771
11772 /* Skip to the next frag. */
11773 fragP = next_fragP;
11774 }
11775}
11776
11777/* Compute padding size for
11778
11779 FUSED_JCC_PADDING
11780 CMP like instruction
11781 BRANCH_PADDING
11782 COND_JUMP/UNCOND_JUMP
11783
11784 or
11785
11786 BRANCH_PADDING
11787 COND_JUMP/UNCOND_JUMP
11788 */
11789
11790static int
11791i386_branch_padding_size (fragS *fragP, offsetT address)
11792{
11793 unsigned int offset, size, padding_size;
11794 fragS *branch_fragP = fragP->tc_frag_data.u.branch_fragP;
11795
11796 /* The start address of the BRANCH_PADDING or FUSED_JCC_PADDING frag. */
11797 if (!address)
11798 address = fragP->fr_address;
11799 address += fragP->fr_fix;
11800
11801 /* CMP like instrunction size. */
11802 size = fragP->tc_frag_data.cmp_size;
11803
11804 /* The base size of the branch frag. */
11805 size += branch_fragP->fr_fix;
11806
11807 /* Add opcode and displacement bytes for the rs_machine_dependent
11808 branch frag. */
11809 if (branch_fragP->fr_type == rs_machine_dependent)
11810 size += md_relax_table[branch_fragP->fr_subtype].rlx_length;
11811
11812 /* Check if branch is within boundary and doesn't end at the last
11813 byte. */
11814 offset = address & ((1U << align_branch_power) - 1);
11815 if ((offset + size) >= (1U << align_branch_power))
11816 /* Padding needed to avoid crossing boundary. */
11817 padding_size = (1U << align_branch_power) - offset;
11818 else
11819 /* No padding needed. */
11820 padding_size = 0;
11821
11822 /* The return value may be saved in tc_frag_data.length which is
11823 unsigned byte. */
11824 if (!fits_in_unsigned_byte (padding_size))
11825 abort ();
11826
11827 return padding_size;
11828}
11829
11830/* i386_generic_table_relax_frag()
11831
11832 Handle BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING frags to
11833 grow/shrink padding to align branch frags. Hand others to
11834 relax_frag(). */
11835
11836long
11837i386_generic_table_relax_frag (segT segment, fragS *fragP, long stretch)
11838{
11839 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
11840 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
11841 {
11842 long padding_size = i386_branch_padding_size (fragP, 0);
11843 long grow = padding_size - fragP->tc_frag_data.length;
11844
11845 /* When the BRANCH_PREFIX frag is used, the computed address
11846 must match the actual address and there should be no padding. */
11847 if (fragP->tc_frag_data.padding_address
11848 && (fragP->tc_frag_data.padding_address != fragP->fr_address
11849 || padding_size))
11850 abort ();
11851
11852 /* Update the padding size. */
11853 if (grow)
11854 fragP->tc_frag_data.length = padding_size;
11855
11856 return grow;
11857 }
11858 else if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
11859 {
11860 fragS *padding_fragP, *next_fragP;
11861 long padding_size, left_size, last_size;
11862
11863 padding_fragP = fragP->tc_frag_data.u.padding_fragP;
11864 if (!padding_fragP)
11865 /* Use the padding set by the leading BRANCH_PREFIX frag. */
11866 return (fragP->tc_frag_data.length
11867 - fragP->tc_frag_data.last_length);
11868
11869 /* Compute the relative address of the padding frag in the very
11870 first time where the BRANCH_PREFIX frag sizes are zero. */
11871 if (!fragP->tc_frag_data.padding_address)
11872 fragP->tc_frag_data.padding_address
11873 = padding_fragP->fr_address - (fragP->fr_address - stretch);
11874
11875 /* First update the last length from the previous interation. */
11876 left_size = fragP->tc_frag_data.prefix_length;
11877 for (next_fragP = fragP;
11878 next_fragP != padding_fragP;
11879 next_fragP = next_fragP->fr_next)
11880 if (next_fragP->fr_type == rs_machine_dependent
11881 && (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11882 == BRANCH_PREFIX))
11883 {
11884 if (left_size)
11885 {
11886 int max = next_fragP->tc_frag_data.max_bytes;
11887 if (max)
11888 {
11889 int size;
11890 if (max > left_size)
11891 size = left_size;
11892 else
11893 size = max;
11894 left_size -= size;
11895 next_fragP->tc_frag_data.last_length = size;
11896 }
11897 }
11898 else
11899 next_fragP->tc_frag_data.last_length = 0;
11900 }
11901
11902 /* Check the padding size for the padding frag. */
11903 padding_size = i386_branch_padding_size
11904 (padding_fragP, (fragP->fr_address
11905 + fragP->tc_frag_data.padding_address));
11906
11907 last_size = fragP->tc_frag_data.prefix_length;
11908 /* Check if there is change from the last interation. */
11909 if (padding_size == last_size)
11910 {
11911 /* Update the expected address of the padding frag. */
11912 padding_fragP->tc_frag_data.padding_address
11913 = (fragP->fr_address + padding_size
11914 + fragP->tc_frag_data.padding_address);
11915 return 0;
11916 }
11917
11918 if (padding_size > fragP->tc_frag_data.max_prefix_length)
11919 {
11920 /* No padding if there is no sufficient room. Clear the
11921 expected address of the padding frag. */
11922 padding_fragP->tc_frag_data.padding_address = 0;
11923 padding_size = 0;
11924 }
11925 else
11926 /* Store the expected address of the padding frag. */
11927 padding_fragP->tc_frag_data.padding_address
11928 = (fragP->fr_address + padding_size
11929 + fragP->tc_frag_data.padding_address);
11930
11931 fragP->tc_frag_data.prefix_length = padding_size;
11932
11933 /* Update the length for the current interation. */
11934 left_size = padding_size;
11935 for (next_fragP = fragP;
11936 next_fragP != padding_fragP;
11937 next_fragP = next_fragP->fr_next)
11938 if (next_fragP->fr_type == rs_machine_dependent
11939 && (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11940 == BRANCH_PREFIX))
11941 {
11942 if (left_size)
11943 {
11944 int max = next_fragP->tc_frag_data.max_bytes;
11945 if (max)
11946 {
11947 int size;
11948 if (max > left_size)
11949 size = left_size;
11950 else
11951 size = max;
11952 left_size -= size;
11953 next_fragP->tc_frag_data.length = size;
11954 }
11955 }
11956 else
11957 next_fragP->tc_frag_data.length = 0;
11958 }
11959
11960 return (fragP->tc_frag_data.length
11961 - fragP->tc_frag_data.last_length);
11962 }
11963 return relax_frag (segment, fragP, stretch);
11964}
11965
ee7fcc42
AM
11966/* md_estimate_size_before_relax()
11967
11968 Called just before relax() for rs_machine_dependent frags. The x86
11969 assembler uses these frags to handle variable size jump
11970 instructions.
11971
11972 Any symbol that is now undefined will not become defined.
11973 Return the correct fr_subtype in the frag.
11974 Return the initial "guess for variable size of frag" to caller.
11975 The guess is actually the growth beyond the fixed part. Whatever
11976 we do to grow the fixed or variable part contributes to our
11977 returned value. */
11978
252b5132 11979int
7016a5d5 11980md_estimate_size_before_relax (fragS *fragP, segT segment)
252b5132 11981{
e379e5f3
L
11982 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
11983 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX
11984 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
11985 {
11986 i386_classify_machine_dependent_frag (fragP);
11987 return fragP->tc_frag_data.length;
11988 }
11989
252b5132 11990 /* We've already got fragP->fr_subtype right; all we have to do is
b98ef147
AM
11991 check for un-relaxable symbols. On an ELF system, we can't relax
11992 an externally visible symbol, because it may be overridden by a
11993 shared library. */
11994 if (S_GET_SEGMENT (fragP->fr_symbol) != segment
6d249963 11995#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 11996 || (IS_ELF
8dcea932
L
11997 && !elf_symbol_resolved_in_segment_p (fragP->fr_symbol,
11998 fragP->fr_var))
fbeb56a4
DK
11999#endif
12000#if defined (OBJ_COFF) && defined (TE_PE)
7ab9ffdd 12001 || (OUTPUT_FLAVOR == bfd_target_coff_flavour
fbeb56a4 12002 && S_IS_WEAK (fragP->fr_symbol))
b98ef147
AM
12003#endif
12004 )
252b5132 12005 {
b98ef147
AM
12006 /* Symbol is undefined in this segment, or we need to keep a
12007 reloc so that weak symbols can be overridden. */
12008 int size = (fragP->fr_subtype & CODE16) ? 2 : 4;
f86103b7 12009 enum bfd_reloc_code_real reloc_type;
ee7fcc42
AM
12010 unsigned char *opcode;
12011 int old_fr_fix;
f6af82bd 12012
ee7fcc42 12013 if (fragP->fr_var != NO_RELOC)
1e9cc1c2 12014 reloc_type = (enum bfd_reloc_code_real) fragP->fr_var;
b98ef147 12015 else if (size == 2)
f6af82bd 12016 reloc_type = BFD_RELOC_16_PCREL;
bd7ab16b
L
12017#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
12018 else if (need_plt32_p (fragP->fr_symbol))
12019 reloc_type = BFD_RELOC_X86_64_PLT32;
12020#endif
f6af82bd
AM
12021 else
12022 reloc_type = BFD_RELOC_32_PCREL;
252b5132 12023
ee7fcc42
AM
12024 old_fr_fix = fragP->fr_fix;
12025 opcode = (unsigned char *) fragP->fr_opcode;
12026
fddf5b5b 12027 switch (TYPE_FROM_RELAX_STATE (fragP->fr_subtype))
252b5132 12028 {
fddf5b5b
AM
12029 case UNCOND_JUMP:
12030 /* Make jmp (0xeb) a (d)word displacement jump. */
47926f60 12031 opcode[0] = 0xe9;
252b5132 12032 fragP->fr_fix += size;
062cd5e7
AS
12033 fix_new (fragP, old_fr_fix, size,
12034 fragP->fr_symbol,
12035 fragP->fr_offset, 1,
12036 reloc_type);
252b5132
RH
12037 break;
12038
fddf5b5b 12039 case COND_JUMP86:
412167cb
AM
12040 if (size == 2
12041 && (!no_cond_jump_promotion || fragP->fr_var != NO_RELOC))
fddf5b5b
AM
12042 {
12043 /* Negate the condition, and branch past an
12044 unconditional jump. */
12045 opcode[0] ^= 1;
12046 opcode[1] = 3;
12047 /* Insert an unconditional jump. */
12048 opcode[2] = 0xe9;
12049 /* We added two extra opcode bytes, and have a two byte
12050 offset. */
12051 fragP->fr_fix += 2 + 2;
062cd5e7
AS
12052 fix_new (fragP, old_fr_fix + 2, 2,
12053 fragP->fr_symbol,
12054 fragP->fr_offset, 1,
12055 reloc_type);
fddf5b5b
AM
12056 break;
12057 }
12058 /* Fall through. */
12059
12060 case COND_JUMP:
412167cb
AM
12061 if (no_cond_jump_promotion && fragP->fr_var == NO_RELOC)
12062 {
3e02c1cc
AM
12063 fixS *fixP;
12064
412167cb 12065 fragP->fr_fix += 1;
3e02c1cc
AM
12066 fixP = fix_new (fragP, old_fr_fix, 1,
12067 fragP->fr_symbol,
12068 fragP->fr_offset, 1,
12069 BFD_RELOC_8_PCREL);
12070 fixP->fx_signed = 1;
412167cb
AM
12071 break;
12072 }
93c2a809 12073
24eab124 12074 /* This changes the byte-displacement jump 0x7N
fddf5b5b 12075 to the (d)word-displacement jump 0x0f,0x8N. */
252b5132 12076 opcode[1] = opcode[0] + 0x10;
f6af82bd 12077 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
47926f60
KH
12078 /* We've added an opcode byte. */
12079 fragP->fr_fix += 1 + size;
062cd5e7
AS
12080 fix_new (fragP, old_fr_fix + 1, size,
12081 fragP->fr_symbol,
12082 fragP->fr_offset, 1,
12083 reloc_type);
252b5132 12084 break;
fddf5b5b
AM
12085
12086 default:
12087 BAD_CASE (fragP->fr_subtype);
12088 break;
252b5132
RH
12089 }
12090 frag_wane (fragP);
ee7fcc42 12091 return fragP->fr_fix - old_fr_fix;
252b5132 12092 }
93c2a809 12093
93c2a809
AM
12094 /* Guess size depending on current relax state. Initially the relax
12095 state will correspond to a short jump and we return 1, because
12096 the variable part of the frag (the branch offset) is one byte
12097 long. However, we can relax a section more than once and in that
12098 case we must either set fr_subtype back to the unrelaxed state,
12099 or return the value for the appropriate branch. */
12100 return md_relax_table[fragP->fr_subtype].rlx_length;
ee7fcc42
AM
12101}
12102
47926f60
KH
12103/* Called after relax() is finished.
12104
12105 In: Address of frag.
12106 fr_type == rs_machine_dependent.
12107 fr_subtype is what the address relaxed to.
12108
12109 Out: Any fixSs and constants are set up.
12110 Caller will turn frag into a ".space 0". */
12111
252b5132 12112void
7016a5d5
TG
12113md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT sec ATTRIBUTE_UNUSED,
12114 fragS *fragP)
252b5132 12115{
29b0f896 12116 unsigned char *opcode;
252b5132 12117 unsigned char *where_to_put_displacement = NULL;
847f7ad4
AM
12118 offsetT target_address;
12119 offsetT opcode_address;
252b5132 12120 unsigned int extension = 0;
847f7ad4 12121 offsetT displacement_from_opcode_start;
252b5132 12122
e379e5f3
L
12123 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
12124 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING
12125 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
12126 {
12127 /* Generate nop padding. */
12128 unsigned int size = fragP->tc_frag_data.length;
12129 if (size)
12130 {
12131 if (size > fragP->tc_frag_data.max_bytes)
12132 abort ();
12133
12134 if (flag_debug)
12135 {
12136 const char *msg;
12137 const char *branch = "branch";
12138 const char *prefix = "";
12139 fragS *padding_fragP;
12140 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
12141 == BRANCH_PREFIX)
12142 {
12143 padding_fragP = fragP->tc_frag_data.u.padding_fragP;
12144 switch (fragP->tc_frag_data.default_prefix)
12145 {
12146 default:
12147 abort ();
12148 break;
12149 case CS_PREFIX_OPCODE:
12150 prefix = " cs";
12151 break;
12152 case DS_PREFIX_OPCODE:
12153 prefix = " ds";
12154 break;
12155 case ES_PREFIX_OPCODE:
12156 prefix = " es";
12157 break;
12158 case FS_PREFIX_OPCODE:
12159 prefix = " fs";
12160 break;
12161 case GS_PREFIX_OPCODE:
12162 prefix = " gs";
12163 break;
12164 case SS_PREFIX_OPCODE:
12165 prefix = " ss";
12166 break;
12167 }
12168 if (padding_fragP)
12169 msg = _("%s:%u: add %d%s at 0x%llx to align "
12170 "%s within %d-byte boundary\n");
12171 else
12172 msg = _("%s:%u: add additional %d%s at 0x%llx to "
12173 "align %s within %d-byte boundary\n");
12174 }
12175 else
12176 {
12177 padding_fragP = fragP;
12178 msg = _("%s:%u: add %d%s-byte nop at 0x%llx to align "
12179 "%s within %d-byte boundary\n");
12180 }
12181
12182 if (padding_fragP)
12183 switch (padding_fragP->tc_frag_data.branch_type)
12184 {
12185 case align_branch_jcc:
12186 branch = "jcc";
12187 break;
12188 case align_branch_fused:
12189 branch = "fused jcc";
12190 break;
12191 case align_branch_jmp:
12192 branch = "jmp";
12193 break;
12194 case align_branch_call:
12195 branch = "call";
12196 break;
12197 case align_branch_indirect:
12198 branch = "indiret branch";
12199 break;
12200 case align_branch_ret:
12201 branch = "ret";
12202 break;
12203 default:
12204 break;
12205 }
12206
12207 fprintf (stdout, msg,
12208 fragP->fr_file, fragP->fr_line, size, prefix,
12209 (long long) fragP->fr_address, branch,
12210 1 << align_branch_power);
12211 }
12212 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
12213 memset (fragP->fr_opcode,
12214 fragP->tc_frag_data.default_prefix, size);
12215 else
12216 i386_generate_nops (fragP, (char *) fragP->fr_opcode,
12217 size, 0);
12218 fragP->fr_fix += size;
12219 }
12220 return;
12221 }
12222
252b5132
RH
12223 opcode = (unsigned char *) fragP->fr_opcode;
12224
47926f60 12225 /* Address we want to reach in file space. */
252b5132 12226 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
252b5132 12227
47926f60 12228 /* Address opcode resides at in file space. */
252b5132
RH
12229 opcode_address = fragP->fr_address + fragP->fr_fix;
12230
47926f60 12231 /* Displacement from opcode start to fill into instruction. */
252b5132
RH
12232 displacement_from_opcode_start = target_address - opcode_address;
12233
fddf5b5b 12234 if ((fragP->fr_subtype & BIG) == 0)
252b5132 12235 {
47926f60
KH
12236 /* Don't have to change opcode. */
12237 extension = 1; /* 1 opcode + 1 displacement */
252b5132 12238 where_to_put_displacement = &opcode[1];
fddf5b5b
AM
12239 }
12240 else
12241 {
12242 if (no_cond_jump_promotion
12243 && TYPE_FROM_RELAX_STATE (fragP->fr_subtype) != UNCOND_JUMP)
4eed87de
AM
12244 as_warn_where (fragP->fr_file, fragP->fr_line,
12245 _("long jump required"));
252b5132 12246
fddf5b5b
AM
12247 switch (fragP->fr_subtype)
12248 {
12249 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
12250 extension = 4; /* 1 opcode + 4 displacement */
12251 opcode[0] = 0xe9;
12252 where_to_put_displacement = &opcode[1];
12253 break;
252b5132 12254
fddf5b5b
AM
12255 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
12256 extension = 2; /* 1 opcode + 2 displacement */
12257 opcode[0] = 0xe9;
12258 where_to_put_displacement = &opcode[1];
12259 break;
252b5132 12260
fddf5b5b
AM
12261 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
12262 case ENCODE_RELAX_STATE (COND_JUMP86, BIG):
12263 extension = 5; /* 2 opcode + 4 displacement */
12264 opcode[1] = opcode[0] + 0x10;
12265 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
12266 where_to_put_displacement = &opcode[2];
12267 break;
252b5132 12268
fddf5b5b
AM
12269 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
12270 extension = 3; /* 2 opcode + 2 displacement */
12271 opcode[1] = opcode[0] + 0x10;
12272 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
12273 where_to_put_displacement = &opcode[2];
12274 break;
252b5132 12275
fddf5b5b
AM
12276 case ENCODE_RELAX_STATE (COND_JUMP86, BIG16):
12277 extension = 4;
12278 opcode[0] ^= 1;
12279 opcode[1] = 3;
12280 opcode[2] = 0xe9;
12281 where_to_put_displacement = &opcode[3];
12282 break;
12283
12284 default:
12285 BAD_CASE (fragP->fr_subtype);
12286 break;
12287 }
252b5132 12288 }
fddf5b5b 12289
7b81dfbb
AJ
12290 /* If size if less then four we are sure that the operand fits,
12291 but if it's 4, then it could be that the displacement is larger
12292 then -/+ 2GB. */
12293 if (DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype) == 4
12294 && object_64bit
12295 && ((addressT) (displacement_from_opcode_start - extension
4eed87de
AM
12296 + ((addressT) 1 << 31))
12297 > (((addressT) 2 << 31) - 1)))
7b81dfbb
AJ
12298 {
12299 as_bad_where (fragP->fr_file, fragP->fr_line,
12300 _("jump target out of range"));
12301 /* Make us emit 0. */
12302 displacement_from_opcode_start = extension;
12303 }
47926f60 12304 /* Now put displacement after opcode. */
252b5132
RH
12305 md_number_to_chars ((char *) where_to_put_displacement,
12306 (valueT) (displacement_from_opcode_start - extension),
fddf5b5b 12307 DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
252b5132
RH
12308 fragP->fr_fix += extension;
12309}
12310\f
7016a5d5 12311/* Apply a fixup (fixP) to segment data, once it has been determined
252b5132
RH
12312 by our caller that we have all the info we need to fix it up.
12313
7016a5d5
TG
12314 Parameter valP is the pointer to the value of the bits.
12315
252b5132
RH
12316 On the 386, immediates, displacements, and data pointers are all in
12317 the same (little-endian) format, so we don't need to care about which
12318 we are handling. */
12319
94f592af 12320void
7016a5d5 12321md_apply_fix (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
252b5132 12322{
94f592af 12323 char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
c6682705 12324 valueT value = *valP;
252b5132 12325
f86103b7 12326#if !defined (TE_Mach)
93382f6d
AM
12327 if (fixP->fx_pcrel)
12328 {
12329 switch (fixP->fx_r_type)
12330 {
5865bb77
ILT
12331 default:
12332 break;
12333
d6ab8113
JB
12334 case BFD_RELOC_64:
12335 fixP->fx_r_type = BFD_RELOC_64_PCREL;
12336 break;
93382f6d 12337 case BFD_RELOC_32:
ae8887b5 12338 case BFD_RELOC_X86_64_32S:
93382f6d
AM
12339 fixP->fx_r_type = BFD_RELOC_32_PCREL;
12340 break;
12341 case BFD_RELOC_16:
12342 fixP->fx_r_type = BFD_RELOC_16_PCREL;
12343 break;
12344 case BFD_RELOC_8:
12345 fixP->fx_r_type = BFD_RELOC_8_PCREL;
12346 break;
12347 }
12348 }
252b5132 12349
a161fe53 12350 if (fixP->fx_addsy != NULL
31312f95 12351 && (fixP->fx_r_type == BFD_RELOC_32_PCREL
d6ab8113 12352 || fixP->fx_r_type == BFD_RELOC_64_PCREL
31312f95 12353 || fixP->fx_r_type == BFD_RELOC_16_PCREL
d258b828 12354 || fixP->fx_r_type == BFD_RELOC_8_PCREL)
31312f95 12355 && !use_rela_relocations)
252b5132 12356 {
31312f95
AM
12357 /* This is a hack. There should be a better way to handle this.
12358 This covers for the fact that bfd_install_relocation will
12359 subtract the current location (for partial_inplace, PC relative
12360 relocations); see more below. */
252b5132 12361#ifndef OBJ_AOUT
718ddfc0 12362 if (IS_ELF
252b5132
RH
12363#ifdef TE_PE
12364 || OUTPUT_FLAVOR == bfd_target_coff_flavour
12365#endif
12366 )
12367 value += fixP->fx_where + fixP->fx_frag->fr_address;
12368#endif
12369#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 12370 if (IS_ELF)
252b5132 12371 {
6539b54b 12372 segT sym_seg = S_GET_SEGMENT (fixP->fx_addsy);
2f66722d 12373
6539b54b 12374 if ((sym_seg == seg
2f66722d 12375 || (symbol_section_p (fixP->fx_addsy)
6539b54b 12376 && sym_seg != absolute_section))
af65af87 12377 && !generic_force_reloc (fixP))
2f66722d
AM
12378 {
12379 /* Yes, we add the values in twice. This is because
6539b54b
AM
12380 bfd_install_relocation subtracts them out again. I think
12381 bfd_install_relocation is broken, but I don't dare change
2f66722d
AM
12382 it. FIXME. */
12383 value += fixP->fx_where + fixP->fx_frag->fr_address;
12384 }
252b5132
RH
12385 }
12386#endif
12387#if defined (OBJ_COFF) && defined (TE_PE)
977cdf5a
NC
12388 /* For some reason, the PE format does not store a
12389 section address offset for a PC relative symbol. */
12390 if (S_GET_SEGMENT (fixP->fx_addsy) != seg
7be1c489 12391 || S_IS_WEAK (fixP->fx_addsy))
252b5132
RH
12392 value += md_pcrel_from (fixP);
12393#endif
12394 }
fbeb56a4 12395#if defined (OBJ_COFF) && defined (TE_PE)
f01c1a09
NC
12396 if (fixP->fx_addsy != NULL
12397 && S_IS_WEAK (fixP->fx_addsy)
12398 /* PR 16858: Do not modify weak function references. */
12399 && ! fixP->fx_pcrel)
fbeb56a4 12400 {
296a8689
NC
12401#if !defined (TE_PEP)
12402 /* For x86 PE weak function symbols are neither PC-relative
12403 nor do they set S_IS_FUNCTION. So the only reliable way
12404 to detect them is to check the flags of their containing
12405 section. */
12406 if (S_GET_SEGMENT (fixP->fx_addsy) != NULL
12407 && S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_CODE)
12408 ;
12409 else
12410#endif
fbeb56a4
DK
12411 value -= S_GET_VALUE (fixP->fx_addsy);
12412 }
12413#endif
252b5132
RH
12414
12415 /* Fix a few things - the dynamic linker expects certain values here,
0234cb7c 12416 and we must not disappoint it. */
252b5132 12417#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 12418 if (IS_ELF && fixP->fx_addsy)
47926f60
KH
12419 switch (fixP->fx_r_type)
12420 {
12421 case BFD_RELOC_386_PLT32:
3e73aa7c 12422 case BFD_RELOC_X86_64_PLT32:
b9519cfe
L
12423 /* Make the jump instruction point to the address of the operand.
12424 At runtime we merely add the offset to the actual PLT entry.
12425 NB: Subtract the offset size only for jump instructions. */
12426 if (fixP->fx_pcrel)
12427 value = -4;
47926f60 12428 break;
31312f95 12429
13ae64f3
JJ
12430 case BFD_RELOC_386_TLS_GD:
12431 case BFD_RELOC_386_TLS_LDM:
13ae64f3 12432 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
12433 case BFD_RELOC_386_TLS_IE:
12434 case BFD_RELOC_386_TLS_GOTIE:
67a4f2b7 12435 case BFD_RELOC_386_TLS_GOTDESC:
bffbf940
JJ
12436 case BFD_RELOC_X86_64_TLSGD:
12437 case BFD_RELOC_X86_64_TLSLD:
12438 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7 12439 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
00f7efb6
JJ
12440 value = 0; /* Fully resolved at runtime. No addend. */
12441 /* Fallthrough */
12442 case BFD_RELOC_386_TLS_LE:
12443 case BFD_RELOC_386_TLS_LDO_32:
12444 case BFD_RELOC_386_TLS_LE_32:
12445 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 12446 case BFD_RELOC_X86_64_DTPOFF64:
00f7efb6 12447 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113 12448 case BFD_RELOC_X86_64_TPOFF64:
00f7efb6
JJ
12449 S_SET_THREAD_LOCAL (fixP->fx_addsy);
12450 break;
12451
67a4f2b7
AO
12452 case BFD_RELOC_386_TLS_DESC_CALL:
12453 case BFD_RELOC_X86_64_TLSDESC_CALL:
12454 value = 0; /* Fully resolved at runtime. No addend. */
12455 S_SET_THREAD_LOCAL (fixP->fx_addsy);
12456 fixP->fx_done = 0;
12457 return;
12458
47926f60
KH
12459 case BFD_RELOC_VTABLE_INHERIT:
12460 case BFD_RELOC_VTABLE_ENTRY:
12461 fixP->fx_done = 0;
94f592af 12462 return;
47926f60
KH
12463
12464 default:
12465 break;
12466 }
12467#endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
c6682705 12468 *valP = value;
f86103b7 12469#endif /* !defined (TE_Mach) */
3e73aa7c 12470
3e73aa7c 12471 /* Are we finished with this relocation now? */
c6682705 12472 if (fixP->fx_addsy == NULL)
3e73aa7c 12473 fixP->fx_done = 1;
fbeb56a4
DK
12474#if defined (OBJ_COFF) && defined (TE_PE)
12475 else if (fixP->fx_addsy != NULL && S_IS_WEAK (fixP->fx_addsy))
12476 {
12477 fixP->fx_done = 0;
12478 /* Remember value for tc_gen_reloc. */
12479 fixP->fx_addnumber = value;
12480 /* Clear out the frag for now. */
12481 value = 0;
12482 }
12483#endif
3e73aa7c
JH
12484 else if (use_rela_relocations)
12485 {
12486 fixP->fx_no_overflow = 1;
062cd5e7
AS
12487 /* Remember value for tc_gen_reloc. */
12488 fixP->fx_addnumber = value;
3e73aa7c
JH
12489 value = 0;
12490 }
f86103b7 12491
94f592af 12492 md_number_to_chars (p, value, fixP->fx_size);
252b5132 12493}
252b5132 12494\f
6d4af3c2 12495const char *
499ac353 12496md_atof (int type, char *litP, int *sizeP)
252b5132 12497{
499ac353
NC
12498 /* This outputs the LITTLENUMs in REVERSE order;
12499 in accord with the bigendian 386. */
12500 return ieee_md_atof (type, litP, sizeP, FALSE);
252b5132
RH
12501}
12502\f
2d545b82 12503static char output_invalid_buf[sizeof (unsigned char) * 2 + 6];
252b5132 12504
252b5132 12505static char *
e3bb37b5 12506output_invalid (int c)
252b5132 12507{
3882b010 12508 if (ISPRINT (c))
f9f21a03
L
12509 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
12510 "'%c'", c);
252b5132 12511 else
f9f21a03 12512 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
2d545b82 12513 "(0x%x)", (unsigned char) c);
252b5132
RH
12514 return output_invalid_buf;
12515}
12516
8a6fb3f9
JB
12517/* Verify that @r can be used in the current context. */
12518
12519static bfd_boolean check_register (const reg_entry *r)
12520{
12521 if (allow_pseudo_reg)
12522 return TRUE;
12523
12524 if (operand_type_all_zero (&r->reg_type))
12525 return FALSE;
12526
12527 if ((r->reg_type.bitfield.dword
12528 || (r->reg_type.bitfield.class == SReg && r->reg_num > 3)
12529 || r->reg_type.bitfield.class == RegCR
22e00a3f 12530 || r->reg_type.bitfield.class == RegDR)
8a6fb3f9
JB
12531 && !cpu_arch_flags.bitfield.cpui386)
12532 return FALSE;
12533
22e00a3f
JB
12534 if (r->reg_type.bitfield.class == RegTR
12535 && (flag_code == CODE_64BIT
12536 || !cpu_arch_flags.bitfield.cpui386
12537 || cpu_arch_isa_flags.bitfield.cpui586
12538 || cpu_arch_isa_flags.bitfield.cpui686))
12539 return FALSE;
12540
8a6fb3f9
JB
12541 if (r->reg_type.bitfield.class == RegMMX && !cpu_arch_flags.bitfield.cpummx)
12542 return FALSE;
12543
12544 if (!cpu_arch_flags.bitfield.cpuavx512f)
12545 {
12546 if (r->reg_type.bitfield.zmmword
12547 || r->reg_type.bitfield.class == RegMask)
12548 return FALSE;
12549
12550 if (!cpu_arch_flags.bitfield.cpuavx)
12551 {
12552 if (r->reg_type.bitfield.ymmword)
12553 return FALSE;
12554
12555 if (!cpu_arch_flags.bitfield.cpusse && r->reg_type.bitfield.xmmword)
12556 return FALSE;
12557 }
12558 }
12559
260cd341
LC
12560 if (r->reg_type.bitfield.tmmword
12561 && (!cpu_arch_flags.bitfield.cpuamx_tile
12562 || flag_code != CODE_64BIT))
12563 return FALSE;
12564
8a6fb3f9
JB
12565 if (r->reg_type.bitfield.class == RegBND && !cpu_arch_flags.bitfield.cpumpx)
12566 return FALSE;
12567
12568 /* Don't allow fake index register unless allow_index_reg isn't 0. */
12569 if (!allow_index_reg && r->reg_num == RegIZ)
12570 return FALSE;
12571
12572 /* Upper 16 vector registers are only available with VREX in 64bit
12573 mode, and require EVEX encoding. */
12574 if (r->reg_flags & RegVRex)
12575 {
12576 if (!cpu_arch_flags.bitfield.cpuavx512f
12577 || flag_code != CODE_64BIT)
12578 return FALSE;
12579
da4977e0
JB
12580 if (i.vec_encoding == vex_encoding_default)
12581 i.vec_encoding = vex_encoding_evex;
12582 else if (i.vec_encoding != vex_encoding_evex)
12583 i.vec_encoding = vex_encoding_error;
8a6fb3f9
JB
12584 }
12585
12586 if (((r->reg_flags & (RegRex64 | RegRex)) || r->reg_type.bitfield.qword)
12587 && (!cpu_arch_flags.bitfield.cpulm || r->reg_type.bitfield.class != RegCR)
12588 && flag_code != CODE_64BIT)
12589 return FALSE;
12590
12591 if (r->reg_type.bitfield.class == SReg && r->reg_num == RegFlat
12592 && !intel_syntax)
12593 return FALSE;
12594
12595 return TRUE;
12596}
12597
af6bdddf 12598/* REG_STRING starts *before* REGISTER_PREFIX. */
252b5132
RH
12599
12600static const reg_entry *
4d1bb795 12601parse_real_register (char *reg_string, char **end_op)
252b5132 12602{
af6bdddf
AM
12603 char *s = reg_string;
12604 char *p;
252b5132
RH
12605 char reg_name_given[MAX_REG_NAME_SIZE + 1];
12606 const reg_entry *r;
12607
12608 /* Skip possible REGISTER_PREFIX and possible whitespace. */
12609 if (*s == REGISTER_PREFIX)
12610 ++s;
12611
12612 if (is_space_char (*s))
12613 ++s;
12614
12615 p = reg_name_given;
af6bdddf 12616 while ((*p++ = register_chars[(unsigned char) *s]) != '\0')
252b5132
RH
12617 {
12618 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
af6bdddf
AM
12619 return (const reg_entry *) NULL;
12620 s++;
252b5132
RH
12621 }
12622
6588847e
DN
12623 /* For naked regs, make sure that we are not dealing with an identifier.
12624 This prevents confusing an identifier like `eax_var' with register
12625 `eax'. */
12626 if (allow_naked_reg && identifier_chars[(unsigned char) *s])
12627 return (const reg_entry *) NULL;
12628
af6bdddf 12629 *end_op = s;
252b5132 12630
629310ab 12631 r = (const reg_entry *) str_hash_find (reg_hash, reg_name_given);
252b5132 12632
5f47d35b 12633 /* Handle floating point regs, allowing spaces in the (i) part. */
47926f60 12634 if (r == i386_regtab /* %st is first entry of table */)
5f47d35b 12635 {
0e0eea78
JB
12636 if (!cpu_arch_flags.bitfield.cpu8087
12637 && !cpu_arch_flags.bitfield.cpu287
af32b722
JB
12638 && !cpu_arch_flags.bitfield.cpu387
12639 && !allow_pseudo_reg)
0e0eea78
JB
12640 return (const reg_entry *) NULL;
12641
5f47d35b
AM
12642 if (is_space_char (*s))
12643 ++s;
12644 if (*s == '(')
12645 {
af6bdddf 12646 ++s;
5f47d35b
AM
12647 if (is_space_char (*s))
12648 ++s;
12649 if (*s >= '0' && *s <= '7')
12650 {
db557034 12651 int fpr = *s - '0';
af6bdddf 12652 ++s;
5f47d35b
AM
12653 if (is_space_char (*s))
12654 ++s;
12655 if (*s == ')')
12656 {
12657 *end_op = s + 1;
629310ab 12658 r = (const reg_entry *) str_hash_find (reg_hash, "st(0)");
db557034
AM
12659 know (r);
12660 return r + fpr;
5f47d35b 12661 }
5f47d35b 12662 }
47926f60 12663 /* We have "%st(" then garbage. */
5f47d35b
AM
12664 return (const reg_entry *) NULL;
12665 }
12666 }
12667
8a6fb3f9 12668 return r && check_register (r) ? r : NULL;
252b5132 12669}
4d1bb795
JB
12670
12671/* REG_STRING starts *before* REGISTER_PREFIX. */
12672
12673static const reg_entry *
12674parse_register (char *reg_string, char **end_op)
12675{
12676 const reg_entry *r;
12677
12678 if (*reg_string == REGISTER_PREFIX || allow_naked_reg)
12679 r = parse_real_register (reg_string, end_op);
12680 else
12681 r = NULL;
12682 if (!r)
12683 {
12684 char *save = input_line_pointer;
12685 char c;
12686 symbolS *symbolP;
12687
12688 input_line_pointer = reg_string;
d02603dc 12689 c = get_symbol_name (&reg_string);
4d1bb795
JB
12690 symbolP = symbol_find (reg_string);
12691 if (symbolP && S_GET_SEGMENT (symbolP) == reg_section)
12692 {
12693 const expressionS *e = symbol_get_value_expression (symbolP);
12694
0398aac5 12695 know (e->X_op == O_register);
4eed87de 12696 know (e->X_add_number >= 0
c3fe08fa 12697 && (valueT) e->X_add_number < i386_regtab_size);
4d1bb795 12698 r = i386_regtab + e->X_add_number;
8a6fb3f9
JB
12699 if (!check_register (r))
12700 {
12701 as_bad (_("register '%s%s' cannot be used here"),
12702 register_prefix, r->reg_name);
12703 r = &bad_reg;
12704 }
4d1bb795
JB
12705 *end_op = input_line_pointer;
12706 }
12707 *input_line_pointer = c;
12708 input_line_pointer = save;
12709 }
12710 return r;
12711}
12712
12713int
12714i386_parse_name (char *name, expressionS *e, char *nextcharP)
12715{
12716 const reg_entry *r;
12717 char *end = input_line_pointer;
12718
12719 *end = *nextcharP;
12720 r = parse_register (name, &input_line_pointer);
12721 if (r && end <= input_line_pointer)
12722 {
12723 *nextcharP = *input_line_pointer;
12724 *input_line_pointer = 0;
8a6fb3f9
JB
12725 if (r != &bad_reg)
12726 {
12727 e->X_op = O_register;
12728 e->X_add_number = r - i386_regtab;
12729 }
12730 else
12731 e->X_op = O_illegal;
4d1bb795
JB
12732 return 1;
12733 }
12734 input_line_pointer = end;
12735 *end = 0;
ee86248c 12736 return intel_syntax ? i386_intel_parse_name (name, e) : 0;
4d1bb795
JB
12737}
12738
12739void
12740md_operand (expressionS *e)
12741{
ee86248c
JB
12742 char *end;
12743 const reg_entry *r;
4d1bb795 12744
ee86248c
JB
12745 switch (*input_line_pointer)
12746 {
12747 case REGISTER_PREFIX:
12748 r = parse_real_register (input_line_pointer, &end);
4d1bb795
JB
12749 if (r)
12750 {
12751 e->X_op = O_register;
12752 e->X_add_number = r - i386_regtab;
12753 input_line_pointer = end;
12754 }
ee86248c
JB
12755 break;
12756
12757 case '[':
9c2799c2 12758 gas_assert (intel_syntax);
ee86248c
JB
12759 end = input_line_pointer++;
12760 expression (e);
12761 if (*input_line_pointer == ']')
12762 {
12763 ++input_line_pointer;
12764 e->X_op_symbol = make_expr_symbol (e);
12765 e->X_add_symbol = NULL;
12766 e->X_add_number = 0;
12767 e->X_op = O_index;
12768 }
12769 else
12770 {
12771 e->X_op = O_absent;
12772 input_line_pointer = end;
12773 }
12774 break;
4d1bb795
JB
12775 }
12776}
12777
252b5132 12778\f
4cc782b5 12779#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
b6f8c7c4 12780const char *md_shortopts = "kVQ:sqnO::";
252b5132 12781#else
b6f8c7c4 12782const char *md_shortopts = "qnO::";
252b5132 12783#endif
6e0b89ee 12784
3e73aa7c 12785#define OPTION_32 (OPTION_MD_BASE + 0)
b3b91714
AM
12786#define OPTION_64 (OPTION_MD_BASE + 1)
12787#define OPTION_DIVIDE (OPTION_MD_BASE + 2)
9103f4f4
L
12788#define OPTION_MARCH (OPTION_MD_BASE + 3)
12789#define OPTION_MTUNE (OPTION_MD_BASE + 4)
1efbbeb4
L
12790#define OPTION_MMNEMONIC (OPTION_MD_BASE + 5)
12791#define OPTION_MSYNTAX (OPTION_MD_BASE + 6)
12792#define OPTION_MINDEX_REG (OPTION_MD_BASE + 7)
12793#define OPTION_MNAKED_REG (OPTION_MD_BASE + 8)
bd5dea88 12794#define OPTION_MRELAX_RELOCATIONS (OPTION_MD_BASE + 9)
c0f3af97 12795#define OPTION_MSSE2AVX (OPTION_MD_BASE + 10)
daf50ae7 12796#define OPTION_MSSE_CHECK (OPTION_MD_BASE + 11)
7bab8ab5
JB
12797#define OPTION_MOPERAND_CHECK (OPTION_MD_BASE + 12)
12798#define OPTION_MAVXSCALAR (OPTION_MD_BASE + 13)
12799#define OPTION_X32 (OPTION_MD_BASE + 14)
7e8b059b 12800#define OPTION_MADD_BND_PREFIX (OPTION_MD_BASE + 15)
43234a1e
L
12801#define OPTION_MEVEXLIG (OPTION_MD_BASE + 16)
12802#define OPTION_MEVEXWIG (OPTION_MD_BASE + 17)
167ad85b 12803#define OPTION_MBIG_OBJ (OPTION_MD_BASE + 18)
d1982f93 12804#define OPTION_MOMIT_LOCK_PREFIX (OPTION_MD_BASE + 19)
d3d3c6db 12805#define OPTION_MEVEXRCIG (OPTION_MD_BASE + 20)
8dcea932 12806#define OPTION_MSHARED (OPTION_MD_BASE + 21)
5db04b09
L
12807#define OPTION_MAMD64 (OPTION_MD_BASE + 22)
12808#define OPTION_MINTEL64 (OPTION_MD_BASE + 23)
e4e00185 12809#define OPTION_MFENCE_AS_LOCK_ADD (OPTION_MD_BASE + 24)
b4a3a7b4 12810#define OPTION_X86_USED_NOTE (OPTION_MD_BASE + 25)
03751133 12811#define OPTION_MVEXWIG (OPTION_MD_BASE + 26)
e379e5f3
L
12812#define OPTION_MALIGN_BRANCH_BOUNDARY (OPTION_MD_BASE + 27)
12813#define OPTION_MALIGN_BRANCH_PREFIX_SIZE (OPTION_MD_BASE + 28)
12814#define OPTION_MALIGN_BRANCH (OPTION_MD_BASE + 29)
76cf450b 12815#define OPTION_MBRANCHES_WITH_32B_BOUNDARIES (OPTION_MD_BASE + 30)
ae531041
L
12816#define OPTION_MLFENCE_AFTER_LOAD (OPTION_MD_BASE + 31)
12817#define OPTION_MLFENCE_BEFORE_INDIRECT_BRANCH (OPTION_MD_BASE + 32)
12818#define OPTION_MLFENCE_BEFORE_RET (OPTION_MD_BASE + 33)
b3b91714 12819
99ad8390
NC
12820struct option md_longopts[] =
12821{
3e73aa7c 12822 {"32", no_argument, NULL, OPTION_32},
321098a5 12823#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 12824 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c 12825 {"64", no_argument, NULL, OPTION_64},
351f65ca
L
12826#endif
12827#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 12828 {"x32", no_argument, NULL, OPTION_X32},
8dcea932 12829 {"mshared", no_argument, NULL, OPTION_MSHARED},
b4a3a7b4 12830 {"mx86-used-note", required_argument, NULL, OPTION_X86_USED_NOTE},
6e0b89ee 12831#endif
b3b91714 12832 {"divide", no_argument, NULL, OPTION_DIVIDE},
9103f4f4
L
12833 {"march", required_argument, NULL, OPTION_MARCH},
12834 {"mtune", required_argument, NULL, OPTION_MTUNE},
1efbbeb4
L
12835 {"mmnemonic", required_argument, NULL, OPTION_MMNEMONIC},
12836 {"msyntax", required_argument, NULL, OPTION_MSYNTAX},
12837 {"mindex-reg", no_argument, NULL, OPTION_MINDEX_REG},
12838 {"mnaked-reg", no_argument, NULL, OPTION_MNAKED_REG},
c0f3af97 12839 {"msse2avx", no_argument, NULL, OPTION_MSSE2AVX},
daf50ae7 12840 {"msse-check", required_argument, NULL, OPTION_MSSE_CHECK},
7bab8ab5 12841 {"moperand-check", required_argument, NULL, OPTION_MOPERAND_CHECK},
539f890d 12842 {"mavxscalar", required_argument, NULL, OPTION_MAVXSCALAR},
03751133 12843 {"mvexwig", required_argument, NULL, OPTION_MVEXWIG},
7e8b059b 12844 {"madd-bnd-prefix", no_argument, NULL, OPTION_MADD_BND_PREFIX},
43234a1e
L
12845 {"mevexlig", required_argument, NULL, OPTION_MEVEXLIG},
12846 {"mevexwig", required_argument, NULL, OPTION_MEVEXWIG},
167ad85b
TG
12847# if defined (TE_PE) || defined (TE_PEP)
12848 {"mbig-obj", no_argument, NULL, OPTION_MBIG_OBJ},
12849#endif
d1982f93 12850 {"momit-lock-prefix", required_argument, NULL, OPTION_MOMIT_LOCK_PREFIX},
e4e00185 12851 {"mfence-as-lock-add", required_argument, NULL, OPTION_MFENCE_AS_LOCK_ADD},
0cb4071e 12852 {"mrelax-relocations", required_argument, NULL, OPTION_MRELAX_RELOCATIONS},
d3d3c6db 12853 {"mevexrcig", required_argument, NULL, OPTION_MEVEXRCIG},
e379e5f3
L
12854 {"malign-branch-boundary", required_argument, NULL, OPTION_MALIGN_BRANCH_BOUNDARY},
12855 {"malign-branch-prefix-size", required_argument, NULL, OPTION_MALIGN_BRANCH_PREFIX_SIZE},
12856 {"malign-branch", required_argument, NULL, OPTION_MALIGN_BRANCH},
76cf450b 12857 {"mbranches-within-32B-boundaries", no_argument, NULL, OPTION_MBRANCHES_WITH_32B_BOUNDARIES},
ae531041
L
12858 {"mlfence-after-load", required_argument, NULL, OPTION_MLFENCE_AFTER_LOAD},
12859 {"mlfence-before-indirect-branch", required_argument, NULL,
12860 OPTION_MLFENCE_BEFORE_INDIRECT_BRANCH},
12861 {"mlfence-before-ret", required_argument, NULL, OPTION_MLFENCE_BEFORE_RET},
5db04b09
L
12862 {"mamd64", no_argument, NULL, OPTION_MAMD64},
12863 {"mintel64", no_argument, NULL, OPTION_MINTEL64},
252b5132
RH
12864 {NULL, no_argument, NULL, 0}
12865};
12866size_t md_longopts_size = sizeof (md_longopts);
12867
12868int
17b9d67d 12869md_parse_option (int c, const char *arg)
252b5132 12870{
91d6fa6a 12871 unsigned int j;
e379e5f3 12872 char *arch, *next, *saved, *type;
9103f4f4 12873
252b5132
RH
12874 switch (c)
12875 {
12b55ccc
L
12876 case 'n':
12877 optimize_align_code = 0;
12878 break;
12879
a38cf1db
AM
12880 case 'q':
12881 quiet_warnings = 1;
252b5132
RH
12882 break;
12883
12884#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
a38cf1db
AM
12885 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
12886 should be emitted or not. FIXME: Not implemented. */
12887 case 'Q':
d4693039
JB
12888 if ((arg[0] != 'y' && arg[0] != 'n') || arg[1])
12889 return 0;
252b5132
RH
12890 break;
12891
12892 /* -V: SVR4 argument to print version ID. */
12893 case 'V':
12894 print_version_id ();
12895 break;
12896
a38cf1db
AM
12897 /* -k: Ignore for FreeBSD compatibility. */
12898 case 'k':
252b5132 12899 break;
4cc782b5
ILT
12900
12901 case 's':
12902 /* -s: On i386 Solaris, this tells the native assembler to use
29b0f896 12903 .stab instead of .stab.excl. We always use .stab anyhow. */
4cc782b5 12904 break;
8dcea932
L
12905
12906 case OPTION_MSHARED:
12907 shared = 1;
12908 break;
b4a3a7b4
L
12909
12910 case OPTION_X86_USED_NOTE:
12911 if (strcasecmp (arg, "yes") == 0)
12912 x86_used_note = 1;
12913 else if (strcasecmp (arg, "no") == 0)
12914 x86_used_note = 0;
12915 else
12916 as_fatal (_("invalid -mx86-used-note= option: `%s'"), arg);
12917 break;
12918
12919
99ad8390 12920#endif
321098a5 12921#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 12922 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c
JH
12923 case OPTION_64:
12924 {
12925 const char **list, **l;
12926
3e73aa7c
JH
12927 list = bfd_target_list ();
12928 for (l = list; *l != NULL; l++)
8620418b 12929 if (CONST_STRNEQ (*l, "elf64-x86-64")
99ad8390
NC
12930 || strcmp (*l, "coff-x86-64") == 0
12931 || strcmp (*l, "pe-x86-64") == 0
d382c579
TG
12932 || strcmp (*l, "pei-x86-64") == 0
12933 || strcmp (*l, "mach-o-x86-64") == 0)
6e0b89ee
AM
12934 {
12935 default_arch = "x86_64";
12936 break;
12937 }
3e73aa7c 12938 if (*l == NULL)
2b5d6a91 12939 as_fatal (_("no compiled in support for x86_64"));
3e73aa7c
JH
12940 free (list);
12941 }
12942 break;
12943#endif
252b5132 12944
351f65ca 12945#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 12946 case OPTION_X32:
351f65ca
L
12947 if (IS_ELF)
12948 {
12949 const char **list, **l;
12950
12951 list = bfd_target_list ();
12952 for (l = list; *l != NULL; l++)
12953 if (CONST_STRNEQ (*l, "elf32-x86-64"))
12954 {
12955 default_arch = "x86_64:32";
12956 break;
12957 }
12958 if (*l == NULL)
2b5d6a91 12959 as_fatal (_("no compiled in support for 32bit x86_64"));
351f65ca
L
12960 free (list);
12961 }
12962 else
12963 as_fatal (_("32bit x86_64 is only supported for ELF"));
12964 break;
12965#endif
12966
6e0b89ee
AM
12967 case OPTION_32:
12968 default_arch = "i386";
12969 break;
12970
b3b91714
AM
12971 case OPTION_DIVIDE:
12972#ifdef SVR4_COMMENT_CHARS
12973 {
12974 char *n, *t;
12975 const char *s;
12976
add39d23 12977 n = XNEWVEC (char, strlen (i386_comment_chars) + 1);
b3b91714
AM
12978 t = n;
12979 for (s = i386_comment_chars; *s != '\0'; s++)
12980 if (*s != '/')
12981 *t++ = *s;
12982 *t = '\0';
12983 i386_comment_chars = n;
12984 }
12985#endif
12986 break;
12987
9103f4f4 12988 case OPTION_MARCH:
293f5f65
L
12989 saved = xstrdup (arg);
12990 arch = saved;
12991 /* Allow -march=+nosse. */
12992 if (*arch == '+')
12993 arch++;
6305a203 12994 do
9103f4f4 12995 {
6305a203 12996 if (*arch == '.')
2b5d6a91 12997 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
12998 next = strchr (arch, '+');
12999 if (next)
13000 *next++ = '\0';
91d6fa6a 13001 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 13002 {
91d6fa6a 13003 if (strcmp (arch, cpu_arch [j].name) == 0)
ccc9c027 13004 {
6305a203 13005 /* Processor. */
1ded5609
JB
13006 if (! cpu_arch[j].flags.bitfield.cpui386)
13007 continue;
13008
91d6fa6a 13009 cpu_arch_name = cpu_arch[j].name;
6305a203 13010 cpu_sub_arch_name = NULL;
91d6fa6a
NC
13011 cpu_arch_flags = cpu_arch[j].flags;
13012 cpu_arch_isa = cpu_arch[j].type;
13013 cpu_arch_isa_flags = cpu_arch[j].flags;
6305a203
L
13014 if (!cpu_arch_tune_set)
13015 {
13016 cpu_arch_tune = cpu_arch_isa;
13017 cpu_arch_tune_flags = cpu_arch_isa_flags;
13018 }
13019 break;
13020 }
91d6fa6a
NC
13021 else if (*cpu_arch [j].name == '.'
13022 && strcmp (arch, cpu_arch [j].name + 1) == 0)
6305a203 13023 {
33eaf5de 13024 /* ISA extension. */
6305a203 13025 i386_cpu_flags flags;
309d3373 13026
293f5f65
L
13027 flags = cpu_flags_or (cpu_arch_flags,
13028 cpu_arch[j].flags);
81486035 13029
5b64d091 13030 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
6305a203
L
13031 {
13032 if (cpu_sub_arch_name)
13033 {
13034 char *name = cpu_sub_arch_name;
13035 cpu_sub_arch_name = concat (name,
91d6fa6a 13036 cpu_arch[j].name,
1bf57e9f 13037 (const char *) NULL);
6305a203
L
13038 free (name);
13039 }
13040 else
91d6fa6a 13041 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
6305a203 13042 cpu_arch_flags = flags;
a586129e 13043 cpu_arch_isa_flags = flags;
6305a203 13044 }
0089dace
L
13045 else
13046 cpu_arch_isa_flags
13047 = cpu_flags_or (cpu_arch_isa_flags,
13048 cpu_arch[j].flags);
6305a203 13049 break;
ccc9c027 13050 }
9103f4f4 13051 }
6305a203 13052
293f5f65
L
13053 if (j >= ARRAY_SIZE (cpu_arch))
13054 {
33eaf5de 13055 /* Disable an ISA extension. */
293f5f65
L
13056 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
13057 if (strcmp (arch, cpu_noarch [j].name) == 0)
13058 {
13059 i386_cpu_flags flags;
13060
13061 flags = cpu_flags_and_not (cpu_arch_flags,
13062 cpu_noarch[j].flags);
13063 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
13064 {
13065 if (cpu_sub_arch_name)
13066 {
13067 char *name = cpu_sub_arch_name;
13068 cpu_sub_arch_name = concat (arch,
13069 (const char *) NULL);
13070 free (name);
13071 }
13072 else
13073 cpu_sub_arch_name = xstrdup (arch);
13074 cpu_arch_flags = flags;
13075 cpu_arch_isa_flags = flags;
13076 }
13077 break;
13078 }
13079
13080 if (j >= ARRAY_SIZE (cpu_noarch))
13081 j = ARRAY_SIZE (cpu_arch);
13082 }
13083
91d6fa6a 13084 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 13085 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
13086
13087 arch = next;
9103f4f4 13088 }
293f5f65
L
13089 while (next != NULL);
13090 free (saved);
9103f4f4
L
13091 break;
13092
13093 case OPTION_MTUNE:
13094 if (*arg == '.')
2b5d6a91 13095 as_fatal (_("invalid -mtune= option: `%s'"), arg);
91d6fa6a 13096 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 13097 {
91d6fa6a 13098 if (strcmp (arg, cpu_arch [j].name) == 0)
9103f4f4 13099 {
ccc9c027 13100 cpu_arch_tune_set = 1;
91d6fa6a
NC
13101 cpu_arch_tune = cpu_arch [j].type;
13102 cpu_arch_tune_flags = cpu_arch[j].flags;
9103f4f4
L
13103 break;
13104 }
13105 }
91d6fa6a 13106 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 13107 as_fatal (_("invalid -mtune= option: `%s'"), arg);
9103f4f4
L
13108 break;
13109
1efbbeb4
L
13110 case OPTION_MMNEMONIC:
13111 if (strcasecmp (arg, "att") == 0)
13112 intel_mnemonic = 0;
13113 else if (strcasecmp (arg, "intel") == 0)
13114 intel_mnemonic = 1;
13115 else
2b5d6a91 13116 as_fatal (_("invalid -mmnemonic= option: `%s'"), arg);
1efbbeb4
L
13117 break;
13118
13119 case OPTION_MSYNTAX:
13120 if (strcasecmp (arg, "att") == 0)
13121 intel_syntax = 0;
13122 else if (strcasecmp (arg, "intel") == 0)
13123 intel_syntax = 1;
13124 else
2b5d6a91 13125 as_fatal (_("invalid -msyntax= option: `%s'"), arg);
1efbbeb4
L
13126 break;
13127
13128 case OPTION_MINDEX_REG:
13129 allow_index_reg = 1;
13130 break;
13131
13132 case OPTION_MNAKED_REG:
13133 allow_naked_reg = 1;
13134 break;
13135
c0f3af97
L
13136 case OPTION_MSSE2AVX:
13137 sse2avx = 1;
13138 break;
13139
daf50ae7
L
13140 case OPTION_MSSE_CHECK:
13141 if (strcasecmp (arg, "error") == 0)
7bab8ab5 13142 sse_check = check_error;
daf50ae7 13143 else if (strcasecmp (arg, "warning") == 0)
7bab8ab5 13144 sse_check = check_warning;
daf50ae7 13145 else if (strcasecmp (arg, "none") == 0)
7bab8ab5 13146 sse_check = check_none;
daf50ae7 13147 else
2b5d6a91 13148 as_fatal (_("invalid -msse-check= option: `%s'"), arg);
daf50ae7
L
13149 break;
13150
7bab8ab5
JB
13151 case OPTION_MOPERAND_CHECK:
13152 if (strcasecmp (arg, "error") == 0)
13153 operand_check = check_error;
13154 else if (strcasecmp (arg, "warning") == 0)
13155 operand_check = check_warning;
13156 else if (strcasecmp (arg, "none") == 0)
13157 operand_check = check_none;
13158 else
13159 as_fatal (_("invalid -moperand-check= option: `%s'"), arg);
13160 break;
13161
539f890d
L
13162 case OPTION_MAVXSCALAR:
13163 if (strcasecmp (arg, "128") == 0)
13164 avxscalar = vex128;
13165 else if (strcasecmp (arg, "256") == 0)
13166 avxscalar = vex256;
13167 else
2b5d6a91 13168 as_fatal (_("invalid -mavxscalar= option: `%s'"), arg);
539f890d
L
13169 break;
13170
03751133
L
13171 case OPTION_MVEXWIG:
13172 if (strcmp (arg, "0") == 0)
40c9c8de 13173 vexwig = vexw0;
03751133 13174 else if (strcmp (arg, "1") == 0)
40c9c8de 13175 vexwig = vexw1;
03751133
L
13176 else
13177 as_fatal (_("invalid -mvexwig= option: `%s'"), arg);
13178 break;
13179
7e8b059b
L
13180 case OPTION_MADD_BND_PREFIX:
13181 add_bnd_prefix = 1;
13182 break;
13183
43234a1e
L
13184 case OPTION_MEVEXLIG:
13185 if (strcmp (arg, "128") == 0)
13186 evexlig = evexl128;
13187 else if (strcmp (arg, "256") == 0)
13188 evexlig = evexl256;
13189 else if (strcmp (arg, "512") == 0)
13190 evexlig = evexl512;
13191 else
13192 as_fatal (_("invalid -mevexlig= option: `%s'"), arg);
13193 break;
13194
d3d3c6db
IT
13195 case OPTION_MEVEXRCIG:
13196 if (strcmp (arg, "rne") == 0)
13197 evexrcig = rne;
13198 else if (strcmp (arg, "rd") == 0)
13199 evexrcig = rd;
13200 else if (strcmp (arg, "ru") == 0)
13201 evexrcig = ru;
13202 else if (strcmp (arg, "rz") == 0)
13203 evexrcig = rz;
13204 else
13205 as_fatal (_("invalid -mevexrcig= option: `%s'"), arg);
13206 break;
13207
43234a1e
L
13208 case OPTION_MEVEXWIG:
13209 if (strcmp (arg, "0") == 0)
13210 evexwig = evexw0;
13211 else if (strcmp (arg, "1") == 0)
13212 evexwig = evexw1;
13213 else
13214 as_fatal (_("invalid -mevexwig= option: `%s'"), arg);
13215 break;
13216
167ad85b
TG
13217# if defined (TE_PE) || defined (TE_PEP)
13218 case OPTION_MBIG_OBJ:
13219 use_big_obj = 1;
13220 break;
13221#endif
13222
d1982f93 13223 case OPTION_MOMIT_LOCK_PREFIX:
d022bddd
IT
13224 if (strcasecmp (arg, "yes") == 0)
13225 omit_lock_prefix = 1;
13226 else if (strcasecmp (arg, "no") == 0)
13227 omit_lock_prefix = 0;
13228 else
13229 as_fatal (_("invalid -momit-lock-prefix= option: `%s'"), arg);
13230 break;
13231
e4e00185
AS
13232 case OPTION_MFENCE_AS_LOCK_ADD:
13233 if (strcasecmp (arg, "yes") == 0)
13234 avoid_fence = 1;
13235 else if (strcasecmp (arg, "no") == 0)
13236 avoid_fence = 0;
13237 else
13238 as_fatal (_("invalid -mfence-as-lock-add= option: `%s'"), arg);
13239 break;
13240
ae531041
L
13241 case OPTION_MLFENCE_AFTER_LOAD:
13242 if (strcasecmp (arg, "yes") == 0)
13243 lfence_after_load = 1;
13244 else if (strcasecmp (arg, "no") == 0)
13245 lfence_after_load = 0;
13246 else
13247 as_fatal (_("invalid -mlfence-after-load= option: `%s'"), arg);
13248 break;
13249
13250 case OPTION_MLFENCE_BEFORE_INDIRECT_BRANCH:
13251 if (strcasecmp (arg, "all") == 0)
a09f656b 13252 {
13253 lfence_before_indirect_branch = lfence_branch_all;
13254 if (lfence_before_ret == lfence_before_ret_none)
13255 lfence_before_ret = lfence_before_ret_shl;
13256 }
ae531041
L
13257 else if (strcasecmp (arg, "memory") == 0)
13258 lfence_before_indirect_branch = lfence_branch_memory;
13259 else if (strcasecmp (arg, "register") == 0)
13260 lfence_before_indirect_branch = lfence_branch_register;
13261 else if (strcasecmp (arg, "none") == 0)
13262 lfence_before_indirect_branch = lfence_branch_none;
13263 else
13264 as_fatal (_("invalid -mlfence-before-indirect-branch= option: `%s'"),
13265 arg);
13266 break;
13267
13268 case OPTION_MLFENCE_BEFORE_RET:
13269 if (strcasecmp (arg, "or") == 0)
13270 lfence_before_ret = lfence_before_ret_or;
13271 else if (strcasecmp (arg, "not") == 0)
13272 lfence_before_ret = lfence_before_ret_not;
a09f656b 13273 else if (strcasecmp (arg, "shl") == 0 || strcasecmp (arg, "yes") == 0)
13274 lfence_before_ret = lfence_before_ret_shl;
ae531041
L
13275 else if (strcasecmp (arg, "none") == 0)
13276 lfence_before_ret = lfence_before_ret_none;
13277 else
13278 as_fatal (_("invalid -mlfence-before-ret= option: `%s'"),
13279 arg);
13280 break;
13281
0cb4071e
L
13282 case OPTION_MRELAX_RELOCATIONS:
13283 if (strcasecmp (arg, "yes") == 0)
13284 generate_relax_relocations = 1;
13285 else if (strcasecmp (arg, "no") == 0)
13286 generate_relax_relocations = 0;
13287 else
13288 as_fatal (_("invalid -mrelax-relocations= option: `%s'"), arg);
13289 break;
13290
e379e5f3
L
13291 case OPTION_MALIGN_BRANCH_BOUNDARY:
13292 {
13293 char *end;
13294 long int align = strtoul (arg, &end, 0);
13295 if (*end == '\0')
13296 {
13297 if (align == 0)
13298 {
13299 align_branch_power = 0;
13300 break;
13301 }
13302 else if (align >= 16)
13303 {
13304 int align_power;
13305 for (align_power = 0;
13306 (align & 1) == 0;
13307 align >>= 1, align_power++)
13308 continue;
13309 /* Limit alignment power to 31. */
13310 if (align == 1 && align_power < 32)
13311 {
13312 align_branch_power = align_power;
13313 break;
13314 }
13315 }
13316 }
13317 as_fatal (_("invalid -malign-branch-boundary= value: %s"), arg);
13318 }
13319 break;
13320
13321 case OPTION_MALIGN_BRANCH_PREFIX_SIZE:
13322 {
13323 char *end;
13324 int align = strtoul (arg, &end, 0);
13325 /* Some processors only support 5 prefixes. */
13326 if (*end == '\0' && align >= 0 && align < 6)
13327 {
13328 align_branch_prefix_size = align;
13329 break;
13330 }
13331 as_fatal (_("invalid -malign-branch-prefix-size= value: %s"),
13332 arg);
13333 }
13334 break;
13335
13336 case OPTION_MALIGN_BRANCH:
13337 align_branch = 0;
13338 saved = xstrdup (arg);
13339 type = saved;
13340 do
13341 {
13342 next = strchr (type, '+');
13343 if (next)
13344 *next++ = '\0';
13345 if (strcasecmp (type, "jcc") == 0)
13346 align_branch |= align_branch_jcc_bit;
13347 else if (strcasecmp (type, "fused") == 0)
13348 align_branch |= align_branch_fused_bit;
13349 else if (strcasecmp (type, "jmp") == 0)
13350 align_branch |= align_branch_jmp_bit;
13351 else if (strcasecmp (type, "call") == 0)
13352 align_branch |= align_branch_call_bit;
13353 else if (strcasecmp (type, "ret") == 0)
13354 align_branch |= align_branch_ret_bit;
13355 else if (strcasecmp (type, "indirect") == 0)
13356 align_branch |= align_branch_indirect_bit;
13357 else
13358 as_fatal (_("invalid -malign-branch= option: `%s'"), arg);
13359 type = next;
13360 }
13361 while (next != NULL);
13362 free (saved);
13363 break;
13364
76cf450b
L
13365 case OPTION_MBRANCHES_WITH_32B_BOUNDARIES:
13366 align_branch_power = 5;
13367 align_branch_prefix_size = 5;
13368 align_branch = (align_branch_jcc_bit
13369 | align_branch_fused_bit
13370 | align_branch_jmp_bit);
13371 break;
13372
5db04b09 13373 case OPTION_MAMD64:
4b5aaf5f 13374 isa64 = amd64;
5db04b09
L
13375 break;
13376
13377 case OPTION_MINTEL64:
4b5aaf5f 13378 isa64 = intel64;
5db04b09
L
13379 break;
13380
b6f8c7c4
L
13381 case 'O':
13382 if (arg == NULL)
13383 {
13384 optimize = 1;
13385 /* Turn off -Os. */
13386 optimize_for_space = 0;
13387 }
13388 else if (*arg == 's')
13389 {
13390 optimize_for_space = 1;
13391 /* Turn on all encoding optimizations. */
41fd2579 13392 optimize = INT_MAX;
b6f8c7c4
L
13393 }
13394 else
13395 {
13396 optimize = atoi (arg);
13397 /* Turn off -Os. */
13398 optimize_for_space = 0;
13399 }
13400 break;
13401
252b5132
RH
13402 default:
13403 return 0;
13404 }
13405 return 1;
13406}
13407
8a2c8fef
L
13408#define MESSAGE_TEMPLATE \
13409" "
13410
293f5f65
L
13411static char *
13412output_message (FILE *stream, char *p, char *message, char *start,
13413 int *left_p, const char *name, int len)
13414{
13415 int size = sizeof (MESSAGE_TEMPLATE);
13416 int left = *left_p;
13417
13418 /* Reserve 2 spaces for ", " or ",\0" */
13419 left -= len + 2;
13420
13421 /* Check if there is any room. */
13422 if (left >= 0)
13423 {
13424 if (p != start)
13425 {
13426 *p++ = ',';
13427 *p++ = ' ';
13428 }
13429 p = mempcpy (p, name, len);
13430 }
13431 else
13432 {
13433 /* Output the current message now and start a new one. */
13434 *p++ = ',';
13435 *p = '\0';
13436 fprintf (stream, "%s\n", message);
13437 p = start;
13438 left = size - (start - message) - len - 2;
13439
13440 gas_assert (left >= 0);
13441
13442 p = mempcpy (p, name, len);
13443 }
13444
13445 *left_p = left;
13446 return p;
13447}
13448
8a2c8fef 13449static void
1ded5609 13450show_arch (FILE *stream, int ext, int check)
8a2c8fef
L
13451{
13452 static char message[] = MESSAGE_TEMPLATE;
13453 char *start = message + 27;
13454 char *p;
13455 int size = sizeof (MESSAGE_TEMPLATE);
13456 int left;
13457 const char *name;
13458 int len;
13459 unsigned int j;
13460
13461 p = start;
13462 left = size - (start - message);
13463 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
13464 {
13465 /* Should it be skipped? */
13466 if (cpu_arch [j].skip)
13467 continue;
13468
13469 name = cpu_arch [j].name;
13470 len = cpu_arch [j].len;
13471 if (*name == '.')
13472 {
13473 /* It is an extension. Skip if we aren't asked to show it. */
13474 if (ext)
13475 {
13476 name++;
13477 len--;
13478 }
13479 else
13480 continue;
13481 }
13482 else if (ext)
13483 {
13484 /* It is an processor. Skip if we show only extension. */
13485 continue;
13486 }
1ded5609
JB
13487 else if (check && ! cpu_arch[j].flags.bitfield.cpui386)
13488 {
13489 /* It is an impossible processor - skip. */
13490 continue;
13491 }
8a2c8fef 13492
293f5f65 13493 p = output_message (stream, p, message, start, &left, name, len);
8a2c8fef
L
13494 }
13495
293f5f65
L
13496 /* Display disabled extensions. */
13497 if (ext)
13498 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
13499 {
13500 name = cpu_noarch [j].name;
13501 len = cpu_noarch [j].len;
13502 p = output_message (stream, p, message, start, &left, name,
13503 len);
13504 }
13505
8a2c8fef
L
13506 *p = '\0';
13507 fprintf (stream, "%s\n", message);
13508}
13509
252b5132 13510void
8a2c8fef 13511md_show_usage (FILE *stream)
252b5132 13512{
4cc782b5
ILT
13513#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13514 fprintf (stream, _("\
d4693039 13515 -Qy, -Qn ignored\n\
a38cf1db 13516 -V print assembler version number\n\
b3b91714
AM
13517 -k ignored\n"));
13518#endif
13519 fprintf (stream, _("\
12b55ccc 13520 -n Do not optimize code alignment\n\
b3b91714
AM
13521 -q quieten some warnings\n"));
13522#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13523 fprintf (stream, _("\
a38cf1db 13524 -s ignored\n"));
b3b91714 13525#endif
d7f449c0
L
13526#if defined BFD64 && (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
13527 || defined (TE_PE) || defined (TE_PEP))
751d281c 13528 fprintf (stream, _("\
570561f7 13529 --32/--64/--x32 generate 32bit/64bit/x32 code\n"));
751d281c 13530#endif
b3b91714
AM
13531#ifdef SVR4_COMMENT_CHARS
13532 fprintf (stream, _("\
13533 --divide do not treat `/' as a comment character\n"));
a38cf1db
AM
13534#else
13535 fprintf (stream, _("\
b3b91714 13536 --divide ignored\n"));
4cc782b5 13537#endif
9103f4f4 13538 fprintf (stream, _("\
6305a203 13539 -march=CPU[,+EXTENSION...]\n\
8a2c8fef 13540 generate code for CPU and EXTENSION, CPU is one of:\n"));
1ded5609 13541 show_arch (stream, 0, 1);
8a2c8fef
L
13542 fprintf (stream, _("\
13543 EXTENSION is combination of:\n"));
1ded5609 13544 show_arch (stream, 1, 0);
6305a203 13545 fprintf (stream, _("\
8a2c8fef 13546 -mtune=CPU optimize for CPU, CPU is one of:\n"));
1ded5609 13547 show_arch (stream, 0, 0);
ba104c83 13548 fprintf (stream, _("\
c0f3af97
L
13549 -msse2avx encode SSE instructions with VEX prefix\n"));
13550 fprintf (stream, _("\
7c5c05ef 13551 -msse-check=[none|error|warning] (default: warning)\n\
daf50ae7
L
13552 check SSE instructions\n"));
13553 fprintf (stream, _("\
7c5c05ef 13554 -moperand-check=[none|error|warning] (default: warning)\n\
7bab8ab5
JB
13555 check operand combinations for validity\n"));
13556 fprintf (stream, _("\
7c5c05ef
L
13557 -mavxscalar=[128|256] (default: 128)\n\
13558 encode scalar AVX instructions with specific vector\n\
539f890d
L
13559 length\n"));
13560 fprintf (stream, _("\
03751133
L
13561 -mvexwig=[0|1] (default: 0)\n\
13562 encode VEX instructions with specific VEX.W value\n\
13563 for VEX.W bit ignored instructions\n"));
13564 fprintf (stream, _("\
7c5c05ef
L
13565 -mevexlig=[128|256|512] (default: 128)\n\
13566 encode scalar EVEX instructions with specific vector\n\
43234a1e
L
13567 length\n"));
13568 fprintf (stream, _("\
7c5c05ef
L
13569 -mevexwig=[0|1] (default: 0)\n\
13570 encode EVEX instructions with specific EVEX.W value\n\
43234a1e
L
13571 for EVEX.W bit ignored instructions\n"));
13572 fprintf (stream, _("\
7c5c05ef 13573 -mevexrcig=[rne|rd|ru|rz] (default: rne)\n\
d3d3c6db
IT
13574 encode EVEX instructions with specific EVEX.RC value\n\
13575 for SAE-only ignored instructions\n"));
13576 fprintf (stream, _("\
7c5c05ef
L
13577 -mmnemonic=[att|intel] "));
13578 if (SYSV386_COMPAT)
13579 fprintf (stream, _("(default: att)\n"));
13580 else
13581 fprintf (stream, _("(default: intel)\n"));
13582 fprintf (stream, _("\
13583 use AT&T/Intel mnemonic\n"));
ba104c83 13584 fprintf (stream, _("\
7c5c05ef
L
13585 -msyntax=[att|intel] (default: att)\n\
13586 use AT&T/Intel syntax\n"));
ba104c83
L
13587 fprintf (stream, _("\
13588 -mindex-reg support pseudo index registers\n"));
13589 fprintf (stream, _("\
13590 -mnaked-reg don't require `%%' prefix for registers\n"));
13591 fprintf (stream, _("\
7e8b059b 13592 -madd-bnd-prefix add BND prefix for all valid branches\n"));
b4a3a7b4 13593#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8dcea932
L
13594 fprintf (stream, _("\
13595 -mshared disable branch optimization for shared code\n"));
b4a3a7b4
L
13596 fprintf (stream, _("\
13597 -mx86-used-note=[no|yes] "));
13598 if (DEFAULT_X86_USED_NOTE)
13599 fprintf (stream, _("(default: yes)\n"));
13600 else
13601 fprintf (stream, _("(default: no)\n"));
13602 fprintf (stream, _("\
13603 generate x86 used ISA and feature properties\n"));
13604#endif
13605#if defined (TE_PE) || defined (TE_PEP)
167ad85b
TG
13606 fprintf (stream, _("\
13607 -mbig-obj generate big object files\n"));
13608#endif
d022bddd 13609 fprintf (stream, _("\
7c5c05ef 13610 -momit-lock-prefix=[no|yes] (default: no)\n\
d022bddd 13611 strip all lock prefixes\n"));
5db04b09 13612 fprintf (stream, _("\
7c5c05ef 13613 -mfence-as-lock-add=[no|yes] (default: no)\n\
e4e00185
AS
13614 encode lfence, mfence and sfence as\n\
13615 lock addl $0x0, (%%{re}sp)\n"));
13616 fprintf (stream, _("\
7c5c05ef
L
13617 -mrelax-relocations=[no|yes] "));
13618 if (DEFAULT_GENERATE_X86_RELAX_RELOCATIONS)
13619 fprintf (stream, _("(default: yes)\n"));
13620 else
13621 fprintf (stream, _("(default: no)\n"));
13622 fprintf (stream, _("\
0cb4071e
L
13623 generate relax relocations\n"));
13624 fprintf (stream, _("\
e379e5f3
L
13625 -malign-branch-boundary=NUM (default: 0)\n\
13626 align branches within NUM byte boundary\n"));
13627 fprintf (stream, _("\
13628 -malign-branch=TYPE[+TYPE...] (default: jcc+fused+jmp)\n\
13629 TYPE is combination of jcc, fused, jmp, call, ret,\n\
13630 indirect\n\
13631 specify types of branches to align\n"));
13632 fprintf (stream, _("\
13633 -malign-branch-prefix-size=NUM (default: 5)\n\
13634 align branches with NUM prefixes per instruction\n"));
13635 fprintf (stream, _("\
76cf450b
L
13636 -mbranches-within-32B-boundaries\n\
13637 align branches within 32 byte boundary\n"));
13638 fprintf (stream, _("\
ae531041
L
13639 -mlfence-after-load=[no|yes] (default: no)\n\
13640 generate lfence after load\n"));
13641 fprintf (stream, _("\
13642 -mlfence-before-indirect-branch=[none|all|register|memory] (default: none)\n\
13643 generate lfence before indirect near branch\n"));
13644 fprintf (stream, _("\
a09f656b 13645 -mlfence-before-ret=[none|or|not|shl|yes] (default: none)\n\
ae531041
L
13646 generate lfence before ret\n"));
13647 fprintf (stream, _("\
7c5c05ef 13648 -mamd64 accept only AMD64 ISA [default]\n"));
5db04b09
L
13649 fprintf (stream, _("\
13650 -mintel64 accept only Intel64 ISA\n"));
252b5132
RH
13651}
13652
3e73aa7c 13653#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
321098a5 13654 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
e57f8c65 13655 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
252b5132
RH
13656
13657/* Pick the target format to use. */
13658
47926f60 13659const char *
e3bb37b5 13660i386_target_format (void)
252b5132 13661{
351f65ca
L
13662 if (!strncmp (default_arch, "x86_64", 6))
13663 {
13664 update_code_flag (CODE_64BIT, 1);
13665 if (default_arch[6] == '\0')
7f56bc95 13666 x86_elf_abi = X86_64_ABI;
351f65ca 13667 else
7f56bc95 13668 x86_elf_abi = X86_64_X32_ABI;
351f65ca 13669 }
3e73aa7c 13670 else if (!strcmp (default_arch, "i386"))
78f12dd3 13671 update_code_flag (CODE_32BIT, 1);
5197d474
L
13672 else if (!strcmp (default_arch, "iamcu"))
13673 {
13674 update_code_flag (CODE_32BIT, 1);
13675 if (cpu_arch_isa == PROCESSOR_UNKNOWN)
13676 {
13677 static const i386_cpu_flags iamcu_flags = CPU_IAMCU_FLAGS;
13678 cpu_arch_name = "iamcu";
13679 cpu_sub_arch_name = NULL;
13680 cpu_arch_flags = iamcu_flags;
13681 cpu_arch_isa = PROCESSOR_IAMCU;
13682 cpu_arch_isa_flags = iamcu_flags;
13683 if (!cpu_arch_tune_set)
13684 {
13685 cpu_arch_tune = cpu_arch_isa;
13686 cpu_arch_tune_flags = cpu_arch_isa_flags;
13687 }
13688 }
8d471ec1 13689 else if (cpu_arch_isa != PROCESSOR_IAMCU)
5197d474
L
13690 as_fatal (_("Intel MCU doesn't support `%s' architecture"),
13691 cpu_arch_name);
13692 }
3e73aa7c 13693 else
2b5d6a91 13694 as_fatal (_("unknown architecture"));
89507696
JB
13695
13696 if (cpu_flags_all_zero (&cpu_arch_isa_flags))
13697 cpu_arch_isa_flags = cpu_arch[flag_code == CODE_64BIT].flags;
13698 if (cpu_flags_all_zero (&cpu_arch_tune_flags))
13699 cpu_arch_tune_flags = cpu_arch[flag_code == CODE_64BIT].flags;
13700
252b5132
RH
13701 switch (OUTPUT_FLAVOR)
13702 {
9384f2ff 13703#if defined (OBJ_MAYBE_AOUT) || defined (OBJ_AOUT)
4c63da97 13704 case bfd_target_aout_flavour:
47926f60 13705 return AOUT_TARGET_FORMAT;
4c63da97 13706#endif
9384f2ff
AM
13707#if defined (OBJ_MAYBE_COFF) || defined (OBJ_COFF)
13708# if defined (TE_PE) || defined (TE_PEP)
13709 case bfd_target_coff_flavour:
167ad85b
TG
13710 if (flag_code == CODE_64BIT)
13711 return use_big_obj ? "pe-bigobj-x86-64" : "pe-x86-64";
13712 else
251dae91 13713 return use_big_obj ? "pe-bigobj-i386" : "pe-i386";
9384f2ff 13714# elif defined (TE_GO32)
0561d57c
JK
13715 case bfd_target_coff_flavour:
13716 return "coff-go32";
9384f2ff 13717# else
252b5132
RH
13718 case bfd_target_coff_flavour:
13719 return "coff-i386";
9384f2ff 13720# endif
4c63da97 13721#endif
3e73aa7c 13722#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
252b5132 13723 case bfd_target_elf_flavour:
3e73aa7c 13724 {
351f65ca
L
13725 const char *format;
13726
13727 switch (x86_elf_abi)
4fa24527 13728 {
351f65ca
L
13729 default:
13730 format = ELF_TARGET_FORMAT;
e379e5f3
L
13731#ifndef TE_SOLARIS
13732 tls_get_addr = "___tls_get_addr";
13733#endif
351f65ca 13734 break;
7f56bc95 13735 case X86_64_ABI:
351f65ca 13736 use_rela_relocations = 1;
4fa24527 13737 object_64bit = 1;
e379e5f3
L
13738#ifndef TE_SOLARIS
13739 tls_get_addr = "__tls_get_addr";
13740#endif
351f65ca
L
13741 format = ELF_TARGET_FORMAT64;
13742 break;
7f56bc95 13743 case X86_64_X32_ABI:
4fa24527 13744 use_rela_relocations = 1;
351f65ca 13745 object_64bit = 1;
e379e5f3
L
13746#ifndef TE_SOLARIS
13747 tls_get_addr = "__tls_get_addr";
13748#endif
862be3fb 13749 disallow_64bit_reloc = 1;
351f65ca
L
13750 format = ELF_TARGET_FORMAT32;
13751 break;
4fa24527 13752 }
3632d14b 13753 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 13754 {
7f56bc95 13755 if (x86_elf_abi != X86_64_ABI)
8a9036a4
L
13756 as_fatal (_("Intel L1OM is 64bit only"));
13757 return ELF_TARGET_L1OM_FORMAT;
13758 }
b49f93f6 13759 else if (cpu_arch_isa == PROCESSOR_K1OM)
7a9068fe
L
13760 {
13761 if (x86_elf_abi != X86_64_ABI)
13762 as_fatal (_("Intel K1OM is 64bit only"));
13763 return ELF_TARGET_K1OM_FORMAT;
13764 }
81486035
L
13765 else if (cpu_arch_isa == PROCESSOR_IAMCU)
13766 {
13767 if (x86_elf_abi != I386_ABI)
13768 as_fatal (_("Intel MCU is 32bit only"));
13769 return ELF_TARGET_IAMCU_FORMAT;
13770 }
8a9036a4 13771 else
351f65ca 13772 return format;
3e73aa7c 13773 }
e57f8c65
TG
13774#endif
13775#if defined (OBJ_MACH_O)
13776 case bfd_target_mach_o_flavour:
d382c579
TG
13777 if (flag_code == CODE_64BIT)
13778 {
13779 use_rela_relocations = 1;
13780 object_64bit = 1;
13781 return "mach-o-x86-64";
13782 }
13783 else
13784 return "mach-o-i386";
4c63da97 13785#endif
252b5132
RH
13786 default:
13787 abort ();
13788 return NULL;
13789 }
13790}
13791
47926f60 13792#endif /* OBJ_MAYBE_ more than one */
252b5132 13793\f
252b5132 13794symbolS *
7016a5d5 13795md_undefined_symbol (char *name)
252b5132 13796{
18dc2407
ILT
13797 if (name[0] == GLOBAL_OFFSET_TABLE_NAME[0]
13798 && name[1] == GLOBAL_OFFSET_TABLE_NAME[1]
13799 && name[2] == GLOBAL_OFFSET_TABLE_NAME[2]
13800 && strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
24eab124
AM
13801 {
13802 if (!GOT_symbol)
13803 {
13804 if (symbol_find (name))
13805 as_bad (_("GOT already in symbol table"));
13806 GOT_symbol = symbol_new (name, undefined_section,
e01e1cee 13807 &zero_address_frag, 0);
24eab124
AM
13808 };
13809 return GOT_symbol;
13810 }
252b5132
RH
13811 return 0;
13812}
13813
13814/* Round up a section size to the appropriate boundary. */
47926f60 13815
252b5132 13816valueT
7016a5d5 13817md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
252b5132 13818{
4c63da97
AM
13819#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
13820 if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
13821 {
13822 /* For a.out, force the section size to be aligned. If we don't do
13823 this, BFD will align it for us, but it will not write out the
13824 final bytes of the section. This may be a bug in BFD, but it is
13825 easier to fix it here since that is how the other a.out targets
13826 work. */
13827 int align;
13828
fd361982 13829 align = bfd_section_alignment (segment);
8d3842cd 13830 size = ((size + (1 << align) - 1) & (-((valueT) 1 << align)));
4c63da97 13831 }
252b5132
RH
13832#endif
13833
13834 return size;
13835}
13836
13837/* On the i386, PC-relative offsets are relative to the start of the
13838 next instruction. That is, the address of the offset, plus its
13839 size, since the offset is always the last part of the insn. */
13840
13841long
e3bb37b5 13842md_pcrel_from (fixS *fixP)
252b5132
RH
13843{
13844 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
13845}
13846
13847#ifndef I386COFF
13848
13849static void
e3bb37b5 13850s_bss (int ignore ATTRIBUTE_UNUSED)
252b5132 13851{
29b0f896 13852 int temp;
252b5132 13853
8a75718c
JB
13854#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13855 if (IS_ELF)
13856 obj_elf_section_change_hook ();
13857#endif
252b5132
RH
13858 temp = get_absolute_expression ();
13859 subseg_set (bss_section, (subsegT) temp);
13860 demand_empty_rest_of_line ();
13861}
13862
13863#endif
13864
e379e5f3
L
13865/* Remember constant directive. */
13866
13867void
13868i386_cons_align (int ignore ATTRIBUTE_UNUSED)
13869{
13870 if (last_insn.kind != last_insn_directive
13871 && (bfd_section_flags (now_seg) & SEC_CODE))
13872 {
13873 last_insn.seg = now_seg;
13874 last_insn.kind = last_insn_directive;
13875 last_insn.name = "constant directive";
13876 last_insn.file = as_where (&last_insn.line);
ae531041
L
13877 if (lfence_before_ret != lfence_before_ret_none)
13878 {
13879 if (lfence_before_indirect_branch != lfence_branch_none)
13880 as_warn (_("constant directive skips -mlfence-before-ret "
13881 "and -mlfence-before-indirect-branch"));
13882 else
13883 as_warn (_("constant directive skips -mlfence-before-ret"));
13884 }
13885 else if (lfence_before_indirect_branch != lfence_branch_none)
13886 as_warn (_("constant directive skips -mlfence-before-indirect-branch"));
e379e5f3
L
13887 }
13888}
13889
252b5132 13890void
e3bb37b5 13891i386_validate_fix (fixS *fixp)
252b5132 13892{
02a86693 13893 if (fixp->fx_subsy)
252b5132 13894 {
02a86693 13895 if (fixp->fx_subsy == GOT_symbol)
23df1078 13896 {
02a86693
L
13897 if (fixp->fx_r_type == BFD_RELOC_32_PCREL)
13898 {
13899 if (!object_64bit)
13900 abort ();
13901#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13902 if (fixp->fx_tcbit2)
56ceb5b5
L
13903 fixp->fx_r_type = (fixp->fx_tcbit
13904 ? BFD_RELOC_X86_64_REX_GOTPCRELX
13905 : BFD_RELOC_X86_64_GOTPCRELX);
02a86693
L
13906 else
13907#endif
13908 fixp->fx_r_type = BFD_RELOC_X86_64_GOTPCREL;
13909 }
d6ab8113 13910 else
02a86693
L
13911 {
13912 if (!object_64bit)
13913 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
13914 else
13915 fixp->fx_r_type = BFD_RELOC_X86_64_GOTOFF64;
13916 }
13917 fixp->fx_subsy = 0;
23df1078 13918 }
252b5132 13919 }
02a86693 13920#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2585b7a5 13921 else
02a86693 13922 {
2585b7a5
L
13923 /* NB: Commit 292676c1 resolved PLT32 reloc aganst local symbol
13924 to section. Since PLT32 relocation must be against symbols,
13925 turn such PLT32 relocation into PC32 relocation. */
13926 if (fixp->fx_addsy
13927 && (fixp->fx_r_type == BFD_RELOC_386_PLT32
13928 || fixp->fx_r_type == BFD_RELOC_X86_64_PLT32)
13929 && symbol_section_p (fixp->fx_addsy))
13930 fixp->fx_r_type = BFD_RELOC_32_PCREL;
13931 if (!object_64bit)
13932 {
13933 if (fixp->fx_r_type == BFD_RELOC_386_GOT32
13934 && fixp->fx_tcbit2)
13935 fixp->fx_r_type = BFD_RELOC_386_GOT32X;
13936 }
02a86693
L
13937 }
13938#endif
252b5132
RH
13939}
13940
252b5132 13941arelent *
7016a5d5 13942tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
13943{
13944 arelent *rel;
13945 bfd_reloc_code_real_type code;
13946
13947 switch (fixp->fx_r_type)
13948 {
8ce3d284 13949#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
13950 case BFD_RELOC_SIZE32:
13951 case BFD_RELOC_SIZE64:
13952 if (S_IS_DEFINED (fixp->fx_addsy)
13953 && !S_IS_EXTERNAL (fixp->fx_addsy))
13954 {
13955 /* Resolve size relocation against local symbol to size of
13956 the symbol plus addend. */
13957 valueT value = S_GET_SIZE (fixp->fx_addsy) + fixp->fx_offset;
13958 if (fixp->fx_r_type == BFD_RELOC_SIZE32
13959 && !fits_in_unsigned_long (value))
13960 as_bad_where (fixp->fx_file, fixp->fx_line,
13961 _("symbol size computation overflow"));
13962 fixp->fx_addsy = NULL;
13963 fixp->fx_subsy = NULL;
13964 md_apply_fix (fixp, (valueT *) &value, NULL);
13965 return NULL;
13966 }
8ce3d284 13967#endif
1a0670f3 13968 /* Fall through. */
8fd4256d 13969
3e73aa7c
JH
13970 case BFD_RELOC_X86_64_PLT32:
13971 case BFD_RELOC_X86_64_GOT32:
13972 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
13973 case BFD_RELOC_X86_64_GOTPCRELX:
13974 case BFD_RELOC_X86_64_REX_GOTPCRELX:
252b5132
RH
13975 case BFD_RELOC_386_PLT32:
13976 case BFD_RELOC_386_GOT32:
02a86693 13977 case BFD_RELOC_386_GOT32X:
252b5132
RH
13978 case BFD_RELOC_386_GOTOFF:
13979 case BFD_RELOC_386_GOTPC:
13ae64f3
JJ
13980 case BFD_RELOC_386_TLS_GD:
13981 case BFD_RELOC_386_TLS_LDM:
13982 case BFD_RELOC_386_TLS_LDO_32:
13983 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
13984 case BFD_RELOC_386_TLS_IE:
13985 case BFD_RELOC_386_TLS_GOTIE:
13ae64f3
JJ
13986 case BFD_RELOC_386_TLS_LE_32:
13987 case BFD_RELOC_386_TLS_LE:
67a4f2b7
AO
13988 case BFD_RELOC_386_TLS_GOTDESC:
13989 case BFD_RELOC_386_TLS_DESC_CALL:
bffbf940
JJ
13990 case BFD_RELOC_X86_64_TLSGD:
13991 case BFD_RELOC_X86_64_TLSLD:
13992 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 13993 case BFD_RELOC_X86_64_DTPOFF64:
bffbf940
JJ
13994 case BFD_RELOC_X86_64_GOTTPOFF:
13995 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113
JB
13996 case BFD_RELOC_X86_64_TPOFF64:
13997 case BFD_RELOC_X86_64_GOTOFF64:
13998 case BFD_RELOC_X86_64_GOTPC32:
7b81dfbb
AJ
13999 case BFD_RELOC_X86_64_GOT64:
14000 case BFD_RELOC_X86_64_GOTPCREL64:
14001 case BFD_RELOC_X86_64_GOTPC64:
14002 case BFD_RELOC_X86_64_GOTPLT64:
14003 case BFD_RELOC_X86_64_PLTOFF64:
67a4f2b7
AO
14004 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
14005 case BFD_RELOC_X86_64_TLSDESC_CALL:
252b5132
RH
14006 case BFD_RELOC_RVA:
14007 case BFD_RELOC_VTABLE_ENTRY:
14008 case BFD_RELOC_VTABLE_INHERIT:
6482c264
NC
14009#ifdef TE_PE
14010 case BFD_RELOC_32_SECREL:
14011#endif
252b5132
RH
14012 code = fixp->fx_r_type;
14013 break;
dbbaec26
L
14014 case BFD_RELOC_X86_64_32S:
14015 if (!fixp->fx_pcrel)
14016 {
14017 /* Don't turn BFD_RELOC_X86_64_32S into BFD_RELOC_32. */
14018 code = fixp->fx_r_type;
14019 break;
14020 }
1a0670f3 14021 /* Fall through. */
252b5132 14022 default:
93382f6d 14023 if (fixp->fx_pcrel)
252b5132 14024 {
93382f6d
AM
14025 switch (fixp->fx_size)
14026 {
14027 default:
b091f402
AM
14028 as_bad_where (fixp->fx_file, fixp->fx_line,
14029 _("can not do %d byte pc-relative relocation"),
14030 fixp->fx_size);
93382f6d
AM
14031 code = BFD_RELOC_32_PCREL;
14032 break;
14033 case 1: code = BFD_RELOC_8_PCREL; break;
14034 case 2: code = BFD_RELOC_16_PCREL; break;
d258b828 14035 case 4: code = BFD_RELOC_32_PCREL; break;
d6ab8113
JB
14036#ifdef BFD64
14037 case 8: code = BFD_RELOC_64_PCREL; break;
14038#endif
93382f6d
AM
14039 }
14040 }
14041 else
14042 {
14043 switch (fixp->fx_size)
14044 {
14045 default:
b091f402
AM
14046 as_bad_where (fixp->fx_file, fixp->fx_line,
14047 _("can not do %d byte relocation"),
14048 fixp->fx_size);
93382f6d
AM
14049 code = BFD_RELOC_32;
14050 break;
14051 case 1: code = BFD_RELOC_8; break;
14052 case 2: code = BFD_RELOC_16; break;
14053 case 4: code = BFD_RELOC_32; break;
937149dd 14054#ifdef BFD64
3e73aa7c 14055 case 8: code = BFD_RELOC_64; break;
937149dd 14056#endif
93382f6d 14057 }
252b5132
RH
14058 }
14059 break;
14060 }
252b5132 14061
d182319b
JB
14062 if ((code == BFD_RELOC_32
14063 || code == BFD_RELOC_32_PCREL
14064 || code == BFD_RELOC_X86_64_32S)
252b5132
RH
14065 && GOT_symbol
14066 && fixp->fx_addsy == GOT_symbol)
3e73aa7c 14067 {
4fa24527 14068 if (!object_64bit)
d6ab8113
JB
14069 code = BFD_RELOC_386_GOTPC;
14070 else
14071 code = BFD_RELOC_X86_64_GOTPC32;
3e73aa7c 14072 }
7b81dfbb
AJ
14073 if ((code == BFD_RELOC_64 || code == BFD_RELOC_64_PCREL)
14074 && GOT_symbol
14075 && fixp->fx_addsy == GOT_symbol)
14076 {
14077 code = BFD_RELOC_X86_64_GOTPC64;
14078 }
252b5132 14079
add39d23
TS
14080 rel = XNEW (arelent);
14081 rel->sym_ptr_ptr = XNEW (asymbol *);
49309057 14082 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
14083
14084 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
c87db184 14085
3e73aa7c
JH
14086 if (!use_rela_relocations)
14087 {
14088 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
14089 vtable entry to be used in the relocation's section offset. */
14090 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
14091 rel->address = fixp->fx_offset;
fbeb56a4
DK
14092#if defined (OBJ_COFF) && defined (TE_PE)
14093 else if (fixp->fx_addsy && S_IS_WEAK (fixp->fx_addsy))
14094 rel->addend = fixp->fx_addnumber - (S_GET_VALUE (fixp->fx_addsy) * 2);
14095 else
14096#endif
c6682705 14097 rel->addend = 0;
3e73aa7c
JH
14098 }
14099 /* Use the rela in 64bit mode. */
252b5132 14100 else
3e73aa7c 14101 {
862be3fb
L
14102 if (disallow_64bit_reloc)
14103 switch (code)
14104 {
862be3fb
L
14105 case BFD_RELOC_X86_64_DTPOFF64:
14106 case BFD_RELOC_X86_64_TPOFF64:
14107 case BFD_RELOC_64_PCREL:
14108 case BFD_RELOC_X86_64_GOTOFF64:
14109 case BFD_RELOC_X86_64_GOT64:
14110 case BFD_RELOC_X86_64_GOTPCREL64:
14111 case BFD_RELOC_X86_64_GOTPC64:
14112 case BFD_RELOC_X86_64_GOTPLT64:
14113 case BFD_RELOC_X86_64_PLTOFF64:
14114 as_bad_where (fixp->fx_file, fixp->fx_line,
14115 _("cannot represent relocation type %s in x32 mode"),
14116 bfd_get_reloc_code_name (code));
14117 break;
14118 default:
14119 break;
14120 }
14121
062cd5e7
AS
14122 if (!fixp->fx_pcrel)
14123 rel->addend = fixp->fx_offset;
14124 else
14125 switch (code)
14126 {
14127 case BFD_RELOC_X86_64_PLT32:
14128 case BFD_RELOC_X86_64_GOT32:
14129 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
14130 case BFD_RELOC_X86_64_GOTPCRELX:
14131 case BFD_RELOC_X86_64_REX_GOTPCRELX:
bffbf940
JJ
14132 case BFD_RELOC_X86_64_TLSGD:
14133 case BFD_RELOC_X86_64_TLSLD:
14134 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7
AO
14135 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
14136 case BFD_RELOC_X86_64_TLSDESC_CALL:
062cd5e7
AS
14137 rel->addend = fixp->fx_offset - fixp->fx_size;
14138 break;
14139 default:
14140 rel->addend = (section->vma
14141 - fixp->fx_size
14142 + fixp->fx_addnumber
14143 + md_pcrel_from (fixp));
14144 break;
14145 }
3e73aa7c
JH
14146 }
14147
252b5132
RH
14148 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
14149 if (rel->howto == NULL)
14150 {
14151 as_bad_where (fixp->fx_file, fixp->fx_line,
d0b47220 14152 _("cannot represent relocation type %s"),
252b5132
RH
14153 bfd_get_reloc_code_name (code));
14154 /* Set howto to a garbage value so that we can keep going. */
14155 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
9c2799c2 14156 gas_assert (rel->howto != NULL);
252b5132
RH
14157 }
14158
14159 return rel;
14160}
14161
ee86248c 14162#include "tc-i386-intel.c"
54cfded0 14163
a60de03c
JB
14164void
14165tc_x86_parse_to_dw2regnum (expressionS *exp)
54cfded0 14166{
a60de03c
JB
14167 int saved_naked_reg;
14168 char saved_register_dot;
54cfded0 14169
a60de03c
JB
14170 saved_naked_reg = allow_naked_reg;
14171 allow_naked_reg = 1;
14172 saved_register_dot = register_chars['.'];
14173 register_chars['.'] = '.';
14174 allow_pseudo_reg = 1;
14175 expression_and_evaluate (exp);
14176 allow_pseudo_reg = 0;
14177 register_chars['.'] = saved_register_dot;
14178 allow_naked_reg = saved_naked_reg;
14179
e96d56a1 14180 if (exp->X_op == O_register && exp->X_add_number >= 0)
54cfded0 14181 {
a60de03c
JB
14182 if ((addressT) exp->X_add_number < i386_regtab_size)
14183 {
14184 exp->X_op = O_constant;
14185 exp->X_add_number = i386_regtab[exp->X_add_number]
14186 .dw2_regnum[flag_code >> 1];
14187 }
14188 else
14189 exp->X_op = O_illegal;
54cfded0 14190 }
54cfded0
AM
14191}
14192
14193void
14194tc_x86_frame_initial_instructions (void)
14195{
a60de03c
JB
14196 static unsigned int sp_regno[2];
14197
14198 if (!sp_regno[flag_code >> 1])
14199 {
14200 char *saved_input = input_line_pointer;
14201 char sp[][4] = {"esp", "rsp"};
14202 expressionS exp;
a4447b93 14203
a60de03c
JB
14204 input_line_pointer = sp[flag_code >> 1];
14205 tc_x86_parse_to_dw2regnum (&exp);
9c2799c2 14206 gas_assert (exp.X_op == O_constant);
a60de03c
JB
14207 sp_regno[flag_code >> 1] = exp.X_add_number;
14208 input_line_pointer = saved_input;
14209 }
a4447b93 14210
61ff971f
L
14211 cfi_add_CFA_def_cfa (sp_regno[flag_code >> 1], -x86_cie_data_alignment);
14212 cfi_add_CFA_offset (x86_dwarf2_return_column, x86_cie_data_alignment);
54cfded0 14213}
d2b2c203 14214
d7921315
L
14215int
14216x86_dwarf2_addr_size (void)
14217{
14218#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
14219 if (x86_elf_abi == X86_64_X32_ABI)
14220 return 4;
14221#endif
14222 return bfd_arch_bits_per_address (stdoutput) / 8;
14223}
14224
d2b2c203
DJ
14225int
14226i386_elf_section_type (const char *str, size_t len)
14227{
14228 if (flag_code == CODE_64BIT
14229 && len == sizeof ("unwind") - 1
14230 && strncmp (str, "unwind", 6) == 0)
14231 return SHT_X86_64_UNWIND;
14232
14233 return -1;
14234}
bb41ade5 14235
ad5fec3b
EB
14236#ifdef TE_SOLARIS
14237void
14238i386_solaris_fix_up_eh_frame (segT sec)
14239{
14240 if (flag_code == CODE_64BIT)
14241 elf_section_type (sec) = SHT_X86_64_UNWIND;
14242}
14243#endif
14244
bb41ade5
AM
14245#ifdef TE_PE
14246void
14247tc_pe_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
14248{
91d6fa6a 14249 expressionS exp;
bb41ade5 14250
91d6fa6a
NC
14251 exp.X_op = O_secrel;
14252 exp.X_add_symbol = symbol;
14253 exp.X_add_number = 0;
14254 emit_expr (&exp, size);
bb41ade5
AM
14255}
14256#endif
3b22753a
L
14257
14258#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
14259/* For ELF on x86-64, add support for SHF_X86_64_LARGE. */
14260
01e1a5bc 14261bfd_vma
6d4af3c2 14262x86_64_section_letter (int letter, const char **ptr_msg)
3b22753a
L
14263{
14264 if (flag_code == CODE_64BIT)
14265 {
14266 if (letter == 'l')
14267 return SHF_X86_64_LARGE;
14268
8f3bae45 14269 *ptr_msg = _("bad .section directive: want a,l,w,x,M,S,G,T in string");
64e74474 14270 }
3b22753a 14271 else
8f3bae45 14272 *ptr_msg = _("bad .section directive: want a,w,x,M,S,G,T in string");
3b22753a
L
14273 return -1;
14274}
14275
01e1a5bc 14276bfd_vma
3b22753a
L
14277x86_64_section_word (char *str, size_t len)
14278{
8620418b 14279 if (len == 5 && flag_code == CODE_64BIT && CONST_STRNEQ (str, "large"))
3b22753a
L
14280 return SHF_X86_64_LARGE;
14281
14282 return -1;
14283}
14284
14285static void
14286handle_large_common (int small ATTRIBUTE_UNUSED)
14287{
14288 if (flag_code != CODE_64BIT)
14289 {
14290 s_comm_internal (0, elf_common_parse);
14291 as_warn (_(".largecomm supported only in 64bit mode, producing .comm"));
14292 }
14293 else
14294 {
14295 static segT lbss_section;
14296 asection *saved_com_section_ptr = elf_com_section_ptr;
14297 asection *saved_bss_section = bss_section;
14298
14299 if (lbss_section == NULL)
14300 {
14301 flagword applicable;
14302 segT seg = now_seg;
14303 subsegT subseg = now_subseg;
14304
14305 /* The .lbss section is for local .largecomm symbols. */
14306 lbss_section = subseg_new (".lbss", 0);
14307 applicable = bfd_applicable_section_flags (stdoutput);
fd361982 14308 bfd_set_section_flags (lbss_section, applicable & SEC_ALLOC);
3b22753a
L
14309 seg_info (lbss_section)->bss = 1;
14310
14311 subseg_set (seg, subseg);
14312 }
14313
14314 elf_com_section_ptr = &_bfd_elf_large_com_section;
14315 bss_section = lbss_section;
14316
14317 s_comm_internal (0, elf_common_parse);
14318
14319 elf_com_section_ptr = saved_com_section_ptr;
14320 bss_section = saved_bss_section;
14321 }
14322}
14323#endif /* OBJ_ELF || OBJ_MAYBE_ELF */