]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/doc/c-mips.texi
2009-07-22 H.J. Lu <hongjiu.lu@intel.com>
[thirdparty/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
78849248
ILT
1@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
2@c 2002, 2003, 2004
f7e42eb4 3@c Free Software Foundation, Inc.
252b5132
RH
4@c This is part of the GAS manual.
5@c For copying conditions, see the file as.texinfo.
6@ifset GENERIC
7@page
8@node MIPS-Dependent
9@chapter MIPS Dependent Features
10@end ifset
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter MIPS Dependent Features
14@end ifclear
15
16@cindex MIPS processor
17@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
84ea6cf2 18different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
584da044
NC
19and MIPS64. For information about the @sc{mips} instruction set, see
20@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22Assembly Language Programming'' in the same work.
252b5132
RH
23
24@menu
25* MIPS Opts:: Assembler options
26* MIPS Object:: ECOFF object code
27* MIPS Stabs:: Directives for debugging information
28* MIPS ISA:: Directives to override the ISA level
aed1a261 29* MIPS symbol sizes:: Directives to override the size of symbols
252b5132
RH
30* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31* MIPS insn:: Directive to mark data as an instruction
32* MIPS option stack:: Directives to save and restore options
0eb7102d
AJ
33* MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
037b32b9 35* MIPS floating-point:: Directives to override floating-point options
252b5132
RH
36@end menu
37
38@node MIPS Opts
39@section Assembler options
40
41The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
42special options:
43
44@table @code
45@cindex @code{-G} option (MIPS)
46@item -G @var{num}
47This option sets the largest size of an object that can be referenced
48implicitly with the @code{gp} register. It is only accepted for targets
49that use @sc{ecoff} format. The default value is 8.
50
51@cindex @code{-EB} option (MIPS)
52@cindex @code{-EL} option (MIPS)
53@cindex MIPS big-endian output
54@cindex MIPS little-endian output
55@cindex big-endian output, MIPS
56@cindex little-endian output, MIPS
57@item -EB
58@itemx -EL
59Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
60little-endian output at run time (unlike the other @sc{gnu} development
61tools, which must be configured for one or the other). Use @samp{-EB}
62to select big-endian output, and @samp{-EL} for little-endian.
63
0c000745
RS
64@item -KPIC
65@cindex PIC selection, MIPS
66@cindex @option{-KPIC} option, MIPS
67Generate SVR4-style PIC. This option tells the assembler to generate
68SVR4-style position-independent macro expansions. It also tells the
69assembler to mark the output file as PIC.
70
71@item -mvxworks-pic
72@cindex @option{-mvxworks-pic} option, MIPS
73Generate VxWorks PIC. This option tells the assembler to generate
74VxWorks-style position-independent macro expansions.
75
252b5132
RH
76@cindex MIPS architecture options
77@item -mips1
78@itemx -mips2
79@itemx -mips3
80@itemx -mips4
84ea6cf2 81@itemx -mips5
e7af610e 82@itemx -mips32
af7ee8bf 83@itemx -mips32r2
84ea6cf2 84@itemx -mips64
5f74bc13 85@itemx -mips64r2
252b5132
RH
86Generate code for a particular MIPS Instruction Set Architecture level.
87@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
88@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
84ea6cf2 89@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
5f74bc13
CD
90@sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
91@samp{-mips64}, and @samp{-mips64r2}
92correspond to generic
93@sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
94and @sc{MIPS64 Release 2}
95ISA processors, respectively. You can also switch
584da044 96instruction sets during the assembly; see @ref{MIPS ISA, Directives to
ec68c924 97override the ISA level}.
252b5132 98
6349b5f4 99@item -mgp32
ca4e0257
RS
100@itemx -mfp32
101Some macros have different expansions for 32-bit and 64-bit registers.
102The register sizes are normally inferred from the ISA and ABI, but these
103flags force a certain group of registers to be treated as 32 bits wide at
104all times. @samp{-mgp32} controls the size of general-purpose registers
105and @samp{-mfp32} controls the size of floating-point registers.
106
ad3fea08
TS
107The @code{.set gp=32} and @code{.set fp=32} directives allow the size
108of registers to be changed for parts of an object. The default value is
109restored by @code{.set gp=default} and @code{.set fp=default}.
110
ca4e0257
RS
111On some MIPS variants there is a 32-bit mode flag; when this flag is
112set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
113save the 32-bit registers on a context switch, so it is essential never
114to use the 64-bit registers.
6349b5f4
AH
115
116@item -mgp64
ad3fea08
TS
117@itemx -mfp64
118Assume that 64-bit registers are available. This is provided in the
119interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
120
121The @code{.set gp=64} and @code{.set fp=64} directives allow the size
122of registers to be changed for parts of an object. The default value is
123restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 124
252b5132
RH
125@item -mips16
126@itemx -no-mips16
127Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 128@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
129turns off this option.
130
e16bfa71
TS
131@item -msmartmips
132@itemx -mno-smartmips
133Enables the SmartMIPS extensions to the MIPS32 instruction set, which
134provides a number of new instructions which target smartcard and
135cryptographic applications. This is equivalent to putting
ad3fea08 136@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
137@samp{-mno-smartmips} turns off this option.
138
1f25f5d3
CD
139@item -mips3d
140@itemx -no-mips3d
141Generate code for the MIPS-3D Application Specific Extension.
142This tells the assembler to accept MIPS-3D instructions.
143@samp{-no-mips3d} turns off this option.
144
deec1734
CD
145@item -mdmx
146@itemx -no-mdmx
147Generate code for the MDMX Application Specific Extension.
148This tells the assembler to accept MDMX instructions.
149@samp{-no-mdmx} turns off this option.
150
2ef2b9ae
CF
151@item -mdsp
152@itemx -mno-dsp
8b082fb1
TS
153Generate code for the DSP Release 1 Application Specific Extension.
154This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
155@samp{-mno-dsp} turns off this option.
156
8b082fb1
TS
157@item -mdspr2
158@itemx -mno-dspr2
159Generate code for the DSP Release 2 Application Specific Extension.
160This option implies -mdsp.
161This tells the assembler to accept DSP Release 2 instructions.
162@samp{-mno-dspr2} turns off this option.
163
ef2e4d86
CF
164@item -mmt
165@itemx -mno-mt
166Generate code for the MT Application Specific Extension.
167This tells the assembler to accept MT instructions.
168@samp{-mno-mt} turns off this option.
169
6b76fefe 170@item -mfix7000
9ee72ff1 171@itemx -mno-fix7000
6b76fefe
CM
172Cause nops to be inserted if the read of the destination register
173of an mfhi or mflo instruction occurs in the following two instructions.
174
d766e8ec
RS
175@item -mfix-vr4120
176@itemx -no-mfix-vr4120
177Insert nops to work around certain VR4120 errata. This option is
178intended to be used on GCC-generated code: it is not designed to catch
179all problems in hand-written assembler code.
60b63b72 180
11db99f8
RS
181@item -mfix-vr4130
182@itemx -no-mfix-vr4130
183Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
184
6a32d874
CM
185@item -mfix-24k
186@itemx -no-mfix-24k
187Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
188
252b5132
RH
189@item -m4010
190@itemx -no-m4010
191Generate code for the LSI @sc{r4010} chip. This tells the assembler to
192accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
193etc.), and to not schedule @samp{nop} instructions around accesses to
194the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
195option.
196
197@item -m4650
198@itemx -no-m4650
199Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
200the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
201instructions around accesses to the @samp{HI} and @samp{LO} registers.
202@samp{-no-m4650} turns off this option.
203
204@itemx -m3900
205@itemx -no-m3900
206@itemx -m4100
207@itemx -no-m4100
208For each option @samp{-m@var{nnnn}}, generate code for the MIPS
209@sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
210specific to that chip, and to schedule for that chip's hazards.
211
ec68c924 212@item -march=@var{cpu}
252b5132
RH
213Generate code for a particular MIPS cpu. It is exactly equivalent to
214@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
215understood. Valid @var{cpu} value are:
216
217@quotation
2182000,
2193000,
2203900,
2214000,
2224010,
2234100,
2244111,
60b63b72
RS
225vr4120,
226vr4130,
227vr4181,
252b5132
RH
2284300,
2294400,
2304600,
2314650,
2325000,
b946ec34
NC
233rm5200,
234rm5230,
235rm5231,
236rm5261,
237rm5721,
60b63b72
RS
238vr5400,
239vr5500,
252b5132 2406000,
b946ec34 241rm7000,
252b5132 2428000,
963ac363 243rm9000,
e7af610e 24410000,
18ae5d72 24512000,
3aa3176b
TS
24614000,
24716000,
ad3fea08
TS
2484kc,
2494km,
2504kp,
2514ksc,
2524kec,
2534kem,
2544kep,
2554ksd,
256m4k,
257m4kp,
25824kc,
0fdf1951 25924kf2_1,
ad3fea08 26024kf,
0fdf1951 26124kf1_1,
ad3fea08 26224kec,
0fdf1951 26324kef2_1,
ad3fea08 26424kef,
0fdf1951 26524kef1_1,
ad3fea08 26634kc,
0fdf1951 26734kf2_1,
ad3fea08 26834kf,
0fdf1951 26934kf1_1,
f281862d 27074kc,
0fdf1951 27174kf2_1,
f281862d 27274kf,
0fdf1951
RS
27374kf1_1,
27474kf3_2,
ad3fea08
TS
2755kc,
2765kf,
27720kc,
27825kf,
82100185 279sb1,
350cc38d
MS
280sb1a,
281loongson2e,
037b32b9 282loongson2f,
52b6b6b9
JM
283octeon,
284xlr
252b5132
RH
285@end quotation
286
0fdf1951
RS
287For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
288accepted as synonyms for @samp{@var{n}f1_1}. These values are
289deprecated.
290
ec68c924
EC
291@item -mtune=@var{cpu}
292Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
293identical to @samp{-march=@var{cpu}}.
294
316f5878
RS
295@item -mabi=@var{abi}
296Record which ABI the source code uses. The recognized arguments
297are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 298
aed1a261
RS
299@item -msym32
300@itemx -mno-sym32
301@cindex -msym32
302@cindex -mno-sym32
303Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
304the beginning of the assembler input. @xref{MIPS symbol sizes}.
305
252b5132
RH
306@cindex @code{-nocpp} ignored (MIPS)
307@item -nocpp
308This option is ignored. It is accepted for command-line compatibility with
309other assemblers, which use it to turn off C style preprocessing. With
310@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
311@sc{gnu} assembler itself never runs the C preprocessor.
312
037b32b9
AN
313@item -msoft-float
314@itemx -mhard-float
315Disable or enable floating-point instructions. Note that by default
316floating-point instructions are always allowed even with CPU targets
317that don't have support for these instructions.
318
319@item -msingle-float
320@itemx -mdouble-float
321Disable or enable double-precision floating-point operations. Note
322that by default double-precision floating-point operations are always
323allowed even with CPU targets that don't have support for these
324operations.
325
119d663a
NC
326@item --construct-floats
327@itemx --no-construct-floats
119d663a
NC
328The @code{--no-construct-floats} option disables the construction of
329double width floating point constants by loading the two halves of the
330value into the two single width floating point registers that make up
331the double width register. This feature is useful if the processor
332support the FR bit in its status register, and this bit is known (by
333the programmer) to be set. This bit prevents the aliasing of the double
334width register by the single width registers.
335
63bf5651 336By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
337of these floating point constants.
338
252b5132
RH
339@item --trap
340@itemx --no-break
341@c FIXME! (1) reflect these options (next item too) in option summaries;
342@c (2) stop teasing, say _which_ instructions expanded _how_.
343@code{@value{AS}} automatically macro expands certain division and
344multiplication instructions to check for overflow and division by zero. This
345option causes @code{@value{AS}} to generate code to take a trap exception
346rather than a break exception when an error is detected. The trap instructions
347are only supported at Instruction Set Architecture level 2 and higher.
348
349@item --break
350@itemx --no-trap
351Generate code to take a break exception rather than a trap exception when an
352error is detected. This is the default.
63486801 353
dcd410fe
RO
354@item -mpdr
355@itemx -mno-pdr
356Control generation of @code{.pdr} sections. Off by default on IRIX, on
357elsewhere.
aa6975fb
ILT
358
359@item -mshared
360@itemx -mno-shared
361When generating code using the Unix calling conventions (selected by
362@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
363which can go into a shared library. The @samp{-mno-shared} option
364tells gas to generate code which uses the calling convention, but can
365not go into a shared library. The resulting code is slightly more
366efficient. This option only affects the handling of the
367@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
368@end table
369
370@node MIPS Object
371@section MIPS ECOFF object code
372
373@cindex ECOFF sections
374@cindex MIPS ECOFF sections
375Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
376besides the usual @code{.text}, @code{.data} and @code{.bss}. The
377additional sections are @code{.rdata}, used for read-only data,
378@code{.sdata}, used for small data, and @code{.sbss}, used for small
379common objects.
380
381@cindex small objects, MIPS ECOFF
382@cindex @code{gp} register, MIPS
383When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
384register to form the address of a ``small object''. Any object in the
385@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
386For external objects, or for objects in the @code{.bss} section, you can use
387the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
388@code{$gp}; the default value is 8, meaning that a reference to any object
389eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
390@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
391of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
392or @code{sbss} in any case). The size of an object in the @code{.bss} section
393is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
394size of an external object may be set with the @code{.extern} directive. For
395example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
396in length, whie leaving @code{sym} otherwise undefined.
397
398Using small @sc{ecoff} objects requires linker support, and assumes that the
399@code{$gp} register is correctly initialized (normally done automatically by
400the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
401@code{$gp} register.
402
403@node MIPS Stabs
404@section Directives for debugging information
405
406@cindex MIPS debugging directives
407@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
408generating debugging information which are not support by traditional @sc{mips}
409assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
410@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
411@code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
412generated by the three @code{.stab} directives can only be read by @sc{gdb},
413not by traditional @sc{mips} debuggers (this enhancement is required to fully
414support C++ debugging). These directives are primarily used by compilers, not
415assembly language programmers!
416
aed1a261
RS
417@node MIPS symbol sizes
418@section Directives to override the size of symbols
419
420@cindex @code{.set sym32}
421@cindex @code{.set nosym32}
422The n64 ABI allows symbols to have any 64-bit value. Although this
423provides a great deal of flexibility, it means that some macros have
424much longer expansions than their 32-bit counterparts. For example,
425the non-PIC expansion of @samp{dla $4,sym} is usually:
426
427@smallexample
428lui $4,%highest(sym)
429lui $1,%hi(sym)
430daddiu $4,$4,%higher(sym)
431daddiu $1,$1,%lo(sym)
432dsll32 $4,$4,0
433daddu $4,$4,$1
434@end smallexample
435
436whereas the 32-bit expansion is simply:
437
438@smallexample
439lui $4,%hi(sym)
440daddiu $4,$4,%lo(sym)
441@end smallexample
442
443n64 code is sometimes constructed in such a way that all symbolic
444constants are known to have 32-bit values, and in such cases, it's
445preferable to use the 32-bit expansion instead of the 64-bit
446expansion.
447
448You can use the @code{.set sym32} directive to tell the assembler
449that, from this point on, all expressions of the form
450@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
451have 32-bit values. For example:
452
453@smallexample
454.set sym32
455dla $4,sym
456lw $4,sym+16
457sw $4,sym+0x8000($4)
458@end smallexample
459
460will cause the assembler to treat @samp{sym}, @code{sym+16} and
461@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
462addresses is not affected.
463
464The directive @code{.set nosym32} ends a @code{.set sym32} block and
465reverts to the normal behavior. It is also possible to change the
466symbol size using the command-line options @option{-msym32} and
467@option{-mno-sym32}.
468
469These options and directives are always accepted, but at present,
470they have no effect for anything other than n64.
471
252b5132
RH
472@node MIPS ISA
473@section Directives to override the ISA level
474
475@cindex MIPS ISA override
476@kindex @code{.set mips@var{n}}
477@sc{gnu} @code{@value{AS}} supports an additional directive to change
478the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
5f74bc13
CD
479mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
480or 64r2.
071742cf 481The values other than 0 make the assembler accept instructions
584da044
NC
482for the corresponding @sc{isa} level, from that point on in the
483assembly. @code{.set mips@var{n}} affects not only which instructions
484are permitted, but also how certain macros are expanded. @code{.set
485mips0} restores the @sc{isa} level to its original level: either the
486level you selected with command line options, or the default for your
ad3fea08 487configuration. You can use this feature to permit specific @sc{mips3}
584da044 488instructions while assembling in 32 bit mode. Use this directive with
ec68c924 489care!
252b5132 490
ad3fea08
TS
491@cindex MIPS CPU override
492@kindex @code{.set arch=@var{cpu}}
493The @code{.set arch=@var{cpu}} directive provides even finer control.
494It changes the effective CPU target and allows the assembler to use
495instructions specific to a particular CPU. All CPUs supported by the
496@samp{-march} command line option are also selectable by this directive.
497The original value is restored by @code{.set arch=default}.
252b5132 498
ad3fea08
TS
499The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
500in which it will assemble instructions for the MIPS 16 processor. Use
501@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 502
ec68c924 503Traditional @sc{mips} assemblers do not support this directive.
252b5132
RH
504
505@node MIPS autoextend
506@section Directives for extending MIPS 16 bit instructions
507
508@kindex @code{.set autoextend}
509@kindex @code{.set noautoextend}
510By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
511when necessary. The directive @code{.set noautoextend} will turn this
512off. When @code{.set noautoextend} is in effect, any 32 bit instruction
513must be explicitly extended with the @code{.e} modifier (e.g.,
514@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
515to once again automatically extend instructions when necessary.
516
517This directive is only meaningful when in MIPS 16 mode. Traditional
518@sc{mips} assemblers do not support this directive.
519
520@node MIPS insn
521@section Directive to mark data as an instruction
522
523@kindex @code{.insn}
524The @code{.insn} directive tells @code{@value{AS}} that the following
525data is actually instructions. This makes a difference in MIPS 16 mode:
526when loading the address of a label which precedes instructions,
527@code{@value{AS}} automatically adds 1 to the value, so that jumping to
528the loaded address will do the right thing.
529
530@node MIPS option stack
531@section Directives to save and restore options
532
533@cindex MIPS option stack
534@kindex @code{.set push}
535@kindex @code{.set pop}
536The directives @code{.set push} and @code{.set pop} may be used to save
537and restore the current settings for all the options which are
538controlled by @code{.set}. The @code{.set push} directive saves the
539current settings on a stack. The @code{.set pop} directive pops the
540stack and restores the settings.
541
542These directives can be useful inside an macro which must change an
543option such as the ISA level or instruction reordering but does not want
544to change the state of the code which invoked the macro.
545
546Traditional @sc{mips} assemblers do not support these directives.
1f25f5d3
CD
547
548@node MIPS ASE instruction generation overrides
549@section Directives to control generation of MIPS ASE instructions
550
551@cindex MIPS MIPS-3D instruction generation override
552@kindex @code{.set mips3d}
553@kindex @code{.set nomips3d}
554The directive @code{.set mips3d} makes the assembler accept instructions
555from the MIPS-3D Application Specific Extension from that point on
556in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
557instructions from being accepted.
558
ad3fea08
TS
559@cindex SmartMIPS instruction generation override
560@kindex @code{.set smartmips}
561@kindex @code{.set nosmartmips}
562The directive @code{.set smartmips} makes the assembler accept
563instructions from the SmartMIPS Application Specific Extension to the
564MIPS32 @sc{isa} from that point on in the assembly. The
565@code{.set nosmartmips} directive prevents SmartMIPS instructions from
566being accepted.
567
deec1734
CD
568@cindex MIPS MDMX instruction generation override
569@kindex @code{.set mdmx}
570@kindex @code{.set nomdmx}
571The directive @code{.set mdmx} makes the assembler accept instructions
572from the MDMX Application Specific Extension from that point on
573in the assembly. The @code{.set nomdmx} directive prevents MDMX
574instructions from being accepted.
575
8b082fb1 576@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
577@kindex @code{.set dsp}
578@kindex @code{.set nodsp}
579The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
580from the DSP Release 1 Application Specific Extension from that point
581on in the assembly. The @code{.set nodsp} directive prevents DSP
582Release 1 instructions from being accepted.
583
584@cindex MIPS DSP Release 2 instruction generation override
585@kindex @code{.set dspr2}
586@kindex @code{.set nodspr2}
587The directive @code{.set dspr2} makes the assembler accept instructions
588from the DSP Release 2 Application Specific Extension from that point
589on in the assembly. This dirctive implies @code{.set dsp}. The
590@code{.set nodspr2} directive prevents DSP Release 2 instructions from
591being accepted.
2ef2b9ae 592
ef2e4d86
CF
593@cindex MIPS MT instruction generation override
594@kindex @code{.set mt}
595@kindex @code{.set nomt}
596The directive @code{.set mt} makes the assembler accept instructions
597from the MT Application Specific Extension from that point on
598in the assembly. The @code{.set nomt} directive prevents MT
599instructions from being accepted.
600
1f25f5d3 601Traditional @sc{mips} assemblers do not support these directives.
037b32b9
AN
602
603@node MIPS floating-point
604@section Directives to override floating-point options
605
606@cindex Disable floating-point instructions
607@kindex @code{.set softfloat}
608@kindex @code{.set hardfloat}
609The directives @code{.set softfloat} and @code{.set hardfloat} provide
610finer control of disabling and enabling float-point instructions.
611These directives always override the default (that hard-float
612instructions are accepted) or the command-line options
613(@samp{-msoft-float} and @samp{-mhard-float}).
614
615@cindex Disable single-precision floating-point operations
616@kindex @code{.set softfloat}
617@kindex @code{.set hardfloat}
618The directives @code{.set singlefloat} and @code{.set doublefloat}
619provide finer control of disabling and enabling double-precision
620float-point operations. These directives always override the default
621(that double-precision operations are accepted) or the command-line
622options (@samp{-msingle-float} and @samp{-mdouble-float}).
623
624Traditional @sc{mips} assemblers do not support these directives.