]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/doc/c-mips.texi
gas/
[thirdparty/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
78849248 1@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
7c31ae13 2@c 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010, 2011
f7e42eb4 3@c Free Software Foundation, Inc.
252b5132
RH
4@c This is part of the GAS manual.
5@c For copying conditions, see the file as.texinfo.
6@ifset GENERIC
7@page
8@node MIPS-Dependent
9@chapter MIPS Dependent Features
10@end ifset
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter MIPS Dependent Features
14@end ifclear
15
16@cindex MIPS processor
17@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
84ea6cf2 18different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
584da044
NC
19and MIPS64. For information about the @sc{mips} instruction set, see
20@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22Assembly Language Programming'' in the same work.
252b5132
RH
23
24@menu
25* MIPS Opts:: Assembler options
26* MIPS Object:: ECOFF object code
27* MIPS Stabs:: Directives for debugging information
28* MIPS ISA:: Directives to override the ISA level
aed1a261 29* MIPS symbol sizes:: Directives to override the size of symbols
252b5132
RH
30* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31* MIPS insn:: Directive to mark data as an instruction
32* MIPS option stack:: Directives to save and restore options
0eb7102d
AJ
33* MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
037b32b9 35* MIPS floating-point:: Directives to override floating-point options
7c31ae13 36* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
37@end menu
38
39@node MIPS Opts
40@section Assembler options
41
42The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
43special options:
44
45@table @code
46@cindex @code{-G} option (MIPS)
47@item -G @var{num}
48This option sets the largest size of an object that can be referenced
49implicitly with the @code{gp} register. It is only accepted for targets
50that use @sc{ecoff} format. The default value is 8.
51
52@cindex @code{-EB} option (MIPS)
53@cindex @code{-EL} option (MIPS)
54@cindex MIPS big-endian output
55@cindex MIPS little-endian output
56@cindex big-endian output, MIPS
57@cindex little-endian output, MIPS
58@item -EB
59@itemx -EL
60Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
61little-endian output at run time (unlike the other @sc{gnu} development
62tools, which must be configured for one or the other). Use @samp{-EB}
63to select big-endian output, and @samp{-EL} for little-endian.
64
0c000745
RS
65@item -KPIC
66@cindex PIC selection, MIPS
67@cindex @option{-KPIC} option, MIPS
68Generate SVR4-style PIC. This option tells the assembler to generate
69SVR4-style position-independent macro expansions. It also tells the
70assembler to mark the output file as PIC.
71
72@item -mvxworks-pic
73@cindex @option{-mvxworks-pic} option, MIPS
74Generate VxWorks PIC. This option tells the assembler to generate
75VxWorks-style position-independent macro expansions.
76
252b5132
RH
77@cindex MIPS architecture options
78@item -mips1
79@itemx -mips2
80@itemx -mips3
81@itemx -mips4
c67a084a 82@itemx -mips5xo
e7af610e 83@itemx -mips32
af7ee8bf 84@itemx -mips32r2
84ea6cf2 85@itemx -mips64
5f74bc13 86@itemx -mips64r2
252b5132
RH
87Generate code for a particular MIPS Instruction Set Architecture level.
88@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
89@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
84ea6cf2 90@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
5f74bc13
CD
91@sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
92@samp{-mips64}, and @samp{-mips64r2}
93correspond to generic
94@sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
95and @sc{MIPS64 Release 2}
96ISA processors, respectively. You can also switch
584da044 97instruction sets during the assembly; see @ref{MIPS ISA, Directives to
ec68c924 98override the ISA level}.
252b5132 99
6349b5f4 100@item -mgp32
ca4e0257
RS
101@itemx -mfp32
102Some macros have different expansions for 32-bit and 64-bit registers.
103The register sizes are normally inferred from the ISA and ABI, but these
104flags force a certain group of registers to be treated as 32 bits wide at
105all times. @samp{-mgp32} controls the size of general-purpose registers
106and @samp{-mfp32} controls the size of floating-point registers.
107
ad3fea08
TS
108The @code{.set gp=32} and @code{.set fp=32} directives allow the size
109of registers to be changed for parts of an object. The default value is
110restored by @code{.set gp=default} and @code{.set fp=default}.
111
ca4e0257
RS
112On some MIPS variants there is a 32-bit mode flag; when this flag is
113set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
114save the 32-bit registers on a context switch, so it is essential never
115to use the 64-bit registers.
6349b5f4
AH
116
117@item -mgp64
ad3fea08
TS
118@itemx -mfp64
119Assume that 64-bit registers are available. This is provided in the
120interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
121
122The @code{.set gp=64} and @code{.set fp=64} directives allow the size
123of registers to be changed for parts of an object. The default value is
124restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 125
252b5132
RH
126@item -mips16
127@itemx -no-mips16
128Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 129@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
130turns off this option.
131
e16bfa71
TS
132@item -msmartmips
133@itemx -mno-smartmips
134Enables the SmartMIPS extensions to the MIPS32 instruction set, which
135provides a number of new instructions which target smartcard and
136cryptographic applications. This is equivalent to putting
ad3fea08 137@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
138@samp{-mno-smartmips} turns off this option.
139
1f25f5d3
CD
140@item -mips3d
141@itemx -no-mips3d
142Generate code for the MIPS-3D Application Specific Extension.
143This tells the assembler to accept MIPS-3D instructions.
144@samp{-no-mips3d} turns off this option.
145
deec1734
CD
146@item -mdmx
147@itemx -no-mdmx
148Generate code for the MDMX Application Specific Extension.
149This tells the assembler to accept MDMX instructions.
150@samp{-no-mdmx} turns off this option.
151
2ef2b9ae
CF
152@item -mdsp
153@itemx -mno-dsp
8b082fb1
TS
154Generate code for the DSP Release 1 Application Specific Extension.
155This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
156@samp{-mno-dsp} turns off this option.
157
8b082fb1
TS
158@item -mdspr2
159@itemx -mno-dspr2
160Generate code for the DSP Release 2 Application Specific Extension.
161This option implies -mdsp.
162This tells the assembler to accept DSP Release 2 instructions.
163@samp{-mno-dspr2} turns off this option.
164
ef2e4d86
CF
165@item -mmt
166@itemx -mno-mt
167Generate code for the MT Application Specific Extension.
168This tells the assembler to accept MT instructions.
169@samp{-mno-mt} turns off this option.
170
6b76fefe 171@item -mfix7000
9ee72ff1 172@itemx -mno-fix7000
6b76fefe
CM
173Cause nops to be inserted if the read of the destination register
174of an mfhi or mflo instruction occurs in the following two instructions.
175
c67a084a
NC
176@item -mfix-loongson2f-jump
177@itemx -mno-fix-loongson2f-jump
178Eliminate instruction fetch from outside 256M region to work around the
179Loongson2F @samp{jump} instructions. Without it, under extreme cases,
180the kernel may crash. The issue has been solved in latest processor
181batches, but this fix has no side effect to them.
182
183@item -mfix-loongson2f-nop
184@itemx -mno-fix-loongson2f-nop
185Replace nops by @code{or at,at,zero} to work around the Loongson2F
186@samp{nop} errata. Without it, under extreme cases, cpu might
187deadlock. The issue has been solved in latest loongson2f batches, but
188this fix has no side effect to them.
189
d766e8ec 190@item -mfix-vr4120
2babba43 191@itemx -mno-fix-vr4120
d766e8ec
RS
192Insert nops to work around certain VR4120 errata. This option is
193intended to be used on GCC-generated code: it is not designed to catch
194all problems in hand-written assembler code.
60b63b72 195
11db99f8 196@item -mfix-vr4130
2babba43 197@itemx -mno-fix-vr4130
11db99f8
RS
198Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
199
6a32d874
CM
200@item -mfix-24k
201@itemx -no-mfix-24k
202Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
203
d954098f
DD
204@item -mfix-cn63xxp1
205@itemx -mno-fix-cn63xxp1
206Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
207certain CN63XXP1 errata.
208
252b5132
RH
209@item -m4010
210@itemx -no-m4010
211Generate code for the LSI @sc{r4010} chip. This tells the assembler to
212accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
213etc.), and to not schedule @samp{nop} instructions around accesses to
214the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
215option.
216
217@item -m4650
218@itemx -no-m4650
219Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
220the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
221instructions around accesses to the @samp{HI} and @samp{LO} registers.
222@samp{-no-m4650} turns off this option.
223
224@itemx -m3900
225@itemx -no-m3900
226@itemx -m4100
227@itemx -no-m4100
228For each option @samp{-m@var{nnnn}}, generate code for the MIPS
229@sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
230specific to that chip, and to schedule for that chip's hazards.
231
ec68c924 232@item -march=@var{cpu}
252b5132
RH
233Generate code for a particular MIPS cpu. It is exactly equivalent to
234@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
235understood. Valid @var{cpu} value are:
236
237@quotation
2382000,
2393000,
2403900,
2414000,
2424010,
2434100,
2444111,
60b63b72
RS
245vr4120,
246vr4130,
247vr4181,
252b5132
RH
2484300,
2494400,
2504600,
2514650,
2525000,
b946ec34
NC
253rm5200,
254rm5230,
255rm5231,
256rm5261,
257rm5721,
60b63b72
RS
258vr5400,
259vr5500,
252b5132 2606000,
b946ec34 261rm7000,
252b5132 2628000,
963ac363 263rm9000,
e7af610e 26410000,
18ae5d72 26512000,
3aa3176b
TS
26614000,
26716000,
ad3fea08
TS
2684kc,
2694km,
2704kp,
2714ksc,
2724kec,
2734kem,
2744kep,
2754ksd,
276m4k,
277m4kp,
27824kc,
0fdf1951 27924kf2_1,
ad3fea08 28024kf,
0fdf1951 28124kf1_1,
ad3fea08 28224kec,
0fdf1951 28324kef2_1,
ad3fea08 28424kef,
0fdf1951 28524kef1_1,
ad3fea08 28634kc,
0fdf1951 28734kf2_1,
ad3fea08 28834kf,
0fdf1951 28934kf1_1,
f281862d 29074kc,
0fdf1951 29174kf2_1,
f281862d 29274kf,
0fdf1951
RS
29374kf1_1,
29474kf3_2,
30f8113a
SL
2951004kc,
2961004kf2_1,
2971004kf,
2981004kf1_1,
ad3fea08
TS
2995kc,
3005kf,
30120kc,
30225kf,
82100185 303sb1,
350cc38d
MS
304sb1a,
305loongson2e,
037b32b9 306loongson2f,
fd503541 307loongson3a,
52b6b6b9
JM
308octeon,
309xlr
252b5132
RH
310@end quotation
311
0fdf1951
RS
312For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
313accepted as synonyms for @samp{@var{n}f1_1}. These values are
314deprecated.
315
ec68c924
EC
316@item -mtune=@var{cpu}
317Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
318identical to @samp{-march=@var{cpu}}.
319
316f5878
RS
320@item -mabi=@var{abi}
321Record which ABI the source code uses. The recognized arguments
322are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 323
aed1a261
RS
324@item -msym32
325@itemx -mno-sym32
326@cindex -msym32
327@cindex -mno-sym32
328Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
329the beginning of the assembler input. @xref{MIPS symbol sizes}.
330
252b5132
RH
331@cindex @code{-nocpp} ignored (MIPS)
332@item -nocpp
333This option is ignored. It is accepted for command-line compatibility with
334other assemblers, which use it to turn off C style preprocessing. With
335@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
336@sc{gnu} assembler itself never runs the C preprocessor.
337
037b32b9
AN
338@item -msoft-float
339@itemx -mhard-float
340Disable or enable floating-point instructions. Note that by default
341floating-point instructions are always allowed even with CPU targets
342that don't have support for these instructions.
343
344@item -msingle-float
345@itemx -mdouble-float
346Disable or enable double-precision floating-point operations. Note
347that by default double-precision floating-point operations are always
348allowed even with CPU targets that don't have support for these
349operations.
350
119d663a
NC
351@item --construct-floats
352@itemx --no-construct-floats
119d663a
NC
353The @code{--no-construct-floats} option disables the construction of
354double width floating point constants by loading the two halves of the
355value into the two single width floating point registers that make up
356the double width register. This feature is useful if the processor
357support the FR bit in its status register, and this bit is known (by
358the programmer) to be set. This bit prevents the aliasing of the double
359width register by the single width registers.
360
63bf5651 361By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
362of these floating point constants.
363
252b5132
RH
364@item --trap
365@itemx --no-break
366@c FIXME! (1) reflect these options (next item too) in option summaries;
367@c (2) stop teasing, say _which_ instructions expanded _how_.
368@code{@value{AS}} automatically macro expands certain division and
369multiplication instructions to check for overflow and division by zero. This
370option causes @code{@value{AS}} to generate code to take a trap exception
371rather than a break exception when an error is detected. The trap instructions
372are only supported at Instruction Set Architecture level 2 and higher.
373
374@item --break
375@itemx --no-trap
376Generate code to take a break exception rather than a trap exception when an
377error is detected. This is the default.
63486801 378
dcd410fe
RO
379@item -mpdr
380@itemx -mno-pdr
381Control generation of @code{.pdr} sections. Off by default on IRIX, on
382elsewhere.
aa6975fb
ILT
383
384@item -mshared
385@itemx -mno-shared
386When generating code using the Unix calling conventions (selected by
387@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
388which can go into a shared library. The @samp{-mno-shared} option
389tells gas to generate code which uses the calling convention, but can
390not go into a shared library. The resulting code is slightly more
391efficient. This option only affects the handling of the
392@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
393@end table
394
395@node MIPS Object
396@section MIPS ECOFF object code
397
398@cindex ECOFF sections
399@cindex MIPS ECOFF sections
400Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
401besides the usual @code{.text}, @code{.data} and @code{.bss}. The
402additional sections are @code{.rdata}, used for read-only data,
403@code{.sdata}, used for small data, and @code{.sbss}, used for small
404common objects.
405
406@cindex small objects, MIPS ECOFF
407@cindex @code{gp} register, MIPS
408When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
409register to form the address of a ``small object''. Any object in the
410@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
411For external objects, or for objects in the @code{.bss} section, you can use
412the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
413@code{$gp}; the default value is 8, meaning that a reference to any object
414eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
415@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
416of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
417or @code{sbss} in any case). The size of an object in the @code{.bss} section
418is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
419size of an external object may be set with the @code{.extern} directive. For
420example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
421in length, whie leaving @code{sym} otherwise undefined.
422
423Using small @sc{ecoff} objects requires linker support, and assumes that the
424@code{$gp} register is correctly initialized (normally done automatically by
425the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
426@code{$gp} register.
427
428@node MIPS Stabs
429@section Directives for debugging information
430
431@cindex MIPS debugging directives
432@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
433generating debugging information which are not support by traditional @sc{mips}
434assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
435@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
436@code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
437generated by the three @code{.stab} directives can only be read by @sc{gdb},
438not by traditional @sc{mips} debuggers (this enhancement is required to fully
439support C++ debugging). These directives are primarily used by compilers, not
440assembly language programmers!
441
aed1a261
RS
442@node MIPS symbol sizes
443@section Directives to override the size of symbols
444
445@cindex @code{.set sym32}
446@cindex @code{.set nosym32}
447The n64 ABI allows symbols to have any 64-bit value. Although this
448provides a great deal of flexibility, it means that some macros have
449much longer expansions than their 32-bit counterparts. For example,
450the non-PIC expansion of @samp{dla $4,sym} is usually:
451
452@smallexample
453lui $4,%highest(sym)
454lui $1,%hi(sym)
455daddiu $4,$4,%higher(sym)
456daddiu $1,$1,%lo(sym)
457dsll32 $4,$4,0
458daddu $4,$4,$1
459@end smallexample
460
461whereas the 32-bit expansion is simply:
462
463@smallexample
464lui $4,%hi(sym)
465daddiu $4,$4,%lo(sym)
466@end smallexample
467
468n64 code is sometimes constructed in such a way that all symbolic
469constants are known to have 32-bit values, and in such cases, it's
470preferable to use the 32-bit expansion instead of the 64-bit
471expansion.
472
473You can use the @code{.set sym32} directive to tell the assembler
474that, from this point on, all expressions of the form
475@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
476have 32-bit values. For example:
477
478@smallexample
479.set sym32
480dla $4,sym
481lw $4,sym+16
482sw $4,sym+0x8000($4)
483@end smallexample
484
485will cause the assembler to treat @samp{sym}, @code{sym+16} and
486@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
487addresses is not affected.
488
489The directive @code{.set nosym32} ends a @code{.set sym32} block and
490reverts to the normal behavior. It is also possible to change the
491symbol size using the command-line options @option{-msym32} and
492@option{-mno-sym32}.
493
494These options and directives are always accepted, but at present,
495they have no effect for anything other than n64.
496
252b5132
RH
497@node MIPS ISA
498@section Directives to override the ISA level
499
500@cindex MIPS ISA override
501@kindex @code{.set mips@var{n}}
502@sc{gnu} @code{@value{AS}} supports an additional directive to change
503the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
5f74bc13
CD
504mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
505or 64r2.
071742cf 506The values other than 0 make the assembler accept instructions
584da044
NC
507for the corresponding @sc{isa} level, from that point on in the
508assembly. @code{.set mips@var{n}} affects not only which instructions
509are permitted, but also how certain macros are expanded. @code{.set
510mips0} restores the @sc{isa} level to its original level: either the
511level you selected with command line options, or the default for your
ad3fea08 512configuration. You can use this feature to permit specific @sc{mips3}
584da044 513instructions while assembling in 32 bit mode. Use this directive with
ec68c924 514care!
252b5132 515
ad3fea08
TS
516@cindex MIPS CPU override
517@kindex @code{.set arch=@var{cpu}}
518The @code{.set arch=@var{cpu}} directive provides even finer control.
519It changes the effective CPU target and allows the assembler to use
520instructions specific to a particular CPU. All CPUs supported by the
521@samp{-march} command line option are also selectable by this directive.
522The original value is restored by @code{.set arch=default}.
252b5132 523
ad3fea08
TS
524The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
525in which it will assemble instructions for the MIPS 16 processor. Use
526@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 527
ec68c924 528Traditional @sc{mips} assemblers do not support this directive.
252b5132
RH
529
530@node MIPS autoextend
531@section Directives for extending MIPS 16 bit instructions
532
533@kindex @code{.set autoextend}
534@kindex @code{.set noautoextend}
535By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
536when necessary. The directive @code{.set noautoextend} will turn this
537off. When @code{.set noautoextend} is in effect, any 32 bit instruction
538must be explicitly extended with the @code{.e} modifier (e.g.,
539@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
540to once again automatically extend instructions when necessary.
541
542This directive is only meaningful when in MIPS 16 mode. Traditional
543@sc{mips} assemblers do not support this directive.
544
545@node MIPS insn
546@section Directive to mark data as an instruction
547
548@kindex @code{.insn}
549The @code{.insn} directive tells @code{@value{AS}} that the following
550data is actually instructions. This makes a difference in MIPS 16 mode:
551when loading the address of a label which precedes instructions,
552@code{@value{AS}} automatically adds 1 to the value, so that jumping to
553the loaded address will do the right thing.
554
a946d7e3
NC
555@kindex @code{.global}
556The @code{.global} and @code{.globl} directives supported by
557@code{@value{AS}} will by default mark the symbol as pointing to a
558region of data not code. This means that, for example, any
559instructions following such a symbol will not be disassembled by
f746e6b9 560@code{objdump} as it will regard them as data. To change this
a946d7e3
NC
561behaviour an optional section name can be placed after the symbol name
562in the @code{.global} directive. If this section exists and is known
563to be a code section, then the symbol will be marked as poiting at
564code not data. Ie the syntax for the directive is:
565
566 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
567
568Here is a short example:
569
570@example
571 .global foo .text, bar, baz .data
572foo:
573 nop
574bar:
575 .word 0x0
576baz:
577 .word 0x1
578
579@end example
580
252b5132
RH
581@node MIPS option stack
582@section Directives to save and restore options
583
584@cindex MIPS option stack
585@kindex @code{.set push}
586@kindex @code{.set pop}
587The directives @code{.set push} and @code{.set pop} may be used to save
588and restore the current settings for all the options which are
589controlled by @code{.set}. The @code{.set push} directive saves the
590current settings on a stack. The @code{.set pop} directive pops the
591stack and restores the settings.
592
593These directives can be useful inside an macro which must change an
594option such as the ISA level or instruction reordering but does not want
595to change the state of the code which invoked the macro.
596
597Traditional @sc{mips} assemblers do not support these directives.
1f25f5d3
CD
598
599@node MIPS ASE instruction generation overrides
600@section Directives to control generation of MIPS ASE instructions
601
602@cindex MIPS MIPS-3D instruction generation override
603@kindex @code{.set mips3d}
604@kindex @code{.set nomips3d}
605The directive @code{.set mips3d} makes the assembler accept instructions
606from the MIPS-3D Application Specific Extension from that point on
607in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
608instructions from being accepted.
609
ad3fea08
TS
610@cindex SmartMIPS instruction generation override
611@kindex @code{.set smartmips}
612@kindex @code{.set nosmartmips}
613The directive @code{.set smartmips} makes the assembler accept
614instructions from the SmartMIPS Application Specific Extension to the
615MIPS32 @sc{isa} from that point on in the assembly. The
616@code{.set nosmartmips} directive prevents SmartMIPS instructions from
617being accepted.
618
deec1734
CD
619@cindex MIPS MDMX instruction generation override
620@kindex @code{.set mdmx}
621@kindex @code{.set nomdmx}
622The directive @code{.set mdmx} makes the assembler accept instructions
623from the MDMX Application Specific Extension from that point on
624in the assembly. The @code{.set nomdmx} directive prevents MDMX
625instructions from being accepted.
626
8b082fb1 627@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
628@kindex @code{.set dsp}
629@kindex @code{.set nodsp}
630The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
631from the DSP Release 1 Application Specific Extension from that point
632on in the assembly. The @code{.set nodsp} directive prevents DSP
633Release 1 instructions from being accepted.
634
635@cindex MIPS DSP Release 2 instruction generation override
636@kindex @code{.set dspr2}
637@kindex @code{.set nodspr2}
638The directive @code{.set dspr2} makes the assembler accept instructions
639from the DSP Release 2 Application Specific Extension from that point
640on in the assembly. This dirctive implies @code{.set dsp}. The
641@code{.set nodspr2} directive prevents DSP Release 2 instructions from
642being accepted.
2ef2b9ae 643
ef2e4d86
CF
644@cindex MIPS MT instruction generation override
645@kindex @code{.set mt}
646@kindex @code{.set nomt}
647The directive @code{.set mt} makes the assembler accept instructions
648from the MT Application Specific Extension from that point on
649in the assembly. The @code{.set nomt} directive prevents MT
650instructions from being accepted.
651
1f25f5d3 652Traditional @sc{mips} assemblers do not support these directives.
037b32b9
AN
653
654@node MIPS floating-point
655@section Directives to override floating-point options
656
657@cindex Disable floating-point instructions
658@kindex @code{.set softfloat}
659@kindex @code{.set hardfloat}
660The directives @code{.set softfloat} and @code{.set hardfloat} provide
661finer control of disabling and enabling float-point instructions.
662These directives always override the default (that hard-float
663instructions are accepted) or the command-line options
664(@samp{-msoft-float} and @samp{-mhard-float}).
665
666@cindex Disable single-precision floating-point operations
605b1dd4
NH
667@kindex @code{.set singlefloat}
668@kindex @code{.set doublefloat}
037b32b9
AN
669The directives @code{.set singlefloat} and @code{.set doublefloat}
670provide finer control of disabling and enabling double-precision
671float-point operations. These directives always override the default
672(that double-precision operations are accepted) or the command-line
673options (@samp{-msingle-float} and @samp{-mdouble-float}).
674
675Traditional @sc{mips} assemblers do not support these directives.
7c31ae13
NC
676
677@node MIPS Syntax
678@section Syntactical considerations for the MIPS assembler
679@menu
680* MIPS-Chars:: Special Characters
681@end menu
682
683@node MIPS-Chars
684@subsection Special Characters
685
686@cindex line comment character, MIPS
687@cindex MIPS line comment character
688The presence of a @samp{#} on a line indicates the start of a comment
689that extends to the end of the current line.
690
691If a @samp{#} appears as the first character of a line, the whole line
692is treated as a comment, but in this case the line can also be a
693logical line number directive (@pxref{Comments}) or a
694preprocessor control command (@pxref{Preprocessing}).
695
696@cindex line separator, MIPS
697@cindex statement separator, MIPS
698@cindex MIPS line separator
699The @samp{;} character can be used to separate statements on the same
700line.