]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/doc/c-mips.texi
[HPPA] Attach linker created dynamic sections to stub bfd
[thirdparty/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
6f2750fe 1@c Copyright (C) 1991-2016 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4@ifset GENERIC
5@page
6@node MIPS-Dependent
7@chapter MIPS Dependent Features
8@end ifset
9@ifclear GENERIC
10@node Machine Dependencies
11@chapter MIPS Dependent Features
12@end ifclear
13
14@cindex MIPS processor
98508b2a
RS
15@sc{gnu} @code{@value{AS}} for MIPS architectures supports several
16different MIPS processors, and MIPS ISA levels I through V, MIPS32,
17and MIPS64. For information about the MIPS instruction set, see
584da044 18@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
98508b2a 19For an overview of MIPS assembly conventions, see ``Appendix D:
584da044 20Assembly Language Programming'' in the same work.
252b5132
RH
21
22@menu
98508b2a 23* MIPS Options:: Assembler options
fc16f8cc 24* MIPS Macros:: High-level assembly macros
5a7560b5 25* MIPS Symbol Sizes:: Directives to override the size of symbols
fc16f8cc 26* MIPS Small Data:: Controlling the use of small data accesses
252b5132 27* MIPS ISA:: Directives to override the ISA level
833794fc 28* MIPS assembly options:: Directives to control code generation
252b5132
RH
29* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
30* MIPS insn:: Directive to mark data as an instruction
351cdf24 31* MIPS FP ABIs:: Marking which FP ABI is in use
ba92f887 32* MIPS NaN Encodings:: Directives to record which NaN encoding is being used
98508b2a
RS
33* MIPS Option Stack:: Directives to save and restore options
34* MIPS ASE Instruction Generation Overrides:: Directives to control
0eb7102d 35 generation of MIPS ASE instructions
98508b2a 36* MIPS Floating-Point:: Directives to override floating-point options
7c31ae13 37* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
38@end menu
39
98508b2a 40@node MIPS Options
252b5132
RH
41@section Assembler options
42
98508b2a 43The MIPS configurations of @sc{gnu} @code{@value{AS}} support these
252b5132
RH
44special options:
45
46@table @code
47@cindex @code{-G} option (MIPS)
48@item -G @var{num}
fc16f8cc
RS
49Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes.
50@xref{MIPS Small Data,, Controlling the use of small data accesses}.
252b5132
RH
51
52@cindex @code{-EB} option (MIPS)
53@cindex @code{-EL} option (MIPS)
54@cindex MIPS big-endian output
55@cindex MIPS little-endian output
56@cindex big-endian output, MIPS
57@cindex little-endian output, MIPS
58@item -EB
59@itemx -EL
98508b2a 60Any MIPS configuration of @code{@value{AS}} can select big-endian or
252b5132
RH
61little-endian output at run time (unlike the other @sc{gnu} development
62tools, which must be configured for one or the other). Use @samp{-EB}
63to select big-endian output, and @samp{-EL} for little-endian.
64
0c000745
RS
65@item -KPIC
66@cindex PIC selection, MIPS
67@cindex @option{-KPIC} option, MIPS
68Generate SVR4-style PIC. This option tells the assembler to generate
69SVR4-style position-independent macro expansions. It also tells the
70assembler to mark the output file as PIC.
71
72@item -mvxworks-pic
73@cindex @option{-mvxworks-pic} option, MIPS
74Generate VxWorks PIC. This option tells the assembler to generate
75VxWorks-style position-independent macro expansions.
76
252b5132
RH
77@cindex MIPS architecture options
78@item -mips1
79@itemx -mips2
80@itemx -mips3
81@itemx -mips4
b1929900 82@itemx -mips5
e7af610e 83@itemx -mips32
af7ee8bf 84@itemx -mips32r2
ae52f483
AB
85@itemx -mips32r3
86@itemx -mips32r5
7361da2c 87@itemx -mips32r6
84ea6cf2 88@itemx -mips64
5f74bc13 89@itemx -mips64r2
ae52f483
AB
90@itemx -mips64r3
91@itemx -mips64r5
7361da2c 92@itemx -mips64r6
252b5132 93Generate code for a particular MIPS Instruction Set Architecture level.
98508b2a
RS
94@samp{-mips1} corresponds to the R2000 and R3000 processors,
95@samp{-mips2} to the R6000 processor, @samp{-mips3} to the
81566a9b 96R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors.
7361da2c
AB
97@samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips32r3},
98@samp{-mips32r5}, @samp{-mips32r6}, @samp{-mips64}, @samp{-mips64r2},
99@samp{-mips64r3}, @samp{-mips64r5}, and @samp{-mips64r6} correspond to
100generic MIPS V, MIPS32, MIPS32 Release 2, MIPS32 Release 3, MIPS32
101Release 5, MIPS32 Release 6, MIPS64, and MIPS64 Release 2, MIPS64
102Release 3, MIPS64 Release 5, and MIPS64 Release 6 ISA processors,
103respectively. You can also switch instruction sets during the assembly;
104see @ref{MIPS ISA, Directives to override the ISA level}.
252b5132 105
6349b5f4 106@item -mgp32
ca4e0257
RS
107@itemx -mfp32
108Some macros have different expansions for 32-bit and 64-bit registers.
109The register sizes are normally inferred from the ISA and ABI, but these
110flags force a certain group of registers to be treated as 32 bits wide at
111all times. @samp{-mgp32} controls the size of general-purpose registers
112and @samp{-mfp32} controls the size of floating-point registers.
113
ad3fea08
TS
114The @code{.set gp=32} and @code{.set fp=32} directives allow the size
115of registers to be changed for parts of an object. The default value is
116restored by @code{.set gp=default} and @code{.set fp=default}.
117
ca4e0257
RS
118On some MIPS variants there is a 32-bit mode flag; when this flag is
119set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
120save the 32-bit registers on a context switch, so it is essential never
121to use the 64-bit registers.
6349b5f4
AH
122
123@item -mgp64
ad3fea08
TS
124@itemx -mfp64
125Assume that 64-bit registers are available. This is provided in the
126interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
127
128The @code{.set gp=64} and @code{.set fp=64} directives allow the size
129of registers to be changed for parts of an object. The default value is
130restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 131
351cdf24
MF
132@item -mfpxx
133Make no assumptions about whether 32-bit or 64-bit floating-point
134registers are available. This is provided to support having modules
135compatible with either @samp{-mfp32} or @samp{-mfp64}. This option can
136only be used with MIPS II and above.
137
138The @code{.set fp=xx} directive allows a part of an object to be marked
139as not making assumptions about 32-bit or 64-bit FP registers. The
140default value is restored by @code{.set fp=default}.
141
142@item -modd-spreg
143@itemx -mno-odd-spreg
144Enable use of floating-point operations on odd-numbered single-precision
145registers when supported by the ISA. @samp{-mfpxx} implies
146@samp{-mno-odd-spreg}, otherwise the default is @samp{-modd-spreg}
147
252b5132
RH
148@item -mips16
149@itemx -no-mips16
150Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 151@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
152turns off this option.
153
df58fc94
RS
154@item -mmicromips
155@itemx -mno-micromips
156Generate code for the microMIPS processor. This is equivalent to putting
157@code{.set micromips} at the start of the assembly file. @samp{-mno-micromips}
158turns off this option. This is equivalent to putting @code{.set nomicromips}
159at the start of the assembly file.
160
e16bfa71
TS
161@item -msmartmips
162@itemx -mno-smartmips
163Enables the SmartMIPS extensions to the MIPS32 instruction set, which
164provides a number of new instructions which target smartcard and
165cryptographic applications. This is equivalent to putting
ad3fea08 166@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
167@samp{-mno-smartmips} turns off this option.
168
1f25f5d3
CD
169@item -mips3d
170@itemx -no-mips3d
171Generate code for the MIPS-3D Application Specific Extension.
172This tells the assembler to accept MIPS-3D instructions.
173@samp{-no-mips3d} turns off this option.
174
deec1734
CD
175@item -mdmx
176@itemx -no-mdmx
177Generate code for the MDMX Application Specific Extension.
178This tells the assembler to accept MDMX instructions.
179@samp{-no-mdmx} turns off this option.
180
2ef2b9ae
CF
181@item -mdsp
182@itemx -mno-dsp
8b082fb1
TS
183Generate code for the DSP Release 1 Application Specific Extension.
184This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
185@samp{-mno-dsp} turns off this option.
186
8b082fb1
TS
187@item -mdspr2
188@itemx -mno-dspr2
189Generate code for the DSP Release 2 Application Specific Extension.
190This option implies -mdsp.
191This tells the assembler to accept DSP Release 2 instructions.
192@samp{-mno-dspr2} turns off this option.
193
ef2e4d86
CF
194@item -mmt
195@itemx -mno-mt
196Generate code for the MT Application Specific Extension.
197This tells the assembler to accept MT instructions.
198@samp{-mno-mt} turns off this option.
199
dec0624d
MR
200@item -mmcu
201@itemx -mno-mcu
202Generate code for the MCU Application Specific Extension.
203This tells the assembler to accept MCU instructions.
204@samp{-mno-mcu} turns off this option.
205
56d438b1
CF
206@item -mmsa
207@itemx -mno-msa
208Generate code for the MIPS SIMD Architecture Extension.
209This tells the assembler to accept MSA instructions.
210@samp{-mno-msa} turns off this option.
211
7d64c587
AB
212@item -mxpa
213@itemx -mno-xpa
214Generate code for the MIPS eXtended Physical Address (XPA) Extension.
215This tells the assembler to accept XPA instructions.
216@samp{-mno-xpa} turns off this option.
217
b015e599
AP
218@item -mvirt
219@itemx -mno-virt
220Generate code for the Virtualization Application Specific Extension.
221This tells the assembler to accept Virtualization instructions.
222@samp{-mno-virt} turns off this option.
223
833794fc
MR
224@item -minsn32
225@itemx -mno-insn32
226Only use 32-bit instruction encodings when generating code for the
227microMIPS processor. This option inhibits the use of any 16-bit
228instructions. This is equivalent to putting @code{.set insn32} at
229the start of the assembly file. @samp{-mno-insn32} turns off this
230option. This is equivalent to putting @code{.set noinsn32} at the
231start of the assembly file. By default @samp{-mno-insn32} is
232selected, allowing all instructions to be used.
233
6b76fefe 234@item -mfix7000
9ee72ff1 235@itemx -mno-fix7000
6b76fefe
CM
236Cause nops to be inserted if the read of the destination register
237of an mfhi or mflo instruction occurs in the following two instructions.
238
a8d14a88
CM
239@item -mfix-rm7000
240@itemx -mno-fix-rm7000
241Cause nops to be inserted if a dmult or dmultu instruction is
242followed by a load instruction.
243
c67a084a
NC
244@item -mfix-loongson2f-jump
245@itemx -mno-fix-loongson2f-jump
246Eliminate instruction fetch from outside 256M region to work around the
247Loongson2F @samp{jump} instructions. Without it, under extreme cases,
248the kernel may crash. The issue has been solved in latest processor
249batches, but this fix has no side effect to them.
250
251@item -mfix-loongson2f-nop
252@itemx -mno-fix-loongson2f-nop
253Replace nops by @code{or at,at,zero} to work around the Loongson2F
98508b2a
RS
254@samp{nop} errata. Without it, under extreme cases, the CPU might
255deadlock. The issue has been solved in later Loongson2F batches, but
c67a084a
NC
256this fix has no side effect to them.
257
d766e8ec 258@item -mfix-vr4120
2babba43 259@itemx -mno-fix-vr4120
d766e8ec
RS
260Insert nops to work around certain VR4120 errata. This option is
261intended to be used on GCC-generated code: it is not designed to catch
262all problems in hand-written assembler code.
60b63b72 263
11db99f8 264@item -mfix-vr4130
2babba43 265@itemx -mno-fix-vr4130
11db99f8
RS
266Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
267
6a32d874 268@item -mfix-24k
45e279f5 269@itemx -mno-fix-24k
6a32d874
CM
270Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
271
d954098f
DD
272@item -mfix-cn63xxp1
273@itemx -mno-fix-cn63xxp1
274Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
275certain CN63XXP1 errata.
276
252b5132
RH
277@item -m4010
278@itemx -no-m4010
98508b2a
RS
279Generate code for the LSI R4010 chip. This tells the assembler to
280accept the R4010-specific instructions (@samp{addciu}, @samp{ffc},
252b5132
RH
281etc.), and to not schedule @samp{nop} instructions around accesses to
282the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
283option.
284
285@item -m4650
286@itemx -no-m4650
98508b2a 287Generate code for the MIPS R4650 chip. This tells the assembler to accept
252b5132
RH
288the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
289instructions around accesses to the @samp{HI} and @samp{LO} registers.
290@samp{-no-m4650} turns off this option.
291
a4ac1c42 292@item -m3900
252b5132
RH
293@itemx -no-m3900
294@itemx -m4100
295@itemx -no-m4100
296For each option @samp{-m@var{nnnn}}, generate code for the MIPS
98508b2a 297R@var{nnnn} chip. This tells the assembler to accept instructions
252b5132
RH
298specific to that chip, and to schedule for that chip's hazards.
299
ec68c924 300@item -march=@var{cpu}
98508b2a 301Generate code for a particular MIPS CPU. It is exactly equivalent to
252b5132
RH
302@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
303understood. Valid @var{cpu} value are:
304
305@quotation
3062000,
3073000,
3083900,
3094000,
3104010,
3114100,
3124111,
60b63b72
RS
313vr4120,
314vr4130,
315vr4181,
252b5132
RH
3164300,
3174400,
3184600,
3194650,
3205000,
b946ec34
NC
321rm5200,
322rm5230,
323rm5231,
324rm5261,
325rm5721,
60b63b72
RS
326vr5400,
327vr5500,
252b5132 3286000,
b946ec34 329rm7000,
252b5132 3308000,
963ac363 331rm9000,
e7af610e 33210000,
18ae5d72 33312000,
3aa3176b
TS
33414000,
33516000,
ad3fea08
TS
3364kc,
3374km,
3384kp,
3394ksc,
3404kec,
3414kem,
3424kep,
3434ksd,
344m4k,
345m4kp,
b5503c7b
MR
346m14k,
347m14kc,
7a795ef4
MR
348m14ke,
349m14kec,
ad3fea08 35024kc,
0fdf1951 35124kf2_1,
ad3fea08 35224kf,
0fdf1951 35324kf1_1,
ad3fea08 35424kec,
0fdf1951 35524kef2_1,
ad3fea08 35624kef,
0fdf1951 35724kef1_1,
ad3fea08 35834kc,
0fdf1951 35934kf2_1,
ad3fea08 36034kf,
0fdf1951 36134kf1_1,
711eefe4 36234kn,
f281862d 36374kc,
0fdf1951 36474kf2_1,
f281862d 36574kf,
0fdf1951
RS
36674kf1_1,
36774kf3_2,
30f8113a
SL
3681004kc,
3691004kf2_1,
3701004kf,
3711004kf1_1,
77403ce9 372interaptiv,
c6e5c03a
RS
373m5100,
374m5101,
bbaa46c0 375p5600,
ad3fea08
TS
3765kc,
3775kf,
37820kc,
37925kf,
82100185 380sb1,
350cc38d 381sb1a,
7ef0d297 382i6400,
350cc38d 383loongson2e,
037b32b9 384loongson2f,
fd503541 385loongson3a,
52b6b6b9 386octeon,
dd6a37e7 387octeon+,
432233b3 388octeon2,
2c629856 389octeon3,
55a36193
MK
390xlr,
391xlp
252b5132
RH
392@end quotation
393
0fdf1951
RS
394For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
395accepted as synonyms for @samp{@var{n}f1_1}. These values are
396deprecated.
397
ec68c924 398@item -mtune=@var{cpu}
98508b2a 399Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are
ec68c924
EC
400identical to @samp{-march=@var{cpu}}.
401
316f5878
RS
402@item -mabi=@var{abi}
403Record which ABI the source code uses. The recognized arguments
404are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 405
aed1a261
RS
406@item -msym32
407@itemx -mno-sym32
408@cindex -msym32
409@cindex -mno-sym32
410Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
5a7560b5 411the beginning of the assembler input. @xref{MIPS Symbol Sizes}.
aed1a261 412
252b5132
RH
413@cindex @code{-nocpp} ignored (MIPS)
414@item -nocpp
415This option is ignored. It is accepted for command-line compatibility with
416other assemblers, which use it to turn off C style preprocessing. With
417@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
418@sc{gnu} assembler itself never runs the C preprocessor.
419
037b32b9
AN
420@item -msoft-float
421@itemx -mhard-float
422Disable or enable floating-point instructions. Note that by default
423floating-point instructions are always allowed even with CPU targets
424that don't have support for these instructions.
425
426@item -msingle-float
427@itemx -mdouble-float
428Disable or enable double-precision floating-point operations. Note
429that by default double-precision floating-point operations are always
430allowed even with CPU targets that don't have support for these
431operations.
432
119d663a
NC
433@item --construct-floats
434@itemx --no-construct-floats
119d663a
NC
435The @code{--no-construct-floats} option disables the construction of
436double width floating point constants by loading the two halves of the
437value into the two single width floating point registers that make up
438the double width register. This feature is useful if the processor
439support the FR bit in its status register, and this bit is known (by
440the programmer) to be set. This bit prevents the aliasing of the double
441width register by the single width registers.
442
63bf5651 443By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
444of these floating point constants.
445
3bf0dbfb
MR
446@item --relax-branch
447@itemx --no-relax-branch
448The @samp{--relax-branch} option enables the relaxation of out-of-range
449branches. Any branches whose target cannot be reached directly are
450converted to a small instruction sequence including an inverse-condition
451branch to the physically next instruction, and a jump to the original
452target is inserted between the two instructions. In PIC code the jump
453will involve further instructions for address calculation.
454
455The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T},
456@code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from
457relaxation, because they have no complementing counterparts. They could
458be relaxed with the use of a longer sequence involving another branch,
459however this has not been implemented and if their target turns out of
460reach, they produce an error even if branch relaxation is enabled.
461
81566a9b 462Also no MIPS16 branches are ever relaxed.
3bf0dbfb
MR
463
464By default @samp{--no-relax-branch} is selected, causing any out-of-range
465branches to produce an error.
466
ba92f887
MR
467@cindex @option{-mnan=} command line option, MIPS
468@item -mnan=@var{encoding}
469This option indicates whether the source code uses the IEEE 2008
470NaN encoding (@option{-mnan=2008}) or the original MIPS encoding
471(@option{-mnan=legacy}). It is equivalent to adding a @code{.nan}
472directive to the beginning of the source file. @xref{MIPS NaN Encodings}.
473
474@option{-mnan=legacy} is the default if no @option{-mnan} option or
475@code{.nan} directive is used.
476
252b5132
RH
477@item --trap
478@itemx --no-break
479@c FIXME! (1) reflect these options (next item too) in option summaries;
480@c (2) stop teasing, say _which_ instructions expanded _how_.
481@code{@value{AS}} automatically macro expands certain division and
482multiplication instructions to check for overflow and division by zero. This
483option causes @code{@value{AS}} to generate code to take a trap exception
484rather than a break exception when an error is detected. The trap instructions
485are only supported at Instruction Set Architecture level 2 and higher.
486
487@item --break
488@itemx --no-trap
489Generate code to take a break exception rather than a trap exception when an
490error is detected. This is the default.
63486801 491
dcd410fe
RO
492@item -mpdr
493@itemx -mno-pdr
494Control generation of @code{.pdr} sections. Off by default on IRIX, on
495elsewhere.
aa6975fb
ILT
496
497@item -mshared
498@itemx -mno-shared
499When generating code using the Unix calling conventions (selected by
500@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
501which can go into a shared library. The @samp{-mno-shared} option
502tells gas to generate code which uses the calling convention, but can
503not go into a shared library. The resulting code is slightly more
504efficient. This option only affects the handling of the
505@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
506@end table
507
fc16f8cc
RS
508@node MIPS Macros
509@section High-level assembly macros
510
511MIPS assemblers have traditionally provided a wider range of
512instructions than the MIPS architecture itself. These extra
513instructions are usually referred to as ``macro'' instructions
514@footnote{The term ``macro'' is somewhat overloaded here, since
515these macros have no relation to those defined by @code{.macro},
516@pxref{Macro,, @code{.macro}}.}.
517
518Some MIPS macro instructions extend an underlying architectural instruction
519while others are entirely new. An example of the former type is @code{and},
520which allows the third operand to be either a register or an arbitrary
521immediate value. Examples of the latter type include @code{bgt}, which
522branches to the third operand when the first operand is greater than
523the second operand, and @code{ulh}, which implements an unaligned
5242-byte load.
525
526One of the most common extensions provided by macros is to expand
527memory offsets to the full address range (32 or 64 bits) and to allow
528symbolic offsets such as @samp{my_data + 4} to be used in place of
529integer constants. For example, the architectural instruction
530@code{lbu} allows only a signed 16-bit offset, whereas the macro
531@code{lbu} allows code such as @samp{lbu $4,array+32769($5)}.
532The implementation of these symbolic offsets depends on several factors,
98508b2a
RS
533such as whether the assembler is generating SVR4-style PIC (selected by
534@option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols
fc16f8cc
RS
535(@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}),
536and the small data limit (@pxref{MIPS Small Data,, Controlling the use
537of small data accesses}).
538
539@kindex @code{.set macro}
540@kindex @code{.set nomacro}
541Sometimes it is undesirable to have one assembly instruction expand
542to several machine instructions. The directive @code{.set nomacro}
543tells the assembler to warn when this happens. @code{.set macro}
544restores the default behavior.
545
546@cindex @code{at} register, MIPS
547@kindex @code{.set at=@var{reg}}
548Some macro instructions need a temporary register to store intermediate
549results. This register is usually @code{$1}, also known as @code{$at},
550but it can be changed to any core register @var{reg} using
551@code{.set at=@var{reg}}. Note that @code{$at} always refers
552to @code{$1} regardless of which register is being used as the
553temporary register.
554
555@kindex @code{.set at}
556@kindex @code{.set noat}
557Implicit uses of the temporary register in macros could interfere with
558explicit uses in the assembly code. The assembler therefore warns
559whenever it sees an explicit use of the temporary register. The directive
560@code{.set noat} silences this warning while @code{.set at} restores
561the default behavior. It is safe to use @code{.set noat} while
562@code{.set nomacro} is in effect since single-instruction macros
563never need a temporary register.
564
565Note that while the @sc{gnu} assembler provides these macros for compatibility,
566it does not make any attempt to optimize them with the surrounding code.
567
5a7560b5 568@node MIPS Symbol Sizes
aed1a261
RS
569@section Directives to override the size of symbols
570
5a7560b5
RS
571@kindex @code{.set sym32}
572@kindex @code{.set nosym32}
aed1a261
RS
573The n64 ABI allows symbols to have any 64-bit value. Although this
574provides a great deal of flexibility, it means that some macros have
575much longer expansions than their 32-bit counterparts. For example,
576the non-PIC expansion of @samp{dla $4,sym} is usually:
577
578@smallexample
579lui $4,%highest(sym)
580lui $1,%hi(sym)
581daddiu $4,$4,%higher(sym)
582daddiu $1,$1,%lo(sym)
583dsll32 $4,$4,0
584daddu $4,$4,$1
585@end smallexample
586
587whereas the 32-bit expansion is simply:
588
589@smallexample
590lui $4,%hi(sym)
591daddiu $4,$4,%lo(sym)
592@end smallexample
593
594n64 code is sometimes constructed in such a way that all symbolic
595constants are known to have 32-bit values, and in such cases, it's
596preferable to use the 32-bit expansion instead of the 64-bit
597expansion.
598
599You can use the @code{.set sym32} directive to tell the assembler
600that, from this point on, all expressions of the form
601@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
602have 32-bit values. For example:
603
604@smallexample
605.set sym32
606dla $4,sym
607lw $4,sym+16
608sw $4,sym+0x8000($4)
609@end smallexample
610
611will cause the assembler to treat @samp{sym}, @code{sym+16} and
612@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
613addresses is not affected.
614
615The directive @code{.set nosym32} ends a @code{.set sym32} block and
616reverts to the normal behavior. It is also possible to change the
617symbol size using the command-line options @option{-msym32} and
618@option{-mno-sym32}.
619
620These options and directives are always accepted, but at present,
621they have no effect for anything other than n64.
622
fc16f8cc
RS
623@node MIPS Small Data
624@section Controlling the use of small data accesses
5a7560b5 625
fc16f8cc
RS
626@c This section deliberately glosses over the possibility of using -G
627@c in SVR4-style PIC, as could be done on IRIX. We don't support that.
628@cindex small data, MIPS
5a7560b5 629@cindex @code{gp} register, MIPS
fc16f8cc
RS
630It often takes several instructions to load the address of a symbol.
631For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion
632of @samp{dla $4,addr} is usually:
633
634@smallexample
635lui $4,%hi(addr)
636daddiu $4,$4,%lo(addr)
637@end smallexample
638
639The sequence is much longer when @samp{addr} is a 64-bit symbol.
640@xref{MIPS Symbol Sizes,, Directives to override the size of symbols}.
641
642In order to cut down on this overhead, most embedded MIPS systems
643set aside a 64-kilobyte ``small data'' area and guarantee that all
644data of size @var{n} and smaller will be placed in that area.
645The limit @var{n} is passed to both the assembler and the linker
98508b2a 646using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,,
fc16f8cc
RS
647Assembler options}. Note that the same value of @var{n} must be used
648when linking and when assembling all input files to the link; any
649inconsistency could cause a relocation overflow error.
650
651The size of an object in the @code{.bss} section is set by the
652@code{.comm} or @code{.lcomm} directive that defines it. The size of
653an external object may be set with the @code{.extern} directive. For
654example, @samp{.extern sym,4} declares that the object at @code{sym}
655is 4 bytes in length, while leaving @code{sym} otherwise undefined.
656
657When no @option{-G} option is given, the default limit is 8 bytes.
658The option @option{-G 0} prevents any data from being automatically
659classified as small.
660
661It is also possible to mark specific objects as small by putting them
662in the special sections @code{.sdata} and @code{.sbss}, which are
663``small'' counterparts of @code{.data} and @code{.bss} respectively.
664The toolchain will treat such data as small regardless of the
665@option{-G} setting.
666
667On startup, systems that support a small data area are expected to
668initialize register @code{$28}, also known as @code{$gp}, in such a
669way that small data can be accessed using a 16-bit offset from that
670register. For example, when @samp{addr} is small data,
671the @samp{dla $4,addr} instruction above is equivalent to:
672
673@smallexample
674daddiu $4,$28,%gp_rel(addr)
675@end smallexample
676
677Small data is not supported for SVR4-style PIC.
5a7560b5 678
252b5132
RH
679@node MIPS ISA
680@section Directives to override the ISA level
681
682@cindex MIPS ISA override
683@kindex @code{.set mips@var{n}}
684@sc{gnu} @code{@value{AS}} supports an additional directive to change
98508b2a 685the MIPS Instruction Set Architecture level on the fly: @code{.set
ae52f483 686mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 32r3,
7361da2c 68732r5, 32r6, 64, 64r2, 64r3, 64r5 or 64r6.
071742cf 688The values other than 0 make the assembler accept instructions
e335d9cb 689for the corresponding ISA level, from that point on in the
584da044
NC
690assembly. @code{.set mips@var{n}} affects not only which instructions
691are permitted, but also how certain macros are expanded. @code{.set
e335d9cb 692mips0} restores the ISA level to its original level: either the
584da044 693level you selected with command line options, or the default for your
81566a9b 694configuration. You can use this feature to permit specific MIPS III
584da044 695instructions while assembling in 32 bit mode. Use this directive with
ec68c924 696care!
252b5132 697
ad3fea08
TS
698@cindex MIPS CPU override
699@kindex @code{.set arch=@var{cpu}}
700The @code{.set arch=@var{cpu}} directive provides even finer control.
701It changes the effective CPU target and allows the assembler to use
702instructions specific to a particular CPU. All CPUs supported by the
703@samp{-march} command line option are also selectable by this directive.
704The original value is restored by @code{.set arch=default}.
252b5132 705
ad3fea08
TS
706The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
707in which it will assemble instructions for the MIPS 16 processor. Use
708@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 709
98508b2a 710Traditional MIPS assemblers do not support this directive.
252b5132 711
df58fc94
RS
712The directive @code{.set micromips} puts the assembler into microMIPS mode,
713in which it will assemble instructions for the microMIPS processor. Use
714@code{.set nomicromips} to return to normal 32 bit mode.
715
98508b2a 716Traditional MIPS assemblers do not support this directive.
df58fc94 717
833794fc
MR
718@node MIPS assembly options
719@section Directives to control code generation
720
919731af 721@cindex MIPS directives to override command line options
722@kindex @code{.module}
723The @code{.module} directive allows command line options to be set directly
724from assembly. The format of the directive matches the @code{.set}
725directive but only those options which are relevant to a whole module are
726supported. The effect of a @code{.module} directive is the same as the
727corresponding command line option. Where @code{.set} directives support
728returning to a default then the @code{.module} directives do not as they
729define the defaults.
730
731These module-level directives must appear first in assembly.
732
733Traditional MIPS assemblers do not support this directive.
734
833794fc
MR
735@cindex MIPS 32-bit microMIPS instruction generation override
736@kindex @code{.set insn32}
737@kindex @code{.set noinsn32}
738The directive @code{.set insn32} makes the assembler only use 32-bit
739instruction encodings when generating code for the microMIPS processor.
740This directive inhibits the use of any 16-bit instructions from that
741point on in the assembly. The @code{.set noinsn32} directive allows
74216-bit instructions to be accepted.
743
744Traditional MIPS assemblers do not support this directive.
745
252b5132
RH
746@node MIPS autoextend
747@section Directives for extending MIPS 16 bit instructions
748
749@kindex @code{.set autoextend}
750@kindex @code{.set noautoextend}
751By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
752when necessary. The directive @code{.set noautoextend} will turn this
753off. When @code{.set noautoextend} is in effect, any 32 bit instruction
754must be explicitly extended with the @code{.e} modifier (e.g.,
755@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
756to once again automatically extend instructions when necessary.
757
758This directive is only meaningful when in MIPS 16 mode. Traditional
98508b2a 759MIPS assemblers do not support this directive.
252b5132
RH
760
761@node MIPS insn
762@section Directive to mark data as an instruction
763
764@kindex @code{.insn}
765The @code{.insn} directive tells @code{@value{AS}} that the following
df58fc94
RS
766data is actually instructions. This makes a difference in MIPS 16 and
767microMIPS modes: when loading the address of a label which precedes
768instructions, @code{@value{AS}} automatically adds 1 to the value, so
769that jumping to the loaded address will do the right thing.
252b5132 770
a946d7e3
NC
771@kindex @code{.global}
772The @code{.global} and @code{.globl} directives supported by
773@code{@value{AS}} will by default mark the symbol as pointing to a
774region of data not code. This means that, for example, any
775instructions following such a symbol will not be disassembled by
f746e6b9 776@code{objdump} as it will regard them as data. To change this
f179c512 777behavior an optional section name can be placed after the symbol name
a946d7e3 778in the @code{.global} directive. If this section exists and is known
f179c512 779to be a code section, then the symbol will be marked as pointing at
a946d7e3
NC
780code not data. Ie the syntax for the directive is:
781
782 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
783
784Here is a short example:
785
786@example
787 .global foo .text, bar, baz .data
788foo:
789 nop
790bar:
791 .word 0x0
792baz:
793 .word 0x1
34bca508 794
a946d7e3
NC
795@end example
796
351cdf24
MF
797@node MIPS FP ABIs
798@section Directives to control the FP ABI
799@menu
800* MIPS FP ABI History:: History of FP ABIs
801* MIPS FP ABI Variants:: Supported FP ABIs
802* MIPS FP ABI Selection:: Automatic selection of FP ABI
803* MIPS FP ABI Compatibility:: Linking different FP ABI variants
804@end menu
805
806@node MIPS FP ABI History
807@subsection History of FP ABIs
808@cindex @code{.gnu_attribute 4, @var{n}} directive, MIPS
809@cindex @code{.gnu_attribute Tag_GNU_MIPS_ABI_FP, @var{n}} directive, MIPS
810The MIPS ABIs support a variety of different floating-point extensions
811where calling-convention and register sizes vary for floating-point data.
812The extensions exist to support a wide variety of optional architecture
813features. The resulting ABI variants are generally incompatible with each
814other and must be tracked carefully.
815
816Traditionally the use of an explicit @code{.gnu_attribute 4, @var{n}}
817directive is used to indicate which ABI is in use by a specific module.
818It was then left to the user to ensure that command line options and the
819selected ABI were compatible with some potential for inconsistencies.
820
821@node MIPS FP ABI Variants
822@subsection Supported FP ABIs
823The supported floating-point ABI variants are:
824
825@table @code
826@item 0 - No floating-point
827This variant is used to indicate that floating-point is not used within
828the module at all and therefore has no impact on the ABI. This is the
829default.
830
831@item 1 - Double-precision
832This variant indicates that double-precision support is used. For 64-bit
833ABIs this means that 64-bit wide floating-point registers are required.
834For 32-bit ABIs this means that 32-bit wide floating-point registers are
835required and double-precision operations use pairs of registers.
836
837@item 2 - Single-precision
838This variant indicates that single-precision support is used. Double
839precision operations will be supported via soft-float routines.
840
841@item 3 - Soft-float
842This variant indicates that although floating-point support is used all
843operations are emulated in software. This means the ABI is modified to
844pass all floating-point data in general-purpose registers.
845
846@item 4 - Deprecated
847This variant existed as an initial attempt at supporting 64-bit wide
f179c512
MF
848floating-point registers for O32 ABI on a MIPS32r2 CPU. This has been
849superseded by 5, 6 and 7.
351cdf24
MF
850
851@item 5 - Double-precision 32-bit CPU, 32-bit or 64-bit FPU
852This variant is used by 32-bit ABIs to indicate that the floating-point
853code in the module has been designed to operate correctly with either
85432-bit wide or 64-bit wide floating-point registers. Double-precision
855support is used. Only O32 currently supports this variant and requires
856a minimum architecture of MIPS II.
857
858@item 6 - Double-precision 32-bit FPU, 64-bit FPU
859This variant is used by 32-bit ABIs to indicate that the floating-point
860code in the module requires 64-bit wide floating-point registers.
861Double-precision support is used. Only O32 currently supports this
862variant and requires a minimum architecture of MIPS32r2.
863
864@item 7 - Double-precision compat 32-bit FPU, 64-bit FPU
865This variant is used by 32-bit ABIs to indicate that the floating-point
866code in the module requires 64-bit wide floating-point registers.
867Double-precision support is used. This differs from the previous ABI
868as it restricts use of odd-numbered single-precision registers. Only
869O32 currently supports this variant and requires a minimum architecture
870of MIPS32r2.
871@end table
872
873@node MIPS FP ABI Selection
874@subsection Automatic selection of FP ABI
875@cindex @code{.module fp=@var{nn}} directive, MIPS
876In order to simplify and add safety to the process of selecting the
877correct floating-point ABI, the assembler will automatically infer the
878correct @code{.gnu_attribute 4, @var{n}} directive based on command line
879options and @code{.module} overrides. Where an explicit
880@code{.gnu_attribute 4, @var{n}} directive has been seen then a warning
881will be raised if it does not match an inferred setting.
882
883The floating-point ABI is inferred as follows. If @samp{-msoft-float}
884has been used the module will be marked as soft-float. If
885@samp{-msingle-float} has been used then the module will be marked as
886single-precision. The remaining ABIs are then selected based
887on the FP register width. Double-precision is selected if the width
888of GP and FP registers match and the special double-precision variants
889for 32-bit ABIs are then selected depending on @samp{-mfpxx},
890@samp{-mfp64} and @samp{-mno-odd-spreg}.
891
892@node MIPS FP ABI Compatibility
893@subsection Linking different FP ABI variants
894Modules using the default FP ABI (no floating-point) can be linked with
895any other (singular) FP ABI variant.
896
897Special compatibility support exists for O32 with the four
898double-precision FP ABI variants. The @samp{-mfpxx} FP ABI is specifically
899designed to be compatible with the standard double-precision ABI and the
900@samp{-mfp64} FP ABIs. This makes it desirable for O32 modules to be
901built as @samp{-mfpxx} to ensure the maximum compatibility with other
902modules produced for more specific needs. The only FP ABIs which cannot
903be linked together are the standard double-precision ABI and the full
904@samp{-mfp64} ABI with @samp{-modd-spreg}.
905
ba92f887
MR
906@node MIPS NaN Encodings
907@section Directives to record which NaN encoding is being used
908
909@cindex MIPS IEEE 754 NaN data encoding selection
910@cindex @code{.nan} directive, MIPS
911The IEEE 754 floating-point standard defines two types of not-a-number
912(NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version
913of the standard did not specify how these two types should be
914distinguished. Most implementations followed the i387 model, in which
915the first bit of the significand is set for quiet NaNs and clear for
916signalling NaNs. However, the original MIPS implementation assigned the
917opposite meaning to the bit, so that it was set for signalling NaNs and
918clear for quiet NaNs.
919
920The 2008 revision of the standard formally suggested the i387 choice
921and as from Sep 2012 the current release of the MIPS architecture
922therefore optionally supports that form. Code that uses one NaN encoding
923would usually be incompatible with code that uses the other NaN encoding,
924so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which
925encoding is being used.
926
927Assembly files can use the @code{.nan} directive to select between the
928two encodings. @samp{.nan 2008} says that the assembly file uses the
929IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses
930the original MIPS encoding. If several @code{.nan} directives are given,
931the final setting is the one that is used.
932
933The command-line options @option{-mnan=legacy} and @option{-mnan=2008}
934can be used instead of @samp{.nan legacy} and @samp{.nan 2008}
935respectively. However, any @code{.nan} directive overrides the
936command-line setting.
937
938@samp{.nan legacy} is the default if no @code{.nan} directive or
939@option{-mnan} option is given.
940
941Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and
942therefore these directives do not affect code generation. They simply
943control the setting of the @code{EF_MIPS_NAN2008} flag.
944
945Traditional MIPS assemblers do not support these directives.
946
98508b2a 947@node MIPS Option Stack
252b5132
RH
948@section Directives to save and restore options
949
950@cindex MIPS option stack
951@kindex @code{.set push}
952@kindex @code{.set pop}
953The directives @code{.set push} and @code{.set pop} may be used to save
954and restore the current settings for all the options which are
955controlled by @code{.set}. The @code{.set push} directive saves the
956current settings on a stack. The @code{.set pop} directive pops the
957stack and restores the settings.
958
959These directives can be useful inside an macro which must change an
960option such as the ISA level or instruction reordering but does not want
961to change the state of the code which invoked the macro.
962
98508b2a 963Traditional MIPS assemblers do not support these directives.
1f25f5d3 964
98508b2a 965@node MIPS ASE Instruction Generation Overrides
1f25f5d3
CD
966@section Directives to control generation of MIPS ASE instructions
967
968@cindex MIPS MIPS-3D instruction generation override
969@kindex @code{.set mips3d}
970@kindex @code{.set nomips3d}
971The directive @code{.set mips3d} makes the assembler accept instructions
972from the MIPS-3D Application Specific Extension from that point on
973in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
974instructions from being accepted.
975
ad3fea08
TS
976@cindex SmartMIPS instruction generation override
977@kindex @code{.set smartmips}
978@kindex @code{.set nosmartmips}
979The directive @code{.set smartmips} makes the assembler accept
980instructions from the SmartMIPS Application Specific Extension to the
e335d9cb 981MIPS32 ISA from that point on in the assembly. The
ad3fea08
TS
982@code{.set nosmartmips} directive prevents SmartMIPS instructions from
983being accepted.
984
deec1734
CD
985@cindex MIPS MDMX instruction generation override
986@kindex @code{.set mdmx}
987@kindex @code{.set nomdmx}
988The directive @code{.set mdmx} makes the assembler accept instructions
989from the MDMX Application Specific Extension from that point on
990in the assembly. The @code{.set nomdmx} directive prevents MDMX
991instructions from being accepted.
992
8b082fb1 993@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
994@kindex @code{.set dsp}
995@kindex @code{.set nodsp}
996The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
997from the DSP Release 1 Application Specific Extension from that point
998on in the assembly. The @code{.set nodsp} directive prevents DSP
999Release 1 instructions from being accepted.
1000
1001@cindex MIPS DSP Release 2 instruction generation override
1002@kindex @code{.set dspr2}
1003@kindex @code{.set nodspr2}
1004The directive @code{.set dspr2} makes the assembler accept instructions
1005from the DSP Release 2 Application Specific Extension from that point
f179c512 1006on in the assembly. This directive implies @code{.set dsp}. The
8b082fb1
TS
1007@code{.set nodspr2} directive prevents DSP Release 2 instructions from
1008being accepted.
2ef2b9ae 1009
ef2e4d86
CF
1010@cindex MIPS MT instruction generation override
1011@kindex @code{.set mt}
1012@kindex @code{.set nomt}
1013The directive @code{.set mt} makes the assembler accept instructions
1014from the MT Application Specific Extension from that point on
1015in the assembly. The @code{.set nomt} directive prevents MT
1016instructions from being accepted.
1017
dec0624d
MR
1018@cindex MIPS MCU instruction generation override
1019@kindex @code{.set mcu}
1020@kindex @code{.set nomcu}
1021The directive @code{.set mcu} makes the assembler accept instructions
1022from the MCU Application Specific Extension from that point on
1023in the assembly. The @code{.set nomcu} directive prevents MCU
1024instructions from being accepted.
1025
56d438b1
CF
1026@cindex MIPS SIMD Architecture instruction generation override
1027@kindex @code{.set msa}
1028@kindex @code{.set nomsa}
1029The directive @code{.set msa} makes the assembler accept instructions
1030from the MIPS SIMD Architecture Extension from that point on
1031in the assembly. The @code{.set nomsa} directive prevents MSA
1032instructions from being accepted.
1033
b015e599
AP
1034@cindex Virtualization instruction generation override
1035@kindex @code{.set virt}
1036@kindex @code{.set novirt}
1037The directive @code{.set virt} makes the assembler accept instructions
1038from the Virtualization Application Specific Extension from that point
1039on in the assembly. The @code{.set novirt} directive prevents Virtualization
1040instructions from being accepted.
1041
7d64c587
AB
1042@cindex MIPS eXtended Physical Address (XPA) instruction generation override
1043@kindex @code{.set xpa}
1044@kindex @code{.set noxpa}
1045The directive @code{.set xpa} makes the assembler accept instructions
1046from the XPA Extension from that point on in the assembly. The
1047@code{.set noxpa} directive prevents XPA instructions from being accepted.
1048
98508b2a 1049Traditional MIPS assemblers do not support these directives.
037b32b9 1050
98508b2a 1051@node MIPS Floating-Point
037b32b9
AN
1052@section Directives to override floating-point options
1053
1054@cindex Disable floating-point instructions
1055@kindex @code{.set softfloat}
1056@kindex @code{.set hardfloat}
1057The directives @code{.set softfloat} and @code{.set hardfloat} provide
1058finer control of disabling and enabling float-point instructions.
1059These directives always override the default (that hard-float
1060instructions are accepted) or the command-line options
1061(@samp{-msoft-float} and @samp{-mhard-float}).
1062
1063@cindex Disable single-precision floating-point operations
605b1dd4
NH
1064@kindex @code{.set singlefloat}
1065@kindex @code{.set doublefloat}
037b32b9
AN
1066The directives @code{.set singlefloat} and @code{.set doublefloat}
1067provide finer control of disabling and enabling double-precision
1068float-point operations. These directives always override the default
1069(that double-precision operations are accepted) or the command-line
1070options (@samp{-msingle-float} and @samp{-mdouble-float}).
1071
98508b2a 1072Traditional MIPS assemblers do not support these directives.
7c31ae13
NC
1073
1074@node MIPS Syntax
1075@section Syntactical considerations for the MIPS assembler
1076@menu
1077* MIPS-Chars:: Special Characters
1078@end menu
1079
1080@node MIPS-Chars
1081@subsection Special Characters
1082
1083@cindex line comment character, MIPS
1084@cindex MIPS line comment character
1085The presence of a @samp{#} on a line indicates the start of a comment
1086that extends to the end of the current line.
1087
1088If a @samp{#} appears as the first character of a line, the whole line
1089is treated as a comment, but in this case the line can also be a
1090logical line number directive (@pxref{Comments}) or a
1091preprocessor control command (@pxref{Preprocessing}).
1092
1093@cindex line separator, MIPS
1094@cindex statement separator, MIPS
1095@cindex MIPS line separator
1096The @samp{;} character can be used to separate statements on the same
1097line.