]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/doc/c-mips.texi
include/elf/
[thirdparty/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
78849248 1@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
a4ac1c42 2@c 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010, 2011, 2013
f7e42eb4 3@c Free Software Foundation, Inc.
252b5132
RH
4@c This is part of the GAS manual.
5@c For copying conditions, see the file as.texinfo.
6@ifset GENERIC
7@page
8@node MIPS-Dependent
9@chapter MIPS Dependent Features
10@end ifset
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter MIPS Dependent Features
14@end ifclear
15
16@cindex MIPS processor
98508b2a
RS
17@sc{gnu} @code{@value{AS}} for MIPS architectures supports several
18different MIPS processors, and MIPS ISA levels I through V, MIPS32,
19and MIPS64. For information about the MIPS instruction set, see
584da044 20@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
98508b2a 21For an overview of MIPS assembly conventions, see ``Appendix D:
584da044 22Assembly Language Programming'' in the same work.
252b5132
RH
23
24@menu
98508b2a 25* MIPS Options:: Assembler options
fc16f8cc 26* MIPS Macros:: High-level assembly macros
5a7560b5 27* MIPS Symbol Sizes:: Directives to override the size of symbols
fc16f8cc 28* MIPS Small Data:: Controlling the use of small data accesses
252b5132 29* MIPS ISA:: Directives to override the ISA level
833794fc 30* MIPS assembly options:: Directives to control code generation
252b5132
RH
31* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
32* MIPS insn:: Directive to mark data as an instruction
ba92f887 33* MIPS NaN Encodings:: Directives to record which NaN encoding is being used
98508b2a
RS
34* MIPS Option Stack:: Directives to save and restore options
35* MIPS ASE Instruction Generation Overrides:: Directives to control
0eb7102d 36 generation of MIPS ASE instructions
98508b2a 37* MIPS Floating-Point:: Directives to override floating-point options
7c31ae13 38* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
39@end menu
40
98508b2a 41@node MIPS Options
252b5132
RH
42@section Assembler options
43
98508b2a 44The MIPS configurations of @sc{gnu} @code{@value{AS}} support these
252b5132
RH
45special options:
46
47@table @code
48@cindex @code{-G} option (MIPS)
49@item -G @var{num}
fc16f8cc
RS
50Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes.
51@xref{MIPS Small Data,, Controlling the use of small data accesses}.
252b5132
RH
52
53@cindex @code{-EB} option (MIPS)
54@cindex @code{-EL} option (MIPS)
55@cindex MIPS big-endian output
56@cindex MIPS little-endian output
57@cindex big-endian output, MIPS
58@cindex little-endian output, MIPS
59@item -EB
60@itemx -EL
98508b2a 61Any MIPS configuration of @code{@value{AS}} can select big-endian or
252b5132
RH
62little-endian output at run time (unlike the other @sc{gnu} development
63tools, which must be configured for one or the other). Use @samp{-EB}
64to select big-endian output, and @samp{-EL} for little-endian.
65
0c000745
RS
66@item -KPIC
67@cindex PIC selection, MIPS
68@cindex @option{-KPIC} option, MIPS
69Generate SVR4-style PIC. This option tells the assembler to generate
70SVR4-style position-independent macro expansions. It also tells the
71assembler to mark the output file as PIC.
72
73@item -mvxworks-pic
74@cindex @option{-mvxworks-pic} option, MIPS
75Generate VxWorks PIC. This option tells the assembler to generate
76VxWorks-style position-independent macro expansions.
77
252b5132
RH
78@cindex MIPS architecture options
79@item -mips1
80@itemx -mips2
81@itemx -mips3
82@itemx -mips4
b1929900 83@itemx -mips5
e7af610e 84@itemx -mips32
af7ee8bf 85@itemx -mips32r2
84ea6cf2 86@itemx -mips64
5f74bc13 87@itemx -mips64r2
252b5132 88Generate code for a particular MIPS Instruction Set Architecture level.
98508b2a
RS
89@samp{-mips1} corresponds to the R2000 and R3000 processors,
90@samp{-mips2} to the R6000 processor, @samp{-mips3} to the
81566a9b
MR
91R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors.
92@samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips64}, and
93@samp{-mips64r2} correspond to generic MIPS V, MIPS32, MIPS32 Release 2,
94MIPS64, and MIPS64 Release 2 ISA processors, respectively. You can also
95switch instruction sets during the assembly; see @ref{MIPS ISA,
96Directives to override the ISA level}.
252b5132 97
6349b5f4 98@item -mgp32
ca4e0257
RS
99@itemx -mfp32
100Some macros have different expansions for 32-bit and 64-bit registers.
101The register sizes are normally inferred from the ISA and ABI, but these
102flags force a certain group of registers to be treated as 32 bits wide at
103all times. @samp{-mgp32} controls the size of general-purpose registers
104and @samp{-mfp32} controls the size of floating-point registers.
105
ad3fea08
TS
106The @code{.set gp=32} and @code{.set fp=32} directives allow the size
107of registers to be changed for parts of an object. The default value is
108restored by @code{.set gp=default} and @code{.set fp=default}.
109
ca4e0257
RS
110On some MIPS variants there is a 32-bit mode flag; when this flag is
111set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
112save the 32-bit registers on a context switch, so it is essential never
113to use the 64-bit registers.
6349b5f4
AH
114
115@item -mgp64
ad3fea08
TS
116@itemx -mfp64
117Assume that 64-bit registers are available. This is provided in the
118interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
119
120The @code{.set gp=64} and @code{.set fp=64} directives allow the size
121of registers to be changed for parts of an object. The default value is
122restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 123
252b5132
RH
124@item -mips16
125@itemx -no-mips16
126Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 127@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
128turns off this option.
129
df58fc94
RS
130@item -mmicromips
131@itemx -mno-micromips
132Generate code for the microMIPS processor. This is equivalent to putting
133@code{.set micromips} at the start of the assembly file. @samp{-mno-micromips}
134turns off this option. This is equivalent to putting @code{.set nomicromips}
135at the start of the assembly file.
136
e16bfa71
TS
137@item -msmartmips
138@itemx -mno-smartmips
139Enables the SmartMIPS extensions to the MIPS32 instruction set, which
140provides a number of new instructions which target smartcard and
141cryptographic applications. This is equivalent to putting
ad3fea08 142@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
143@samp{-mno-smartmips} turns off this option.
144
1f25f5d3
CD
145@item -mips3d
146@itemx -no-mips3d
147Generate code for the MIPS-3D Application Specific Extension.
148This tells the assembler to accept MIPS-3D instructions.
149@samp{-no-mips3d} turns off this option.
150
deec1734
CD
151@item -mdmx
152@itemx -no-mdmx
153Generate code for the MDMX Application Specific Extension.
154This tells the assembler to accept MDMX instructions.
155@samp{-no-mdmx} turns off this option.
156
2ef2b9ae
CF
157@item -mdsp
158@itemx -mno-dsp
8b082fb1
TS
159Generate code for the DSP Release 1 Application Specific Extension.
160This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
161@samp{-mno-dsp} turns off this option.
162
8b082fb1
TS
163@item -mdspr2
164@itemx -mno-dspr2
165Generate code for the DSP Release 2 Application Specific Extension.
166This option implies -mdsp.
167This tells the assembler to accept DSP Release 2 instructions.
168@samp{-mno-dspr2} turns off this option.
169
ef2e4d86
CF
170@item -mmt
171@itemx -mno-mt
172Generate code for the MT Application Specific Extension.
173This tells the assembler to accept MT instructions.
174@samp{-mno-mt} turns off this option.
175
dec0624d
MR
176@item -mmcu
177@itemx -mno-mcu
178Generate code for the MCU Application Specific Extension.
179This tells the assembler to accept MCU instructions.
180@samp{-mno-mcu} turns off this option.
181
b015e599
AP
182@item -mvirt
183@itemx -mno-virt
184Generate code for the Virtualization Application Specific Extension.
185This tells the assembler to accept Virtualization instructions.
186@samp{-mno-virt} turns off this option.
187
833794fc
MR
188@item -minsn32
189@itemx -mno-insn32
190Only use 32-bit instruction encodings when generating code for the
191microMIPS processor. This option inhibits the use of any 16-bit
192instructions. This is equivalent to putting @code{.set insn32} at
193the start of the assembly file. @samp{-mno-insn32} turns off this
194option. This is equivalent to putting @code{.set noinsn32} at the
195start of the assembly file. By default @samp{-mno-insn32} is
196selected, allowing all instructions to be used.
197
6b76fefe 198@item -mfix7000
9ee72ff1 199@itemx -mno-fix7000
6b76fefe
CM
200Cause nops to be inserted if the read of the destination register
201of an mfhi or mflo instruction occurs in the following two instructions.
202
c67a084a
NC
203@item -mfix-loongson2f-jump
204@itemx -mno-fix-loongson2f-jump
205Eliminate instruction fetch from outside 256M region to work around the
206Loongson2F @samp{jump} instructions. Without it, under extreme cases,
207the kernel may crash. The issue has been solved in latest processor
208batches, but this fix has no side effect to them.
209
210@item -mfix-loongson2f-nop
211@itemx -mno-fix-loongson2f-nop
212Replace nops by @code{or at,at,zero} to work around the Loongson2F
98508b2a
RS
213@samp{nop} errata. Without it, under extreme cases, the CPU might
214deadlock. The issue has been solved in later Loongson2F batches, but
c67a084a
NC
215this fix has no side effect to them.
216
d766e8ec 217@item -mfix-vr4120
2babba43 218@itemx -mno-fix-vr4120
d766e8ec
RS
219Insert nops to work around certain VR4120 errata. This option is
220intended to be used on GCC-generated code: it is not designed to catch
221all problems in hand-written assembler code.
60b63b72 222
11db99f8 223@item -mfix-vr4130
2babba43 224@itemx -mno-fix-vr4130
11db99f8
RS
225Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
226
6a32d874 227@item -mfix-24k
45e279f5 228@itemx -mno-fix-24k
6a32d874
CM
229Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
230
d954098f
DD
231@item -mfix-cn63xxp1
232@itemx -mno-fix-cn63xxp1
233Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
234certain CN63XXP1 errata.
235
252b5132
RH
236@item -m4010
237@itemx -no-m4010
98508b2a
RS
238Generate code for the LSI R4010 chip. This tells the assembler to
239accept the R4010-specific instructions (@samp{addciu}, @samp{ffc},
252b5132
RH
240etc.), and to not schedule @samp{nop} instructions around accesses to
241the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
242option.
243
244@item -m4650
245@itemx -no-m4650
98508b2a 246Generate code for the MIPS R4650 chip. This tells the assembler to accept
252b5132
RH
247the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
248instructions around accesses to the @samp{HI} and @samp{LO} registers.
249@samp{-no-m4650} turns off this option.
250
a4ac1c42 251@item -m3900
252b5132
RH
252@itemx -no-m3900
253@itemx -m4100
254@itemx -no-m4100
255For each option @samp{-m@var{nnnn}}, generate code for the MIPS
98508b2a 256R@var{nnnn} chip. This tells the assembler to accept instructions
252b5132
RH
257specific to that chip, and to schedule for that chip's hazards.
258
ec68c924 259@item -march=@var{cpu}
98508b2a 260Generate code for a particular MIPS CPU. It is exactly equivalent to
252b5132
RH
261@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
262understood. Valid @var{cpu} value are:
263
264@quotation
2652000,
2663000,
2673900,
2684000,
2694010,
2704100,
2714111,
60b63b72
RS
272vr4120,
273vr4130,
274vr4181,
252b5132
RH
2754300,
2764400,
2774600,
2784650,
2795000,
b946ec34
NC
280rm5200,
281rm5230,
282rm5231,
283rm5261,
284rm5721,
60b63b72
RS
285vr5400,
286vr5500,
252b5132 2876000,
b946ec34 288rm7000,
252b5132 2898000,
963ac363 290rm9000,
e7af610e 29110000,
18ae5d72 29212000,
3aa3176b
TS
29314000,
29416000,
ad3fea08
TS
2954kc,
2964km,
2974kp,
2984ksc,
2994kec,
3004kem,
3014kep,
3024ksd,
303m4k,
304m4kp,
b5503c7b
MR
305m14k,
306m14kc,
7a795ef4
MR
307m14ke,
308m14kec,
ad3fea08 30924kc,
0fdf1951 31024kf2_1,
ad3fea08 31124kf,
0fdf1951 31224kf1_1,
ad3fea08 31324kec,
0fdf1951 31424kef2_1,
ad3fea08 31524kef,
0fdf1951 31624kef1_1,
ad3fea08 31734kc,
0fdf1951 31834kf2_1,
ad3fea08 31934kf,
0fdf1951 32034kf1_1,
711eefe4 32134kn,
f281862d 32274kc,
0fdf1951 32374kf2_1,
f281862d 32474kf,
0fdf1951
RS
32574kf1_1,
32674kf3_2,
30f8113a
SL
3271004kc,
3281004kf2_1,
3291004kf,
3301004kf1_1,
ad3fea08
TS
3315kc,
3325kf,
33320kc,
33425kf,
82100185 335sb1,
350cc38d
MS
336sb1a,
337loongson2e,
037b32b9 338loongson2f,
fd503541 339loongson3a,
52b6b6b9 340octeon,
dd6a37e7 341octeon+,
432233b3 342octeon2,
55a36193
MK
343xlr,
344xlp
252b5132
RH
345@end quotation
346
0fdf1951
RS
347For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
348accepted as synonyms for @samp{@var{n}f1_1}. These values are
349deprecated.
350
ec68c924 351@item -mtune=@var{cpu}
98508b2a 352Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are
ec68c924
EC
353identical to @samp{-march=@var{cpu}}.
354
316f5878
RS
355@item -mabi=@var{abi}
356Record which ABI the source code uses. The recognized arguments
357are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 358
aed1a261
RS
359@item -msym32
360@itemx -mno-sym32
361@cindex -msym32
362@cindex -mno-sym32
363Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
5a7560b5 364the beginning of the assembler input. @xref{MIPS Symbol Sizes}.
aed1a261 365
252b5132
RH
366@cindex @code{-nocpp} ignored (MIPS)
367@item -nocpp
368This option is ignored. It is accepted for command-line compatibility with
369other assemblers, which use it to turn off C style preprocessing. With
370@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
371@sc{gnu} assembler itself never runs the C preprocessor.
372
037b32b9
AN
373@item -msoft-float
374@itemx -mhard-float
375Disable or enable floating-point instructions. Note that by default
376floating-point instructions are always allowed even with CPU targets
377that don't have support for these instructions.
378
379@item -msingle-float
380@itemx -mdouble-float
381Disable or enable double-precision floating-point operations. Note
382that by default double-precision floating-point operations are always
383allowed even with CPU targets that don't have support for these
384operations.
385
119d663a
NC
386@item --construct-floats
387@itemx --no-construct-floats
119d663a
NC
388The @code{--no-construct-floats} option disables the construction of
389double width floating point constants by loading the two halves of the
390value into the two single width floating point registers that make up
391the double width register. This feature is useful if the processor
392support the FR bit in its status register, and this bit is known (by
393the programmer) to be set. This bit prevents the aliasing of the double
394width register by the single width registers.
395
63bf5651 396By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
397of these floating point constants.
398
3bf0dbfb
MR
399@item --relax-branch
400@itemx --no-relax-branch
401The @samp{--relax-branch} option enables the relaxation of out-of-range
402branches. Any branches whose target cannot be reached directly are
403converted to a small instruction sequence including an inverse-condition
404branch to the physically next instruction, and a jump to the original
405target is inserted between the two instructions. In PIC code the jump
406will involve further instructions for address calculation.
407
408The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T},
409@code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from
410relaxation, because they have no complementing counterparts. They could
411be relaxed with the use of a longer sequence involving another branch,
412however this has not been implemented and if their target turns out of
413reach, they produce an error even if branch relaxation is enabled.
414
81566a9b 415Also no MIPS16 branches are ever relaxed.
3bf0dbfb
MR
416
417By default @samp{--no-relax-branch} is selected, causing any out-of-range
418branches to produce an error.
419
ba92f887
MR
420@cindex @option{-mnan=} command line option, MIPS
421@item -mnan=@var{encoding}
422This option indicates whether the source code uses the IEEE 2008
423NaN encoding (@option{-mnan=2008}) or the original MIPS encoding
424(@option{-mnan=legacy}). It is equivalent to adding a @code{.nan}
425directive to the beginning of the source file. @xref{MIPS NaN Encodings}.
426
427@option{-mnan=legacy} is the default if no @option{-mnan} option or
428@code{.nan} directive is used.
429
252b5132
RH
430@item --trap
431@itemx --no-break
432@c FIXME! (1) reflect these options (next item too) in option summaries;
433@c (2) stop teasing, say _which_ instructions expanded _how_.
434@code{@value{AS}} automatically macro expands certain division and
435multiplication instructions to check for overflow and division by zero. This
436option causes @code{@value{AS}} to generate code to take a trap exception
437rather than a break exception when an error is detected. The trap instructions
438are only supported at Instruction Set Architecture level 2 and higher.
439
440@item --break
441@itemx --no-trap
442Generate code to take a break exception rather than a trap exception when an
443error is detected. This is the default.
63486801 444
dcd410fe
RO
445@item -mpdr
446@itemx -mno-pdr
447Control generation of @code{.pdr} sections. Off by default on IRIX, on
448elsewhere.
aa6975fb
ILT
449
450@item -mshared
451@itemx -mno-shared
452When generating code using the Unix calling conventions (selected by
453@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
454which can go into a shared library. The @samp{-mno-shared} option
455tells gas to generate code which uses the calling convention, but can
456not go into a shared library. The resulting code is slightly more
457efficient. This option only affects the handling of the
458@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
459@end table
460
fc16f8cc
RS
461@node MIPS Macros
462@section High-level assembly macros
463
464MIPS assemblers have traditionally provided a wider range of
465instructions than the MIPS architecture itself. These extra
466instructions are usually referred to as ``macro'' instructions
467@footnote{The term ``macro'' is somewhat overloaded here, since
468these macros have no relation to those defined by @code{.macro},
469@pxref{Macro,, @code{.macro}}.}.
470
471Some MIPS macro instructions extend an underlying architectural instruction
472while others are entirely new. An example of the former type is @code{and},
473which allows the third operand to be either a register or an arbitrary
474immediate value. Examples of the latter type include @code{bgt}, which
475branches to the third operand when the first operand is greater than
476the second operand, and @code{ulh}, which implements an unaligned
4772-byte load.
478
479One of the most common extensions provided by macros is to expand
480memory offsets to the full address range (32 or 64 bits) and to allow
481symbolic offsets such as @samp{my_data + 4} to be used in place of
482integer constants. For example, the architectural instruction
483@code{lbu} allows only a signed 16-bit offset, whereas the macro
484@code{lbu} allows code such as @samp{lbu $4,array+32769($5)}.
485The implementation of these symbolic offsets depends on several factors,
98508b2a
RS
486such as whether the assembler is generating SVR4-style PIC (selected by
487@option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols
fc16f8cc
RS
488(@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}),
489and the small data limit (@pxref{MIPS Small Data,, Controlling the use
490of small data accesses}).
491
492@kindex @code{.set macro}
493@kindex @code{.set nomacro}
494Sometimes it is undesirable to have one assembly instruction expand
495to several machine instructions. The directive @code{.set nomacro}
496tells the assembler to warn when this happens. @code{.set macro}
497restores the default behavior.
498
499@cindex @code{at} register, MIPS
500@kindex @code{.set at=@var{reg}}
501Some macro instructions need a temporary register to store intermediate
502results. This register is usually @code{$1}, also known as @code{$at},
503but it can be changed to any core register @var{reg} using
504@code{.set at=@var{reg}}. Note that @code{$at} always refers
505to @code{$1} regardless of which register is being used as the
506temporary register.
507
508@kindex @code{.set at}
509@kindex @code{.set noat}
510Implicit uses of the temporary register in macros could interfere with
511explicit uses in the assembly code. The assembler therefore warns
512whenever it sees an explicit use of the temporary register. The directive
513@code{.set noat} silences this warning while @code{.set at} restores
514the default behavior. It is safe to use @code{.set noat} while
515@code{.set nomacro} is in effect since single-instruction macros
516never need a temporary register.
517
518Note that while the @sc{gnu} assembler provides these macros for compatibility,
519it does not make any attempt to optimize them with the surrounding code.
520
5a7560b5 521@node MIPS Symbol Sizes
aed1a261
RS
522@section Directives to override the size of symbols
523
5a7560b5
RS
524@kindex @code{.set sym32}
525@kindex @code{.set nosym32}
aed1a261
RS
526The n64 ABI allows symbols to have any 64-bit value. Although this
527provides a great deal of flexibility, it means that some macros have
528much longer expansions than their 32-bit counterparts. For example,
529the non-PIC expansion of @samp{dla $4,sym} is usually:
530
531@smallexample
532lui $4,%highest(sym)
533lui $1,%hi(sym)
534daddiu $4,$4,%higher(sym)
535daddiu $1,$1,%lo(sym)
536dsll32 $4,$4,0
537daddu $4,$4,$1
538@end smallexample
539
540whereas the 32-bit expansion is simply:
541
542@smallexample
543lui $4,%hi(sym)
544daddiu $4,$4,%lo(sym)
545@end smallexample
546
547n64 code is sometimes constructed in such a way that all symbolic
548constants are known to have 32-bit values, and in such cases, it's
549preferable to use the 32-bit expansion instead of the 64-bit
550expansion.
551
552You can use the @code{.set sym32} directive to tell the assembler
553that, from this point on, all expressions of the form
554@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
555have 32-bit values. For example:
556
557@smallexample
558.set sym32
559dla $4,sym
560lw $4,sym+16
561sw $4,sym+0x8000($4)
562@end smallexample
563
564will cause the assembler to treat @samp{sym}, @code{sym+16} and
565@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
566addresses is not affected.
567
568The directive @code{.set nosym32} ends a @code{.set sym32} block and
569reverts to the normal behavior. It is also possible to change the
570symbol size using the command-line options @option{-msym32} and
571@option{-mno-sym32}.
572
573These options and directives are always accepted, but at present,
574they have no effect for anything other than n64.
575
fc16f8cc
RS
576@node MIPS Small Data
577@section Controlling the use of small data accesses
5a7560b5 578
fc16f8cc
RS
579@c This section deliberately glosses over the possibility of using -G
580@c in SVR4-style PIC, as could be done on IRIX. We don't support that.
581@cindex small data, MIPS
5a7560b5 582@cindex @code{gp} register, MIPS
fc16f8cc
RS
583It often takes several instructions to load the address of a symbol.
584For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion
585of @samp{dla $4,addr} is usually:
586
587@smallexample
588lui $4,%hi(addr)
589daddiu $4,$4,%lo(addr)
590@end smallexample
591
592The sequence is much longer when @samp{addr} is a 64-bit symbol.
593@xref{MIPS Symbol Sizes,, Directives to override the size of symbols}.
594
595In order to cut down on this overhead, most embedded MIPS systems
596set aside a 64-kilobyte ``small data'' area and guarantee that all
597data of size @var{n} and smaller will be placed in that area.
598The limit @var{n} is passed to both the assembler and the linker
98508b2a 599using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,,
fc16f8cc
RS
600Assembler options}. Note that the same value of @var{n} must be used
601when linking and when assembling all input files to the link; any
602inconsistency could cause a relocation overflow error.
603
604The size of an object in the @code{.bss} section is set by the
605@code{.comm} or @code{.lcomm} directive that defines it. The size of
606an external object may be set with the @code{.extern} directive. For
607example, @samp{.extern sym,4} declares that the object at @code{sym}
608is 4 bytes in length, while leaving @code{sym} otherwise undefined.
609
610When no @option{-G} option is given, the default limit is 8 bytes.
611The option @option{-G 0} prevents any data from being automatically
612classified as small.
613
614It is also possible to mark specific objects as small by putting them
615in the special sections @code{.sdata} and @code{.sbss}, which are
616``small'' counterparts of @code{.data} and @code{.bss} respectively.
617The toolchain will treat such data as small regardless of the
618@option{-G} setting.
619
620On startup, systems that support a small data area are expected to
621initialize register @code{$28}, also known as @code{$gp}, in such a
622way that small data can be accessed using a 16-bit offset from that
623register. For example, when @samp{addr} is small data,
624the @samp{dla $4,addr} instruction above is equivalent to:
625
626@smallexample
627daddiu $4,$28,%gp_rel(addr)
628@end smallexample
629
630Small data is not supported for SVR4-style PIC.
5a7560b5 631
252b5132
RH
632@node MIPS ISA
633@section Directives to override the ISA level
634
635@cindex MIPS ISA override
636@kindex @code{.set mips@var{n}}
637@sc{gnu} @code{@value{AS}} supports an additional directive to change
98508b2a 638the MIPS Instruction Set Architecture level on the fly: @code{.set
5f74bc13
CD
639mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
640or 64r2.
071742cf 641The values other than 0 make the assembler accept instructions
e335d9cb 642for the corresponding ISA level, from that point on in the
584da044
NC
643assembly. @code{.set mips@var{n}} affects not only which instructions
644are permitted, but also how certain macros are expanded. @code{.set
e335d9cb 645mips0} restores the ISA level to its original level: either the
584da044 646level you selected with command line options, or the default for your
81566a9b 647configuration. You can use this feature to permit specific MIPS III
584da044 648instructions while assembling in 32 bit mode. Use this directive with
ec68c924 649care!
252b5132 650
ad3fea08
TS
651@cindex MIPS CPU override
652@kindex @code{.set arch=@var{cpu}}
653The @code{.set arch=@var{cpu}} directive provides even finer control.
654It changes the effective CPU target and allows the assembler to use
655instructions specific to a particular CPU. All CPUs supported by the
656@samp{-march} command line option are also selectable by this directive.
657The original value is restored by @code{.set arch=default}.
252b5132 658
ad3fea08
TS
659The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
660in which it will assemble instructions for the MIPS 16 processor. Use
661@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 662
98508b2a 663Traditional MIPS assemblers do not support this directive.
252b5132 664
df58fc94
RS
665The directive @code{.set micromips} puts the assembler into microMIPS mode,
666in which it will assemble instructions for the microMIPS processor. Use
667@code{.set nomicromips} to return to normal 32 bit mode.
668
98508b2a 669Traditional MIPS assemblers do not support this directive.
df58fc94 670
833794fc
MR
671@node MIPS assembly options
672@section Directives to control code generation
673
674@cindex MIPS 32-bit microMIPS instruction generation override
675@kindex @code{.set insn32}
676@kindex @code{.set noinsn32}
677The directive @code{.set insn32} makes the assembler only use 32-bit
678instruction encodings when generating code for the microMIPS processor.
679This directive inhibits the use of any 16-bit instructions from that
680point on in the assembly. The @code{.set noinsn32} directive allows
68116-bit instructions to be accepted.
682
683Traditional MIPS assemblers do not support this directive.
684
252b5132
RH
685@node MIPS autoextend
686@section Directives for extending MIPS 16 bit instructions
687
688@kindex @code{.set autoextend}
689@kindex @code{.set noautoextend}
690By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
691when necessary. The directive @code{.set noautoextend} will turn this
692off. When @code{.set noautoextend} is in effect, any 32 bit instruction
693must be explicitly extended with the @code{.e} modifier (e.g.,
694@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
695to once again automatically extend instructions when necessary.
696
697This directive is only meaningful when in MIPS 16 mode. Traditional
98508b2a 698MIPS assemblers do not support this directive.
252b5132
RH
699
700@node MIPS insn
701@section Directive to mark data as an instruction
702
703@kindex @code{.insn}
704The @code{.insn} directive tells @code{@value{AS}} that the following
df58fc94
RS
705data is actually instructions. This makes a difference in MIPS 16 and
706microMIPS modes: when loading the address of a label which precedes
707instructions, @code{@value{AS}} automatically adds 1 to the value, so
708that jumping to the loaded address will do the right thing.
252b5132 709
a946d7e3
NC
710@kindex @code{.global}
711The @code{.global} and @code{.globl} directives supported by
712@code{@value{AS}} will by default mark the symbol as pointing to a
713region of data not code. This means that, for example, any
714instructions following such a symbol will not be disassembled by
f746e6b9 715@code{objdump} as it will regard them as data. To change this
a946d7e3
NC
716behaviour an optional section name can be placed after the symbol name
717in the @code{.global} directive. If this section exists and is known
718to be a code section, then the symbol will be marked as poiting at
719code not data. Ie the syntax for the directive is:
720
721 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
722
723Here is a short example:
724
725@example
726 .global foo .text, bar, baz .data
727foo:
728 nop
729bar:
730 .word 0x0
731baz:
732 .word 0x1
34bca508 733
a946d7e3
NC
734@end example
735
ba92f887
MR
736@node MIPS NaN Encodings
737@section Directives to record which NaN encoding is being used
738
739@cindex MIPS IEEE 754 NaN data encoding selection
740@cindex @code{.nan} directive, MIPS
741The IEEE 754 floating-point standard defines two types of not-a-number
742(NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version
743of the standard did not specify how these two types should be
744distinguished. Most implementations followed the i387 model, in which
745the first bit of the significand is set for quiet NaNs and clear for
746signalling NaNs. However, the original MIPS implementation assigned the
747opposite meaning to the bit, so that it was set for signalling NaNs and
748clear for quiet NaNs.
749
750The 2008 revision of the standard formally suggested the i387 choice
751and as from Sep 2012 the current release of the MIPS architecture
752therefore optionally supports that form. Code that uses one NaN encoding
753would usually be incompatible with code that uses the other NaN encoding,
754so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which
755encoding is being used.
756
757Assembly files can use the @code{.nan} directive to select between the
758two encodings. @samp{.nan 2008} says that the assembly file uses the
759IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses
760the original MIPS encoding. If several @code{.nan} directives are given,
761the final setting is the one that is used.
762
763The command-line options @option{-mnan=legacy} and @option{-mnan=2008}
764can be used instead of @samp{.nan legacy} and @samp{.nan 2008}
765respectively. However, any @code{.nan} directive overrides the
766command-line setting.
767
768@samp{.nan legacy} is the default if no @code{.nan} directive or
769@option{-mnan} option is given.
770
771Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and
772therefore these directives do not affect code generation. They simply
773control the setting of the @code{EF_MIPS_NAN2008} flag.
774
775Traditional MIPS assemblers do not support these directives.
776
98508b2a 777@node MIPS Option Stack
252b5132
RH
778@section Directives to save and restore options
779
780@cindex MIPS option stack
781@kindex @code{.set push}
782@kindex @code{.set pop}
783The directives @code{.set push} and @code{.set pop} may be used to save
784and restore the current settings for all the options which are
785controlled by @code{.set}. The @code{.set push} directive saves the
786current settings on a stack. The @code{.set pop} directive pops the
787stack and restores the settings.
788
789These directives can be useful inside an macro which must change an
790option such as the ISA level or instruction reordering but does not want
791to change the state of the code which invoked the macro.
792
98508b2a 793Traditional MIPS assemblers do not support these directives.
1f25f5d3 794
98508b2a 795@node MIPS ASE Instruction Generation Overrides
1f25f5d3
CD
796@section Directives to control generation of MIPS ASE instructions
797
798@cindex MIPS MIPS-3D instruction generation override
799@kindex @code{.set mips3d}
800@kindex @code{.set nomips3d}
801The directive @code{.set mips3d} makes the assembler accept instructions
802from the MIPS-3D Application Specific Extension from that point on
803in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
804instructions from being accepted.
805
ad3fea08
TS
806@cindex SmartMIPS instruction generation override
807@kindex @code{.set smartmips}
808@kindex @code{.set nosmartmips}
809The directive @code{.set smartmips} makes the assembler accept
810instructions from the SmartMIPS Application Specific Extension to the
e335d9cb 811MIPS32 ISA from that point on in the assembly. The
ad3fea08
TS
812@code{.set nosmartmips} directive prevents SmartMIPS instructions from
813being accepted.
814
deec1734
CD
815@cindex MIPS MDMX instruction generation override
816@kindex @code{.set mdmx}
817@kindex @code{.set nomdmx}
818The directive @code{.set mdmx} makes the assembler accept instructions
819from the MDMX Application Specific Extension from that point on
820in the assembly. The @code{.set nomdmx} directive prevents MDMX
821instructions from being accepted.
822
8b082fb1 823@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
824@kindex @code{.set dsp}
825@kindex @code{.set nodsp}
826The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
827from the DSP Release 1 Application Specific Extension from that point
828on in the assembly. The @code{.set nodsp} directive prevents DSP
829Release 1 instructions from being accepted.
830
831@cindex MIPS DSP Release 2 instruction generation override
832@kindex @code{.set dspr2}
833@kindex @code{.set nodspr2}
834The directive @code{.set dspr2} makes the assembler accept instructions
835from the DSP Release 2 Application Specific Extension from that point
836on in the assembly. This dirctive implies @code{.set dsp}. The
837@code{.set nodspr2} directive prevents DSP Release 2 instructions from
838being accepted.
2ef2b9ae 839
ef2e4d86
CF
840@cindex MIPS MT instruction generation override
841@kindex @code{.set mt}
842@kindex @code{.set nomt}
843The directive @code{.set mt} makes the assembler accept instructions
844from the MT Application Specific Extension from that point on
845in the assembly. The @code{.set nomt} directive prevents MT
846instructions from being accepted.
847
dec0624d
MR
848@cindex MIPS MCU instruction generation override
849@kindex @code{.set mcu}
850@kindex @code{.set nomcu}
851The directive @code{.set mcu} makes the assembler accept instructions
852from the MCU Application Specific Extension from that point on
853in the assembly. The @code{.set nomcu} directive prevents MCU
854instructions from being accepted.
855
b015e599
AP
856@cindex Virtualization instruction generation override
857@kindex @code{.set virt}
858@kindex @code{.set novirt}
859The directive @code{.set virt} makes the assembler accept instructions
860from the Virtualization Application Specific Extension from that point
861on in the assembly. The @code{.set novirt} directive prevents Virtualization
862instructions from being accepted.
863
98508b2a 864Traditional MIPS assemblers do not support these directives.
037b32b9 865
98508b2a 866@node MIPS Floating-Point
037b32b9
AN
867@section Directives to override floating-point options
868
869@cindex Disable floating-point instructions
870@kindex @code{.set softfloat}
871@kindex @code{.set hardfloat}
872The directives @code{.set softfloat} and @code{.set hardfloat} provide
873finer control of disabling and enabling float-point instructions.
874These directives always override the default (that hard-float
875instructions are accepted) or the command-line options
876(@samp{-msoft-float} and @samp{-mhard-float}).
877
878@cindex Disable single-precision floating-point operations
605b1dd4
NH
879@kindex @code{.set singlefloat}
880@kindex @code{.set doublefloat}
037b32b9
AN
881The directives @code{.set singlefloat} and @code{.set doublefloat}
882provide finer control of disabling and enabling double-precision
883float-point operations. These directives always override the default
884(that double-precision operations are accepted) or the command-line
885options (@samp{-msingle-float} and @samp{-mdouble-float}).
886
98508b2a 887Traditional MIPS assemblers do not support these directives.
7c31ae13
NC
888
889@node MIPS Syntax
890@section Syntactical considerations for the MIPS assembler
891@menu
892* MIPS-Chars:: Special Characters
893@end menu
894
895@node MIPS-Chars
896@subsection Special Characters
897
898@cindex line comment character, MIPS
899@cindex MIPS line comment character
900The presence of a @samp{#} on a line indicates the start of a comment
901that extends to the end of the current line.
902
903If a @samp{#} appears as the first character of a line, the whole line
904is treated as a comment, but in this case the line can also be a
905logical line number directive (@pxref{Comments}) or a
906preprocessor control command (@pxref{Preprocessing}).
907
908@cindex line separator, MIPS
909@cindex statement separator, MIPS
910@cindex MIPS line separator
911The @samp{;} character can be used to separate statements on the same
912line.