]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gdb/arc-tdep.c
arc: Rename "arc_gdbarch_features" struct
[thirdparty/binutils-gdb.git] / gdb / arc-tdep.c
CommitLineData
85102364 1/* Target dependent code for ARC architecture, for GDB.
ad0a504f 2
b811d2c2 3 Copyright 2005-2020 Free Software Foundation, Inc.
ad0a504f
AK
4 Contributed by Synopsys Inc.
5
6 This file is part of GDB.
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program. If not, see <http://www.gnu.org/licenses/>. */
20
21/* GDB header files. */
22#include "defs.h"
23#include "arch-utils.h"
995d3a19 24#include "elf-bfd.h"
ad0a504f 25#include "disasm.h"
82ca8957 26#include "dwarf2/frame.h"
ad0a504f
AK
27#include "frame-base.h"
28#include "frame-unwind.h"
d55e5aa6 29#include "gdbcore.h"
4de283e4 30#include "gdbcmd.h"
ad0a504f 31#include "objfiles.h"
817a7585 32#include "osabi.h"
fe5f7374 33#include "prologue-value.h"
817a7585 34#include "target-descriptions.h"
ad0a504f
AK
35#include "trad-frame.h"
36
37/* ARC header files. */
38#include "opcode/arc.h"
f16f7b7c 39#include "opcodes/arc-dis.h"
ad0a504f 40#include "arc-tdep.h"
817a7585 41#include "arch/arc.h"
ad0a504f
AK
42
43/* Standard headers. */
44#include <algorithm>
995d3a19 45#include <sstream>
ad0a504f 46
fe5f7374 47/* The frame unwind cache for ARC. */
ad0a504f
AK
48
49struct arc_frame_cache
50{
51 /* The stack pointer at the time this frame was created; i.e. the caller's
52 stack pointer when this function was called. It is used to identify this
53 frame. */
54 CORE_ADDR prev_sp;
55
fe5f7374
AK
56 /* Register that is a base for this frame - FP for normal frame, SP for
57 non-FP frames. */
58 int frame_base_reg;
59
60 /* Offset from the previous SP to the current frame base. If GCC uses
61 `SUB SP,SP,offset` to allocate space for local variables, then it will be
62 done after setting up a frame pointer, but it still will be considered
63 part of prologue, therefore SP will be lesser than FP at the end of the
64 prologue analysis. In this case that would be an offset from old SP to a
65 new FP. But in case of non-FP frames, frame base is an SP and thus that
66 would be an offset from old SP to new SP. What is important is that this
67 is an offset from old SP to a known register, so it can be used to find
68 old SP.
69
70 Using FP is preferable, when possible, because SP can change in function
71 body after prologue due to alloca, variadic arguments or other shenanigans.
72 If that is the case in the caller frame, then PREV_SP will point to SP at
73 the moment of function call, but it will be different from SP value at the
74 end of the caller prologue. As a result it will not be possible to
75 reconstruct caller's frame and go past it in the backtrace. Those things
76 are unlikely to happen to FP - FP value at the moment of function call (as
77 stored on stack in callee prologue) is also an FP value at the end of the
78 caller's prologue. */
79
80 LONGEST frame_base_offset;
81
82 /* Store addresses for registers saved in prologue. During prologue analysis
83 GDB stores offsets relatively to "old SP", then after old SP is evaluated,
84 offsets are replaced with absolute addresses. */
ad0a504f
AK
85 struct trad_frame_saved_reg *saved_regs;
86};
87
88/* Global debug flag. */
89
90int arc_debug;
91
3be78afd
AK
92/* List of "maintenance print arc" commands. */
93
94static struct cmd_list_element *maintenance_print_arc_list = NULL;
95
995d3a19
SV
96/* A set of registers that we expect to find in a tdesc_feature. These
97 are used in ARC_TDESC_INIT when processing the target description. */
98
99struct arc_register_feature
100{
101 /* Information for a single register. */
102 struct register_info
103 {
104 /* The GDB register number for this register. */
105 int regnum;
106
107 /* List of names for this register. The first name in this list is the
108 preferred name, the name GDB will use when describing this register. */
109 std::vector<const char *> names;
110
111 /* When true, this register must be present in this feature set. */
112 bool required_p;
113 };
114
115 /* The name for this feature. This is the name used to find this feature
116 within the target description. */
117 const char *name;
118
119 /* List of all the registers that we expect to encounter in this register
120 set. */
121 std::vector<struct register_info> registers;
ad0a504f
AK
122};
123
995d3a19
SV
124/* Obsolete feature names for backward compatibility. */
125static const char *ARC_CORE_V1_OBSOLETE_FEATURE_NAME
126 = "org.gnu.gdb.arc.core.arcompact";
127static const char *ARC_CORE_V2_OBSOLETE_FEATURE_NAME
128 = "org.gnu.gdb.arc.core.v2";
129static const char *ARC_CORE_V2_REDUCED_OBSOLETE_FEATURE_NAME
130 = "org.gnu.gdb.arc.core-reduced.v2";
131static const char *ARC_AUX_OBSOLETE_FEATURE_NAME
132 = "org.gnu.gdb.arc.aux-minimal";
133/* Modern feature names. */
134static const char *ARC_CORE_FEATURE_NAME = "org.gnu.gdb.arc.core";
135static const char *ARC_AUX_FEATURE_NAME = "org.gnu.gdb.arc.aux";
136
137/* ARCv1 (ARC600, ARC601, ARC700) general core registers feature set.
138 See also arc_update_acc_reg_names() for "accl/acch" names. */
139
140static struct arc_register_feature arc_v1_core_reg_feature =
141{
142 ARC_CORE_FEATURE_NAME,
143 {
144 { ARC_R0_REGNUM + 0, { "r0" }, true },
145 { ARC_R0_REGNUM + 1, { "r1" }, true },
146 { ARC_R0_REGNUM + 2, { "r2" }, true },
147 { ARC_R0_REGNUM + 3, { "r3" }, true },
148 { ARC_R0_REGNUM + 4, { "r4" }, false },
149 { ARC_R0_REGNUM + 5, { "r5" }, false },
150 { ARC_R0_REGNUM + 6, { "r6" }, false },
151 { ARC_R0_REGNUM + 7, { "r7" }, false },
152 { ARC_R0_REGNUM + 8, { "r8" }, false },
153 { ARC_R0_REGNUM + 9, { "r9" }, false },
154 { ARC_R0_REGNUM + 10, { "r10" }, true },
155 { ARC_R0_REGNUM + 11, { "r11" }, true },
156 { ARC_R0_REGNUM + 12, { "r12" }, true },
157 { ARC_R0_REGNUM + 13, { "r13" }, true },
158 { ARC_R0_REGNUM + 14, { "r14" }, true },
159 { ARC_R0_REGNUM + 15, { "r15" }, true },
160 { ARC_R0_REGNUM + 16, { "r16" }, false },
161 { ARC_R0_REGNUM + 17, { "r17" }, false },
162 { ARC_R0_REGNUM + 18, { "r18" }, false },
163 { ARC_R0_REGNUM + 19, { "r19" }, false },
164 { ARC_R0_REGNUM + 20, { "r20" }, false },
165 { ARC_R0_REGNUM + 21, { "r21" }, false },
166 { ARC_R0_REGNUM + 22, { "r22" }, false },
167 { ARC_R0_REGNUM + 23, { "r23" }, false },
168 { ARC_R0_REGNUM + 24, { "r24" }, false },
169 { ARC_R0_REGNUM + 25, { "r25" }, false },
170 { ARC_R0_REGNUM + 26, { "gp" }, true },
171 { ARC_R0_REGNUM + 27, { "fp" }, true },
172 { ARC_R0_REGNUM + 28, { "sp" }, true },
173 { ARC_R0_REGNUM + 29, { "ilink1" }, false },
174 { ARC_R0_REGNUM + 30, { "ilink2" }, false },
175 { ARC_R0_REGNUM + 31, { "blink" }, true },
176 { ARC_R0_REGNUM + 32, { "r32" }, false },
177 { ARC_R0_REGNUM + 33, { "r33" }, false },
178 { ARC_R0_REGNUM + 34, { "r34" }, false },
179 { ARC_R0_REGNUM + 35, { "r35" }, false },
180 { ARC_R0_REGNUM + 36, { "r36" }, false },
181 { ARC_R0_REGNUM + 37, { "r37" }, false },
182 { ARC_R0_REGNUM + 38, { "r38" }, false },
183 { ARC_R0_REGNUM + 39, { "r39" }, false },
184 { ARC_R0_REGNUM + 40, { "r40" }, false },
185 { ARC_R0_REGNUM + 41, { "r41" }, false },
186 { ARC_R0_REGNUM + 42, { "r42" }, false },
187 { ARC_R0_REGNUM + 43, { "r43" }, false },
188 { ARC_R0_REGNUM + 44, { "r44" }, false },
189 { ARC_R0_REGNUM + 45, { "r45" }, false },
190 { ARC_R0_REGNUM + 46, { "r46" }, false },
191 { ARC_R0_REGNUM + 47, { "r47" }, false },
192 { ARC_R0_REGNUM + 48, { "r48" }, false },
193 { ARC_R0_REGNUM + 49, { "r49" }, false },
194 { ARC_R0_REGNUM + 50, { "r50" }, false },
195 { ARC_R0_REGNUM + 51, { "r51" }, false },
196 { ARC_R0_REGNUM + 52, { "r52" }, false },
197 { ARC_R0_REGNUM + 53, { "r53" }, false },
198 { ARC_R0_REGNUM + 54, { "r54" }, false },
199 { ARC_R0_REGNUM + 55, { "r55" }, false },
200 { ARC_R0_REGNUM + 56, { "r56" }, false },
201 { ARC_R0_REGNUM + 57, { "r57" }, false },
202 { ARC_R0_REGNUM + 58, { "r58", "accl" }, false },
203 { ARC_R0_REGNUM + 59, { "r59", "acch" }, false },
204 { ARC_R0_REGNUM + 60, { "lp_count" }, false },
205 { ARC_R0_REGNUM + 61, { "reserved" }, false },
206 { ARC_R0_REGNUM + 62, { "limm" }, false },
207 { ARC_R0_REGNUM + 63, { "pcl" }, true }
208 }
ad0a504f
AK
209};
210
995d3a19
SV
211/* ARCv2 (ARCHS) general core registers feature set. See also
212 arc_update_acc_reg_names() for "accl/acch" names. */
213
214static struct arc_register_feature arc_v2_core_reg_feature =
215{
216 ARC_CORE_FEATURE_NAME,
217 {
218 { ARC_R0_REGNUM + 0, { "r0" }, true },
219 { ARC_R0_REGNUM + 1, { "r1" }, true },
220 { ARC_R0_REGNUM + 2, { "r2" }, true },
221 { ARC_R0_REGNUM + 3, { "r3" }, true },
222 { ARC_R0_REGNUM + 4, { "r4" }, false },
223 { ARC_R0_REGNUM + 5, { "r5" }, false },
224 { ARC_R0_REGNUM + 6, { "r6" }, false },
225 { ARC_R0_REGNUM + 7, { "r7" }, false },
226 { ARC_R0_REGNUM + 8, { "r8" }, false },
227 { ARC_R0_REGNUM + 9, { "r9" }, false },
228 { ARC_R0_REGNUM + 10, { "r10" }, true },
229 { ARC_R0_REGNUM + 11, { "r11" }, true },
230 { ARC_R0_REGNUM + 12, { "r12" }, true },
231 { ARC_R0_REGNUM + 13, { "r13" }, true },
232 { ARC_R0_REGNUM + 14, { "r14" }, true },
233 { ARC_R0_REGNUM + 15, { "r15" }, true },
234 { ARC_R0_REGNUM + 16, { "r16" }, false },
235 { ARC_R0_REGNUM + 17, { "r17" }, false },
236 { ARC_R0_REGNUM + 18, { "r18" }, false },
237 { ARC_R0_REGNUM + 19, { "r19" }, false },
238 { ARC_R0_REGNUM + 20, { "r20" }, false },
239 { ARC_R0_REGNUM + 21, { "r21" }, false },
240 { ARC_R0_REGNUM + 22, { "r22" }, false },
241 { ARC_R0_REGNUM + 23, { "r23" }, false },
242 { ARC_R0_REGNUM + 24, { "r24" }, false },
243 { ARC_R0_REGNUM + 25, { "r25" }, false },
244 { ARC_R0_REGNUM + 26, { "gp" }, true },
245 { ARC_R0_REGNUM + 27, { "fp" }, true },
246 { ARC_R0_REGNUM + 28, { "sp" }, true },
247 { ARC_R0_REGNUM + 29, { "ilink" }, false },
248 { ARC_R0_REGNUM + 30, { "r30" }, true },
249 { ARC_R0_REGNUM + 31, { "blink" }, true },
250 { ARC_R0_REGNUM + 32, { "r32" }, false },
251 { ARC_R0_REGNUM + 33, { "r33" }, false },
252 { ARC_R0_REGNUM + 34, { "r34" }, false },
253 { ARC_R0_REGNUM + 35, { "r35" }, false },
254 { ARC_R0_REGNUM + 36, { "r36" }, false },
255 { ARC_R0_REGNUM + 37, { "r37" }, false },
256 { ARC_R0_REGNUM + 38, { "r38" }, false },
257 { ARC_R0_REGNUM + 39, { "r39" }, false },
258 { ARC_R0_REGNUM + 40, { "r40" }, false },
259 { ARC_R0_REGNUM + 41, { "r41" }, false },
260 { ARC_R0_REGNUM + 42, { "r42" }, false },
261 { ARC_R0_REGNUM + 43, { "r43" }, false },
262 { ARC_R0_REGNUM + 44, { "r44" }, false },
263 { ARC_R0_REGNUM + 45, { "r45" }, false },
264 { ARC_R0_REGNUM + 46, { "r46" }, false },
265 { ARC_R0_REGNUM + 47, { "r47" }, false },
266 { ARC_R0_REGNUM + 48, { "r48" }, false },
267 { ARC_R0_REGNUM + 49, { "r49" }, false },
268 { ARC_R0_REGNUM + 50, { "r50" }, false },
269 { ARC_R0_REGNUM + 51, { "r51" }, false },
270 { ARC_R0_REGNUM + 52, { "r52" }, false },
271 { ARC_R0_REGNUM + 53, { "r53" }, false },
272 { ARC_R0_REGNUM + 54, { "r54" }, false },
273 { ARC_R0_REGNUM + 55, { "r55" }, false },
274 { ARC_R0_REGNUM + 56, { "r56" }, false },
275 { ARC_R0_REGNUM + 57, { "r57" }, false },
276 { ARC_R0_REGNUM + 58, { "r58", "accl" }, false },
277 { ARC_R0_REGNUM + 59, { "r59", "acch" }, false },
278 { ARC_R0_REGNUM + 60, { "lp_count" }, false },
279 { ARC_R0_REGNUM + 61, { "reserved" }, false },
280 { ARC_R0_REGNUM + 62, { "limm" }, false },
281 { ARC_R0_REGNUM + 63, { "pcl" }, true }
282 }
ad0a504f
AK
283};
284
995d3a19
SV
285/* The common auxiliary registers feature set. The REGNUM field
286 must match the ARC_REGNUM enum in arc-tdep.h. */
a87dc45a 287
995d3a19
SV
288static const struct arc_register_feature arc_common_aux_reg_feature =
289{
290 ARC_AUX_FEATURE_NAME,
291 {
292 { ARC_FIRST_AUX_REGNUM + 0, { "pc" }, true },
293 { ARC_FIRST_AUX_REGNUM + 1, { "status32" }, true },
294 { ARC_FIRST_AUX_REGNUM + 2, { "lp_start" }, false },
295 { ARC_FIRST_AUX_REGNUM + 3, { "lp_end" }, false },
296 { ARC_FIRST_AUX_REGNUM + 4, { "bta" }, false }
297 }
298};
299
300static char *arc_disassembler_options = NULL;
817a7585 301
fe5f7374
AK
302/* Functions are sorted in the order as they are used in the
303 _initialize_arc_tdep (), which uses the same order as gdbarch.h. Static
304 functions are defined before the first invocation. */
305
eea78757
AK
306/* Returns an unsigned value of OPERAND_NUM in instruction INSN.
307 For relative branch instructions returned value is an offset, not an actual
308 branch target. */
309
310static ULONGEST
311arc_insn_get_operand_value (const struct arc_instruction &insn,
312 unsigned int operand_num)
313{
314 switch (insn.operands[operand_num].kind)
315 {
316 case ARC_OPERAND_KIND_LIMM:
317 gdb_assert (insn.limm_p);
318 return insn.limm_value;
319 case ARC_OPERAND_KIND_SHIMM:
320 return insn.operands[operand_num].value;
321 default:
322 /* Value in instruction is a register number. */
323 struct regcache *regcache = get_current_regcache ();
324 ULONGEST value;
325 regcache_cooked_read_unsigned (regcache,
326 insn.operands[operand_num].value,
327 &value);
328 return value;
329 }
330}
331
332/* Like arc_insn_get_operand_value, but returns a signed value. */
333
334static LONGEST
335arc_insn_get_operand_value_signed (const struct arc_instruction &insn,
336 unsigned int operand_num)
337{
338 switch (insn.operands[operand_num].kind)
339 {
340 case ARC_OPERAND_KIND_LIMM:
341 gdb_assert (insn.limm_p);
342 /* Convert unsigned raw value to signed one. This assumes 2's
343 complement arithmetic, but so is the LONG_MIN value from generic
344 defs.h and that assumption is true for ARC. */
345 gdb_static_assert (sizeof (insn.limm_value) == sizeof (int));
346 return (((LONGEST) insn.limm_value) ^ INT_MIN) - INT_MIN;
347 case ARC_OPERAND_KIND_SHIMM:
348 /* Sign conversion has been done by binutils. */
349 return insn.operands[operand_num].value;
350 default:
351 /* Value in instruction is a register number. */
352 struct regcache *regcache = get_current_regcache ();
353 LONGEST value;
354 regcache_cooked_read_signed (regcache,
355 insn.operands[operand_num].value,
356 &value);
357 return value;
358 }
359}
360
361/* Get register with base address of memory operation. */
362
cb8c24b6 363static int
eea78757
AK
364arc_insn_get_memory_base_reg (const struct arc_instruction &insn)
365{
366 /* POP_S and PUSH_S have SP as an implicit argument in a disassembler. */
367 if (insn.insn_class == PUSH || insn.insn_class == POP)
368 return ARC_SP_REGNUM;
369
370 gdb_assert (insn.insn_class == LOAD || insn.insn_class == STORE);
371
372 /* Other instructions all have at least two operands: operand 0 is data,
373 operand 1 is address. Operand 2 is offset from address. However, see
374 comment to arc_instruction.operands - in some cases, third operand may be
375 missing, namely if it is 0. */
376 gdb_assert (insn.operands_count >= 2);
377 return insn.operands[1].value;
378}
379
380/* Get offset of a memory operation INSN. */
381
cb8c24b6 382static CORE_ADDR
eea78757
AK
383arc_insn_get_memory_offset (const struct arc_instruction &insn)
384{
385 /* POP_S and PUSH_S have offset as an implicit argument in a
386 disassembler. */
387 if (insn.insn_class == POP)
388 return 4;
389 else if (insn.insn_class == PUSH)
390 return -4;
391
392 gdb_assert (insn.insn_class == LOAD || insn.insn_class == STORE);
393
394 /* Other instructions all have at least two operands: operand 0 is data,
395 operand 1 is address. Operand 2 is offset from address. However, see
396 comment to arc_instruction.operands - in some cases, third operand may be
397 missing, namely if it is 0. */
398 if (insn.operands_count < 3)
399 return 0;
400
401 CORE_ADDR value = arc_insn_get_operand_value (insn, 2);
402 /* Handle scaling. */
403 if (insn.writeback_mode == ARC_WRITEBACK_AS)
404 {
405 /* Byte data size is not valid for AS. Halfword means shift by 1 bit.
406 Word and double word means shift by 2 bits. */
407 gdb_assert (insn.data_size_mode != ARC_SCALING_B);
408 if (insn.data_size_mode == ARC_SCALING_H)
409 value <<= 1;
410 else
411 value <<= 2;
412 }
413 return value;
414}
415
eea78757
AK
416CORE_ADDR
417arc_insn_get_branch_target (const struct arc_instruction &insn)
418{
419 gdb_assert (insn.is_control_flow);
420
421 /* BI [c]: PC = nextPC + (c << 2). */
422 if (insn.insn_class == BI)
423 {
424 ULONGEST reg_value = arc_insn_get_operand_value (insn, 0);
425 return arc_insn_get_linear_next_pc (insn) + (reg_value << 2);
426 }
427 /* BIH [c]: PC = nextPC + (c << 1). */
428 else if (insn.insn_class == BIH)
429 {
430 ULONGEST reg_value = arc_insn_get_operand_value (insn, 0);
431 return arc_insn_get_linear_next_pc (insn) + (reg_value << 1);
432 }
433 /* JLI and EI. */
434 /* JLI and EI depend on optional AUX registers. Not supported right now. */
435 else if (insn.insn_class == JLI)
436 {
437 fprintf_unfiltered (gdb_stderr,
438 "JLI_S instruction is not supported by the GDB.");
439 return 0;
440 }
441 else if (insn.insn_class == EI)
442 {
443 fprintf_unfiltered (gdb_stderr,
444 "EI_S instruction is not supported by the GDB.");
445 return 0;
446 }
447 /* LEAVE_S: PC = BLINK. */
448 else if (insn.insn_class == LEAVE)
449 {
450 struct regcache *regcache = get_current_regcache ();
451 ULONGEST value;
452 regcache_cooked_read_unsigned (regcache, ARC_BLINK_REGNUM, &value);
453 return value;
454 }
455 /* BBIT0/1, BRcc: PC = currentPC + operand. */
456 else if (insn.insn_class == BBIT0 || insn.insn_class == BBIT1
457 || insn.insn_class == BRCC)
458 {
459 /* Most instructions has branch target as their sole argument. However
460 conditional brcc/bbit has it as a third operand. */
461 CORE_ADDR pcrel_addr = arc_insn_get_operand_value (insn, 2);
462
463 /* Offset is relative to the 4-byte aligned address of the current
464 instruction, hence last two bits should be truncated. */
465 return pcrel_addr + align_down (insn.address, 4);
466 }
467 /* B, Bcc, BL, BLcc, LP, LPcc: PC = currentPC + operand. */
468 else if (insn.insn_class == BRANCH || insn.insn_class == LOOP)
469 {
470 CORE_ADDR pcrel_addr = arc_insn_get_operand_value (insn, 0);
471
472 /* Offset is relative to the 4-byte aligned address of the current
473 instruction, hence last two bits should be truncated. */
474 return pcrel_addr + align_down (insn.address, 4);
475 }
476 /* J, Jcc, JL, JLcc: PC = operand. */
477 else if (insn.insn_class == JUMP)
478 {
479 /* All jumps are single-operand. */
480 return arc_insn_get_operand_value (insn, 0);
481 }
482
483 /* This is some new and unknown instruction. */
484 gdb_assert_not_reached ("Unknown branch instruction.");
485}
486
487/* Dump INSN into gdb_stdlog. */
488
cb8c24b6 489static void
eea78757
AK
490arc_insn_dump (const struct arc_instruction &insn)
491{
492 struct gdbarch *gdbarch = target_gdbarch ();
493
494 arc_print ("Dumping arc_instruction at %s\n",
495 paddress (gdbarch, insn.address));
496 arc_print ("\tlength = %u\n", insn.length);
497
498 if (!insn.valid)
499 {
500 arc_print ("\tThis is not a valid ARC instruction.\n");
501 return;
502 }
503
504 arc_print ("\tlength_with_limm = %u\n", insn.length + (insn.limm_p ? 4 : 0));
505 arc_print ("\tcc = 0x%x\n", insn.condition_code);
506 arc_print ("\tinsn_class = %u\n", insn.insn_class);
507 arc_print ("\tis_control_flow = %i\n", insn.is_control_flow);
508 arc_print ("\thas_delay_slot = %i\n", insn.has_delay_slot);
509
510 CORE_ADDR next_pc = arc_insn_get_linear_next_pc (insn);
511 arc_print ("\tlinear_next_pc = %s\n", paddress (gdbarch, next_pc));
512
513 if (insn.is_control_flow)
514 {
515 CORE_ADDR t = arc_insn_get_branch_target (insn);
516 arc_print ("\tbranch_target = %s\n", paddress (gdbarch, t));
517 }
518
519 arc_print ("\tlimm_p = %i\n", insn.limm_p);
520 if (insn.limm_p)
521 arc_print ("\tlimm_value = 0x%08x\n", insn.limm_value);
522
523 if (insn.insn_class == STORE || insn.insn_class == LOAD
524 || insn.insn_class == PUSH || insn.insn_class == POP)
525 {
526 arc_print ("\twriteback_mode = %u\n", insn.writeback_mode);
527 arc_print ("\tdata_size_mode = %u\n", insn.data_size_mode);
528 arc_print ("\tmemory_base_register = %s\n",
529 gdbarch_register_name (gdbarch,
530 arc_insn_get_memory_base_reg (insn)));
531 /* get_memory_offset returns an unsigned CORE_ADDR, but treat it as a
532 LONGEST for a nicer representation. */
533 arc_print ("\taddr_offset = %s\n",
534 plongest (arc_insn_get_memory_offset (insn)));
535 }
536
537 arc_print ("\toperands_count = %u\n", insn.operands_count);
538 for (unsigned int i = 0; i < insn.operands_count; ++i)
539 {
540 int is_reg = (insn.operands[i].kind == ARC_OPERAND_KIND_REG);
541
542 arc_print ("\toperand[%u] = {\n", i);
543 arc_print ("\t\tis_reg = %i\n", is_reg);
544 if (is_reg)
545 arc_print ("\t\tregister = %s\n",
546 gdbarch_register_name (gdbarch, insn.operands[i].value));
547 /* Don't know if this value is signed or not, so print both
548 representations. This tends to look quite ugly, especially for big
549 numbers. */
550 arc_print ("\t\tunsigned value = %s\n",
551 pulongest (arc_insn_get_operand_value (insn, i)));
552 arc_print ("\t\tsigned value = %s\n",
553 plongest (arc_insn_get_operand_value_signed (insn, i)));
554 arc_print ("\t}\n");
555 }
556}
557
558CORE_ADDR
559arc_insn_get_linear_next_pc (const struct arc_instruction &insn)
560{
561 /* In ARC long immediate is always 4 bytes. */
562 return (insn.address + insn.length + (insn.limm_p ? 4 : 0));
563}
564
ad0a504f
AK
565/* Implement the "write_pc" gdbarch method.
566
567 In ARC PC register is a normal register so in most cases setting PC value
568 is a straightforward process: debugger just writes PC value. However it
569 gets trickier in case when current instruction is an instruction in delay
570 slot. In this case CPU will execute instruction at current PC value, then
571 will set PC to the current value of BTA register; also current instruction
572 cannot be branch/jump and some of the other instruction types. Thus if
573 debugger would try to just change PC value in this case, this instruction
574 will get executed, but then core will "jump" to the original branch target.
575
576 Whether current instruction is a delay-slot instruction or not is indicated
577 by DE bit in STATUS32 register indicates if current instruction is a delay
578 slot instruction. This bit is writable by debug host, which allows debug
579 host to prevent core from jumping after the delay slot instruction. It
580 also works in another direction: setting this bit will make core to treat
581 any current instructions as a delay slot instruction and to set PC to the
582 current value of BTA register.
583
584 To workaround issues with changing PC register while in delay slot
585 instruction, debugger should check for the STATUS32.DE bit and reset it if
586 it is set. No other change is required in this function. Most common
587 case, where this function might be required is calling inferior functions
588 from debugger. Generic GDB logic handles this pretty well: current values
589 of registers are stored, value of PC is changed (that is the job of this
590 function), and after inferior function is executed, GDB restores all
591 registers, include BTA and STATUS32, which also means that core is returned
592 to its original state of being halted on delay slot instructions.
593
594 This method is useless for ARC 600, because it doesn't have externally
595 exposed BTA register. In the case of ARC 600 it is impossible to restore
596 core to its state in all occasions thus core should never be halted (from
597 the perspective of debugger host) in the delay slot. */
598
599static void
600arc_write_pc (struct regcache *regcache, CORE_ADDR new_pc)
601{
ac7936df 602 struct gdbarch *gdbarch = regcache->arch ();
ad0a504f
AK
603
604 if (arc_debug)
605 debug_printf ("arc: Writing PC, new value=%s\n",
606 paddress (gdbarch, new_pc));
607
608 regcache_cooked_write_unsigned (regcache, gdbarch_pc_regnum (gdbarch),
609 new_pc);
610
611 ULONGEST status32;
612 regcache_cooked_read_unsigned (regcache, gdbarch_ps_regnum (gdbarch),
613 &status32);
614
8d7f0635 615 if ((status32 & ARC_STATUS32_DE_MASK) != 0)
ad0a504f
AK
616 {
617 if (arc_debug)
618 {
619 debug_printf ("arc: Changing PC while in delay slot. Will "
620 "reset STATUS32.DE bit to zero. Value of STATUS32 "
621 "register is 0x%s\n",
622 phex (status32, ARC_REGISTER_SIZE));
623 }
624
625 /* Reset bit and write to the cache. */
626 status32 &= ~0x40;
627 regcache_cooked_write_unsigned (regcache, gdbarch_ps_regnum (gdbarch),
628 status32);
629 }
630}
631
632/* Implement the "virtual_frame_pointer" gdbarch method.
633
634 According to ABI the FP (r27) is used to point to the middle of the current
635 stack frame, just below the saved FP and before local variables, register
636 spill area and outgoing args. However for optimization levels above O2 and
637 in any case in leaf functions, the frame pointer is usually not set at all.
638 The exception being when handling nested functions.
639
640 We use this function to return a "virtual" frame pointer, marking the start
641 of the current stack frame as a register-offset pair. If the FP is not
642 being used, then it should return SP, with an offset of the frame size.
643
644 The current implementation doesn't actually know the frame size, nor
645 whether the FP is actually being used, so for now we just return SP and an
646 offset of zero. This is no worse than other architectures, but is needed
647 to avoid assertion failures.
648
649 TODO: Can we determine the frame size to get a correct offset?
650
651 PC is a program counter where we need the virtual FP. REG_PTR is the base
652 register used for the virtual FP. OFFSET_PTR is the offset used for the
653 virtual FP. */
654
655static void
656arc_virtual_frame_pointer (struct gdbarch *gdbarch, CORE_ADDR pc,
657 int *reg_ptr, LONGEST *offset_ptr)
658{
659 *reg_ptr = gdbarch_sp_regnum (gdbarch);
660 *offset_ptr = 0;
661}
662
ad0a504f
AK
663/* Implement the "push_dummy_call" gdbarch method.
664
665 Stack Frame Layout
666
667 This shows the layout of the stack frame for the general case of a
668 function call; a given function might not have a variable number of
669 arguments or local variables, or might not save any registers, so it would
670 not have the corresponding frame areas. Additionally, a leaf function
671 (i.e. one which calls no other functions) does not need to save the
672 contents of the BLINK register (which holds its return address), and a
673 function might not have a frame pointer.
674
675 The stack grows downward, so SP points below FP in memory; SP always
676 points to the last used word on the stack, not the first one.
677
678 | | |
679 | arg word N | | caller's
680 | : | | frame
681 | arg word 10 | |
682 | arg word 9 | |
683 old SP ---> +-----------------------+ --+
684 | | |
685 | callee-saved | |
686 | registers | |
687 | including fp, blink | |
688 | | | callee's
689 new FP ---> +-----------------------+ | frame
690 | | |
691 | local | |
692 | variables | |
693 | | |
694 | register | |
695 | spill area | |
696 | | |
697 | outgoing args | |
698 | | |
699 new SP ---> +-----------------------+ --+
700 | |
701 | unused |
702 | |
703 |
704 |
705 V
706 downwards
707
708 The list of arguments to be passed to a function is considered to be a
709 sequence of _N_ words (as though all the parameters were stored in order in
710 memory with each parameter occupying an integral number of words). Words
711 1..8 are passed in registers 0..7; if the function has more than 8 words of
712 arguments then words 9..@em N are passed on the stack in the caller's frame.
713
714 If the function has a variable number of arguments, e.g. it has a form such
715 as `function (p1, p2, ...);' and _P_ words are required to hold the values
716 of the named parameters (which are passed in registers 0..@em P -1), then
717 the remaining 8 - _P_ words passed in registers _P_..7 are spilled into the
718 top of the frame so that the anonymous parameter words occupy a continuous
719 region.
720
721 Any arguments are already in target byte order. We just need to store
722 them!
723
724 BP_ADDR is the return address where breakpoint must be placed. NARGS is
725 the number of arguments to the function. ARGS is the arguments values (in
726 target byte order). SP is the Current value of SP register. STRUCT_RETURN
727 is TRUE if structures are returned by the function. STRUCT_ADDR is the
728 hidden address for returning a struct. Returns SP of a new frame. */
729
730static CORE_ADDR
731arc_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
732 struct regcache *regcache, CORE_ADDR bp_addr, int nargs,
cf84fa6b
AH
733 struct value **args, CORE_ADDR sp,
734 function_call_return_method return_method,
ad0a504f
AK
735 CORE_ADDR struct_addr)
736{
737 if (arc_debug)
738 debug_printf ("arc: push_dummy_call (nargs = %d)\n", nargs);
739
740 int arg_reg = ARC_FIRST_ARG_REGNUM;
741
742 /* Push the return address. */
743 regcache_cooked_write_unsigned (regcache, ARC_BLINK_REGNUM, bp_addr);
744
745 /* Are we returning a value using a structure return instead of a normal
746 value return? If so, struct_addr is the address of the reserved space for
747 the return structure to be written on the stack, and that address is
748 passed to that function as a hidden first argument. */
cf84fa6b 749 if (return_method == return_method_struct)
ad0a504f
AK
750 {
751 /* Pass the return address in the first argument register. */
752 regcache_cooked_write_unsigned (regcache, arg_reg, struct_addr);
753
754 if (arc_debug)
755 debug_printf ("arc: struct return address %s passed in R%d",
756 print_core_address (gdbarch, struct_addr), arg_reg);
757
758 arg_reg++;
759 }
760
761 if (nargs > 0)
762 {
763 unsigned int total_space = 0;
764
765 /* How much space do the arguments occupy in total? Must round each
766 argument's size up to an integral number of words. */
767 for (int i = 0; i < nargs; i++)
768 {
769 unsigned int len = TYPE_LENGTH (value_type (args[i]));
770 unsigned int space = align_up (len, 4);
771
772 total_space += space;
773
774 if (arc_debug)
775 debug_printf ("arc: arg %d: %u bytes -> %u\n", i, len, space);
776 }
777
778 /* Allocate a buffer to hold a memory image of the arguments. */
779 gdb_byte *memory_image = XCNEWVEC (gdb_byte, total_space);
780
781 /* Now copy all of the arguments into the buffer, correctly aligned. */
782 gdb_byte *data = memory_image;
783 for (int i = 0; i < nargs; i++)
784 {
785 unsigned int len = TYPE_LENGTH (value_type (args[i]));
786 unsigned int space = align_up (len, 4);
787
788 memcpy (data, value_contents (args[i]), (size_t) len);
789 if (arc_debug)
790 debug_printf ("arc: copying arg %d, val 0x%08x, len %d to mem\n",
791 i, *((int *) value_contents (args[i])), len);
792
793 data += space;
794 }
795
796 /* Now load as much as possible of the memory image into registers. */
797 data = memory_image;
798 while (arg_reg <= ARC_LAST_ARG_REGNUM)
799 {
800 if (arc_debug)
801 debug_printf ("arc: passing 0x%02x%02x%02x%02x in register R%d\n",
802 data[0], data[1], data[2], data[3], arg_reg);
803
804 /* Note we don't use write_unsigned here, since that would convert
805 the byte order, but we are already in the correct byte order. */
b66f5587 806 regcache->cooked_write (arg_reg, data);
ad0a504f
AK
807
808 data += ARC_REGISTER_SIZE;
809 total_space -= ARC_REGISTER_SIZE;
810
811 /* All the data is now in registers. */
812 if (total_space == 0)
813 break;
814
815 arg_reg++;
816 }
817
818 /* If there is any data left, push it onto the stack (in a single write
819 operation). */
820 if (total_space > 0)
821 {
822 if (arc_debug)
823 debug_printf ("arc: passing %d bytes on stack\n", total_space);
824
825 sp -= total_space;
826 write_memory (sp, data, (int) total_space);
827 }
828
829 xfree (memory_image);
830 }
831
832 /* Finally, update the SP register. */
833 regcache_cooked_write_unsigned (regcache, gdbarch_sp_regnum (gdbarch), sp);
834
835 return sp;
836}
837
838/* Implement the "push_dummy_code" gdbarch method.
839
840 We don't actually push any code. We just identify where a breakpoint can
841 be inserted to which we are can return and the resume address where we
842 should be called.
843
844 ARC does not necessarily have an executable stack, so we can't put the
845 return breakpoint there. Instead we put it at the entry point of the
846 function. This means the SP is unchanged.
847
848 SP is a current stack pointer FUNADDR is an address of the function to be
849 called. ARGS is arguments to pass. NARGS is a number of args to pass.
850 VALUE_TYPE is a type of value returned. REAL_PC is a resume address when
851 the function is called. BP_ADDR is an address where breakpoint should be
852 set. Returns the updated stack pointer. */
853
854static CORE_ADDR
855arc_push_dummy_code (struct gdbarch *gdbarch, CORE_ADDR sp, CORE_ADDR funaddr,
856 struct value **args, int nargs, struct type *value_type,
857 CORE_ADDR *real_pc, CORE_ADDR *bp_addr,
858 struct regcache *regcache)
859{
860 *real_pc = funaddr;
861 *bp_addr = entry_point_address ();
862 return sp;
863}
864
865/* Implement the "cannot_fetch_register" gdbarch method. */
866
867static int
868arc_cannot_fetch_register (struct gdbarch *gdbarch, int regnum)
869{
296ec4fa
AK
870 /* Assume that register is readable if it is unknown. LIMM and RESERVED are
871 not real registers, but specific register numbers. They are available as
872 regnums to align architectural register numbers with GDB internal regnums,
873 but they shouldn't appear in target descriptions generated by
874 GDB-servers. */
875 switch (regnum)
876 {
877 case ARC_RESERVED_REGNUM:
878 case ARC_LIMM_REGNUM:
879 return true;
880 default:
881 return false;
882 }
ad0a504f
AK
883}
884
885/* Implement the "cannot_store_register" gdbarch method. */
886
887static int
888arc_cannot_store_register (struct gdbarch *gdbarch, int regnum)
889{
296ec4fa
AK
890 /* Assume that register is writable if it is unknown. See comment in
891 arc_cannot_fetch_register about LIMM and RESERVED. */
ad0a504f
AK
892 switch (regnum)
893 {
296ec4fa
AK
894 case ARC_RESERVED_REGNUM:
895 case ARC_LIMM_REGNUM:
ad0a504f 896 case ARC_PCL_REGNUM:
296ec4fa 897 return true;
ad0a504f 898 default:
296ec4fa 899 return false;
ad0a504f
AK
900 }
901}
902
903/* Get the return value of a function from the registers/memory used to
904 return it, according to the convention used by the ABI - 4-bytes values are
905 in the R0, while 8-byte values are in the R0-R1.
906
907 TODO: This implementation ignores the case of "complex double", where
908 according to ABI, value is returned in the R0-R3 registers.
909
910 TYPE is a returned value's type. VALBUF is a buffer for the returned
911 value. */
912
913static void
914arc_extract_return_value (struct gdbarch *gdbarch, struct type *type,
915 struct regcache *regcache, gdb_byte *valbuf)
916{
917 unsigned int len = TYPE_LENGTH (type);
918
919 if (arc_debug)
920 debug_printf ("arc: extract_return_value\n");
921
922 if (len <= ARC_REGISTER_SIZE)
923 {
924 ULONGEST val;
925
926 /* Get the return value from one register. */
927 regcache_cooked_read_unsigned (regcache, ARC_R0_REGNUM, &val);
928 store_unsigned_integer (valbuf, (int) len,
929 gdbarch_byte_order (gdbarch), val);
930
931 if (arc_debug)
932 debug_printf ("arc: returning 0x%s\n", phex (val, ARC_REGISTER_SIZE));
933 }
934 else if (len <= ARC_REGISTER_SIZE * 2)
935 {
936 ULONGEST low, high;
937
938 /* Get the return value from two registers. */
939 regcache_cooked_read_unsigned (regcache, ARC_R0_REGNUM, &low);
940 regcache_cooked_read_unsigned (regcache, ARC_R1_REGNUM, &high);
941
942 store_unsigned_integer (valbuf, ARC_REGISTER_SIZE,
943 gdbarch_byte_order (gdbarch), low);
944 store_unsigned_integer (valbuf + ARC_REGISTER_SIZE,
945 (int) len - ARC_REGISTER_SIZE,
946 gdbarch_byte_order (gdbarch), high);
947
948 if (arc_debug)
949 debug_printf ("arc: returning 0x%s%s\n",
950 phex (high, ARC_REGISTER_SIZE),
951 phex (low, ARC_REGISTER_SIZE));
952 }
953 else
954 error (_("arc: extract_return_value: type length %u too large"), len);
955}
956
957
958/* Store the return value of a function into the registers/memory used to
959 return it, according to the convention used by the ABI.
960
961 TODO: This implementation ignores the case of "complex double", where
962 according to ABI, value is returned in the R0-R3 registers.
963
964 TYPE is a returned value's type. VALBUF is a buffer with the value to
965 return. */
966
967static void
968arc_store_return_value (struct gdbarch *gdbarch, struct type *type,
969 struct regcache *regcache, const gdb_byte *valbuf)
970{
971 unsigned int len = TYPE_LENGTH (type);
972
973 if (arc_debug)
974 debug_printf ("arc: store_return_value\n");
975
976 if (len <= ARC_REGISTER_SIZE)
977 {
978 ULONGEST val;
979
980 /* Put the return value into one register. */
981 val = extract_unsigned_integer (valbuf, (int) len,
982 gdbarch_byte_order (gdbarch));
983 regcache_cooked_write_unsigned (regcache, ARC_R0_REGNUM, val);
984
985 if (arc_debug)
986 debug_printf ("arc: storing 0x%s\n", phex (val, ARC_REGISTER_SIZE));
987 }
988 else if (len <= ARC_REGISTER_SIZE * 2)
989 {
990 ULONGEST low, high;
991
992 /* Put the return value into two registers. */
993 low = extract_unsigned_integer (valbuf, ARC_REGISTER_SIZE,
994 gdbarch_byte_order (gdbarch));
995 high = extract_unsigned_integer (valbuf + ARC_REGISTER_SIZE,
996 (int) len - ARC_REGISTER_SIZE,
997 gdbarch_byte_order (gdbarch));
998
999 regcache_cooked_write_unsigned (regcache, ARC_R0_REGNUM, low);
1000 regcache_cooked_write_unsigned (regcache, ARC_R1_REGNUM, high);
1001
1002 if (arc_debug)
1003 debug_printf ("arc: storing 0x%s%s\n",
1004 phex (high, ARC_REGISTER_SIZE),
1005 phex (low, ARC_REGISTER_SIZE));
1006 }
1007 else
1008 error (_("arc_store_return_value: type length too large."));
1009}
1010
aaf43c48
AK
1011/* Implement the "get_longjmp_target" gdbarch method. */
1012
1013static int
1014arc_get_longjmp_target (struct frame_info *frame, CORE_ADDR *pc)
1015{
1016 if (arc_debug)
1017 debug_printf ("arc: get_longjmp_target\n");
1018
1019 struct gdbarch *gdbarch = get_frame_arch (frame);
1020 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1021 int pc_offset = tdep->jb_pc * ARC_REGISTER_SIZE;
1022 gdb_byte buf[ARC_REGISTER_SIZE];
1023 CORE_ADDR jb_addr = get_frame_register_unsigned (frame, ARC_FIRST_ARG_REGNUM);
1024
1025 if (target_read_memory (jb_addr + pc_offset, buf, ARC_REGISTER_SIZE))
1026 return 0; /* Failed to read from memory. */
1027
1028 *pc = extract_unsigned_integer (buf, ARC_REGISTER_SIZE,
1029 gdbarch_byte_order (gdbarch));
1030 return 1;
1031}
1032
ad0a504f
AK
1033/* Implement the "return_value" gdbarch method. */
1034
1035static enum return_value_convention
1036arc_return_value (struct gdbarch *gdbarch, struct value *function,
1037 struct type *valtype, struct regcache *regcache,
1038 gdb_byte *readbuf, const gdb_byte *writebuf)
1039{
1040 /* If the return type is a struct, or a union, or would occupy more than two
1041 registers, the ABI uses the "struct return convention": the calling
1042 function passes a hidden first parameter to the callee (in R0). That
1043 parameter is the address at which the value being returned should be
1044 stored. Otherwise, the result is returned in registers. */
78134374
SM
1045 int is_struct_return = (valtype->code () == TYPE_CODE_STRUCT
1046 || valtype->code () == TYPE_CODE_UNION
ad0a504f
AK
1047 || TYPE_LENGTH (valtype) > 2 * ARC_REGISTER_SIZE);
1048
1049 if (arc_debug)
fa42dd2e
AK
1050 debug_printf ("arc: return_value (readbuf = %s, writebuf = %s)\n",
1051 host_address_to_string (readbuf),
1052 host_address_to_string (writebuf));
ad0a504f
AK
1053
1054 if (writebuf != NULL)
1055 {
1056 /* Case 1. GDB should not ask us to set a struct return value: it
1057 should know the struct return location and write the value there
1058 itself. */
1059 gdb_assert (!is_struct_return);
1060 arc_store_return_value (gdbarch, valtype, regcache, writebuf);
1061 }
1062 else if (readbuf != NULL)
1063 {
1064 /* Case 2. GDB should not ask us to get a struct return value: it
1065 should know the struct return location and read the value from there
1066 itself. */
1067 gdb_assert (!is_struct_return);
1068 arc_extract_return_value (gdbarch, valtype, regcache, readbuf);
1069 }
1070
1071 return (is_struct_return
1072 ? RETURN_VALUE_STRUCT_CONVENTION
1073 : RETURN_VALUE_REGISTER_CONVENTION);
1074}
1075
1076/* Return the base address of the frame. For ARC, the base address is the
1077 frame pointer. */
1078
1079static CORE_ADDR
1080arc_frame_base_address (struct frame_info *this_frame, void **prologue_cache)
1081{
1082 return (CORE_ADDR) get_frame_register_unsigned (this_frame, ARC_FP_REGNUM);
1083}
1084
fe5f7374
AK
1085/* Helper function that returns valid pv_t for an instruction operand:
1086 either a register or a constant. */
1087
1088static pv_t
1089arc_pv_get_operand (pv_t *regs, const struct arc_instruction &insn, int operand)
1090{
1091 if (insn.operands[operand].kind == ARC_OPERAND_KIND_REG)
1092 return regs[insn.operands[operand].value];
1093 else
1094 return pv_constant (arc_insn_get_operand_value (insn, operand));
1095}
1096
1097/* Determine whether the given disassembled instruction may be part of a
1098 function prologue. If it is, the information in the frame unwind cache will
1099 be updated. */
1100
1101static bool
1102arc_is_in_prologue (struct gdbarch *gdbarch, const struct arc_instruction &insn,
1103 pv_t *regs, struct pv_area *stack)
1104{
1105 /* It might be that currently analyzed address doesn't contain an
1106 instruction, hence INSN is not valid. It likely means that address points
1107 to a data, non-initialized memory, or middle of a 32-bit instruction. In
1108 practice this may happen if GDB connects to a remote target that has
1109 non-zeroed memory. GDB would read PC value and would try to analyze
1110 prologue, but there is no guarantee that memory contents at the address
1111 specified in PC is address is a valid instruction. There is not much that
1112 that can be done about that. */
1113 if (!insn.valid)
1114 return false;
1115
1116 /* Branch/jump or a predicated instruction. */
1117 if (insn.is_control_flow || insn.condition_code != ARC_CC_AL)
1118 return false;
1119
1120 /* Store of some register. May or may not update base address register. */
1121 if (insn.insn_class == STORE || insn.insn_class == PUSH)
1122 {
30baf67b 1123 /* There is definitely at least one operand - register/value being
fe5f7374
AK
1124 stored. */
1125 gdb_assert (insn.operands_count > 0);
1126
1127 /* Store at some constant address. */
1128 if (insn.operands_count > 1
1129 && insn.operands[1].kind != ARC_OPERAND_KIND_REG)
1130 return false;
1131
1132 /* Writeback modes:
1133 Mode Address used Writeback value
1134 --------------------------------------------------
1135 No reg + offset no
1136 A/AW reg + offset reg + offset
1137 AB reg reg + offset
1138 AS reg + (offset << scaling) no
1139
1140 "PUSH reg" is an alias to "ST.AW reg, [SP, -4]" encoding. However
1141 16-bit PUSH_S is a distinct instruction encoding, where offset and
1142 base register are implied through opcode. */
1143
1144 /* Register with base memory address. */
1145 int base_reg = arc_insn_get_memory_base_reg (insn);
1146
1147 /* Address where to write. arc_insn_get_memory_offset returns scaled
1148 value for ARC_WRITEBACK_AS. */
1149 pv_t addr;
1150 if (insn.writeback_mode == ARC_WRITEBACK_AB)
1151 addr = regs[base_reg];
1152 else
1153 addr = pv_add_constant (regs[base_reg],
1154 arc_insn_get_memory_offset (insn));
1155
f7b7ed97 1156 if (stack->store_would_trash (addr))
fe5f7374
AK
1157 return false;
1158
1159 if (insn.data_size_mode != ARC_SCALING_D)
1160 {
1161 /* Find the value being stored. */
1162 pv_t store_value = arc_pv_get_operand (regs, insn, 0);
1163
1164 /* What is the size of a the stored value? */
1165 CORE_ADDR size;
1166 if (insn.data_size_mode == ARC_SCALING_B)
1167 size = 1;
1168 else if (insn.data_size_mode == ARC_SCALING_H)
1169 size = 2;
1170 else
1171 size = ARC_REGISTER_SIZE;
1172
f7b7ed97 1173 stack->store (addr, size, store_value);
fe5f7374
AK
1174 }
1175 else
1176 {
1177 if (insn.operands[0].kind == ARC_OPERAND_KIND_REG)
1178 {
1179 /* If this is a double store, than write N+1 register as well. */
1180 pv_t store_value1 = regs[insn.operands[0].value];
1181 pv_t store_value2 = regs[insn.operands[0].value + 1];
f7b7ed97
TT
1182 stack->store (addr, ARC_REGISTER_SIZE, store_value1);
1183 stack->store (pv_add_constant (addr, ARC_REGISTER_SIZE),
1184 ARC_REGISTER_SIZE, store_value2);
fe5f7374
AK
1185 }
1186 else
1187 {
1188 pv_t store_value
1189 = pv_constant (arc_insn_get_operand_value (insn, 0));
f7b7ed97 1190 stack->store (addr, ARC_REGISTER_SIZE * 2, store_value);
fe5f7374
AK
1191 }
1192 }
1193
1194 /* Is base register updated? */
1195 if (insn.writeback_mode == ARC_WRITEBACK_A
1196 || insn.writeback_mode == ARC_WRITEBACK_AB)
1197 regs[base_reg] = pv_add_constant (regs[base_reg],
1198 arc_insn_get_memory_offset (insn));
1199
1200 return true;
1201 }
1202 else if (insn.insn_class == MOVE)
1203 {
1204 gdb_assert (insn.operands_count == 2);
1205
1206 /* Destination argument can be "0", so nothing will happen. */
1207 if (insn.operands[0].kind == ARC_OPERAND_KIND_REG)
1208 {
1209 int dst_regnum = insn.operands[0].value;
1210 regs[dst_regnum] = arc_pv_get_operand (regs, insn, 1);
1211 }
1212 return true;
1213 }
1214 else if (insn.insn_class == SUB)
1215 {
1216 gdb_assert (insn.operands_count == 3);
1217
1218 /* SUB 0,b,c. */
1219 if (insn.operands[0].kind != ARC_OPERAND_KIND_REG)
1220 return true;
1221
1222 int dst_regnum = insn.operands[0].value;
1223 regs[dst_regnum] = pv_subtract (arc_pv_get_operand (regs, insn, 1),
1224 arc_pv_get_operand (regs, insn, 2));
1225 return true;
1226 }
1227 else if (insn.insn_class == ENTER)
1228 {
1229 /* ENTER_S is a prologue-in-instruction - it saves all callee-saved
1230 registers according to given arguments thus greatly reducing code
1231 size. Which registers will be actually saved depends on arguments.
1232
1233 ENTER_S {R13-...,FP,BLINK} stores registers in following order:
1234
1235 new SP ->
1236 BLINK
1237 R13
1238 R14
1239 R15
1240 ...
1241 FP
1242 old SP ->
1243
1244 There are up to three arguments for this opcode, as presented by ARC
1245 disassembler:
1246 1) amount of general-purpose registers to be saved - this argument is
1247 always present even when it is 0;
1248 2) FP register number (27) if FP has to be stored, otherwise argument
1249 is not present;
1250 3) BLINK register number (31) if BLINK has to be stored, otherwise
1251 argument is not present. If both FP and BLINK are stored, then FP
1252 is present before BLINK in argument list. */
1253 gdb_assert (insn.operands_count > 0);
1254
1255 int regs_saved = arc_insn_get_operand_value (insn, 0);
1256
1257 bool is_fp_saved;
1258 if (insn.operands_count > 1)
1259 is_fp_saved = (insn.operands[1].value == ARC_FP_REGNUM);
1260 else
1261 is_fp_saved = false;
1262
1263 bool is_blink_saved;
1264 if (insn.operands_count > 1)
1265 is_blink_saved = (insn.operands[insn.operands_count - 1].value
1266 == ARC_BLINK_REGNUM);
1267 else
1268 is_blink_saved = false;
1269
1270 /* Amount of bytes to be allocated to store specified registers. */
1271 CORE_ADDR st_size = ((regs_saved + is_fp_saved + is_blink_saved)
1272 * ARC_REGISTER_SIZE);
1273 pv_t new_sp = pv_add_constant (regs[ARC_SP_REGNUM], -st_size);
1274
1275 /* Assume that if the last register (closest to new SP) can be written,
1276 then it is possible to write all of them. */
f7b7ed97 1277 if (stack->store_would_trash (new_sp))
fe5f7374
AK
1278 return false;
1279
1280 /* Current store address. */
1281 pv_t addr = regs[ARC_SP_REGNUM];
1282
1283 if (is_fp_saved)
1284 {
1285 addr = pv_add_constant (addr, -ARC_REGISTER_SIZE);
f7b7ed97 1286 stack->store (addr, ARC_REGISTER_SIZE, regs[ARC_FP_REGNUM]);
fe5f7374
AK
1287 }
1288
1289 /* Registers are stored in backward order: from GP (R26) to R13. */
1290 for (int i = ARC_R13_REGNUM + regs_saved - 1; i >= ARC_R13_REGNUM; i--)
1291 {
1292 addr = pv_add_constant (addr, -ARC_REGISTER_SIZE);
f7b7ed97 1293 stack->store (addr, ARC_REGISTER_SIZE, regs[i]);
fe5f7374
AK
1294 }
1295
1296 if (is_blink_saved)
1297 {
1298 addr = pv_add_constant (addr, -ARC_REGISTER_SIZE);
f7b7ed97
TT
1299 stack->store (addr, ARC_REGISTER_SIZE,
1300 regs[ARC_BLINK_REGNUM]);
fe5f7374
AK
1301 }
1302
1303 gdb_assert (pv_is_identical (addr, new_sp));
1304
1305 regs[ARC_SP_REGNUM] = new_sp;
1306
1307 if (is_fp_saved)
1308 regs[ARC_FP_REGNUM] = regs[ARC_SP_REGNUM];
1309
1310 return true;
1311 }
1312
1313 /* Some other architectures, like nds32 or arm, try to continue as far as
1314 possible when building a prologue cache (as opposed to when skipping
1315 prologue), so that cache will be as full as possible. However current
1316 code for ARC doesn't recognize some instructions that may modify SP, like
1317 ADD, AND, OR, etc, hence there is no way to guarantee that SP wasn't
1318 clobbered by the skipped instruction. Potential existence of extension
1319 instruction, which may do anything they want makes this even more complex,
1320 so it is just better to halt on a first unrecognized instruction. */
1321
1322 return false;
1323}
1324
eea78757
AK
1325/* Copy of gdb_buffered_insn_length_fprintf from disasm.c. */
1326
1327static int ATTRIBUTE_PRINTF (2, 3)
1328arc_fprintf_disasm (void *stream, const char *format, ...)
1329{
1330 return 0;
1331}
1332
1333struct disassemble_info
1334arc_disassemble_info (struct gdbarch *gdbarch)
1335{
1336 struct disassemble_info di;
1337 init_disassemble_info (&di, &null_stream, arc_fprintf_disasm);
1338 di.arch = gdbarch_bfd_arch_info (gdbarch)->arch;
1339 di.mach = gdbarch_bfd_arch_info (gdbarch)->mach;
1340 di.endian = gdbarch_byte_order (gdbarch);
1341 di.read_memory_func = [](bfd_vma memaddr, gdb_byte *myaddr,
1342 unsigned int len, struct disassemble_info *info)
1343 {
1344 return target_read_code (memaddr, myaddr, len);
1345 };
1346 return di;
1347}
1348
fe5f7374
AK
1349/* Analyze the prologue and update the corresponding frame cache for the frame
1350 unwinder for unwinding frames that doesn't have debug info. In such
1351 situation GDB attempts to parse instructions in the prologue to understand
1352 where each register is saved.
1353
1354 If CACHE is not NULL, then it will be filled with information about saved
1355 registers.
1356
85102364 1357 There are several variations of prologue which GDB may encounter. "Full"
fe5f7374
AK
1358 prologue looks like this:
1359
1360 sub sp,sp,<imm> ; Space for variadic arguments.
1361 push blink ; Store return address.
1362 push r13 ; Store callee saved registers (up to R26/GP).
1363 push r14
1364 push fp ; Store frame pointer.
1365 mov fp,sp ; Update frame pointer.
1366 sub sp,sp,<imm> ; Create space for local vars on the stack.
1367
1368 Depending on compiler options lots of things may change:
1369
1370 1) BLINK is not saved in leaf functions.
1371 2) Frame pointer is not saved and updated if -fomit-frame-pointer is used.
1372 3) 16-bit versions of those instructions may be used.
1373 4) Instead of a sequence of several push'es, compiler may instead prefer to
1374 do one subtract on stack pointer and then store registers using normal
1375 store, that doesn't update SP. Like this:
1376
1377
85102364 1378 sub sp,sp,8 ; Create space for callee-saved registers.
fe5f7374
AK
1379 st r13,[sp,4] ; Store callee saved registers (up to R26/GP).
1380 st r14,[sp,0]
1381
1382 5) ENTER_S instruction can encode most of prologue sequence in one
1383 instruction (except for those subtracts for variadic arguments and local
1384 variables).
1385 6) GCC may use "millicode" functions from libgcc to store callee-saved
1386 registers with minimal code-size requirements. This function currently
1387 doesn't support this.
1388
1389 ENTRYPOINT is a function entry point where prologue starts.
1390
1391 LIMIT_PC is a maximum possible end address of prologue (meaning address
1392 of first instruction after the prologue). It might also point to the middle
1393 of prologue if execution has been stopped by the breakpoint at this address
1394 - in this case debugger should analyze prologue only up to this address,
1395 because further instructions haven't been executed yet.
1396
1397 Returns address of the first instruction after the prologue. */
1398
1399static CORE_ADDR
1400arc_analyze_prologue (struct gdbarch *gdbarch, const CORE_ADDR entrypoint,
1401 const CORE_ADDR limit_pc, struct arc_frame_cache *cache)
1402{
1403 if (arc_debug)
1404 debug_printf ("arc: analyze_prologue (entrypoint=%s, limit_pc=%s)\n",
1405 paddress (gdbarch, entrypoint),
1406 paddress (gdbarch, limit_pc));
1407
1408 /* Prologue values. Only core registers can be stored. */
1409 pv_t regs[ARC_LAST_CORE_REGNUM + 1];
1410 for (int i = 0; i <= ARC_LAST_CORE_REGNUM; i++)
1411 regs[i] = pv_register (i, 0);
f7b7ed97 1412 pv_area stack (ARC_SP_REGNUM, gdbarch_addr_bit (gdbarch));
fe5f7374
AK
1413
1414 CORE_ADDR current_prologue_end = entrypoint;
1415
1416 /* Look at each instruction in the prologue. */
1417 while (current_prologue_end < limit_pc)
1418 {
1419 struct arc_instruction insn;
1420 struct disassemble_info di = arc_disassemble_info (gdbarch);
1421 arc_insn_decode (current_prologue_end, &di, arc_delayed_print_insn,
1422 &insn);
1423
1424 if (arc_debug >= 2)
1425 arc_insn_dump (insn);
1426
1427 /* If this instruction is in the prologue, fields in the cache will be
1428 updated, and the saved registers mask may be updated. */
f7b7ed97 1429 if (!arc_is_in_prologue (gdbarch, insn, regs, &stack))
fe5f7374
AK
1430 {
1431 /* Found an instruction that is not in the prologue. */
1432 if (arc_debug)
1433 debug_printf ("arc: End of prologue reached at address %s\n",
1434 paddress (gdbarch, insn.address));
1435 break;
1436 }
1437
1438 current_prologue_end = arc_insn_get_linear_next_pc (insn);
1439 }
1440
1441 if (cache != NULL)
1442 {
1443 /* Figure out if it is a frame pointer or just a stack pointer. */
1444 if (pv_is_register (regs[ARC_FP_REGNUM], ARC_SP_REGNUM))
1445 {
1446 cache->frame_base_reg = ARC_FP_REGNUM;
1447 cache->frame_base_offset = -regs[ARC_FP_REGNUM].k;
1448 }
1449 else
1450 {
1451 cache->frame_base_reg = ARC_SP_REGNUM;
1452 cache->frame_base_offset = -regs[ARC_SP_REGNUM].k;
1453 }
1454
1455 /* Assign offset from old SP to all saved registers. */
1456 for (int i = 0; i <= ARC_LAST_CORE_REGNUM; i++)
1457 {
1458 CORE_ADDR offset;
f7b7ed97 1459 if (stack.find_reg (gdbarch, i, &offset))
fe5f7374
AK
1460 cache->saved_regs[i].addr = offset;
1461 }
1462 }
1463
fe5f7374
AK
1464 return current_prologue_end;
1465}
1466
1467/* Estimated maximum prologue length in bytes. This should include:
1468 1) Store instruction for each callee-saved register (R25 - R13 + 1)
1469 2) Two instructions for FP
1470 3) One for BLINK
1471 4) Three substract instructions for SP (for variadic args, for
1472 callee saved regs and for local vars) and assuming that those SUB use
1473 long-immediate (hence double length).
1474 5) Stores of arguments registers are considered part of prologue too
1475 (R7 - R1 + 1).
1476 This is quite an extreme case, because even with -O0 GCC will collapse first
1477 two SUBs into one and long immediate values are quite unlikely to appear in
1478 this case, but still better to overshoot a bit - prologue analysis will
1479 anyway stop at the first instruction that doesn't fit prologue, so this
1480 limit will be rarely reached. */
1481
1482const static int MAX_PROLOGUE_LENGTH
1483 = 4 * (ARC_R25_REGNUM - ARC_R13_REGNUM + 1 + 2 + 1 + 6
1484 + ARC_LAST_ARG_REGNUM - ARC_FIRST_ARG_REGNUM + 1);
1485
ad0a504f
AK
1486/* Implement the "skip_prologue" gdbarch method.
1487
1488 Skip the prologue for the function at PC. This is done by checking from
1489 the line information read from the DWARF, if possible; otherwise, we scan
1490 the function prologue to find its end. */
1491
1492static CORE_ADDR
1493arc_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
1494{
1495 if (arc_debug)
1496 debug_printf ("arc: skip_prologue\n");
1497
1498 CORE_ADDR func_addr;
1499 const char *func_name;
1500
1501 /* See what the symbol table says. */
1502 if (find_pc_partial_function (pc, &func_name, &func_addr, NULL))
1503 {
1504 /* Found a function. */
1505 CORE_ADDR postprologue_pc
1506 = skip_prologue_using_sal (gdbarch, func_addr);
1507
1508 if (postprologue_pc != 0)
1509 return std::max (pc, postprologue_pc);
1510 }
1511
1512 /* No prologue info in symbol table, have to analyze prologue. */
1513
1514 /* Find an upper limit on the function prologue using the debug
fe5f7374
AK
1515 information. If there is no debug information about prologue end, then
1516 skip_prologue_using_sal will return 0. */
ad0a504f 1517 CORE_ADDR limit_pc = skip_prologue_using_sal (gdbarch, pc);
fe5f7374
AK
1518
1519 /* If there is no debug information at all, it is required to give some
1520 semi-arbitrary hard limit on amount of bytes to scan during prologue
1521 analysis. */
1522 if (limit_pc == 0)
1523 limit_pc = pc + MAX_PROLOGUE_LENGTH;
1524
1525 /* Find the address of the first instruction after the prologue by scanning
1526 through it - no other information is needed, so pass NULL as a cache. */
1527 return arc_analyze_prologue (gdbarch, pc, limit_pc, NULL);
ad0a504f
AK
1528}
1529
1530/* Implement the "print_insn" gdbarch method.
1531
1532 arc_get_disassembler () may return different functions depending on bfd
1533 type, so it is not possible to pass print_insn directly to
1534 set_gdbarch_print_insn (). Instead this wrapper function is used. It also
1535 may be used by other functions to get disassemble_info for address. It is
1536 important to note, that those print_insn from opcodes always print
1537 instruction to the stream specified in the INFO. If this is not desired,
1538 then either `print_insn` function in INFO should be set to some function
1539 that will not print, or `stream` should be different from standard
1540 gdb_stdlog. */
1541
eea78757 1542int
ad0a504f
AK
1543arc_delayed_print_insn (bfd_vma addr, struct disassemble_info *info)
1544{
85102364 1545 /* Standard BFD "machine number" field allows libopcodes disassembler to
a87dc45a
AK
1546 distinguish ARC 600, 700 and v2 cores, however v2 encompasses both ARC EM
1547 and HS, which have some difference between. There are two ways to specify
1548 what is the target core:
1549 1) via the disassemble_info->disassembler_options;
1550 2) otherwise libopcodes will use private (architecture-specific) ELF
1551 header.
1552
1553 Using disassembler_options is preferable, because it comes directly from
1554 GDBserver which scanned an actual ARC core identification info. However,
1555 not all GDBservers report core architecture, so as a fallback GDB still
1556 should support analysis of ELF header. The libopcodes disassembly code
1557 uses the section to find the BFD and the BFD to find the ELF header,
1558 therefore this function should set disassemble_info->section properly.
1559
1560 disassembler_options was already set by non-target specific code with
1561 proper options obtained via gdbarch_disassembler_options ().
1562
1563 This function might be called multiple times in a sequence, reusing same
1564 disassemble_info. */
1565 if ((info->disassembler_options == NULL) && (info->section == NULL))
1566 {
1567 struct obj_section *s = find_pc_section (addr);
1568 if (s != NULL)
1569 info->section = s->the_bfd_section;
1570 }
1571
1572 return default_print_insn (addr, info);
ad0a504f
AK
1573}
1574
1575/* Baremetal breakpoint instructions.
1576
1577 ARC supports both big- and little-endian. However, instructions for
1578 little-endian processors are encoded in the middle-endian: half-words are
1579 in big-endian, while bytes inside the half-words are in little-endian; data
1580 is represented in the "normal" little-endian. Big-endian processors treat
1581 data and code identically.
1582
1583 Assuming the number 0x01020304, it will be presented this way:
1584
1585 Address : N N+1 N+2 N+3
1586 little-endian : 0x04 0x03 0x02 0x01
1587 big-endian : 0x01 0x02 0x03 0x04
1588 ARC middle-endian : 0x02 0x01 0x04 0x03
1589 */
1590
1591static const gdb_byte arc_brk_s_be[] = { 0x7f, 0xff };
1592static const gdb_byte arc_brk_s_le[] = { 0xff, 0x7f };
1593static const gdb_byte arc_brk_be[] = { 0x25, 0x6f, 0x00, 0x3f };
1594static const gdb_byte arc_brk_le[] = { 0x6f, 0x25, 0x3f, 0x00 };
1595
d19280ad 1596/* For ARC ELF, breakpoint uses the 16-bit BRK_S instruction, which is 0x7fff
ad0a504f
AK
1597 (little endian) or 0xff7f (big endian). We used to insert BRK_S even
1598 instead of 32-bit instructions, which works mostly ok, unless breakpoint is
1599 inserted into delay slot instruction. In this case if branch is taken
1600 BLINK value will be set to address of instruction after delay slot, however
1601 if we replaced 32-bit instruction in delay slot with 16-bit long BRK_S,
1602 then BLINK value will have an invalid value - it will point to the address
1603 after the BRK_S (which was there at the moment of branch execution) while
1604 it should point to the address after the 32-bit long instruction. To avoid
1605 such issues this function disassembles instruction at target location and
1606 evaluates it value.
1607
1608 ARC 600 supports only 16-bit BRK_S.
1609
1610 NB: Baremetal GDB uses BRK[_S], while user-space GDB uses TRAP_S. BRK[_S]
1611 is much better because it doesn't commit unlike TRAP_S, so it can be set in
1612 delay slots; however it cannot be used in user-mode, hence usage of TRAP_S
d19280ad 1613 in GDB for user-space. */
ad0a504f 1614
d19280ad 1615/* Implement the "breakpoint_kind_from_pc" gdbarch method. */
ad0a504f 1616
d19280ad
YQ
1617static int
1618arc_breakpoint_kind_from_pc (struct gdbarch *gdbarch, CORE_ADDR *pcptr)
ad0a504f
AK
1619{
1620 size_t length_with_limm = gdb_insn_length (gdbarch, *pcptr);
1621
1622 /* Replace 16-bit instruction with BRK_S, replace 32-bit instructions with
1623 BRK. LIMM is part of instruction length, so it can be either 4 or 8
1624 bytes for 32-bit instructions. */
1625 if ((length_with_limm == 4 || length_with_limm == 8)
1626 && !arc_mach_is_arc600 (gdbarch))
d19280ad
YQ
1627 return sizeof (arc_brk_le);
1628 else
1629 return sizeof (arc_brk_s_le);
1630}
1631
1632/* Implement the "sw_breakpoint_from_kind" gdbarch method. */
1633
1634static const gdb_byte *
1635arc_sw_breakpoint_from_kind (struct gdbarch *gdbarch, int kind, int *size)
1636{
1637 *size = kind;
1638
1639 if (kind == sizeof (arc_brk_le))
ad0a504f 1640 {
ad0a504f
AK
1641 return ((gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
1642 ? arc_brk_be
1643 : arc_brk_le);
1644 }
1645 else
1646 {
ad0a504f
AK
1647 return ((gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
1648 ? arc_brk_s_be
1649 : arc_brk_s_le);
1650 }
1651}
1652
ad0a504f
AK
1653/* Implement the "frame_align" gdbarch method. */
1654
1655static CORE_ADDR
1656arc_frame_align (struct gdbarch *gdbarch, CORE_ADDR sp)
1657{
1658 return align_down (sp, 4);
1659}
1660
fe5f7374
AK
1661/* Dump the frame info. Used for internal debugging only. */
1662
1663static void
a121b7c1 1664arc_print_frame_cache (struct gdbarch *gdbarch, const char *message,
fe5f7374
AK
1665 struct arc_frame_cache *cache, int addresses_known)
1666{
1667 debug_printf ("arc: frame_info %s\n", message);
1668 debug_printf ("arc: prev_sp = %s\n", paddress (gdbarch, cache->prev_sp));
1669 debug_printf ("arc: frame_base_reg = %i\n", cache->frame_base_reg);
1670 debug_printf ("arc: frame_base_offset = %s\n",
1671 plongest (cache->frame_base_offset));
1672
1673 for (int i = 0; i <= ARC_BLINK_REGNUM; i++)
1674 {
1675 if (trad_frame_addr_p (cache->saved_regs, i))
1676 debug_printf ("arc: saved register %s at %s %s\n",
1677 gdbarch_register_name (gdbarch, i),
1678 (addresses_known) ? "address" : "offset",
1679 paddress (gdbarch, cache->saved_regs[i].addr));
1680 }
1681}
1682
ad0a504f
AK
1683/* Frame unwinder for normal frames. */
1684
1685static struct arc_frame_cache *
1686arc_make_frame_cache (struct frame_info *this_frame)
1687{
1688 if (arc_debug)
1689 debug_printf ("arc: frame_cache\n");
1690
1691 struct gdbarch *gdbarch = get_frame_arch (this_frame);
1692
1693 CORE_ADDR block_addr = get_frame_address_in_block (this_frame);
ad0a504f
AK
1694 CORE_ADDR entrypoint, prologue_end;
1695 if (find_pc_partial_function (block_addr, NULL, &entrypoint, &prologue_end))
1696 {
1697 struct symtab_and_line sal = find_pc_line (entrypoint, 0);
fe5f7374 1698 CORE_ADDR prev_pc = get_frame_pc (this_frame);
ad0a504f
AK
1699 if (sal.line == 0)
1700 /* No line info so use current PC. */
1701 prologue_end = prev_pc;
1702 else if (sal.end < prologue_end)
1703 /* The next line begins after the function end. */
1704 prologue_end = sal.end;
1705
1706 prologue_end = std::min (prologue_end, prev_pc);
1707 }
1708 else
1709 {
fe5f7374
AK
1710 /* If find_pc_partial_function returned nothing then there is no symbol
1711 information at all for this PC. Currently it is assumed in this case
1712 that current PC is entrypoint to function and try to construct the
1713 frame from that. This is, probably, suboptimal, for example ARM
1714 assumes in this case that program is inside the normal frame (with
1715 frame pointer). ARC, perhaps, should try to do the same. */
ad0a504f
AK
1716 entrypoint = get_frame_register_unsigned (this_frame,
1717 gdbarch_pc_regnum (gdbarch));
fe5f7374 1718 prologue_end = entrypoint + MAX_PROLOGUE_LENGTH;
ad0a504f
AK
1719 }
1720
1721 /* Allocate new frame cache instance and space for saved register info.
fe5f7374 1722 FRAME_OBSTACK_ZALLOC will initialize fields to zeroes. */
ad0a504f
AK
1723 struct arc_frame_cache *cache
1724 = FRAME_OBSTACK_ZALLOC (struct arc_frame_cache);
1725 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
1726
fe5f7374
AK
1727 arc_analyze_prologue (gdbarch, entrypoint, prologue_end, cache);
1728
1729 if (arc_debug)
1730 arc_print_frame_cache (gdbarch, "after prologue", cache, false);
1731
1732 CORE_ADDR unwound_fb = get_frame_register_unsigned (this_frame,
1733 cache->frame_base_reg);
1734 if (unwound_fb == 0)
1735 return cache;
1736 cache->prev_sp = unwound_fb + cache->frame_base_offset;
1737
1738 for (int i = 0; i <= ARC_LAST_CORE_REGNUM; i++)
1739 {
1740 if (trad_frame_addr_p (cache->saved_regs, i))
1741 cache->saved_regs[i].addr += cache->prev_sp;
1742 }
1743
1744 if (arc_debug)
1745 arc_print_frame_cache (gdbarch, "after previous SP found", cache, true);
ad0a504f
AK
1746
1747 return cache;
1748}
1749
1750/* Implement the "this_id" frame_unwind method. */
1751
1752static void
1753arc_frame_this_id (struct frame_info *this_frame, void **this_cache,
1754 struct frame_id *this_id)
1755{
1756 if (arc_debug)
1757 debug_printf ("arc: frame_this_id\n");
1758
1759 struct gdbarch *gdbarch = get_frame_arch (this_frame);
1760
1761 if (*this_cache == NULL)
1762 *this_cache = arc_make_frame_cache (this_frame);
1763 struct arc_frame_cache *cache = (struct arc_frame_cache *) (*this_cache);
1764
1765 CORE_ADDR stack_addr = cache->prev_sp;
1766
1767 /* There are 4 possible situation which decide how frame_id->code_addr is
1768 evaluated:
1769
1770 1) Function is compiled with option -g. Then frame_id will be created
1771 in dwarf_* function and not in this function. NB: even if target
1772 binary is compiled with -g, some std functions like __start and _init
1773 are not, so they still will follow one of the following choices.
1774
1775 2) Function is compiled without -g and binary hasn't been stripped in
1776 any way. In this case GDB still has enough information to evaluate
1777 frame code_addr properly. This case is covered by call to
1778 get_frame_func ().
1779
1780 3) Binary has been striped with option -g (strip debug symbols). In
1781 this case there is still enough symbols for get_frame_func () to work
1782 properly, so this case is also covered by it.
1783
1784 4) Binary has been striped with option -s (strip all symbols). In this
1785 case GDB cannot get function start address properly, so we return current
1786 PC value instead.
1787 */
1788 CORE_ADDR code_addr = get_frame_func (this_frame);
1789 if (code_addr == 0)
1790 code_addr = get_frame_register_unsigned (this_frame,
1791 gdbarch_pc_regnum (gdbarch));
1792
1793 *this_id = frame_id_build (stack_addr, code_addr);
1794}
1795
1796/* Implement the "prev_register" frame_unwind method. */
1797
1798static struct value *
1799arc_frame_prev_register (struct frame_info *this_frame,
1800 void **this_cache, int regnum)
1801{
ad0a504f
AK
1802 if (*this_cache == NULL)
1803 *this_cache = arc_make_frame_cache (this_frame);
1804 struct arc_frame_cache *cache = (struct arc_frame_cache *) (*this_cache);
1805
1806 struct gdbarch *gdbarch = get_frame_arch (this_frame);
1807
1808 /* If we are asked to unwind the PC, then we need to return BLINK instead:
1809 the saved value of PC points into this frame's function's prologue, not
1810 the next frame's function's resume location. */
1811 if (regnum == gdbarch_pc_regnum (gdbarch))
1812 regnum = ARC_BLINK_REGNUM;
1813
1814 /* SP is a special case - we should return prev_sp, because
1815 trad_frame_get_prev_register will return _current_ SP value.
1816 Alternatively we could have stored cache->prev_sp in the cache->saved
1817 regs, but here we follow the lead of AArch64, ARM and Xtensa and will
1818 leave that logic in this function, instead of prologue analyzers. That I
1819 think is a bit more clear as `saved_regs` should contain saved regs, not
1820 computable.
1821
1822 Because value has been computed, "got_constant" should be used, so that
1823 returned value will be a "not_lval" - immutable. */
1824
1825 if (regnum == gdbarch_sp_regnum (gdbarch))
1826 return frame_unwind_got_constant (this_frame, regnum, cache->prev_sp);
1827
1828 return trad_frame_get_prev_register (this_frame, cache->saved_regs, regnum);
1829}
1830
1831/* Implement the "init_reg" dwarf2_frame method. */
1832
1833static void
1834arc_dwarf2_frame_init_reg (struct gdbarch *gdbarch, int regnum,
1835 struct dwarf2_frame_state_reg *reg,
1836 struct frame_info *info)
1837{
1838 if (regnum == gdbarch_pc_regnum (gdbarch))
1839 /* The return address column. */
1840 reg->how = DWARF2_FRAME_REG_RA;
1841 else if (regnum == gdbarch_sp_regnum (gdbarch))
1842 /* The call frame address. */
1843 reg->how = DWARF2_FRAME_REG_CFA;
1844}
1845
1846/* Structure defining the ARC ordinary frame unwind functions. Since we are
1847 the fallback unwinder, we use the default frame sniffer, which always
1848 accepts the frame. */
1849
1850static const struct frame_unwind arc_frame_unwind = {
1851 NORMAL_FRAME,
1852 default_frame_unwind_stop_reason,
1853 arc_frame_this_id,
1854 arc_frame_prev_register,
1855 NULL,
1856 default_frame_sniffer,
1857 NULL,
1858 NULL
1859};
1860
1861
1862static const struct frame_base arc_normal_base = {
1863 &arc_frame_unwind,
1864 arc_frame_base_address,
1865 arc_frame_base_address,
1866 arc_frame_base_address
1867};
1868
995d3a19
SV
1869static enum arc_isa
1870mach_type_to_arc_isa (const unsigned long mach)
ad0a504f 1871{
995d3a19
SV
1872 switch (mach)
1873 {
1874 case bfd_mach_arc_arc600:
1875 case bfd_mach_arc_arc601:
1876 case bfd_mach_arc_arc700:
1877 return ARC_ISA_ARCV1;
1878 case bfd_mach_arc_arcv2:
1879 return ARC_ISA_ARCV2;
1880 default:
1881 internal_error (__FILE__, __LINE__,
1882 _("unknown machine id %lu"), mach);
1883 }
1884}
ad0a504f 1885
e26d3e9b 1886/* Common construction code for ARC_ARCH_FEATURES struct. If there
995d3a19 1887 is no ABFD, then a FEATURE with default values is returned. */
ad0a504f 1888
e26d3e9b
SV
1889static arc_arch_features
1890arc_arch_features_create (const bfd *abfd, const unsigned long mach)
995d3a19
SV
1891{
1892 /* Use 4 as a fallback value. */
1893 int reg_size = 4;
1894
1895 /* Try to guess the features parameters by looking at the binary to be
1896 executed. If the user is providing a binary that does not match the
1897 target, then tough luck. This is the last effort to makes sense of
1898 what's going on. */
1899 if (abfd != nullptr && bfd_get_flavour (abfd) == bfd_target_elf_flavour)
ad0a504f 1900 {
995d3a19
SV
1901 unsigned char eclass = elf_elfheader (abfd)->e_ident[EI_CLASS];
1902
1903 if (eclass == ELFCLASS32)
1904 reg_size = 4;
1905 else if (eclass == ELFCLASS64)
1906 reg_size = 8;
ad0a504f 1907 else
995d3a19
SV
1908 internal_error (__FILE__, __LINE__,
1909 _("unknown ELF header class %d"), eclass);
ad0a504f 1910 }
995d3a19
SV
1911
1912 /* MACH from a bfd_arch_info struct is used here. It should be a safe
1913 bet, as it looks like the struct is always initialized even when we
1914 don't pass any elf file to GDB at all (it uses default arch in that
1915 case). */
1916 arc_isa isa = mach_type_to_arc_isa (mach);
1917
e26d3e9b 1918 return arc_arch_features (reg_size, isa);
995d3a19
SV
1919}
1920
1921/* Look for obsolete core feature names in TDESC. */
1922
1923static const struct tdesc_feature *
1924find_obsolete_core_names (const struct target_desc *tdesc)
1925{
1926 const struct tdesc_feature *feat = nullptr;
1927
1928 feat = tdesc_find_feature (tdesc, ARC_CORE_V1_OBSOLETE_FEATURE_NAME);
1929
1930 if (feat == nullptr)
1931 feat = tdesc_find_feature (tdesc, ARC_CORE_V2_OBSOLETE_FEATURE_NAME);
1932
1933 if (feat == nullptr)
1934 feat = tdesc_find_feature
1935 (tdesc, ARC_CORE_V2_REDUCED_OBSOLETE_FEATURE_NAME);
1936
1937 return feat;
1938}
1939
1940/* Look for obsolete aux feature names in TDESC. */
1941
1942static const struct tdesc_feature *
1943find_obsolete_aux_names (const struct target_desc *tdesc)
1944{
1945 return tdesc_find_feature (tdesc, ARC_AUX_OBSOLETE_FEATURE_NAME);
1946}
1947
1948/* Based on the MACH value, determines which core register features set
1949 must be used. */
1950
1951static arc_register_feature *
1952determine_core_reg_feature_set (const unsigned long mach)
1953{
1954 switch (mach_type_to_arc_isa (mach))
ad0a504f 1955 {
995d3a19
SV
1956 case ARC_ISA_ARCV1:
1957 return &arc_v1_core_reg_feature;
1958 case ARC_ISA_ARCV2:
1959 return &arc_v2_core_reg_feature;
1960 default:
1961 gdb_assert_not_reached
1962 ("Unknown machine type to determine the core feature set.");
ad0a504f 1963 }
995d3a19 1964}
ad0a504f 1965
995d3a19
SV
1966/* At the moment, there is only 1 auxiliary register features set.
1967 This is a place holder for future extendability. */
ad0a504f 1968
995d3a19
SV
1969static const arc_register_feature *
1970determine_aux_reg_feature_set ()
1971{
1972 return &arc_common_aux_reg_feature;
1973}
ad0a504f 1974
995d3a19
SV
1975/* Update accumulator register names (ACCH/ACCL) for r58 and r59 in the
1976 register sets. The endianness determines the assignment:
ad0a504f 1977
995d3a19
SV
1978 ,------.------.
1979 | acch | accl |
1980 ,----|------+------|
1981 | LE | r59 | r58 |
1982 | BE | r58 | r59 |
1983 `----^------^------' */
1984
1985static void
1986arc_update_acc_reg_names (const int byte_order)
1987{
1988 const char *r58_alias
1989 = byte_order == BFD_ENDIAN_LITTLE ? "accl" : "acch";
1990 const char *r59_alias
1991 = byte_order == BFD_ENDIAN_LITTLE ? "acch" : "accl";
1992
1993 /* Subscript 1 must be OK because those registers have 2 names. */
1994 arc_v1_core_reg_feature.registers[ARC_R58_REGNUM].names[1] = r58_alias;
1995 arc_v1_core_reg_feature.registers[ARC_R59_REGNUM].names[1] = r59_alias;
1996 arc_v2_core_reg_feature.registers[ARC_R58_REGNUM].names[1] = r58_alias;
1997 arc_v2_core_reg_feature.registers[ARC_R59_REGNUM].names[1] = r59_alias;
1998}
1999
2000/* Go through all the registers in REG_SET and check if they exist
2001 in FEATURE. The TDESC_DATA is updated with the register number
2002 in REG_SET if it is found in the feature. If a required register
2003 is not found, this function returns false. */
2004
2005static bool
2006arc_check_tdesc_feature (struct tdesc_arch_data *tdesc_data,
2007 const struct tdesc_feature *feature,
2008 const struct arc_register_feature *reg_set)
2009{
2010 for (const auto &reg : reg_set->registers)
ad0a504f 2011 {
995d3a19
SV
2012 bool found = false;
2013
2014 for (const char *name : reg.names)
ad0a504f 2015 {
995d3a19
SV
2016 found
2017 = tdesc_numbered_register (feature, tdesc_data, reg.regnum, name);
ad0a504f 2018
995d3a19
SV
2019 if (found)
2020 break;
ad0a504f 2021 }
995d3a19
SV
2022
2023 if (!found && reg.required_p)
ad0a504f 2024 {
995d3a19
SV
2025 std::ostringstream reg_names;
2026 for (std::size_t i = 0; i < reg.names.size(); ++i)
ad0a504f 2027 {
995d3a19
SV
2028 if (i == 0)
2029 reg_names << "'" << reg.names[0] << "'";
2030 else
2031 reg_names << " or '" << reg.names[0] << "'";
ad0a504f 2032 }
995d3a19
SV
2033 arc_print (_("Error: Cannot find required register(s) %s "
2034 "in feature '%s'.\n"), reg_names.str ().c_str (),
2035 feature->name.c_str ());
2036 return false;
ad0a504f
AK
2037 }
2038 }
2039
995d3a19
SV
2040 return true;
2041}
ad0a504f 2042
fdd8731b
SV
2043/* Check for the existance of "lp_start" and "lp_end" in target description.
2044 If both are present, assume there is hardware loop support in the target.
2045 This can be improved by looking into "lpc_size" field of "isa_config"
2046 auxiliary register. */
2047
2048static bool
2049arc_check_for_hw_loops (const struct target_desc *tdesc,
2050 struct tdesc_arch_data *data)
2051{
2052 const auto feature_aux = tdesc_find_feature (tdesc, ARC_AUX_FEATURE_NAME);
2053 const auto aux_regset = determine_aux_reg_feature_set ();
2054
2055 if (feature_aux == nullptr)
2056 return false;
2057
2058 bool hw_loop_p = false;
2059 const auto lp_start_name =
2060 aux_regset->registers[ARC_LP_START_REGNUM - ARC_FIRST_AUX_REGNUM].names[0];
2061 const auto lp_end_name =
2062 aux_regset->registers[ARC_LP_END_REGNUM - ARC_FIRST_AUX_REGNUM].names[0];
2063
2064 hw_loop_p = tdesc_numbered_register (feature_aux, data,
2065 ARC_LP_START_REGNUM, lp_start_name);
2066 hw_loop_p &= tdesc_numbered_register (feature_aux, data,
2067 ARC_LP_END_REGNUM, lp_end_name);
2068
2069 return hw_loop_p;
2070}
2071
995d3a19 2072/* Initialize target description for the ARC.
ad0a504f 2073
995d3a19
SV
2074 Returns true if input TDESC was valid and in this case it will assign TDESC
2075 and TDESC_DATA output parameters. */
2076
2077static bool
2078arc_tdesc_init (struct gdbarch_info info, const struct target_desc **tdesc,
2079 struct tdesc_arch_data **tdesc_data)
2080{
2081 const struct target_desc *tdesc_loc = info.target_desc;
2082 if (arc_debug)
2083 debug_printf ("arc: Target description initialization.\n");
2084
2085 /* If target doesn't provide a description, use the default ones. */
2086 if (!tdesc_has_registers (tdesc_loc))
ad0a504f 2087 {
e26d3e9b
SV
2088 arc_arch_features features
2089 = arc_arch_features_create (info.abfd,
2090 info.bfd_arch_info->mach);
995d3a19
SV
2091 tdesc_loc = arc_lookup_target_description (features);
2092 }
2093 gdb_assert (tdesc_loc != nullptr);
2094
2095 if (arc_debug)
2096 debug_printf ("arc: Have got a target description\n");
2097
2098 const struct tdesc_feature *feature_core
2099 = tdesc_find_feature (tdesc_loc, ARC_CORE_FEATURE_NAME);
2100 const struct tdesc_feature *feature_aux
2101 = tdesc_find_feature (tdesc_loc, ARC_AUX_FEATURE_NAME);
2102
2103 /* Maybe there still is a chance to salvage the input. */
2104 if (feature_core == nullptr)
2105 feature_core = find_obsolete_core_names (tdesc_loc);
2106 if (feature_aux == nullptr)
2107 feature_aux = find_obsolete_aux_names (tdesc_loc);
2108
2109 if (feature_core == nullptr)
2110 {
2111 arc_print (_("Error: Cannot find required feature '%s' in supplied "
2112 "target description.\n"), ARC_CORE_FEATURE_NAME);
2113 return false;
ad0a504f
AK
2114 }
2115
995d3a19 2116 if (feature_aux == nullptr)
ad0a504f 2117 {
995d3a19
SV
2118 arc_print (_("Error: Cannot find required feature '%s' in supplied "
2119 "target description.\n"), ARC_AUX_FEATURE_NAME);
fbdf05a1 2120 return false;
ad0a504f
AK
2121 }
2122
995d3a19
SV
2123 const arc_register_feature *arc_core_reg_feature
2124 = determine_core_reg_feature_set (info.bfd_arch_info->mach);
2125 const arc_register_feature *arc_aux_reg_feature
2126 = determine_aux_reg_feature_set ();
2127
2128 struct tdesc_arch_data *tdesc_data_loc = tdesc_data_alloc ();
2129
2130 arc_update_acc_reg_names (info.byte_order);
2131
2132 bool valid_p = arc_check_tdesc_feature (tdesc_data_loc,
2133 feature_core,
2134 arc_core_reg_feature);
2135
2136 valid_p &= arc_check_tdesc_feature (tdesc_data_loc,
2137 feature_aux,
2138 arc_aux_reg_feature);
2139
2140 if (!valid_p)
ad0a504f 2141 {
995d3a19
SV
2142 if (arc_debug)
2143 debug_printf ("arc: Target description is not valid\n");
2144 tdesc_data_cleanup (tdesc_data_loc);
2145 return false;
ad0a504f
AK
2146 }
2147
2148 *tdesc = tdesc_loc;
2149 *tdesc_data = tdesc_data_loc;
2150
fbdf05a1 2151 return true;
ad0a504f
AK
2152}
2153
e11fb955
TT
2154/* Implement the type_align gdbarch function. */
2155
2156static ULONGEST
2157arc_type_align (struct gdbarch *gdbarch, struct type *type)
2158{
78134374 2159 switch (type->code ())
5561fc30
AB
2160 {
2161 case TYPE_CODE_PTR:
2162 case TYPE_CODE_FUNC:
2163 case TYPE_CODE_FLAGS:
2164 case TYPE_CODE_INT:
2165 case TYPE_CODE_RANGE:
2166 case TYPE_CODE_FLT:
2167 case TYPE_CODE_ENUM:
2168 case TYPE_CODE_REF:
2169 case TYPE_CODE_RVALUE_REF:
2170 case TYPE_CODE_CHAR:
2171 case TYPE_CODE_BOOL:
2172 case TYPE_CODE_DECFLOAT:
2173 case TYPE_CODE_METHODPTR:
2174 case TYPE_CODE_MEMBERPTR:
2175 type = check_typedef (type);
2176 return std::min<ULONGEST> (4, TYPE_LENGTH (type));
2177 default:
2178 return 0;
2179 }
e11fb955
TT
2180}
2181
ad0a504f
AK
2182/* Implement the "init" gdbarch method. */
2183
2184static struct gdbarch *
2185arc_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
2186{
2187 const struct target_desc *tdesc;
2188 struct tdesc_arch_data *tdesc_data;
2189
2190 if (arc_debug)
2191 debug_printf ("arc: Architecture initialization.\n");
2192
2193 if (!arc_tdesc_init (info, &tdesc, &tdesc_data))
fdd8731b 2194 return nullptr;
ad0a504f 2195
b845c31e
AK
2196 /* Allocate the ARC-private target-dependent information structure, and the
2197 GDB target-independent information structure. */
fdd8731b
SV
2198 gdb::unique_xmalloc_ptr<struct gdbarch_tdep> tdep
2199 (XCNEW (struct gdbarch_tdep));
aaf43c48 2200 tdep->jb_pc = -1; /* No longjmp support by default. */
fdd8731b
SV
2201 tdep->has_hw_loops = arc_check_for_hw_loops (tdesc, tdesc_data);
2202 struct gdbarch *gdbarch = gdbarch_alloc (&info, tdep.release ());
ad0a504f
AK
2203
2204 /* Data types. */
2205 set_gdbarch_short_bit (gdbarch, 16);
2206 set_gdbarch_int_bit (gdbarch, 32);
2207 set_gdbarch_long_bit (gdbarch, 32);
2208 set_gdbarch_long_long_bit (gdbarch, 64);
e11fb955 2209 set_gdbarch_type_align (gdbarch, arc_type_align);
ad0a504f
AK
2210 set_gdbarch_float_bit (gdbarch, 32);
2211 set_gdbarch_float_format (gdbarch, floatformats_ieee_single);
2212 set_gdbarch_double_bit (gdbarch, 64);
2213 set_gdbarch_double_format (gdbarch, floatformats_ieee_double);
2214 set_gdbarch_ptr_bit (gdbarch, 32);
2215 set_gdbarch_addr_bit (gdbarch, 32);
2216 set_gdbarch_char_signed (gdbarch, 0);
2217
2218 set_gdbarch_write_pc (gdbarch, arc_write_pc);
2219
2220 set_gdbarch_virtual_frame_pointer (gdbarch, arc_virtual_frame_pointer);
2221
2222 /* tdesc_use_registers expects gdbarch_num_regs to return number of registers
2223 parsed by gdbarch_init, and then it will add all of the remaining
2224 registers and will increase number of registers. */
2225 set_gdbarch_num_regs (gdbarch, ARC_LAST_REGNUM + 1);
2226 set_gdbarch_num_pseudo_regs (gdbarch, 0);
2227 set_gdbarch_sp_regnum (gdbarch, ARC_SP_REGNUM);
2228 set_gdbarch_pc_regnum (gdbarch, ARC_PC_REGNUM);
2229 set_gdbarch_ps_regnum (gdbarch, ARC_STATUS32_REGNUM);
2230 set_gdbarch_fp0_regnum (gdbarch, -1); /* No FPU registers. */
2231
ad0a504f
AK
2232 set_gdbarch_push_dummy_call (gdbarch, arc_push_dummy_call);
2233 set_gdbarch_push_dummy_code (gdbarch, arc_push_dummy_code);
2234
2235 set_gdbarch_cannot_fetch_register (gdbarch, arc_cannot_fetch_register);
2236 set_gdbarch_cannot_store_register (gdbarch, arc_cannot_store_register);
2237
2238 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
2239
2240 set_gdbarch_return_value (gdbarch, arc_return_value);
2241
2242 set_gdbarch_skip_prologue (gdbarch, arc_skip_prologue);
2243 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
2244
04180708
YQ
2245 set_gdbarch_breakpoint_kind_from_pc (gdbarch, arc_breakpoint_kind_from_pc);
2246 set_gdbarch_sw_breakpoint_from_kind (gdbarch, arc_sw_breakpoint_from_kind);
ad0a504f
AK
2247
2248 /* On ARC 600 BRK_S instruction advances PC, unlike other ARC cores. */
2249 if (!arc_mach_is_arc600 (gdbarch))
2250 set_gdbarch_decr_pc_after_break (gdbarch, 0);
2251 else
2252 set_gdbarch_decr_pc_after_break (gdbarch, 2);
2253
ad0a504f
AK
2254 set_gdbarch_frame_align (gdbarch, arc_frame_align);
2255
a87dc45a
AK
2256 set_gdbarch_print_insn (gdbarch, arc_delayed_print_insn);
2257
ad0a504f
AK
2258 set_gdbarch_cannot_step_breakpoint (gdbarch, 1);
2259
2260 /* "nonsteppable" watchpoint means that watchpoint triggers before
2261 instruction is committed, therefore it is required to remove watchpoint
2262 to step though instruction that triggers it. ARC watchpoints trigger
2263 only after instruction is committed, thus there is no need to remove
2264 them. In fact on ARC watchpoint for memory writes may trigger with more
2265 significant delay, like one or two instructions, depending on type of
2266 memory where write is performed (CCM or external) and next instruction
2267 after the memory write. */
2268 set_gdbarch_have_nonsteppable_watchpoint (gdbarch, 0);
2269
2270 /* This doesn't include possible long-immediate value. */
2271 set_gdbarch_max_insn_length (gdbarch, 4);
2272
2273 /* Frame unwinders and sniffers. */
2274 dwarf2_frame_set_init_reg (gdbarch, arc_dwarf2_frame_init_reg);
2275 dwarf2_append_unwinders (gdbarch);
2276 frame_unwind_append_unwinder (gdbarch, &arc_frame_unwind);
2277 frame_base_set_default (gdbarch, &arc_normal_base);
2278
2279 /* Setup stuff specific to a particular environment (baremetal or Linux).
2280 It can override functions set earlier. */
2281 gdbarch_init_osabi (info, gdbarch);
2282
fdd8731b 2283 if (gdbarch_tdep (gdbarch)->jb_pc >= 0)
aaf43c48
AK
2284 set_gdbarch_get_longjmp_target (gdbarch, arc_get_longjmp_target);
2285
a87dc45a
AK
2286 /* Disassembler options. Enforce CPU if it was specified in XML target
2287 description, otherwise use default method of determining CPU (ELF private
2288 header). */
2289 if (info.target_desc != NULL)
2290 {
2291 const struct bfd_arch_info *tdesc_arch
2292 = tdesc_architecture (info.target_desc);
2293 if (tdesc_arch != NULL)
2294 {
2295 xfree (arc_disassembler_options);
2296 /* FIXME: It is not really good to change disassembler options
2297 behind the scene, because that might override options
2298 specified by the user. However as of now ARC doesn't support
2299 `set disassembler-options' hence this code is the only place
2300 where options are changed. It also changes options for all
2301 existing gdbarches, which also can be problematic, if
2302 arc_gdbarch_init will start reusing existing gdbarch
2303 instances. */
56d704da
AK
2304 /* Target description specifies a BFD architecture, which is
2305 different from ARC cpu, as accepted by disassembler (and most
2306 other ARC tools), because cpu values are much more fine grained -
2307 there can be multiple cpu values per single BFD architecture. As
2308 a result this code should translate architecture to some cpu
2309 value. Since there is no info on exact cpu configuration, it is
2310 best to use the most feature-rich CPU, so that disassembler will
2311 recognize all instructions available to the specified
2312 architecture. */
2313 switch (tdesc_arch->mach)
2314 {
2315 case bfd_mach_arc_arc601:
2316 arc_disassembler_options = xstrdup ("cpu=arc601");
2317 break;
2318 case bfd_mach_arc_arc600:
2319 arc_disassembler_options = xstrdup ("cpu=arc600");
2320 break;
2321 case bfd_mach_arc_arc700:
2322 arc_disassembler_options = xstrdup ("cpu=arc700");
2323 break;
2324 case bfd_mach_arc_arcv2:
2325 /* Machine arcv2 has three arches: ARCv2, EM and HS; where ARCv2
2326 is treated as EM. */
2327 if (arc_arch_is_hs (tdesc_arch))
2328 arc_disassembler_options = xstrdup ("cpu=hs38_linux");
2329 else
2330 arc_disassembler_options = xstrdup ("cpu=em4_fpuda");
2331 break;
2332 default:
2333 arc_disassembler_options = NULL;
2334 break;
2335 }
a87dc45a
AK
2336 set_gdbarch_disassembler_options (gdbarch,
2337 &arc_disassembler_options);
2338 }
2339 }
2340
ad0a504f
AK
2341 tdesc_use_registers (gdbarch, tdesc, tdesc_data);
2342
2343 return gdbarch;
2344}
2345
2346/* Implement the "dump_tdep" gdbarch method. */
2347
2348static void
2349arc_dump_tdep (struct gdbarch *gdbarch, struct ui_file *file)
2350{
aaf43c48
AK
2351 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2352
2353 fprintf_unfiltered (file, "arc_dump_tdep: jb_pc = %i\n", tdep->jb_pc);
ad0a504f
AK
2354}
2355
eea78757
AK
2356/* This command accepts single argument - address of instruction to
2357 disassemble. */
2358
2359static void
57f5a81b 2360dump_arc_instruction_command (const char *args, int from_tty)
eea78757
AK
2361{
2362 struct value *val;
2363 if (args != NULL && strlen (args) > 0)
2364 val = evaluate_expression (parse_expression (args).get ());
2365 else
2366 val = access_value_history (0);
2367 record_latest_value (val);
2368
2369 CORE_ADDR address = value_as_address (val);
2370 struct arc_instruction insn;
2371 struct disassemble_info di = arc_disassemble_info (target_gdbarch ());
2372 arc_insn_decode (address, &di, arc_delayed_print_insn, &insn);
2373 arc_insn_dump (insn);
2374}
2375
6c265988 2376void _initialize_arc_tdep ();
ad0a504f 2377void
6c265988 2378_initialize_arc_tdep ()
ad0a504f
AK
2379{
2380 gdbarch_register (bfd_arch_arc, arc_gdbarch_init, arc_dump_tdep);
2381
ad0a504f
AK
2382 /* Register ARC-specific commands with gdb. */
2383
3be78afd 2384 /* Add root prefix command for "maintenance print arc" commands. */
0743fc83
TT
2385 add_show_prefix_cmd ("arc", class_maintenance,
2386 _("ARC-specific maintenance commands for printing GDB "
2387 "internal state."),
2388 &maintenance_print_arc_list, "maintenance print arc ",
2389 0, &maintenanceprintlist);
3be78afd 2390
eea78757
AK
2391 add_cmd ("arc-instruction", class_maintenance,
2392 dump_arc_instruction_command,
2393 _("Dump arc_instruction structure for specified address."),
2394 &maintenance_print_arc_list);
2395
ad0a504f
AK
2396 /* Debug internals for ARC GDB. */
2397 add_setshow_zinteger_cmd ("arc", class_maintenance,
2398 &arc_debug,
2399 _("Set ARC specific debugging."),
2400 _("Show ARC specific debugging."),
2401 _("Non-zero enables ARC specific debugging."),
2402 NULL, NULL, &setdebuglist, &showdebuglist);
2403}