]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gdb/gdbserver/linux-mips-low.c
minor cleanup in dbxread.c
[thirdparty/binutils-gdb.git] / gdb / gdbserver / linux-mips-low.c
CommitLineData
0a30fbc4 1/* GNU/Linux/MIPS specific low level interface, for the remote server for GDB.
ecd75fc8 2 Copyright (C) 1995-2014 Free Software Foundation, Inc.
0a30fbc4
DJ
3
4 This file is part of GDB.
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
a9762ec7 8 the Free Software Foundation; either version 3 of the License, or
0a30fbc4
DJ
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
a9762ec7 17 along with this program. If not, see <http://www.gnu.org/licenses/>. */
0a30fbc4
DJ
18
19#include "server.h"
58caa3dc 20#include "linux-low.h"
0a30fbc4 21
21b0f40c 22#include <sys/ptrace.h>
186947f7 23#include <endian.h>
21b0f40c 24
7a60ad40 25#include "mips-linux-watch.h"
21b0f40c
DJ
26#include "gdb_proc_service.h"
27
d05b4ac3
UW
28/* Defined in auto-generated file mips-linux.c. */
29void init_registers_mips_linux (void);
3aee8918
PA
30extern const struct target_desc *tdesc_mips_linux;
31
1faeff08
MR
32/* Defined in auto-generated file mips-dsp-linux.c. */
33void init_registers_mips_dsp_linux (void);
3aee8918
PA
34extern const struct target_desc *tdesc_mips_dsp_linux;
35
d05b4ac3
UW
36/* Defined in auto-generated file mips64-linux.c. */
37void init_registers_mips64_linux (void);
3aee8918
PA
38extern const struct target_desc *tdesc_mips64_linux;
39
1faeff08
MR
40/* Defined in auto-generated file mips64-dsp-linux.c. */
41void init_registers_mips64_dsp_linux (void);
3aee8918 42extern const struct target_desc *tdesc_mips64_dsp_linux;
1faeff08
MR
43
44#ifdef __mips64
3aee8918
PA
45#define tdesc_mips_linux tdesc_mips64_linux
46#define tdesc_mips_dsp_linux tdesc_mips64_dsp_linux
1faeff08 47#endif
d05b4ac3 48
21b0f40c
DJ
49#ifndef PTRACE_GET_THREAD_AREA
50#define PTRACE_GET_THREAD_AREA 25
51#endif
52
0a30fbc4
DJ
53#ifdef HAVE_SYS_REG_H
54#include <sys/reg.h>
55#endif
56
117ce543 57#define mips_num_regs 73
1faeff08 58#define mips_dsp_num_regs 80
0a30fbc4
DJ
59
60#include <asm/ptrace.h>
61
1faeff08
MR
62#ifndef DSP_BASE
63#define DSP_BASE 71
64#define DSP_CONTROL 77
65#endif
66
186947f7
DJ
67union mips_register
68{
69 unsigned char buf[8];
70
71 /* Deliberately signed, for proper sign extension. */
72 int reg32;
73 long long reg64;
74};
75
0a30fbc4
DJ
76/* Return the ptrace ``address'' of register REGNO. */
77
1faeff08
MR
78#define mips_base_regs \
79 -1, 1, 2, 3, 4, 5, 6, 7, \
80 8, 9, 10, 11, 12, 13, 14, 15, \
81 16, 17, 18, 19, 20, 21, 22, 23, \
82 24, 25, 26, 27, 28, 29, 30, 31, \
83 \
84 -1, MMLO, MMHI, BADVADDR, CAUSE, PC, \
85 \
86 FPR_BASE, FPR_BASE + 1, FPR_BASE + 2, FPR_BASE + 3, \
87 FPR_BASE + 4, FPR_BASE + 5, FPR_BASE + 6, FPR_BASE + 7, \
88 FPR_BASE + 8, FPR_BASE + 9, FPR_BASE + 10, FPR_BASE + 11, \
89 FPR_BASE + 12, FPR_BASE + 13, FPR_BASE + 14, FPR_BASE + 15, \
90 FPR_BASE + 16, FPR_BASE + 17, FPR_BASE + 18, FPR_BASE + 19, \
91 FPR_BASE + 20, FPR_BASE + 21, FPR_BASE + 22, FPR_BASE + 23, \
92 FPR_BASE + 24, FPR_BASE + 25, FPR_BASE + 26, FPR_BASE + 27, \
93 FPR_BASE + 28, FPR_BASE + 29, FPR_BASE + 30, FPR_BASE + 31, \
94 FPC_CSR, FPC_EIR
95
96#define mips_dsp_regs \
97 DSP_BASE, DSP_BASE + 1, DSP_BASE + 2, DSP_BASE + 3, \
98 DSP_BASE + 4, DSP_BASE + 5, \
99 DSP_CONTROL
100
101static int mips_regmap[mips_num_regs] = {
102 mips_base_regs,
103 0
104};
0a30fbc4 105
1faeff08
MR
106static int mips_dsp_regmap[mips_dsp_num_regs] = {
107 mips_base_regs,
108 mips_dsp_regs,
109 0
110};
0a30fbc4 111
1faeff08
MR
112/* DSP registers are not in any regset and can only be accessed
113 individually. */
0a30fbc4 114
1faeff08
MR
115static unsigned char mips_dsp_regset_bitmap[(mips_dsp_num_regs + 7) / 8] = {
116 0xfe, 0xff, 0xff, 0xff, 0xfe, 0xff, 0xff, 0xff, 0xff, 0x80
0a30fbc4
DJ
117};
118
3aee8918
PA
119static int have_dsp = -1;
120
1faeff08
MR
121/* Try peeking at an arbitrarily chosen DSP register and pick the available
122 user register set accordingly. */
123
3aee8918
PA
124static const struct target_desc *
125mips_read_description (void)
1faeff08 126{
3aee8918 127 if (have_dsp < 0)
1faeff08
MR
128 {
129 int pid = lwpid_of (get_thread_lwp (current_inferior));
130
131 ptrace (PTRACE_PEEKUSER, pid, DSP_CONTROL, 0);
132 switch (errno)
133 {
134 case 0:
3aee8918 135 have_dsp = 1;
1faeff08
MR
136 break;
137 case EIO:
3aee8918 138 have_dsp = 0;
1faeff08
MR
139 break;
140 default:
141 perror_with_name ("ptrace");
142 break;
143 }
144 }
3aee8918
PA
145
146 return have_dsp ? tdesc_mips_dsp_linux : tdesc_mips_linux;
147}
148
149static void
150mips_arch_setup (void)
151{
152 current_process ()->tdesc = mips_read_description ();
153}
154
155static struct usrregs_info *
156get_usrregs_info (void)
157{
158 const struct regs_info *regs_info = the_low_target.regs_info ();
159
160 return regs_info->usrregs;
1faeff08
MR
161}
162
7a60ad40
YQ
163/* Per-process arch-specific data we want to keep. */
164
165struct arch_process_info
166{
167 /* -1 if the kernel and/or CPU do not support watch registers.
168 1 if watch_readback is valid and we can read style, num_valid
169 and the masks.
170 0 if we need to read the watch_readback. */
171
172 int watch_readback_valid;
173
174 /* Cached watch register read values. */
175
176 struct pt_watch_regs watch_readback;
177
178 /* Current watchpoint requests for this process. */
179
180 struct mips_watchpoint *current_watches;
181
182 /* The current set of watch register values for writing the
183 registers. */
184
185 struct pt_watch_regs watch_mirror;
186};
187
188/* Per-thread arch-specific data we want to keep. */
189
190struct arch_lwp_info
191{
192 /* Non-zero if our copy differs from what's recorded in the thread. */
193 int watch_registers_changed;
194};
195
0a30fbc4
DJ
196/* From mips-linux-nat.c. */
197
198/* Pseudo registers can not be read. ptrace does not provide a way to
199 read (or set) PS_REGNUM, and there's no point in reading or setting
200 ZERO_REGNUM. We also can not set BADVADDR, CAUSE, or FCRIR via
201 ptrace(). */
202
2ec06d2e
DJ
203static int
204mips_cannot_fetch_register (int regno)
0a30fbc4 205{
3aee8918
PA
206 const struct target_desc *tdesc;
207
208 if (get_usrregs_info ()->regmap[regno] == -1)
0a30fbc4
DJ
209 return 1;
210
3aee8918
PA
211 tdesc = current_process ()->tdesc;
212
213 if (find_regno (tdesc, "r0") == regno)
0a30fbc4
DJ
214 return 1;
215
216 return 0;
217}
218
2ec06d2e
DJ
219static int
220mips_cannot_store_register (int regno)
0a30fbc4 221{
3aee8918
PA
222 const struct target_desc *tdesc;
223
224 if (get_usrregs_info ()->regmap[regno] == -1)
0a30fbc4
DJ
225 return 1;
226
3aee8918
PA
227 tdesc = current_process ()->tdesc;
228
229 if (find_regno (tdesc, "r0") == regno)
0a30fbc4
DJ
230 return 1;
231
3aee8918 232 if (find_regno (tdesc, "cause") == regno)
0a30fbc4
DJ
233 return 1;
234
3aee8918 235 if (find_regno (tdesc, "badvaddr") == regno)
0a30fbc4
DJ
236 return 1;
237
3aee8918 238 if (find_regno (tdesc, "fir") == regno)
0a30fbc4
DJ
239 return 1;
240
241 return 0;
242}
2ec06d2e 243
0d62e5e8 244static CORE_ADDR
442ea881 245mips_get_pc (struct regcache *regcache)
0d62e5e8 246{
186947f7 247 union mips_register pc;
442ea881 248 collect_register_by_name (regcache, "pc", pc.buf);
3aee8918 249 return register_size (regcache->tdesc, 0) == 4 ? pc.reg32 : pc.reg64;
0d62e5e8
DJ
250}
251
252static void
442ea881 253mips_set_pc (struct regcache *regcache, CORE_ADDR pc)
0d62e5e8 254{
186947f7 255 union mips_register newpc;
3aee8918 256 if (register_size (regcache->tdesc, 0) == 4)
186947f7
DJ
257 newpc.reg32 = pc;
258 else
259 newpc.reg64 = pc;
260
442ea881 261 supply_register_by_name (regcache, "pc", newpc.buf);
0d62e5e8
DJ
262}
263
264/* Correct in either endianness. */
186947f7 265static const unsigned int mips_breakpoint = 0x0005000d;
0d62e5e8
DJ
266#define mips_breakpoint_len 4
267
268/* We only place breakpoints in empty marker functions, and thread locking
269 is outside of the function. So rather than importing software single-step,
270 we can just run until exit. */
271static CORE_ADDR
442ea881 272mips_reinsert_addr (void)
0d62e5e8 273{
442ea881 274 struct regcache *regcache = get_thread_regcache (current_inferior, 1);
186947f7 275 union mips_register ra;
442ea881 276 collect_register_by_name (regcache, "r31", ra.buf);
3aee8918 277 return register_size (regcache->tdesc, 0) == 4 ? ra.reg32 : ra.reg64;
0d62e5e8
DJ
278}
279
280static int
281mips_breakpoint_at (CORE_ADDR where)
282{
186947f7 283 unsigned int insn;
0d62e5e8 284
f450004a 285 (*the_target->read_memory) (where, (unsigned char *) &insn, 4);
0d62e5e8
DJ
286 if (insn == mips_breakpoint)
287 return 1;
288
289 /* If necessary, recognize more trap instructions here. GDB only uses the
290 one. */
291 return 0;
292}
293
7a60ad40
YQ
294/* Mark the watch registers of lwp, represented by ENTRY, as changed,
295 if the lwp's process id is *PID_P. */
296
297static int
298update_watch_registers_callback (struct inferior_list_entry *entry,
299 void *pid_p)
300{
301 struct lwp_info *lwp = (struct lwp_info *) entry;
302 int pid = *(int *) pid_p;
303
304 /* Only update the threads of this process. */
305 if (pid_of (lwp) == pid)
306 {
307 /* The actual update is done later just before resuming the lwp,
308 we just mark that the registers need updating. */
309 lwp->arch_private->watch_registers_changed = 1;
310
311 /* If the lwp isn't stopped, force it to momentarily pause, so
312 we can update its watch registers. */
313 if (!lwp->stopped)
314 linux_stop_lwp (lwp);
315 }
316
317 return 0;
318}
319
320/* This is the implementation of linux_target_ops method
321 new_process. */
322
323static struct arch_process_info *
324mips_linux_new_process (void)
325{
326 struct arch_process_info *info = xcalloc (1, sizeof (*info));
327
328 return info;
329}
330
331/* This is the implementation of linux_target_ops method new_thread.
332 Mark the watch registers as changed, so the threads' copies will
333 be updated. */
334
335static struct arch_lwp_info *
336mips_linux_new_thread (void)
337{
338 struct arch_lwp_info *info = xcalloc (1, sizeof (*info));
339
340 info->watch_registers_changed = 1;
341
342 return info;
343}
344
345/* This is the implementation of linux_target_ops method
346 prepare_to_resume. If the watch regs have changed, update the
347 thread's copies. */
348
349static void
350mips_linux_prepare_to_resume (struct lwp_info *lwp)
351{
352 ptid_t ptid = ptid_of (lwp);
353 struct process_info *proc = find_process_pid (ptid_get_pid (ptid));
354 struct arch_process_info *private = proc->private->arch_private;
355
356 if (lwp->arch_private->watch_registers_changed)
357 {
358 /* Only update the watch registers if we have set or unset a
359 watchpoint already. */
360 if (mips_linux_watch_get_num_valid (&private->watch_mirror) > 0)
361 {
362 /* Write the mirrored watch register values. */
363 int tid = ptid_get_lwp (ptid);
364
365 if (-1 == ptrace (PTRACE_SET_WATCH_REGS, tid,
366 &private->watch_mirror))
367 perror_with_name ("Couldn't write watch register");
368 }
369
370 lwp->arch_private->watch_registers_changed = 0;
371 }
372}
373
374/* Translate breakpoint type TYPE in rsp to 'enum target_hw_bp_type'. */
375
376static enum target_hw_bp_type
377rsp_bp_type_to_target_hw_bp_type (char type)
378{
379 switch (type)
380 {
381 case '2':
382 return hw_write;
383 case '3':
384 return hw_read;
385 case '4':
386 return hw_access;
387 }
388
389 gdb_assert_not_reached ("unhandled RSP breakpoint type");
390}
391
392/* This is the implementation of linux_target_ops method
393 insert_point. */
394
395static int
396mips_insert_point (char type, CORE_ADDR addr, int len)
397{
398 struct process_info *proc = current_process ();
399 struct arch_process_info *private = proc->private->arch_private;
400 struct pt_watch_regs regs;
401 struct mips_watchpoint *new_watch;
402 struct mips_watchpoint **pw;
403 int pid;
404 long lwpid;
405 enum target_hw_bp_type watch_type;
406 uint32_t irw;
407
408 /* Breakpoint/watchpoint types:
409 '0' - software-breakpoint (not supported)
410 '1' - hardware-breakpoint (not supported)
411 '2' - write watchpoint (supported)
412 '3' - read watchpoint (supported)
413 '4' - access watchpoint (supported). */
414
415 if (type < '2' || type > '4')
416 {
417 /* Unsupported. */
418 return 1;
419 }
420
421 lwpid = lwpid_of (get_thread_lwp (current_inferior));
422 if (!mips_linux_read_watch_registers (lwpid,
423 &private->watch_readback,
424 &private->watch_readback_valid,
425 0))
426 return -1;
427
428 if (len <= 0)
429 return -1;
430
431 regs = private->watch_readback;
432 /* Add the current watches. */
433 mips_linux_watch_populate_regs (private->current_watches, &regs);
434
435 /* Now try to add the new watch. */
436 watch_type = rsp_bp_type_to_target_hw_bp_type (type);
437 irw = mips_linux_watch_type_to_irw (watch_type);
438 if (!mips_linux_watch_try_one_watch (&regs, addr, len, irw))
439 return -1;
440
441 /* It fit. Stick it on the end of the list. */
442 new_watch = xmalloc (sizeof (struct mips_watchpoint));
443 new_watch->addr = addr;
444 new_watch->len = len;
445 new_watch->type = watch_type;
446 new_watch->next = NULL;
447
448 pw = &private->current_watches;
449 while (*pw != NULL)
450 pw = &(*pw)->next;
451 *pw = new_watch;
452
453 private->watch_mirror = regs;
454
455 /* Only update the threads of this process. */
456 pid = pid_of (proc);
457 find_inferior (&all_lwps, update_watch_registers_callback, &pid);
458
459 return 0;
460}
461
462/* This is the implementation of linux_target_ops method
463 remove_point. */
464
465static int
466mips_remove_point (char type, CORE_ADDR addr, int len)
467{
468 struct process_info *proc = current_process ();
469 struct arch_process_info *private = proc->private->arch_private;
470
471 int deleted_one;
472 int pid;
473 enum target_hw_bp_type watch_type;
474
475 struct mips_watchpoint **pw;
476 struct mips_watchpoint *w;
477
478 /* Breakpoint/watchpoint types:
479 '0' - software-breakpoint (not supported)
480 '1' - hardware-breakpoint (not supported)
481 '2' - write watchpoint (supported)
482 '3' - read watchpoint (supported)
483 '4' - access watchpoint (supported). */
484
485 if (type < '2' || type > '4')
486 {
487 /* Unsupported. */
488 return 1;
489 }
490
491 /* Search for a known watch that matches. Then unlink and free it. */
492 watch_type = rsp_bp_type_to_target_hw_bp_type (type);
493 deleted_one = 0;
494 pw = &private->current_watches;
495 while ((w = *pw))
496 {
497 if (w->addr == addr && w->len == len && w->type == watch_type)
498 {
499 *pw = w->next;
500 free (w);
501 deleted_one = 1;
502 break;
503 }
504 pw = &(w->next);
505 }
506
507 if (!deleted_one)
508 return -1; /* We don't know about it, fail doing nothing. */
509
510 /* At this point watch_readback is known to be valid because we
511 could not have added the watch without reading it. */
512 gdb_assert (private->watch_readback_valid == 1);
513
514 private->watch_mirror = private->watch_readback;
515 mips_linux_watch_populate_regs (private->current_watches,
516 &private->watch_mirror);
517
518 /* Only update the threads of this process. */
519 pid = pid_of (proc);
520 find_inferior (&all_lwps, update_watch_registers_callback, &pid);
521 return 0;
522}
523
524/* This is the implementation of linux_target_ops method
525 stopped_by_watchpoint. The watchhi R and W bits indicate
526 the watch register triggered. */
527
528static int
529mips_stopped_by_watchpoint (void)
530{
531 struct process_info *proc = current_process ();
532 struct arch_process_info *private = proc->private->arch_private;
533 int n;
534 int num_valid;
535 long lwpid = lwpid_of (get_thread_lwp (current_inferior));
536
537 if (!mips_linux_read_watch_registers (lwpid,
538 &private->watch_readback,
539 &private->watch_readback_valid,
540 1))
541 return 0;
542
543 num_valid = mips_linux_watch_get_num_valid (&private->watch_readback);
544
545 for (n = 0; n < MAX_DEBUG_REGISTER && n < num_valid; n++)
546 if (mips_linux_watch_get_watchhi (&private->watch_readback, n)
547 & (R_MASK | W_MASK))
548 return 1;
549
550 return 0;
551}
552
553/* This is the implementation of linux_target_ops method
554 stopped_data_address. */
555
556static CORE_ADDR
557mips_stopped_data_address (void)
558{
559 struct process_info *proc = current_process ();
560 struct arch_process_info *private = proc->private->arch_private;
561 int n;
562 int num_valid;
563 long lwpid = lwpid_of (get_thread_lwp (current_inferior));
564
565 /* On MIPS we don't know the low order 3 bits of the data address.
566 GDB does not support remote targets that can't report the
567 watchpoint address. So, make our best guess; return the starting
568 address of a watchpoint request which overlaps the one that
569 triggered. */
570
571 if (!mips_linux_read_watch_registers (lwpid,
572 &private->watch_readback,
573 &private->watch_readback_valid,
574 0))
575 return 0;
576
577 num_valid = mips_linux_watch_get_num_valid (&private->watch_readback);
578
579 for (n = 0; n < MAX_DEBUG_REGISTER && n < num_valid; n++)
580 if (mips_linux_watch_get_watchhi (&private->watch_readback, n)
581 & (R_MASK | W_MASK))
582 {
583 CORE_ADDR t_low, t_hi;
584 int t_irw;
585 struct mips_watchpoint *watch;
586
587 t_low = mips_linux_watch_get_watchlo (&private->watch_readback, n);
588 t_irw = t_low & IRW_MASK;
589 t_hi = (mips_linux_watch_get_watchhi (&private->watch_readback, n)
590 | IRW_MASK);
591 t_low &= ~(CORE_ADDR)t_hi;
592
593 for (watch = private->current_watches;
594 watch != NULL;
595 watch = watch->next)
596 {
597 CORE_ADDR addr = watch->addr;
598 CORE_ADDR last_byte = addr + watch->len - 1;
599
600 if ((t_irw & mips_linux_watch_type_to_irw (watch->type)) == 0)
601 {
602 /* Different type. */
603 continue;
604 }
605 /* Check for overlap of even a single byte. */
606 if (last_byte >= t_low && addr <= t_low + t_hi)
607 return addr;
608 }
609 }
610
611 /* Shouldn't happen. */
612 return 0;
613}
614
21b0f40c
DJ
615/* Fetch the thread-local storage pointer for libthread_db. */
616
617ps_err_e
618ps_get_thread_area (const struct ps_prochandle *ph,
1b3f6016 619 lwpid_t lwpid, int idx, void **base)
21b0f40c
DJ
620{
621 if (ptrace (PTRACE_GET_THREAD_AREA, lwpid, NULL, base) != 0)
622 return PS_ERR;
623
624 /* IDX is the bias from the thread pointer to the beginning of the
625 thread descriptor. It has to be subtracted due to implementation
626 quirks in libthread_db. */
627 *base = (void *) ((char *)*base - idx);
628
629 return PS_OK;
630}
631
186947f7
DJ
632#ifdef HAVE_PTRACE_GETREGS
633
634static void
442ea881
PA
635mips_collect_register (struct regcache *regcache,
636 int use_64bit, int regno, union mips_register *reg)
186947f7
DJ
637{
638 union mips_register tmp_reg;
639
640 if (use_64bit)
641 {
442ea881 642 collect_register (regcache, regno, &tmp_reg.reg64);
186947f7
DJ
643 *reg = tmp_reg;
644 }
645 else
646 {
442ea881 647 collect_register (regcache, regno, &tmp_reg.reg32);
186947f7
DJ
648 reg->reg64 = tmp_reg.reg32;
649 }
650}
651
652static void
442ea881
PA
653mips_supply_register (struct regcache *regcache,
654 int use_64bit, int regno, const union mips_register *reg)
186947f7
DJ
655{
656 int offset = 0;
657
658 /* For big-endian 32-bit targets, ignore the high four bytes of each
659 eight-byte slot. */
660 if (__BYTE_ORDER == __BIG_ENDIAN && !use_64bit)
661 offset = 4;
662
442ea881 663 supply_register (regcache, regno, reg->buf + offset);
186947f7
DJ
664}
665
666static void
442ea881
PA
667mips_collect_register_32bit (struct regcache *regcache,
668 int use_64bit, int regno, unsigned char *buf)
186947f7
DJ
669{
670 union mips_register tmp_reg;
671 int reg32;
672
442ea881 673 mips_collect_register (regcache, use_64bit, regno, &tmp_reg);
186947f7
DJ
674 reg32 = tmp_reg.reg64;
675 memcpy (buf, &reg32, 4);
676}
677
678static void
442ea881
PA
679mips_supply_register_32bit (struct regcache *regcache,
680 int use_64bit, int regno, const unsigned char *buf)
186947f7
DJ
681{
682 union mips_register tmp_reg;
683 int reg32;
684
685 memcpy (&reg32, buf, 4);
686 tmp_reg.reg64 = reg32;
442ea881 687 mips_supply_register (regcache, use_64bit, regno, &tmp_reg);
186947f7
DJ
688}
689
690static void
442ea881 691mips_fill_gregset (struct regcache *regcache, void *buf)
186947f7
DJ
692{
693 union mips_register *regset = buf;
694 int i, use_64bit;
3aee8918 695 const struct target_desc *tdesc = regcache->tdesc;
186947f7 696
3aee8918 697 use_64bit = (register_size (tdesc, 0) == 8);
186947f7 698
117ce543 699 for (i = 1; i < 32; i++)
442ea881
PA
700 mips_collect_register (regcache, use_64bit, i, regset + i);
701
702 mips_collect_register (regcache, use_64bit,
3aee8918 703 find_regno (tdesc, "lo"), regset + 32);
442ea881 704 mips_collect_register (regcache, use_64bit,
3aee8918 705 find_regno (tdesc, "hi"), regset + 33);
442ea881 706 mips_collect_register (regcache, use_64bit,
3aee8918 707 find_regno (tdesc, "pc"), regset + 34);
442ea881 708 mips_collect_register (regcache, use_64bit,
3aee8918 709 find_regno (tdesc, "badvaddr"), regset + 35);
442ea881 710 mips_collect_register (regcache, use_64bit,
3aee8918 711 find_regno (tdesc, "status"), regset + 36);
442ea881 712 mips_collect_register (regcache, use_64bit,
3aee8918 713 find_regno (tdesc, "cause"), regset + 37);
442ea881
PA
714
715 mips_collect_register (regcache, use_64bit,
3aee8918 716 find_regno (tdesc, "restart"), regset + 0);
186947f7
DJ
717}
718
719static void
442ea881 720mips_store_gregset (struct regcache *regcache, const void *buf)
186947f7
DJ
721{
722 const union mips_register *regset = buf;
723 int i, use_64bit;
724
3aee8918 725 use_64bit = (register_size (regcache->tdesc, 0) == 8);
186947f7
DJ
726
727 for (i = 0; i < 32; i++)
442ea881
PA
728 mips_supply_register (regcache, use_64bit, i, regset + i);
729
442ea881 730 mips_supply_register (regcache, use_64bit,
3aee8918
PA
731 find_regno (regcache->tdesc, "lo"), regset + 32);
732 mips_supply_register (regcache, use_64bit,
733 find_regno (regcache->tdesc, "hi"), regset + 33);
442ea881 734 mips_supply_register (regcache, use_64bit,
3aee8918 735 find_regno (regcache->tdesc, "pc"), regset + 34);
442ea881 736 mips_supply_register (regcache, use_64bit,
3aee8918
PA
737 find_regno (regcache->tdesc, "badvaddr"), regset + 35);
738 mips_supply_register (regcache, use_64bit,
739 find_regno (regcache->tdesc, "status"), regset + 36);
740 mips_supply_register (regcache, use_64bit,
741 find_regno (regcache->tdesc, "cause"), regset + 37);
442ea881
PA
742
743 mips_supply_register (regcache, use_64bit,
3aee8918 744 find_regno (regcache->tdesc, "restart"), regset + 0);
186947f7
DJ
745}
746
747static void
442ea881 748mips_fill_fpregset (struct regcache *regcache, void *buf)
186947f7
DJ
749{
750 union mips_register *regset = buf;
751 int i, use_64bit, first_fp, big_endian;
752
3aee8918
PA
753 use_64bit = (register_size (regcache->tdesc, 0) == 8);
754 first_fp = find_regno (regcache->tdesc, "f0");
186947f7
DJ
755 big_endian = (__BYTE_ORDER == __BIG_ENDIAN);
756
757 /* See GDB for a discussion of this peculiar layout. */
758 for (i = 0; i < 32; i++)
759 if (use_64bit)
442ea881 760 collect_register (regcache, first_fp + i, regset[i].buf);
186947f7 761 else
442ea881 762 collect_register (regcache, first_fp + i,
186947f7
DJ
763 regset[i & ~1].buf + 4 * (big_endian != (i & 1)));
764
442ea881 765 mips_collect_register_32bit (regcache, use_64bit,
3aee8918
PA
766 find_regno (regcache->tdesc, "fcsr"), regset[32].buf);
767 mips_collect_register_32bit (regcache, use_64bit,
768 find_regno (regcache->tdesc, "fir"),
186947f7
DJ
769 regset[32].buf + 4);
770}
771
772static void
442ea881 773mips_store_fpregset (struct regcache *regcache, const void *buf)
186947f7
DJ
774{
775 const union mips_register *regset = buf;
776 int i, use_64bit, first_fp, big_endian;
777
3aee8918
PA
778 use_64bit = (register_size (regcache->tdesc, 0) == 8);
779 first_fp = find_regno (regcache->tdesc, "f0");
186947f7
DJ
780 big_endian = (__BYTE_ORDER == __BIG_ENDIAN);
781
782 /* See GDB for a discussion of this peculiar layout. */
783 for (i = 0; i < 32; i++)
784 if (use_64bit)
442ea881 785 supply_register (regcache, first_fp + i, regset[i].buf);
186947f7 786 else
442ea881 787 supply_register (regcache, first_fp + i,
186947f7
DJ
788 regset[i & ~1].buf + 4 * (big_endian != (i & 1)));
789
442ea881 790 mips_supply_register_32bit (regcache, use_64bit,
3aee8918
PA
791 find_regno (regcache->tdesc, "fcsr"),
792 regset[32].buf);
793 mips_supply_register_32bit (regcache, use_64bit,
794 find_regno (regcache->tdesc, "fir"),
186947f7
DJ
795 regset[32].buf + 4);
796}
797#endif /* HAVE_PTRACE_GETREGS */
798
3aee8918 799static struct regset_info mips_regsets[] = {
186947f7 800#ifdef HAVE_PTRACE_GETREGS
1570b33e 801 { PTRACE_GETREGS, PTRACE_SETREGS, 0, 38 * 8, GENERAL_REGS,
186947f7 802 mips_fill_gregset, mips_store_gregset },
1570b33e 803 { PTRACE_GETFPREGS, PTRACE_SETFPREGS, 0, 33 * 8, FP_REGS,
186947f7
DJ
804 mips_fill_fpregset, mips_store_fpregset },
805#endif /* HAVE_PTRACE_GETREGS */
1570b33e 806 { 0, 0, 0, -1, -1, NULL, NULL }
186947f7
DJ
807};
808
3aee8918
PA
809static struct regsets_info mips_regsets_info =
810 {
811 mips_regsets, /* regsets */
812 0, /* num_regsets */
813 NULL, /* disabled_regsets */
814 };
815
816static struct usrregs_info mips_dsp_usrregs_info =
817 {
818 mips_dsp_num_regs,
819 mips_dsp_regmap,
820 };
821
822static struct usrregs_info mips_usrregs_info =
823 {
824 mips_num_regs,
825 mips_regmap,
826 };
827
828static struct regs_info dsp_regs_info =
829 {
830 mips_dsp_regset_bitmap,
831 &mips_dsp_usrregs_info,
832 &mips_regsets_info
833 };
834
835static struct regs_info regs_info =
836 {
837 NULL, /* regset_bitmap */
838 &mips_usrregs_info,
839 &mips_regsets_info
840 };
841
842static const struct regs_info *
843mips_regs_info (void)
844{
845 if (have_dsp)
846 return &dsp_regs_info;
847 else
848 return &regs_info;
849}
850
2ec06d2e 851struct linux_target_ops the_low_target = {
1faeff08 852 mips_arch_setup,
3aee8918 853 mips_regs_info,
2ec06d2e
DJ
854 mips_cannot_fetch_register,
855 mips_cannot_store_register,
c14dfd32 856 NULL, /* fetch_register */
0d62e5e8
DJ
857 mips_get_pc,
858 mips_set_pc,
f450004a 859 (const unsigned char *) &mips_breakpoint,
0d62e5e8
DJ
860 mips_breakpoint_len,
861 mips_reinsert_addr,
862 0,
863 mips_breakpoint_at,
7a60ad40
YQ
864 mips_insert_point,
865 mips_remove_point,
866 mips_stopped_by_watchpoint,
867 mips_stopped_data_address,
868 NULL,
869 NULL,
870 NULL, /* siginfo_fixup */
871 mips_linux_new_process,
872 mips_linux_new_thread,
873 mips_linux_prepare_to_resume
2ec06d2e 874};
3aee8918
PA
875
876void
877initialize_low_arch (void)
878{
879 /* Initialize the Linux target descriptions. */
880 init_registers_mips_linux ();
881 init_registers_mips_dsp_linux ();
882 init_registers_mips64_linux ();
883 init_registers_mips64_dsp_linux ();
884
885 initialize_regsets_info (&mips_regsets_info);
886}